amdgpu_dm.c 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "dc/inc/core_types.h"
  28. #include "vid.h"
  29. #include "amdgpu.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include "amdgpu_dm.h"
  33. #include "amdgpu_pm.h"
  34. #include "amd_shared.h"
  35. #include "amdgpu_dm_irq.h"
  36. #include "dm_helpers.h"
  37. #include "dm_services_types.h"
  38. #include "amdgpu_dm_mst_types.h"
  39. #if defined(CONFIG_DEBUG_FS)
  40. #include "amdgpu_dm_debugfs.h"
  41. #endif
  42. #include "ivsrcid/ivsrcid_vislands30.h"
  43. #include <linux/module.h>
  44. #include <linux/moduleparam.h>
  45. #include <linux/version.h>
  46. #include <linux/types.h>
  47. #include <linux/pm_runtime.h>
  48. #include <drm/drmP.h>
  49. #include <drm/drm_atomic.h>
  50. #include <drm/drm_atomic_helper.h>
  51. #include <drm/drm_dp_mst_helper.h>
  52. #include <drm/drm_fb_helper.h>
  53. #include <drm/drm_edid.h>
  54. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  55. #include "ivsrcid/irqsrcs_dcn_1_0.h"
  56. #include "dcn/dcn_1_0_offset.h"
  57. #include "dcn/dcn_1_0_sh_mask.h"
  58. #include "soc15_hw_ip.h"
  59. #include "vega10_ip_offset.h"
  60. #include "soc15_common.h"
  61. #endif
  62. #include "modules/inc/mod_freesync.h"
  63. #include "i2caux_interface.h"
  64. /* basic init/fini API */
  65. static int amdgpu_dm_init(struct amdgpu_device *adev);
  66. static void amdgpu_dm_fini(struct amdgpu_device *adev);
  67. /* initializes drm_device display related structures, based on the information
  68. * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
  69. * drm_encoder, drm_mode_config
  70. *
  71. * Returns 0 on success
  72. */
  73. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
  74. /* removes and deallocates the drm structures, created by the above function */
  75. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
  76. static void
  77. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
  78. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  79. struct amdgpu_plane *aplane,
  80. unsigned long possible_crtcs);
  81. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  82. struct drm_plane *plane,
  83. uint32_t link_index);
  84. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  85. struct amdgpu_dm_connector *amdgpu_dm_connector,
  86. uint32_t link_index,
  87. struct amdgpu_encoder *amdgpu_encoder);
  88. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  89. struct amdgpu_encoder *aencoder,
  90. uint32_t link_index);
  91. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
  92. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  93. struct drm_atomic_state *state,
  94. bool nonblock);
  95. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
  96. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  97. struct drm_atomic_state *state);
  98. static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
  99. DRM_PLANE_TYPE_PRIMARY,
  100. DRM_PLANE_TYPE_PRIMARY,
  101. DRM_PLANE_TYPE_PRIMARY,
  102. DRM_PLANE_TYPE_PRIMARY,
  103. DRM_PLANE_TYPE_PRIMARY,
  104. DRM_PLANE_TYPE_PRIMARY,
  105. };
  106. static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
  107. DRM_PLANE_TYPE_PRIMARY,
  108. DRM_PLANE_TYPE_PRIMARY,
  109. DRM_PLANE_TYPE_PRIMARY,
  110. DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
  111. };
  112. static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
  113. DRM_PLANE_TYPE_PRIMARY,
  114. DRM_PLANE_TYPE_PRIMARY,
  115. DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
  116. };
  117. /*
  118. * dm_vblank_get_counter
  119. *
  120. * @brief
  121. * Get counter for number of vertical blanks
  122. *
  123. * @param
  124. * struct amdgpu_device *adev - [in] desired amdgpu device
  125. * int disp_idx - [in] which CRTC to get the counter from
  126. *
  127. * @return
  128. * Counter for vertical blanks
  129. */
  130. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  131. {
  132. if (crtc >= adev->mode_info.num_crtc)
  133. return 0;
  134. else {
  135. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  136. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  137. acrtc->base.state);
  138. if (acrtc_state->stream == NULL) {
  139. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  140. crtc);
  141. return 0;
  142. }
  143. return dc_stream_get_vblank_counter(acrtc_state->stream);
  144. }
  145. }
  146. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  147. u32 *vbl, u32 *position)
  148. {
  149. uint32_t v_blank_start, v_blank_end, h_position, v_position;
  150. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  151. return -EINVAL;
  152. else {
  153. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  154. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  155. acrtc->base.state);
  156. if (acrtc_state->stream == NULL) {
  157. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  158. crtc);
  159. return 0;
  160. }
  161. /*
  162. * TODO rework base driver to use values directly.
  163. * for now parse it back into reg-format
  164. */
  165. dc_stream_get_scanoutpos(acrtc_state->stream,
  166. &v_blank_start,
  167. &v_blank_end,
  168. &h_position,
  169. &v_position);
  170. *position = v_position | (h_position << 16);
  171. *vbl = v_blank_start | (v_blank_end << 16);
  172. }
  173. return 0;
  174. }
  175. static bool dm_is_idle(void *handle)
  176. {
  177. /* XXX todo */
  178. return true;
  179. }
  180. static int dm_wait_for_idle(void *handle)
  181. {
  182. /* XXX todo */
  183. return 0;
  184. }
  185. static bool dm_check_soft_reset(void *handle)
  186. {
  187. return false;
  188. }
  189. static int dm_soft_reset(void *handle)
  190. {
  191. /* XXX todo */
  192. return 0;
  193. }
  194. static struct amdgpu_crtc *
  195. get_crtc_by_otg_inst(struct amdgpu_device *adev,
  196. int otg_inst)
  197. {
  198. struct drm_device *dev = adev->ddev;
  199. struct drm_crtc *crtc;
  200. struct amdgpu_crtc *amdgpu_crtc;
  201. /*
  202. * following if is check inherited from both functions where this one is
  203. * used now. Need to be checked why it could happen.
  204. */
  205. if (otg_inst == -1) {
  206. WARN_ON(1);
  207. return adev->mode_info.crtcs[0];
  208. }
  209. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  210. amdgpu_crtc = to_amdgpu_crtc(crtc);
  211. if (amdgpu_crtc->otg_inst == otg_inst)
  212. return amdgpu_crtc;
  213. }
  214. return NULL;
  215. }
  216. static void dm_pflip_high_irq(void *interrupt_params)
  217. {
  218. struct amdgpu_crtc *amdgpu_crtc;
  219. struct common_irq_params *irq_params = interrupt_params;
  220. struct amdgpu_device *adev = irq_params->adev;
  221. unsigned long flags;
  222. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  223. /* IRQ could occur when in initial stage */
  224. /*TODO work and BO cleanup */
  225. if (amdgpu_crtc == NULL) {
  226. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  227. return;
  228. }
  229. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  230. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  231. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  232. amdgpu_crtc->pflip_status,
  233. AMDGPU_FLIP_SUBMITTED,
  234. amdgpu_crtc->crtc_id,
  235. amdgpu_crtc);
  236. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  237. return;
  238. }
  239. /* wakeup usersapce */
  240. if (amdgpu_crtc->event) {
  241. /* Update to correct count/ts if racing with vblank irq */
  242. drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
  243. drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
  244. /* page flip completed. clean up */
  245. amdgpu_crtc->event = NULL;
  246. } else
  247. WARN_ON(1);
  248. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  249. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  250. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
  251. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
  252. drm_crtc_vblank_put(&amdgpu_crtc->base);
  253. }
  254. static void dm_crtc_high_irq(void *interrupt_params)
  255. {
  256. struct common_irq_params *irq_params = interrupt_params;
  257. struct amdgpu_device *adev = irq_params->adev;
  258. uint8_t crtc_index = 0;
  259. struct amdgpu_crtc *acrtc;
  260. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
  261. if (acrtc)
  262. crtc_index = acrtc->crtc_id;
  263. drm_handle_vblank(adev->ddev, crtc_index);
  264. amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
  265. }
  266. static int dm_set_clockgating_state(void *handle,
  267. enum amd_clockgating_state state)
  268. {
  269. return 0;
  270. }
  271. static int dm_set_powergating_state(void *handle,
  272. enum amd_powergating_state state)
  273. {
  274. return 0;
  275. }
  276. /* Prototypes of private functions */
  277. static int dm_early_init(void* handle);
  278. static void hotplug_notify_work_func(struct work_struct *work)
  279. {
  280. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  281. struct drm_device *dev = dm->ddev;
  282. drm_kms_helper_hotplug_event(dev);
  283. }
  284. /* Allocate memory for FBC compressed data */
  285. static void amdgpu_dm_fbc_init(struct drm_connector *connector)
  286. {
  287. struct drm_device *dev = connector->dev;
  288. struct amdgpu_device *adev = dev->dev_private;
  289. struct dm_comressor_info *compressor = &adev->dm.compressor;
  290. struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
  291. struct drm_display_mode *mode;
  292. unsigned long max_size = 0;
  293. if (adev->dm.dc->fbc_compressor == NULL)
  294. return;
  295. if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
  296. return;
  297. if (compressor->bo_ptr)
  298. return;
  299. list_for_each_entry(mode, &connector->modes, head) {
  300. if (max_size < mode->htotal * mode->vtotal)
  301. max_size = mode->htotal * mode->vtotal;
  302. }
  303. if (max_size) {
  304. int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
  305. AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
  306. &compressor->gpu_addr, &compressor->cpu_addr);
  307. if (r)
  308. DRM_ERROR("DM: Failed to initialize FBC\n");
  309. else {
  310. adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
  311. DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
  312. }
  313. }
  314. }
  315. /* Init display KMS
  316. *
  317. * Returns 0 on success
  318. */
  319. static int amdgpu_dm_init(struct amdgpu_device *adev)
  320. {
  321. struct dc_init_data init_data;
  322. adev->dm.ddev = adev->ddev;
  323. adev->dm.adev = adev;
  324. /* Zero all the fields */
  325. memset(&init_data, 0, sizeof(init_data));
  326. if(amdgpu_dm_irq_init(adev)) {
  327. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  328. goto error;
  329. }
  330. init_data.asic_id.chip_family = adev->family;
  331. init_data.asic_id.pci_revision_id = adev->rev_id;
  332. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  333. init_data.asic_id.vram_width = adev->gmc.vram_width;
  334. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  335. init_data.asic_id.atombios_base_address =
  336. adev->mode_info.atom_context->bios;
  337. init_data.driver = adev;
  338. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  339. if (!adev->dm.cgs_device) {
  340. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  341. goto error;
  342. }
  343. init_data.cgs_device = adev->dm.cgs_device;
  344. adev->dm.dal = NULL;
  345. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  346. /*
  347. * TODO debug why this doesn't work on Raven
  348. */
  349. if (adev->flags & AMD_IS_APU &&
  350. adev->asic_type >= CHIP_CARRIZO &&
  351. adev->asic_type < CHIP_RAVEN)
  352. init_data.flags.gpu_vm_support = true;
  353. /* Display Core create. */
  354. adev->dm.dc = dc_create(&init_data);
  355. if (adev->dm.dc) {
  356. DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
  357. } else {
  358. DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
  359. goto error;
  360. }
  361. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  362. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  363. if (!adev->dm.freesync_module) {
  364. DRM_ERROR(
  365. "amdgpu: failed to initialize freesync_module.\n");
  366. } else
  367. DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
  368. adev->dm.freesync_module);
  369. amdgpu_dm_init_color_mod();
  370. if (amdgpu_dm_initialize_drm_device(adev)) {
  371. DRM_ERROR(
  372. "amdgpu: failed to initialize sw for display support.\n");
  373. goto error;
  374. }
  375. /* Update the actual used number of crtc */
  376. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  377. /* TODO: Add_display_info? */
  378. /* TODO use dynamic cursor width */
  379. adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
  380. adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
  381. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  382. DRM_ERROR(
  383. "amdgpu: failed to initialize sw for display support.\n");
  384. goto error;
  385. }
  386. DRM_DEBUG_DRIVER("KMS initialized.\n");
  387. return 0;
  388. error:
  389. amdgpu_dm_fini(adev);
  390. return -1;
  391. }
  392. static void amdgpu_dm_fini(struct amdgpu_device *adev)
  393. {
  394. amdgpu_dm_destroy_drm_device(&adev->dm);
  395. /*
  396. * TODO: pageflip, vlank interrupt
  397. *
  398. * amdgpu_dm_irq_fini(adev);
  399. */
  400. if (adev->dm.cgs_device) {
  401. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  402. adev->dm.cgs_device = NULL;
  403. }
  404. if (adev->dm.freesync_module) {
  405. mod_freesync_destroy(adev->dm.freesync_module);
  406. adev->dm.freesync_module = NULL;
  407. }
  408. /* DC Destroy TODO: Replace destroy DAL */
  409. if (adev->dm.dc)
  410. dc_destroy(&adev->dm.dc);
  411. return;
  412. }
  413. static int dm_sw_init(void *handle)
  414. {
  415. return 0;
  416. }
  417. static int dm_sw_fini(void *handle)
  418. {
  419. return 0;
  420. }
  421. static int detect_mst_link_for_all_connectors(struct drm_device *dev)
  422. {
  423. struct amdgpu_dm_connector *aconnector;
  424. struct drm_connector *connector;
  425. int ret = 0;
  426. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  427. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  428. aconnector = to_amdgpu_dm_connector(connector);
  429. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  430. aconnector->mst_mgr.aux) {
  431. DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  432. aconnector, aconnector->base.base.id);
  433. ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
  434. if (ret < 0) {
  435. DRM_ERROR("DM_MST: Failed to start MST\n");
  436. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  437. return ret;
  438. }
  439. }
  440. }
  441. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  442. return ret;
  443. }
  444. static int dm_late_init(void *handle)
  445. {
  446. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  447. return detect_mst_link_for_all_connectors(adev->ddev);
  448. }
  449. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  450. {
  451. struct amdgpu_dm_connector *aconnector;
  452. struct drm_connector *connector;
  453. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  454. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  455. aconnector = to_amdgpu_dm_connector(connector);
  456. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  457. !aconnector->mst_port) {
  458. if (suspend)
  459. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  460. else
  461. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  462. }
  463. }
  464. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  465. }
  466. static int dm_hw_init(void *handle)
  467. {
  468. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  469. /* Create DAL display manager */
  470. amdgpu_dm_init(adev);
  471. amdgpu_dm_hpd_init(adev);
  472. return 0;
  473. }
  474. static int dm_hw_fini(void *handle)
  475. {
  476. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  477. amdgpu_dm_hpd_fini(adev);
  478. amdgpu_dm_irq_fini(adev);
  479. amdgpu_dm_fini(adev);
  480. return 0;
  481. }
  482. static int dm_suspend(void *handle)
  483. {
  484. struct amdgpu_device *adev = handle;
  485. struct amdgpu_display_manager *dm = &adev->dm;
  486. int ret = 0;
  487. s3_handle_mst(adev->ddev, true);
  488. amdgpu_dm_irq_suspend(adev);
  489. WARN_ON(adev->dm.cached_state);
  490. adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
  491. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
  492. return ret;
  493. }
  494. static struct amdgpu_dm_connector *
  495. amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
  496. struct drm_crtc *crtc)
  497. {
  498. uint32_t i;
  499. struct drm_connector_state *new_con_state;
  500. struct drm_connector *connector;
  501. struct drm_crtc *crtc_from_state;
  502. for_each_new_connector_in_state(state, connector, new_con_state, i) {
  503. crtc_from_state = new_con_state->crtc;
  504. if (crtc_from_state == crtc)
  505. return to_amdgpu_dm_connector(connector);
  506. }
  507. return NULL;
  508. }
  509. static int dm_resume(void *handle)
  510. {
  511. struct amdgpu_device *adev = handle;
  512. struct drm_device *ddev = adev->ddev;
  513. struct amdgpu_display_manager *dm = &adev->dm;
  514. struct amdgpu_dm_connector *aconnector;
  515. struct drm_connector *connector;
  516. struct drm_crtc *crtc;
  517. struct drm_crtc_state *new_crtc_state;
  518. struct dm_crtc_state *dm_new_crtc_state;
  519. struct drm_plane *plane;
  520. struct drm_plane_state *new_plane_state;
  521. struct dm_plane_state *dm_new_plane_state;
  522. int ret;
  523. int i;
  524. /* power on hardware */
  525. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
  526. /* program HPD filter */
  527. dc_resume(dm->dc);
  528. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  529. s3_handle_mst(ddev, false);
  530. /*
  531. * early enable HPD Rx IRQ, should be done before set mode as short
  532. * pulse interrupts are used for MST
  533. */
  534. amdgpu_dm_irq_resume_early(adev);
  535. /* Do detection*/
  536. list_for_each_entry(connector, &ddev->mode_config.connector_list, head) {
  537. aconnector = to_amdgpu_dm_connector(connector);
  538. /*
  539. * this is the case when traversing through already created
  540. * MST connectors, should be skipped
  541. */
  542. if (aconnector->mst_port)
  543. continue;
  544. mutex_lock(&aconnector->hpd_lock);
  545. dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
  546. if (aconnector->fake_enable && aconnector->dc_link->local_sink)
  547. aconnector->fake_enable = false;
  548. aconnector->dc_sink = NULL;
  549. amdgpu_dm_update_connector_after_detect(aconnector);
  550. mutex_unlock(&aconnector->hpd_lock);
  551. }
  552. /* Force mode set in atomic comit */
  553. for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
  554. new_crtc_state->active_changed = true;
  555. /*
  556. * atomic_check is expected to create the dc states. We need to release
  557. * them here, since they were duplicated as part of the suspend
  558. * procedure.
  559. */
  560. for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
  561. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  562. if (dm_new_crtc_state->stream) {
  563. WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
  564. dc_stream_release(dm_new_crtc_state->stream);
  565. dm_new_crtc_state->stream = NULL;
  566. }
  567. }
  568. for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
  569. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  570. if (dm_new_plane_state->dc_state) {
  571. WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
  572. dc_plane_state_release(dm_new_plane_state->dc_state);
  573. dm_new_plane_state->dc_state = NULL;
  574. }
  575. }
  576. ret = drm_atomic_helper_resume(ddev, dm->cached_state);
  577. dm->cached_state = NULL;
  578. amdgpu_dm_irq_resume_late(adev);
  579. return ret;
  580. }
  581. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  582. .name = "dm",
  583. .early_init = dm_early_init,
  584. .late_init = dm_late_init,
  585. .sw_init = dm_sw_init,
  586. .sw_fini = dm_sw_fini,
  587. .hw_init = dm_hw_init,
  588. .hw_fini = dm_hw_fini,
  589. .suspend = dm_suspend,
  590. .resume = dm_resume,
  591. .is_idle = dm_is_idle,
  592. .wait_for_idle = dm_wait_for_idle,
  593. .check_soft_reset = dm_check_soft_reset,
  594. .soft_reset = dm_soft_reset,
  595. .set_clockgating_state = dm_set_clockgating_state,
  596. .set_powergating_state = dm_set_powergating_state,
  597. };
  598. const struct amdgpu_ip_block_version dm_ip_block =
  599. {
  600. .type = AMD_IP_BLOCK_TYPE_DCE,
  601. .major = 1,
  602. .minor = 0,
  603. .rev = 0,
  604. .funcs = &amdgpu_dm_funcs,
  605. };
  606. static struct drm_atomic_state *
  607. dm_atomic_state_alloc(struct drm_device *dev)
  608. {
  609. struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
  610. if (!state)
  611. return NULL;
  612. if (drm_atomic_state_init(dev, &state->base) < 0)
  613. goto fail;
  614. return &state->base;
  615. fail:
  616. kfree(state);
  617. return NULL;
  618. }
  619. static void
  620. dm_atomic_state_clear(struct drm_atomic_state *state)
  621. {
  622. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  623. if (dm_state->context) {
  624. dc_release_state(dm_state->context);
  625. dm_state->context = NULL;
  626. }
  627. drm_atomic_state_default_clear(state);
  628. }
  629. static void
  630. dm_atomic_state_alloc_free(struct drm_atomic_state *state)
  631. {
  632. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  633. drm_atomic_state_default_release(state);
  634. kfree(dm_state);
  635. }
  636. static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  637. .fb_create = amdgpu_display_user_framebuffer_create,
  638. .output_poll_changed = drm_fb_helper_output_poll_changed,
  639. .atomic_check = amdgpu_dm_atomic_check,
  640. .atomic_commit = amdgpu_dm_atomic_commit,
  641. .atomic_state_alloc = dm_atomic_state_alloc,
  642. .atomic_state_clear = dm_atomic_state_clear,
  643. .atomic_state_free = dm_atomic_state_alloc_free
  644. };
  645. static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
  646. .atomic_commit_tail = amdgpu_dm_atomic_commit_tail
  647. };
  648. static void
  649. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
  650. {
  651. struct drm_connector *connector = &aconnector->base;
  652. struct drm_device *dev = connector->dev;
  653. struct dc_sink *sink;
  654. /* MST handled by drm_mst framework */
  655. if (aconnector->mst_mgr.mst_state == true)
  656. return;
  657. sink = aconnector->dc_link->local_sink;
  658. /* Edid mgmt connector gets first update only in mode_valid hook and then
  659. * the connector sink is set to either fake or physical sink depends on link status.
  660. * don't do it here if u are during boot
  661. */
  662. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  663. && aconnector->dc_em_sink) {
  664. /* For S3 resume with headless use eml_sink to fake stream
  665. * because on resume connecotr->sink is set ti NULL
  666. */
  667. mutex_lock(&dev->mode_config.mutex);
  668. if (sink) {
  669. if (aconnector->dc_sink) {
  670. amdgpu_dm_remove_sink_from_freesync_module(
  671. connector);
  672. /* retain and release bellow are used for
  673. * bump up refcount for sink because the link don't point
  674. * to it anymore after disconnect so on next crtc to connector
  675. * reshuffle by UMD we will get into unwanted dc_sink release
  676. */
  677. if (aconnector->dc_sink != aconnector->dc_em_sink)
  678. dc_sink_release(aconnector->dc_sink);
  679. }
  680. aconnector->dc_sink = sink;
  681. amdgpu_dm_add_sink_to_freesync_module(
  682. connector, aconnector->edid);
  683. } else {
  684. amdgpu_dm_remove_sink_from_freesync_module(connector);
  685. if (!aconnector->dc_sink)
  686. aconnector->dc_sink = aconnector->dc_em_sink;
  687. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  688. dc_sink_retain(aconnector->dc_sink);
  689. }
  690. mutex_unlock(&dev->mode_config.mutex);
  691. return;
  692. }
  693. /*
  694. * TODO: temporary guard to look for proper fix
  695. * if this sink is MST sink, we should not do anything
  696. */
  697. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  698. return;
  699. if (aconnector->dc_sink == sink) {
  700. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  701. * Do nothing!! */
  702. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  703. aconnector->connector_id);
  704. return;
  705. }
  706. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  707. aconnector->connector_id, aconnector->dc_sink, sink);
  708. mutex_lock(&dev->mode_config.mutex);
  709. /* 1. Update status of the drm connector
  710. * 2. Send an event and let userspace tell us what to do */
  711. if (sink) {
  712. /* TODO: check if we still need the S3 mode update workaround.
  713. * If yes, put it here. */
  714. if (aconnector->dc_sink)
  715. amdgpu_dm_remove_sink_from_freesync_module(
  716. connector);
  717. aconnector->dc_sink = sink;
  718. if (sink->dc_edid.length == 0) {
  719. aconnector->edid = NULL;
  720. } else {
  721. aconnector->edid =
  722. (struct edid *) sink->dc_edid.raw_edid;
  723. drm_connector_update_edid_property(connector,
  724. aconnector->edid);
  725. }
  726. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  727. } else {
  728. amdgpu_dm_remove_sink_from_freesync_module(connector);
  729. drm_connector_update_edid_property(connector, NULL);
  730. aconnector->num_modes = 0;
  731. aconnector->dc_sink = NULL;
  732. aconnector->edid = NULL;
  733. }
  734. mutex_unlock(&dev->mode_config.mutex);
  735. }
  736. static void handle_hpd_irq(void *param)
  737. {
  738. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  739. struct drm_connector *connector = &aconnector->base;
  740. struct drm_device *dev = connector->dev;
  741. /* In case of failure or MST no need to update connector status or notify the OS
  742. * since (for MST case) MST does this in it's own context.
  743. */
  744. mutex_lock(&aconnector->hpd_lock);
  745. if (aconnector->fake_enable)
  746. aconnector->fake_enable = false;
  747. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
  748. amdgpu_dm_update_connector_after_detect(aconnector);
  749. drm_modeset_lock_all(dev);
  750. dm_restore_drm_connector_state(dev, connector);
  751. drm_modeset_unlock_all(dev);
  752. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  753. drm_kms_helper_hotplug_event(dev);
  754. }
  755. mutex_unlock(&aconnector->hpd_lock);
  756. }
  757. static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
  758. {
  759. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  760. uint8_t dret;
  761. bool new_irq_handled = false;
  762. int dpcd_addr;
  763. int dpcd_bytes_to_read;
  764. const int max_process_count = 30;
  765. int process_count = 0;
  766. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  767. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  768. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  769. /* DPCD 0x200 - 0x201 for downstream IRQ */
  770. dpcd_addr = DP_SINK_COUNT;
  771. } else {
  772. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  773. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  774. dpcd_addr = DP_SINK_COUNT_ESI;
  775. }
  776. dret = drm_dp_dpcd_read(
  777. &aconnector->dm_dp_aux.aux,
  778. dpcd_addr,
  779. esi,
  780. dpcd_bytes_to_read);
  781. while (dret == dpcd_bytes_to_read &&
  782. process_count < max_process_count) {
  783. uint8_t retry;
  784. dret = 0;
  785. process_count++;
  786. DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  787. /* handle HPD short pulse irq */
  788. if (aconnector->mst_mgr.mst_state)
  789. drm_dp_mst_hpd_irq(
  790. &aconnector->mst_mgr,
  791. esi,
  792. &new_irq_handled);
  793. if (new_irq_handled) {
  794. /* ACK at DPCD to notify down stream */
  795. const int ack_dpcd_bytes_to_write =
  796. dpcd_bytes_to_read - 1;
  797. for (retry = 0; retry < 3; retry++) {
  798. uint8_t wret;
  799. wret = drm_dp_dpcd_write(
  800. &aconnector->dm_dp_aux.aux,
  801. dpcd_addr + 1,
  802. &esi[1],
  803. ack_dpcd_bytes_to_write);
  804. if (wret == ack_dpcd_bytes_to_write)
  805. break;
  806. }
  807. /* check if there is new irq to be handle */
  808. dret = drm_dp_dpcd_read(
  809. &aconnector->dm_dp_aux.aux,
  810. dpcd_addr,
  811. esi,
  812. dpcd_bytes_to_read);
  813. new_irq_handled = false;
  814. } else {
  815. break;
  816. }
  817. }
  818. if (process_count == max_process_count)
  819. DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
  820. }
  821. static void handle_hpd_rx_irq(void *param)
  822. {
  823. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  824. struct drm_connector *connector = &aconnector->base;
  825. struct drm_device *dev = connector->dev;
  826. struct dc_link *dc_link = aconnector->dc_link;
  827. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  828. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  829. * conflict, after implement i2c helper, this mutex should be
  830. * retired.
  831. */
  832. if (dc_link->type != dc_connection_mst_branch)
  833. mutex_lock(&aconnector->hpd_lock);
  834. if (dc_link_handle_hpd_rx_irq(dc_link, NULL, NULL) &&
  835. !is_mst_root_connector) {
  836. /* Downstream Port status changed. */
  837. if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
  838. if (aconnector->fake_enable)
  839. aconnector->fake_enable = false;
  840. amdgpu_dm_update_connector_after_detect(aconnector);
  841. drm_modeset_lock_all(dev);
  842. dm_restore_drm_connector_state(dev, connector);
  843. drm_modeset_unlock_all(dev);
  844. drm_kms_helper_hotplug_event(dev);
  845. }
  846. }
  847. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  848. (dc_link->type == dc_connection_mst_branch))
  849. dm_handle_hpd_rx_irq(aconnector);
  850. if (dc_link->type != dc_connection_mst_branch)
  851. mutex_unlock(&aconnector->hpd_lock);
  852. }
  853. static void register_hpd_handlers(struct amdgpu_device *adev)
  854. {
  855. struct drm_device *dev = adev->ddev;
  856. struct drm_connector *connector;
  857. struct amdgpu_dm_connector *aconnector;
  858. const struct dc_link *dc_link;
  859. struct dc_interrupt_params int_params = {0};
  860. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  861. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  862. list_for_each_entry(connector,
  863. &dev->mode_config.connector_list, head) {
  864. aconnector = to_amdgpu_dm_connector(connector);
  865. dc_link = aconnector->dc_link;
  866. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  867. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  868. int_params.irq_source = dc_link->irq_source_hpd;
  869. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  870. handle_hpd_irq,
  871. (void *) aconnector);
  872. }
  873. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  874. /* Also register for DP short pulse (hpd_rx). */
  875. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  876. int_params.irq_source = dc_link->irq_source_hpd_rx;
  877. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  878. handle_hpd_rx_irq,
  879. (void *) aconnector);
  880. }
  881. }
  882. }
  883. /* Register IRQ sources and initialize IRQ callbacks */
  884. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  885. {
  886. struct dc *dc = adev->dm.dc;
  887. struct common_irq_params *c_irq_params;
  888. struct dc_interrupt_params int_params = {0};
  889. int r;
  890. int i;
  891. unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
  892. if (adev->asic_type == CHIP_VEGA10 ||
  893. adev->asic_type == CHIP_VEGA12 ||
  894. adev->asic_type == CHIP_VEGA20 ||
  895. adev->asic_type == CHIP_RAVEN)
  896. client_id = SOC15_IH_CLIENTID_DCE;
  897. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  898. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  899. /* Actions of amdgpu_irq_add_id():
  900. * 1. Register a set() function with base driver.
  901. * Base driver will call set() function to enable/disable an
  902. * interrupt in DC hardware.
  903. * 2. Register amdgpu_dm_irq_handler().
  904. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  905. * coming from DC hardware.
  906. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  907. * for acknowledging and handling. */
  908. /* Use VBLANK interrupt */
  909. for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
  910. r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
  911. if (r) {
  912. DRM_ERROR("Failed to add crtc irq id!\n");
  913. return r;
  914. }
  915. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  916. int_params.irq_source =
  917. dc_interrupt_to_irq_source(dc, i, 0);
  918. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  919. c_irq_params->adev = adev;
  920. c_irq_params->irq_src = int_params.irq_source;
  921. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  922. dm_crtc_high_irq, c_irq_params);
  923. }
  924. /* Use GRPH_PFLIP interrupt */
  925. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  926. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  927. r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
  928. if (r) {
  929. DRM_ERROR("Failed to add page flip irq id!\n");
  930. return r;
  931. }
  932. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  933. int_params.irq_source =
  934. dc_interrupt_to_irq_source(dc, i, 0);
  935. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  936. c_irq_params->adev = adev;
  937. c_irq_params->irq_src = int_params.irq_source;
  938. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  939. dm_pflip_high_irq, c_irq_params);
  940. }
  941. /* HPD */
  942. r = amdgpu_irq_add_id(adev, client_id,
  943. VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  944. if (r) {
  945. DRM_ERROR("Failed to add hpd irq id!\n");
  946. return r;
  947. }
  948. register_hpd_handlers(adev);
  949. return 0;
  950. }
  951. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  952. /* Register IRQ sources and initialize IRQ callbacks */
  953. static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
  954. {
  955. struct dc *dc = adev->dm.dc;
  956. struct common_irq_params *c_irq_params;
  957. struct dc_interrupt_params int_params = {0};
  958. int r;
  959. int i;
  960. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  961. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  962. /* Actions of amdgpu_irq_add_id():
  963. * 1. Register a set() function with base driver.
  964. * Base driver will call set() function to enable/disable an
  965. * interrupt in DC hardware.
  966. * 2. Register amdgpu_dm_irq_handler().
  967. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  968. * coming from DC hardware.
  969. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  970. * for acknowledging and handling.
  971. * */
  972. /* Use VSTARTUP interrupt */
  973. for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
  974. i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
  975. i++) {
  976. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
  977. if (r) {
  978. DRM_ERROR("Failed to add crtc irq id!\n");
  979. return r;
  980. }
  981. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  982. int_params.irq_source =
  983. dc_interrupt_to_irq_source(dc, i, 0);
  984. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  985. c_irq_params->adev = adev;
  986. c_irq_params->irq_src = int_params.irq_source;
  987. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  988. dm_crtc_high_irq, c_irq_params);
  989. }
  990. /* Use GRPH_PFLIP interrupt */
  991. for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
  992. i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
  993. i++) {
  994. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
  995. if (r) {
  996. DRM_ERROR("Failed to add page flip irq id!\n");
  997. return r;
  998. }
  999. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  1000. int_params.irq_source =
  1001. dc_interrupt_to_irq_source(dc, i, 0);
  1002. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  1003. c_irq_params->adev = adev;
  1004. c_irq_params->irq_src = int_params.irq_source;
  1005. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  1006. dm_pflip_high_irq, c_irq_params);
  1007. }
  1008. /* HPD */
  1009. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
  1010. &adev->hpd_irq);
  1011. if (r) {
  1012. DRM_ERROR("Failed to add hpd irq id!\n");
  1013. return r;
  1014. }
  1015. register_hpd_handlers(adev);
  1016. return 0;
  1017. }
  1018. #endif
  1019. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  1020. {
  1021. int r;
  1022. adev->mode_info.mode_config_initialized = true;
  1023. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  1024. adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
  1025. adev->ddev->mode_config.max_width = 16384;
  1026. adev->ddev->mode_config.max_height = 16384;
  1027. adev->ddev->mode_config.preferred_depth = 24;
  1028. adev->ddev->mode_config.prefer_shadow = 1;
  1029. /* indicate support of immediate flip */
  1030. adev->ddev->mode_config.async_page_flip = true;
  1031. adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
  1032. r = amdgpu_display_modeset_create_props(adev);
  1033. if (r)
  1034. return r;
  1035. return 0;
  1036. }
  1037. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  1038. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  1039. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  1040. {
  1041. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1042. if (dc_link_set_backlight_level(dm->backlight_link,
  1043. bd->props.brightness, 0, 0))
  1044. return 0;
  1045. else
  1046. return 1;
  1047. }
  1048. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  1049. {
  1050. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1051. int ret = dc_link_get_backlight_level(dm->backlight_link);
  1052. if (ret == DC_ERROR_UNEXPECTED)
  1053. return bd->props.brightness;
  1054. return ret;
  1055. }
  1056. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  1057. .get_brightness = amdgpu_dm_backlight_get_brightness,
  1058. .update_status = amdgpu_dm_backlight_update_status,
  1059. };
  1060. static void
  1061. amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  1062. {
  1063. char bl_name[16];
  1064. struct backlight_properties props = { 0 };
  1065. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  1066. props.brightness = AMDGPU_MAX_BL_LEVEL;
  1067. props.type = BACKLIGHT_RAW;
  1068. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  1069. dm->adev->ddev->primary->index);
  1070. dm->backlight_dev = backlight_device_register(bl_name,
  1071. dm->adev->ddev->dev,
  1072. dm,
  1073. &amdgpu_dm_backlight_ops,
  1074. &props);
  1075. if (IS_ERR(dm->backlight_dev))
  1076. DRM_ERROR("DM: Backlight registration failed!\n");
  1077. else
  1078. DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
  1079. }
  1080. #endif
  1081. static int initialize_plane(struct amdgpu_display_manager *dm,
  1082. struct amdgpu_mode_info *mode_info,
  1083. int plane_id)
  1084. {
  1085. struct amdgpu_plane *plane;
  1086. unsigned long possible_crtcs;
  1087. int ret = 0;
  1088. plane = kzalloc(sizeof(struct amdgpu_plane), GFP_KERNEL);
  1089. mode_info->planes[plane_id] = plane;
  1090. if (!plane) {
  1091. DRM_ERROR("KMS: Failed to allocate plane\n");
  1092. return -ENOMEM;
  1093. }
  1094. plane->base.type = mode_info->plane_type[plane_id];
  1095. /*
  1096. * HACK: IGT tests expect that each plane can only have one
  1097. * one possible CRTC. For now, set one CRTC for each
  1098. * plane that is not an underlay, but still allow multiple
  1099. * CRTCs for underlay planes.
  1100. */
  1101. possible_crtcs = 1 << plane_id;
  1102. if (plane_id >= dm->dc->caps.max_streams)
  1103. possible_crtcs = 0xff;
  1104. ret = amdgpu_dm_plane_init(dm, mode_info->planes[plane_id], possible_crtcs);
  1105. if (ret) {
  1106. DRM_ERROR("KMS: Failed to initialize plane\n");
  1107. return ret;
  1108. }
  1109. return ret;
  1110. }
  1111. static void register_backlight_device(struct amdgpu_display_manager *dm,
  1112. struct dc_link *link)
  1113. {
  1114. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  1115. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  1116. if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
  1117. link->type != dc_connection_none) {
  1118. /* Event if registration failed, we should continue with
  1119. * DM initialization because not having a backlight control
  1120. * is better then a black screen.
  1121. */
  1122. amdgpu_dm_register_backlight_device(dm);
  1123. if (dm->backlight_dev)
  1124. dm->backlight_link = link;
  1125. }
  1126. #endif
  1127. }
  1128. /* In this architecture, the association
  1129. * connector -> encoder -> crtc
  1130. * id not really requried. The crtc and connector will hold the
  1131. * display_index as an abstraction to use with DAL component
  1132. *
  1133. * Returns 0 on success
  1134. */
  1135. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  1136. {
  1137. struct amdgpu_display_manager *dm = &adev->dm;
  1138. int32_t i;
  1139. struct amdgpu_dm_connector *aconnector = NULL;
  1140. struct amdgpu_encoder *aencoder = NULL;
  1141. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1142. uint32_t link_cnt;
  1143. int32_t total_overlay_planes, total_primary_planes;
  1144. link_cnt = dm->dc->caps.max_links;
  1145. if (amdgpu_dm_mode_config_init(dm->adev)) {
  1146. DRM_ERROR("DM: Failed to initialize mode config\n");
  1147. return -1;
  1148. }
  1149. /* Identify the number of planes to be initialized */
  1150. total_overlay_planes = dm->dc->caps.max_slave_planes;
  1151. total_primary_planes = dm->dc->caps.max_planes - dm->dc->caps.max_slave_planes;
  1152. /* First initialize overlay planes, index starting after primary planes */
  1153. for (i = (total_overlay_planes - 1); i >= 0; i--) {
  1154. if (initialize_plane(dm, mode_info, (total_primary_planes + i))) {
  1155. DRM_ERROR("KMS: Failed to initialize overlay plane\n");
  1156. goto fail;
  1157. }
  1158. }
  1159. /* Initialize primary planes */
  1160. for (i = (total_primary_planes - 1); i >= 0; i--) {
  1161. if (initialize_plane(dm, mode_info, i)) {
  1162. DRM_ERROR("KMS: Failed to initialize primary plane\n");
  1163. goto fail;
  1164. }
  1165. }
  1166. for (i = 0; i < dm->dc->caps.max_streams; i++)
  1167. if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
  1168. DRM_ERROR("KMS: Failed to initialize crtc\n");
  1169. goto fail;
  1170. }
  1171. dm->display_indexes_num = dm->dc->caps.max_streams;
  1172. /* loops over all connectors on the board */
  1173. for (i = 0; i < link_cnt; i++) {
  1174. struct dc_link *link = NULL;
  1175. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  1176. DRM_ERROR(
  1177. "KMS: Cannot support more than %d display indexes\n",
  1178. AMDGPU_DM_MAX_DISPLAY_INDEX);
  1179. continue;
  1180. }
  1181. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  1182. if (!aconnector)
  1183. goto fail;
  1184. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  1185. if (!aencoder)
  1186. goto fail;
  1187. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  1188. DRM_ERROR("KMS: Failed to initialize encoder\n");
  1189. goto fail;
  1190. }
  1191. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  1192. DRM_ERROR("KMS: Failed to initialize connector\n");
  1193. goto fail;
  1194. }
  1195. link = dc_get_link_at_index(dm->dc, i);
  1196. if (dc_link_detect(link, DETECT_REASON_BOOT)) {
  1197. amdgpu_dm_update_connector_after_detect(aconnector);
  1198. register_backlight_device(dm, link);
  1199. }
  1200. }
  1201. /* Software is initialized. Now we can register interrupt handlers. */
  1202. switch (adev->asic_type) {
  1203. case CHIP_BONAIRE:
  1204. case CHIP_HAWAII:
  1205. case CHIP_KAVERI:
  1206. case CHIP_KABINI:
  1207. case CHIP_MULLINS:
  1208. case CHIP_TONGA:
  1209. case CHIP_FIJI:
  1210. case CHIP_CARRIZO:
  1211. case CHIP_STONEY:
  1212. case CHIP_POLARIS11:
  1213. case CHIP_POLARIS10:
  1214. case CHIP_POLARIS12:
  1215. case CHIP_VEGAM:
  1216. case CHIP_VEGA10:
  1217. case CHIP_VEGA12:
  1218. case CHIP_VEGA20:
  1219. if (dce110_register_irq_handlers(dm->adev)) {
  1220. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1221. goto fail;
  1222. }
  1223. break;
  1224. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1225. case CHIP_RAVEN:
  1226. if (dcn10_register_irq_handlers(dm->adev)) {
  1227. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1228. goto fail;
  1229. }
  1230. break;
  1231. #endif
  1232. default:
  1233. DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
  1234. goto fail;
  1235. }
  1236. if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
  1237. dm->dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
  1238. return 0;
  1239. fail:
  1240. kfree(aencoder);
  1241. kfree(aconnector);
  1242. for (i = 0; i < dm->dc->caps.max_planes; i++)
  1243. kfree(mode_info->planes[i]);
  1244. return -1;
  1245. }
  1246. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1247. {
  1248. drm_mode_config_cleanup(dm->ddev);
  1249. return;
  1250. }
  1251. /******************************************************************************
  1252. * amdgpu_display_funcs functions
  1253. *****************************************************************************/
  1254. /**
  1255. * dm_bandwidth_update - program display watermarks
  1256. *
  1257. * @adev: amdgpu_device pointer
  1258. *
  1259. * Calculate and program the display watermarks and line buffer allocation.
  1260. */
  1261. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1262. {
  1263. /* TODO: implement later */
  1264. }
  1265. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1266. struct drm_file *filp)
  1267. {
  1268. struct mod_freesync_params freesync_params;
  1269. uint8_t num_streams;
  1270. uint8_t i;
  1271. struct amdgpu_device *adev = dev->dev_private;
  1272. int r = 0;
  1273. /* Get freesync enable flag from DRM */
  1274. num_streams = dc_get_current_stream_count(adev->dm.dc);
  1275. for (i = 0; i < num_streams; i++) {
  1276. struct dc_stream_state *stream;
  1277. stream = dc_get_stream_at_index(adev->dm.dc, i);
  1278. mod_freesync_update_state(adev->dm.freesync_module,
  1279. &stream, 1, &freesync_params);
  1280. }
  1281. return r;
  1282. }
  1283. static const struct amdgpu_display_funcs dm_display_funcs = {
  1284. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1285. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1286. .backlight_set_level = NULL, /* never called for DC */
  1287. .backlight_get_level = NULL, /* never called for DC */
  1288. .hpd_sense = NULL,/* called unconditionally */
  1289. .hpd_set_polarity = NULL, /* called unconditionally */
  1290. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1291. .page_flip_get_scanoutpos =
  1292. dm_crtc_get_scanoutpos,/* called unconditionally */
  1293. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1294. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1295. .notify_freesync = amdgpu_notify_freesync,
  1296. };
  1297. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1298. static ssize_t s3_debug_store(struct device *device,
  1299. struct device_attribute *attr,
  1300. const char *buf,
  1301. size_t count)
  1302. {
  1303. int ret;
  1304. int s3_state;
  1305. struct pci_dev *pdev = to_pci_dev(device);
  1306. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1307. struct amdgpu_device *adev = drm_dev->dev_private;
  1308. ret = kstrtoint(buf, 0, &s3_state);
  1309. if (ret == 0) {
  1310. if (s3_state) {
  1311. dm_resume(adev);
  1312. drm_kms_helper_hotplug_event(adev->ddev);
  1313. } else
  1314. dm_suspend(adev);
  1315. }
  1316. return ret == 0 ? count : 0;
  1317. }
  1318. DEVICE_ATTR_WO(s3_debug);
  1319. #endif
  1320. static int dm_early_init(void *handle)
  1321. {
  1322. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1323. switch (adev->asic_type) {
  1324. case CHIP_BONAIRE:
  1325. case CHIP_HAWAII:
  1326. adev->mode_info.num_crtc = 6;
  1327. adev->mode_info.num_hpd = 6;
  1328. adev->mode_info.num_dig = 6;
  1329. adev->mode_info.plane_type = dm_plane_type_default;
  1330. break;
  1331. case CHIP_KAVERI:
  1332. adev->mode_info.num_crtc = 4;
  1333. adev->mode_info.num_hpd = 6;
  1334. adev->mode_info.num_dig = 7;
  1335. adev->mode_info.plane_type = dm_plane_type_default;
  1336. break;
  1337. case CHIP_KABINI:
  1338. case CHIP_MULLINS:
  1339. adev->mode_info.num_crtc = 2;
  1340. adev->mode_info.num_hpd = 6;
  1341. adev->mode_info.num_dig = 6;
  1342. adev->mode_info.plane_type = dm_plane_type_default;
  1343. break;
  1344. case CHIP_FIJI:
  1345. case CHIP_TONGA:
  1346. adev->mode_info.num_crtc = 6;
  1347. adev->mode_info.num_hpd = 6;
  1348. adev->mode_info.num_dig = 7;
  1349. adev->mode_info.plane_type = dm_plane_type_default;
  1350. break;
  1351. case CHIP_CARRIZO:
  1352. adev->mode_info.num_crtc = 3;
  1353. adev->mode_info.num_hpd = 6;
  1354. adev->mode_info.num_dig = 9;
  1355. adev->mode_info.plane_type = dm_plane_type_carizzo;
  1356. break;
  1357. case CHIP_STONEY:
  1358. adev->mode_info.num_crtc = 2;
  1359. adev->mode_info.num_hpd = 6;
  1360. adev->mode_info.num_dig = 9;
  1361. adev->mode_info.plane_type = dm_plane_type_stoney;
  1362. break;
  1363. case CHIP_POLARIS11:
  1364. case CHIP_POLARIS12:
  1365. adev->mode_info.num_crtc = 5;
  1366. adev->mode_info.num_hpd = 5;
  1367. adev->mode_info.num_dig = 5;
  1368. adev->mode_info.plane_type = dm_plane_type_default;
  1369. break;
  1370. case CHIP_POLARIS10:
  1371. case CHIP_VEGAM:
  1372. adev->mode_info.num_crtc = 6;
  1373. adev->mode_info.num_hpd = 6;
  1374. adev->mode_info.num_dig = 6;
  1375. adev->mode_info.plane_type = dm_plane_type_default;
  1376. break;
  1377. case CHIP_VEGA10:
  1378. case CHIP_VEGA12:
  1379. case CHIP_VEGA20:
  1380. adev->mode_info.num_crtc = 6;
  1381. adev->mode_info.num_hpd = 6;
  1382. adev->mode_info.num_dig = 6;
  1383. adev->mode_info.plane_type = dm_plane_type_default;
  1384. break;
  1385. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1386. case CHIP_RAVEN:
  1387. adev->mode_info.num_crtc = 4;
  1388. adev->mode_info.num_hpd = 4;
  1389. adev->mode_info.num_dig = 4;
  1390. adev->mode_info.plane_type = dm_plane_type_default;
  1391. break;
  1392. #endif
  1393. default:
  1394. DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
  1395. return -EINVAL;
  1396. }
  1397. amdgpu_dm_set_irq_funcs(adev);
  1398. if (adev->mode_info.funcs == NULL)
  1399. adev->mode_info.funcs = &dm_display_funcs;
  1400. /* Note: Do NOT change adev->audio_endpt_rreg and
  1401. * adev->audio_endpt_wreg because they are initialised in
  1402. * amdgpu_device_init() */
  1403. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1404. device_create_file(
  1405. adev->ddev->dev,
  1406. &dev_attr_s3_debug);
  1407. #endif
  1408. return 0;
  1409. }
  1410. static bool modeset_required(struct drm_crtc_state *crtc_state,
  1411. struct dc_stream_state *new_stream,
  1412. struct dc_stream_state *old_stream)
  1413. {
  1414. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1415. return false;
  1416. if (!crtc_state->enable)
  1417. return false;
  1418. return crtc_state->active;
  1419. }
  1420. static bool modereset_required(struct drm_crtc_state *crtc_state)
  1421. {
  1422. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1423. return false;
  1424. return !crtc_state->enable || !crtc_state->active;
  1425. }
  1426. static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
  1427. {
  1428. drm_encoder_cleanup(encoder);
  1429. kfree(encoder);
  1430. }
  1431. static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
  1432. .destroy = amdgpu_dm_encoder_destroy,
  1433. };
  1434. static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
  1435. struct dc_plane_state *plane_state)
  1436. {
  1437. plane_state->src_rect.x = state->src_x >> 16;
  1438. plane_state->src_rect.y = state->src_y >> 16;
  1439. /*we ignore for now mantissa and do not to deal with floating pixels :(*/
  1440. plane_state->src_rect.width = state->src_w >> 16;
  1441. if (plane_state->src_rect.width == 0)
  1442. return false;
  1443. plane_state->src_rect.height = state->src_h >> 16;
  1444. if (plane_state->src_rect.height == 0)
  1445. return false;
  1446. plane_state->dst_rect.x = state->crtc_x;
  1447. plane_state->dst_rect.y = state->crtc_y;
  1448. if (state->crtc_w == 0)
  1449. return false;
  1450. plane_state->dst_rect.width = state->crtc_w;
  1451. if (state->crtc_h == 0)
  1452. return false;
  1453. plane_state->dst_rect.height = state->crtc_h;
  1454. plane_state->clip_rect = plane_state->dst_rect;
  1455. switch (state->rotation & DRM_MODE_ROTATE_MASK) {
  1456. case DRM_MODE_ROTATE_0:
  1457. plane_state->rotation = ROTATION_ANGLE_0;
  1458. break;
  1459. case DRM_MODE_ROTATE_90:
  1460. plane_state->rotation = ROTATION_ANGLE_90;
  1461. break;
  1462. case DRM_MODE_ROTATE_180:
  1463. plane_state->rotation = ROTATION_ANGLE_180;
  1464. break;
  1465. case DRM_MODE_ROTATE_270:
  1466. plane_state->rotation = ROTATION_ANGLE_270;
  1467. break;
  1468. default:
  1469. plane_state->rotation = ROTATION_ANGLE_0;
  1470. break;
  1471. }
  1472. return true;
  1473. }
  1474. static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
  1475. uint64_t *tiling_flags)
  1476. {
  1477. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->base.obj[0]);
  1478. int r = amdgpu_bo_reserve(rbo, false);
  1479. if (unlikely(r)) {
  1480. // Don't show error msg. when return -ERESTARTSYS
  1481. if (r != -ERESTARTSYS)
  1482. DRM_ERROR("Unable to reserve buffer: %d\n", r);
  1483. return r;
  1484. }
  1485. if (tiling_flags)
  1486. amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
  1487. amdgpu_bo_unreserve(rbo);
  1488. return r;
  1489. }
  1490. static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
  1491. struct dc_plane_state *plane_state,
  1492. const struct amdgpu_framebuffer *amdgpu_fb)
  1493. {
  1494. uint64_t tiling_flags;
  1495. unsigned int awidth;
  1496. const struct drm_framebuffer *fb = &amdgpu_fb->base;
  1497. int ret = 0;
  1498. struct drm_format_name_buf format_name;
  1499. ret = get_fb_info(
  1500. amdgpu_fb,
  1501. &tiling_flags);
  1502. if (ret)
  1503. return ret;
  1504. switch (fb->format->format) {
  1505. case DRM_FORMAT_C8:
  1506. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
  1507. break;
  1508. case DRM_FORMAT_RGB565:
  1509. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
  1510. break;
  1511. case DRM_FORMAT_XRGB8888:
  1512. case DRM_FORMAT_ARGB8888:
  1513. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
  1514. break;
  1515. case DRM_FORMAT_XRGB2101010:
  1516. case DRM_FORMAT_ARGB2101010:
  1517. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
  1518. break;
  1519. case DRM_FORMAT_XBGR2101010:
  1520. case DRM_FORMAT_ABGR2101010:
  1521. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
  1522. break;
  1523. case DRM_FORMAT_NV21:
  1524. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
  1525. break;
  1526. case DRM_FORMAT_NV12:
  1527. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
  1528. break;
  1529. default:
  1530. DRM_ERROR("Unsupported screen format %s\n",
  1531. drm_get_format_name(fb->format->format, &format_name));
  1532. return -EINVAL;
  1533. }
  1534. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  1535. plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
  1536. plane_state->plane_size.grph.surface_size.x = 0;
  1537. plane_state->plane_size.grph.surface_size.y = 0;
  1538. plane_state->plane_size.grph.surface_size.width = fb->width;
  1539. plane_state->plane_size.grph.surface_size.height = fb->height;
  1540. plane_state->plane_size.grph.surface_pitch =
  1541. fb->pitches[0] / fb->format->cpp[0];
  1542. /* TODO: unhardcode */
  1543. plane_state->color_space = COLOR_SPACE_SRGB;
  1544. } else {
  1545. awidth = ALIGN(fb->width, 64);
  1546. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  1547. plane_state->plane_size.video.luma_size.x = 0;
  1548. plane_state->plane_size.video.luma_size.y = 0;
  1549. plane_state->plane_size.video.luma_size.width = awidth;
  1550. plane_state->plane_size.video.luma_size.height = fb->height;
  1551. /* TODO: unhardcode */
  1552. plane_state->plane_size.video.luma_pitch = awidth;
  1553. plane_state->plane_size.video.chroma_size.x = 0;
  1554. plane_state->plane_size.video.chroma_size.y = 0;
  1555. plane_state->plane_size.video.chroma_size.width = awidth;
  1556. plane_state->plane_size.video.chroma_size.height = fb->height;
  1557. plane_state->plane_size.video.chroma_pitch = awidth / 2;
  1558. /* TODO: unhardcode */
  1559. plane_state->color_space = COLOR_SPACE_YCBCR709;
  1560. }
  1561. memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
  1562. /* Fill GFX8 params */
  1563. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
  1564. unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
  1565. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1566. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1567. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1568. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1569. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1570. /* XXX fix me for VI */
  1571. plane_state->tiling_info.gfx8.num_banks = num_banks;
  1572. plane_state->tiling_info.gfx8.array_mode =
  1573. DC_ARRAY_2D_TILED_THIN1;
  1574. plane_state->tiling_info.gfx8.tile_split = tile_split;
  1575. plane_state->tiling_info.gfx8.bank_width = bankw;
  1576. plane_state->tiling_info.gfx8.bank_height = bankh;
  1577. plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
  1578. plane_state->tiling_info.gfx8.tile_mode =
  1579. DC_ADDR_SURF_MICRO_TILING_DISPLAY;
  1580. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
  1581. == DC_ARRAY_1D_TILED_THIN1) {
  1582. plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
  1583. }
  1584. plane_state->tiling_info.gfx8.pipe_config =
  1585. AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1586. if (adev->asic_type == CHIP_VEGA10 ||
  1587. adev->asic_type == CHIP_VEGA12 ||
  1588. adev->asic_type == CHIP_VEGA20 ||
  1589. adev->asic_type == CHIP_RAVEN) {
  1590. /* Fill GFX9 params */
  1591. plane_state->tiling_info.gfx9.num_pipes =
  1592. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1593. plane_state->tiling_info.gfx9.num_banks =
  1594. adev->gfx.config.gb_addr_config_fields.num_banks;
  1595. plane_state->tiling_info.gfx9.pipe_interleave =
  1596. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
  1597. plane_state->tiling_info.gfx9.num_shader_engines =
  1598. adev->gfx.config.gb_addr_config_fields.num_se;
  1599. plane_state->tiling_info.gfx9.max_compressed_frags =
  1600. adev->gfx.config.gb_addr_config_fields.max_compress_frags;
  1601. plane_state->tiling_info.gfx9.num_rb_per_se =
  1602. adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
  1603. plane_state->tiling_info.gfx9.swizzle =
  1604. AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
  1605. plane_state->tiling_info.gfx9.shaderEnable = 1;
  1606. }
  1607. plane_state->visible = true;
  1608. plane_state->scaling_quality.h_taps_c = 0;
  1609. plane_state->scaling_quality.v_taps_c = 0;
  1610. /* is this needed? is plane_state zeroed at allocation? */
  1611. plane_state->scaling_quality.h_taps = 0;
  1612. plane_state->scaling_quality.v_taps = 0;
  1613. plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
  1614. return ret;
  1615. }
  1616. static int fill_plane_attributes(struct amdgpu_device *adev,
  1617. struct dc_plane_state *dc_plane_state,
  1618. struct drm_plane_state *plane_state,
  1619. struct drm_crtc_state *crtc_state)
  1620. {
  1621. const struct amdgpu_framebuffer *amdgpu_fb =
  1622. to_amdgpu_framebuffer(plane_state->fb);
  1623. const struct drm_crtc *crtc = plane_state->crtc;
  1624. int ret = 0;
  1625. if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
  1626. return -EINVAL;
  1627. ret = fill_plane_attributes_from_fb(
  1628. crtc->dev->dev_private,
  1629. dc_plane_state,
  1630. amdgpu_fb);
  1631. if (ret)
  1632. return ret;
  1633. /*
  1634. * Always set input transfer function, since plane state is refreshed
  1635. * every time.
  1636. */
  1637. ret = amdgpu_dm_set_degamma_lut(crtc_state, dc_plane_state);
  1638. if (ret) {
  1639. dc_transfer_func_release(dc_plane_state->in_transfer_func);
  1640. dc_plane_state->in_transfer_func = NULL;
  1641. }
  1642. return ret;
  1643. }
  1644. /*****************************************************************************/
  1645. static void update_stream_scaling_settings(const struct drm_display_mode *mode,
  1646. const struct dm_connector_state *dm_state,
  1647. struct dc_stream_state *stream)
  1648. {
  1649. enum amdgpu_rmx_type rmx_type;
  1650. struct rect src = { 0 }; /* viewport in composition space*/
  1651. struct rect dst = { 0 }; /* stream addressable area */
  1652. /* no mode. nothing to be done */
  1653. if (!mode)
  1654. return;
  1655. /* Full screen scaling by default */
  1656. src.width = mode->hdisplay;
  1657. src.height = mode->vdisplay;
  1658. dst.width = stream->timing.h_addressable;
  1659. dst.height = stream->timing.v_addressable;
  1660. if (dm_state) {
  1661. rmx_type = dm_state->scaling;
  1662. if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
  1663. if (src.width * dst.height <
  1664. src.height * dst.width) {
  1665. /* height needs less upscaling/more downscaling */
  1666. dst.width = src.width *
  1667. dst.height / src.height;
  1668. } else {
  1669. /* width needs less upscaling/more downscaling */
  1670. dst.height = src.height *
  1671. dst.width / src.width;
  1672. }
  1673. } else if (rmx_type == RMX_CENTER) {
  1674. dst = src;
  1675. }
  1676. dst.x = (stream->timing.h_addressable - dst.width) / 2;
  1677. dst.y = (stream->timing.v_addressable - dst.height) / 2;
  1678. if (dm_state->underscan_enable) {
  1679. dst.x += dm_state->underscan_hborder / 2;
  1680. dst.y += dm_state->underscan_vborder / 2;
  1681. dst.width -= dm_state->underscan_hborder;
  1682. dst.height -= dm_state->underscan_vborder;
  1683. }
  1684. }
  1685. stream->src = src;
  1686. stream->dst = dst;
  1687. DRM_DEBUG_DRIVER("Destination Rectangle x:%d y:%d width:%d height:%d\n",
  1688. dst.x, dst.y, dst.width, dst.height);
  1689. }
  1690. static enum dc_color_depth
  1691. convert_color_depth_from_display_info(const struct drm_connector *connector)
  1692. {
  1693. uint32_t bpc = connector->display_info.bpc;
  1694. switch (bpc) {
  1695. case 0:
  1696. /* Temporary Work around, DRM don't parse color depth for
  1697. * EDID revision before 1.4
  1698. * TODO: Fix edid parsing
  1699. */
  1700. return COLOR_DEPTH_888;
  1701. case 6:
  1702. return COLOR_DEPTH_666;
  1703. case 8:
  1704. return COLOR_DEPTH_888;
  1705. case 10:
  1706. return COLOR_DEPTH_101010;
  1707. case 12:
  1708. return COLOR_DEPTH_121212;
  1709. case 14:
  1710. return COLOR_DEPTH_141414;
  1711. case 16:
  1712. return COLOR_DEPTH_161616;
  1713. default:
  1714. return COLOR_DEPTH_UNDEFINED;
  1715. }
  1716. }
  1717. static enum dc_aspect_ratio
  1718. get_aspect_ratio(const struct drm_display_mode *mode_in)
  1719. {
  1720. /* 1-1 mapping, since both enums follow the HDMI spec. */
  1721. return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
  1722. }
  1723. static enum dc_color_space
  1724. get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
  1725. {
  1726. enum dc_color_space color_space = COLOR_SPACE_SRGB;
  1727. switch (dc_crtc_timing->pixel_encoding) {
  1728. case PIXEL_ENCODING_YCBCR422:
  1729. case PIXEL_ENCODING_YCBCR444:
  1730. case PIXEL_ENCODING_YCBCR420:
  1731. {
  1732. /*
  1733. * 27030khz is the separation point between HDTV and SDTV
  1734. * according to HDMI spec, we use YCbCr709 and YCbCr601
  1735. * respectively
  1736. */
  1737. if (dc_crtc_timing->pix_clk_khz > 27030) {
  1738. if (dc_crtc_timing->flags.Y_ONLY)
  1739. color_space =
  1740. COLOR_SPACE_YCBCR709_LIMITED;
  1741. else
  1742. color_space = COLOR_SPACE_YCBCR709;
  1743. } else {
  1744. if (dc_crtc_timing->flags.Y_ONLY)
  1745. color_space =
  1746. COLOR_SPACE_YCBCR601_LIMITED;
  1747. else
  1748. color_space = COLOR_SPACE_YCBCR601;
  1749. }
  1750. }
  1751. break;
  1752. case PIXEL_ENCODING_RGB:
  1753. color_space = COLOR_SPACE_SRGB;
  1754. break;
  1755. default:
  1756. WARN_ON(1);
  1757. break;
  1758. }
  1759. return color_space;
  1760. }
  1761. static void reduce_mode_colour_depth(struct dc_crtc_timing *timing_out)
  1762. {
  1763. if (timing_out->display_color_depth <= COLOR_DEPTH_888)
  1764. return;
  1765. timing_out->display_color_depth--;
  1766. }
  1767. static void adjust_colour_depth_from_display_info(struct dc_crtc_timing *timing_out,
  1768. const struct drm_display_info *info)
  1769. {
  1770. int normalized_clk;
  1771. if (timing_out->display_color_depth <= COLOR_DEPTH_888)
  1772. return;
  1773. do {
  1774. normalized_clk = timing_out->pix_clk_khz;
  1775. /* YCbCr 4:2:0 requires additional adjustment of 1/2 */
  1776. if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
  1777. normalized_clk /= 2;
  1778. /* Adjusting pix clock following on HDMI spec based on colour depth */
  1779. switch (timing_out->display_color_depth) {
  1780. case COLOR_DEPTH_101010:
  1781. normalized_clk = (normalized_clk * 30) / 24;
  1782. break;
  1783. case COLOR_DEPTH_121212:
  1784. normalized_clk = (normalized_clk * 36) / 24;
  1785. break;
  1786. case COLOR_DEPTH_161616:
  1787. normalized_clk = (normalized_clk * 48) / 24;
  1788. break;
  1789. default:
  1790. return;
  1791. }
  1792. if (normalized_clk <= info->max_tmds_clock)
  1793. return;
  1794. reduce_mode_colour_depth(timing_out);
  1795. } while (timing_out->display_color_depth > COLOR_DEPTH_888);
  1796. }
  1797. /*****************************************************************************/
  1798. static void
  1799. fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
  1800. const struct drm_display_mode *mode_in,
  1801. const struct drm_connector *connector)
  1802. {
  1803. struct dc_crtc_timing *timing_out = &stream->timing;
  1804. const struct drm_display_info *info = &connector->display_info;
  1805. memset(timing_out, 0, sizeof(struct dc_crtc_timing));
  1806. timing_out->h_border_left = 0;
  1807. timing_out->h_border_right = 0;
  1808. timing_out->v_border_top = 0;
  1809. timing_out->v_border_bottom = 0;
  1810. /* TODO: un-hardcode */
  1811. if (drm_mode_is_420_only(info, mode_in)
  1812. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1813. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
  1814. else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
  1815. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1816. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
  1817. else
  1818. timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
  1819. timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
  1820. timing_out->display_color_depth = convert_color_depth_from_display_info(
  1821. connector);
  1822. timing_out->scan_type = SCANNING_TYPE_NODATA;
  1823. timing_out->hdmi_vic = 0;
  1824. timing_out->vic = drm_match_cea_mode(mode_in);
  1825. timing_out->h_addressable = mode_in->crtc_hdisplay;
  1826. timing_out->h_total = mode_in->crtc_htotal;
  1827. timing_out->h_sync_width =
  1828. mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
  1829. timing_out->h_front_porch =
  1830. mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
  1831. timing_out->v_total = mode_in->crtc_vtotal;
  1832. timing_out->v_addressable = mode_in->crtc_vdisplay;
  1833. timing_out->v_front_porch =
  1834. mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
  1835. timing_out->v_sync_width =
  1836. mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
  1837. timing_out->pix_clk_khz = mode_in->crtc_clock;
  1838. timing_out->aspect_ratio = get_aspect_ratio(mode_in);
  1839. if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
  1840. timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
  1841. if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
  1842. timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
  1843. stream->output_color_space = get_output_color_space(timing_out);
  1844. stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
  1845. stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
  1846. if (stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1847. adjust_colour_depth_from_display_info(timing_out, info);
  1848. }
  1849. static void fill_audio_info(struct audio_info *audio_info,
  1850. const struct drm_connector *drm_connector,
  1851. const struct dc_sink *dc_sink)
  1852. {
  1853. int i = 0;
  1854. int cea_revision = 0;
  1855. const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
  1856. audio_info->manufacture_id = edid_caps->manufacturer_id;
  1857. audio_info->product_id = edid_caps->product_id;
  1858. cea_revision = drm_connector->display_info.cea_rev;
  1859. strncpy(audio_info->display_name,
  1860. edid_caps->display_name,
  1861. AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS - 1);
  1862. if (cea_revision >= 3) {
  1863. audio_info->mode_count = edid_caps->audio_mode_count;
  1864. for (i = 0; i < audio_info->mode_count; ++i) {
  1865. audio_info->modes[i].format_code =
  1866. (enum audio_format_code)
  1867. (edid_caps->audio_modes[i].format_code);
  1868. audio_info->modes[i].channel_count =
  1869. edid_caps->audio_modes[i].channel_count;
  1870. audio_info->modes[i].sample_rates.all =
  1871. edid_caps->audio_modes[i].sample_rate;
  1872. audio_info->modes[i].sample_size =
  1873. edid_caps->audio_modes[i].sample_size;
  1874. }
  1875. }
  1876. audio_info->flags.all = edid_caps->speaker_flags;
  1877. /* TODO: We only check for the progressive mode, check for interlace mode too */
  1878. if (drm_connector->latency_present[0]) {
  1879. audio_info->video_latency = drm_connector->video_latency[0];
  1880. audio_info->audio_latency = drm_connector->audio_latency[0];
  1881. }
  1882. /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
  1883. }
  1884. static void
  1885. copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
  1886. struct drm_display_mode *dst_mode)
  1887. {
  1888. dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
  1889. dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
  1890. dst_mode->crtc_clock = src_mode->crtc_clock;
  1891. dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
  1892. dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
  1893. dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
  1894. dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
  1895. dst_mode->crtc_htotal = src_mode->crtc_htotal;
  1896. dst_mode->crtc_hskew = src_mode->crtc_hskew;
  1897. dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
  1898. dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
  1899. dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
  1900. dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
  1901. dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
  1902. }
  1903. static void
  1904. decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
  1905. const struct drm_display_mode *native_mode,
  1906. bool scale_enabled)
  1907. {
  1908. if (scale_enabled) {
  1909. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1910. } else if (native_mode->clock == drm_mode->clock &&
  1911. native_mode->htotal == drm_mode->htotal &&
  1912. native_mode->vtotal == drm_mode->vtotal) {
  1913. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1914. } else {
  1915. /* no scaling nor amdgpu inserted, no need to patch */
  1916. }
  1917. }
  1918. static struct dc_sink *
  1919. create_fake_sink(struct amdgpu_dm_connector *aconnector)
  1920. {
  1921. struct dc_sink_init_data sink_init_data = { 0 };
  1922. struct dc_sink *sink = NULL;
  1923. sink_init_data.link = aconnector->dc_link;
  1924. sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
  1925. sink = dc_sink_create(&sink_init_data);
  1926. if (!sink) {
  1927. DRM_ERROR("Failed to create sink!\n");
  1928. return NULL;
  1929. }
  1930. sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
  1931. return sink;
  1932. }
  1933. static void set_multisync_trigger_params(
  1934. struct dc_stream_state *stream)
  1935. {
  1936. if (stream->triggered_crtc_reset.enabled) {
  1937. stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
  1938. stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
  1939. }
  1940. }
  1941. static void set_master_stream(struct dc_stream_state *stream_set[],
  1942. int stream_count)
  1943. {
  1944. int j, highest_rfr = 0, master_stream = 0;
  1945. for (j = 0; j < stream_count; j++) {
  1946. if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
  1947. int refresh_rate = 0;
  1948. refresh_rate = (stream_set[j]->timing.pix_clk_khz*1000)/
  1949. (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
  1950. if (refresh_rate > highest_rfr) {
  1951. highest_rfr = refresh_rate;
  1952. master_stream = j;
  1953. }
  1954. }
  1955. }
  1956. for (j = 0; j < stream_count; j++) {
  1957. if (stream_set[j])
  1958. stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
  1959. }
  1960. }
  1961. static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
  1962. {
  1963. int i = 0;
  1964. if (context->stream_count < 2)
  1965. return;
  1966. for (i = 0; i < context->stream_count ; i++) {
  1967. if (!context->streams[i])
  1968. continue;
  1969. /* TODO: add a function to read AMD VSDB bits and will set
  1970. * crtc_sync_master.multi_sync_enabled flag
  1971. * For now its set to false
  1972. */
  1973. set_multisync_trigger_params(context->streams[i]);
  1974. }
  1975. set_master_stream(context->streams, context->stream_count);
  1976. }
  1977. static struct dc_stream_state *
  1978. create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
  1979. const struct drm_display_mode *drm_mode,
  1980. const struct dm_connector_state *dm_state)
  1981. {
  1982. struct drm_display_mode *preferred_mode = NULL;
  1983. struct drm_connector *drm_connector;
  1984. struct dc_stream_state *stream = NULL;
  1985. struct drm_display_mode mode = *drm_mode;
  1986. bool native_mode_found = false;
  1987. struct dc_sink *sink = NULL;
  1988. if (aconnector == NULL) {
  1989. DRM_ERROR("aconnector is NULL!\n");
  1990. return stream;
  1991. }
  1992. drm_connector = &aconnector->base;
  1993. if (!aconnector->dc_sink) {
  1994. /*
  1995. * Create dc_sink when necessary to MST
  1996. * Don't apply fake_sink to MST
  1997. */
  1998. if (aconnector->mst_port) {
  1999. dm_dp_mst_dc_sink_create(drm_connector);
  2000. return stream;
  2001. }
  2002. sink = create_fake_sink(aconnector);
  2003. if (!sink)
  2004. return stream;
  2005. } else {
  2006. sink = aconnector->dc_sink;
  2007. }
  2008. stream = dc_create_stream_for_sink(sink);
  2009. if (stream == NULL) {
  2010. DRM_ERROR("Failed to create stream for sink!\n");
  2011. goto finish;
  2012. }
  2013. list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
  2014. /* Search for preferred mode */
  2015. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
  2016. native_mode_found = true;
  2017. break;
  2018. }
  2019. }
  2020. if (!native_mode_found)
  2021. preferred_mode = list_first_entry_or_null(
  2022. &aconnector->base.modes,
  2023. struct drm_display_mode,
  2024. head);
  2025. if (preferred_mode == NULL) {
  2026. /* This may not be an error, the use case is when we we have no
  2027. * usermode calls to reset and set mode upon hotplug. In this
  2028. * case, we call set mode ourselves to restore the previous mode
  2029. * and the modelist may not be filled in in time.
  2030. */
  2031. DRM_DEBUG_DRIVER("No preferred mode found\n");
  2032. } else {
  2033. decide_crtc_timing_for_drm_display_mode(
  2034. &mode, preferred_mode,
  2035. dm_state ? (dm_state->scaling != RMX_OFF) : false);
  2036. }
  2037. if (!dm_state)
  2038. drm_mode_set_crtcinfo(&mode, 0);
  2039. fill_stream_properties_from_drm_display_mode(stream,
  2040. &mode, &aconnector->base);
  2041. update_stream_scaling_settings(&mode, dm_state, stream);
  2042. fill_audio_info(
  2043. &stream->audio_info,
  2044. drm_connector,
  2045. sink);
  2046. update_stream_signal(stream);
  2047. if (dm_state && dm_state->freesync_capable)
  2048. stream->ignore_msa_timing_param = true;
  2049. finish:
  2050. if (sink && sink->sink_signal == SIGNAL_TYPE_VIRTUAL)
  2051. dc_sink_release(sink);
  2052. return stream;
  2053. }
  2054. static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
  2055. {
  2056. drm_crtc_cleanup(crtc);
  2057. kfree(crtc);
  2058. }
  2059. static void dm_crtc_destroy_state(struct drm_crtc *crtc,
  2060. struct drm_crtc_state *state)
  2061. {
  2062. struct dm_crtc_state *cur = to_dm_crtc_state(state);
  2063. /* TODO Destroy dc_stream objects are stream object is flattened */
  2064. if (cur->stream)
  2065. dc_stream_release(cur->stream);
  2066. __drm_atomic_helper_crtc_destroy_state(state);
  2067. kfree(state);
  2068. }
  2069. static void dm_crtc_reset_state(struct drm_crtc *crtc)
  2070. {
  2071. struct dm_crtc_state *state;
  2072. if (crtc->state)
  2073. dm_crtc_destroy_state(crtc, crtc->state);
  2074. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2075. if (WARN_ON(!state))
  2076. return;
  2077. crtc->state = &state->base;
  2078. crtc->state->crtc = crtc;
  2079. }
  2080. static struct drm_crtc_state *
  2081. dm_crtc_duplicate_state(struct drm_crtc *crtc)
  2082. {
  2083. struct dm_crtc_state *state, *cur;
  2084. cur = to_dm_crtc_state(crtc->state);
  2085. if (WARN_ON(!crtc->state))
  2086. return NULL;
  2087. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2088. if (!state)
  2089. return NULL;
  2090. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  2091. if (cur->stream) {
  2092. state->stream = cur->stream;
  2093. dc_stream_retain(state->stream);
  2094. }
  2095. /* TODO Duplicate dc_stream after objects are stream object is flattened */
  2096. return &state->base;
  2097. }
  2098. static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
  2099. {
  2100. enum dc_irq_source irq_source;
  2101. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  2102. struct amdgpu_device *adev = crtc->dev->dev_private;
  2103. irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
  2104. return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
  2105. }
  2106. static int dm_enable_vblank(struct drm_crtc *crtc)
  2107. {
  2108. return dm_set_vblank(crtc, true);
  2109. }
  2110. static void dm_disable_vblank(struct drm_crtc *crtc)
  2111. {
  2112. dm_set_vblank(crtc, false);
  2113. }
  2114. /* Implemented only the options currently availible for the driver */
  2115. static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
  2116. .reset = dm_crtc_reset_state,
  2117. .destroy = amdgpu_dm_crtc_destroy,
  2118. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  2119. .set_config = drm_atomic_helper_set_config,
  2120. .page_flip = drm_atomic_helper_page_flip,
  2121. .atomic_duplicate_state = dm_crtc_duplicate_state,
  2122. .atomic_destroy_state = dm_crtc_destroy_state,
  2123. .set_crc_source = amdgpu_dm_crtc_set_crc_source,
  2124. .enable_vblank = dm_enable_vblank,
  2125. .disable_vblank = dm_disable_vblank,
  2126. };
  2127. static enum drm_connector_status
  2128. amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
  2129. {
  2130. bool connected;
  2131. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2132. /* Notes:
  2133. * 1. This interface is NOT called in context of HPD irq.
  2134. * 2. This interface *is called* in context of user-mode ioctl. Which
  2135. * makes it a bad place for *any* MST-related activit. */
  2136. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
  2137. !aconnector->fake_enable)
  2138. connected = (aconnector->dc_sink != NULL);
  2139. else
  2140. connected = (aconnector->base.force == DRM_FORCE_ON);
  2141. return (connected ? connector_status_connected :
  2142. connector_status_disconnected);
  2143. }
  2144. int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
  2145. struct drm_connector_state *connector_state,
  2146. struct drm_property *property,
  2147. uint64_t val)
  2148. {
  2149. struct drm_device *dev = connector->dev;
  2150. struct amdgpu_device *adev = dev->dev_private;
  2151. struct dm_connector_state *dm_old_state =
  2152. to_dm_connector_state(connector->state);
  2153. struct dm_connector_state *dm_new_state =
  2154. to_dm_connector_state(connector_state);
  2155. int ret = -EINVAL;
  2156. if (property == dev->mode_config.scaling_mode_property) {
  2157. enum amdgpu_rmx_type rmx_type;
  2158. switch (val) {
  2159. case DRM_MODE_SCALE_CENTER:
  2160. rmx_type = RMX_CENTER;
  2161. break;
  2162. case DRM_MODE_SCALE_ASPECT:
  2163. rmx_type = RMX_ASPECT;
  2164. break;
  2165. case DRM_MODE_SCALE_FULLSCREEN:
  2166. rmx_type = RMX_FULL;
  2167. break;
  2168. case DRM_MODE_SCALE_NONE:
  2169. default:
  2170. rmx_type = RMX_OFF;
  2171. break;
  2172. }
  2173. if (dm_old_state->scaling == rmx_type)
  2174. return 0;
  2175. dm_new_state->scaling = rmx_type;
  2176. ret = 0;
  2177. } else if (property == adev->mode_info.underscan_hborder_property) {
  2178. dm_new_state->underscan_hborder = val;
  2179. ret = 0;
  2180. } else if (property == adev->mode_info.underscan_vborder_property) {
  2181. dm_new_state->underscan_vborder = val;
  2182. ret = 0;
  2183. } else if (property == adev->mode_info.underscan_property) {
  2184. dm_new_state->underscan_enable = val;
  2185. ret = 0;
  2186. }
  2187. return ret;
  2188. }
  2189. int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
  2190. const struct drm_connector_state *state,
  2191. struct drm_property *property,
  2192. uint64_t *val)
  2193. {
  2194. struct drm_device *dev = connector->dev;
  2195. struct amdgpu_device *adev = dev->dev_private;
  2196. struct dm_connector_state *dm_state =
  2197. to_dm_connector_state(state);
  2198. int ret = -EINVAL;
  2199. if (property == dev->mode_config.scaling_mode_property) {
  2200. switch (dm_state->scaling) {
  2201. case RMX_CENTER:
  2202. *val = DRM_MODE_SCALE_CENTER;
  2203. break;
  2204. case RMX_ASPECT:
  2205. *val = DRM_MODE_SCALE_ASPECT;
  2206. break;
  2207. case RMX_FULL:
  2208. *val = DRM_MODE_SCALE_FULLSCREEN;
  2209. break;
  2210. case RMX_OFF:
  2211. default:
  2212. *val = DRM_MODE_SCALE_NONE;
  2213. break;
  2214. }
  2215. ret = 0;
  2216. } else if (property == adev->mode_info.underscan_hborder_property) {
  2217. *val = dm_state->underscan_hborder;
  2218. ret = 0;
  2219. } else if (property == adev->mode_info.underscan_vborder_property) {
  2220. *val = dm_state->underscan_vborder;
  2221. ret = 0;
  2222. } else if (property == adev->mode_info.underscan_property) {
  2223. *val = dm_state->underscan_enable;
  2224. ret = 0;
  2225. }
  2226. return ret;
  2227. }
  2228. static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
  2229. {
  2230. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2231. const struct dc_link *link = aconnector->dc_link;
  2232. struct amdgpu_device *adev = connector->dev->dev_private;
  2233. struct amdgpu_display_manager *dm = &adev->dm;
  2234. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2235. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2236. if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
  2237. link->type != dc_connection_none &&
  2238. dm->backlight_dev) {
  2239. backlight_device_unregister(dm->backlight_dev);
  2240. dm->backlight_dev = NULL;
  2241. }
  2242. #endif
  2243. drm_connector_unregister(connector);
  2244. drm_connector_cleanup(connector);
  2245. kfree(connector);
  2246. }
  2247. void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
  2248. {
  2249. struct dm_connector_state *state =
  2250. to_dm_connector_state(connector->state);
  2251. if (connector->state)
  2252. __drm_atomic_helper_connector_destroy_state(connector->state);
  2253. kfree(state);
  2254. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2255. if (state) {
  2256. state->scaling = RMX_OFF;
  2257. state->underscan_enable = false;
  2258. state->underscan_hborder = 0;
  2259. state->underscan_vborder = 0;
  2260. __drm_atomic_helper_connector_reset(connector, &state->base);
  2261. }
  2262. }
  2263. struct drm_connector_state *
  2264. amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
  2265. {
  2266. struct dm_connector_state *state =
  2267. to_dm_connector_state(connector->state);
  2268. struct dm_connector_state *new_state =
  2269. kmemdup(state, sizeof(*state), GFP_KERNEL);
  2270. if (new_state) {
  2271. __drm_atomic_helper_connector_duplicate_state(connector,
  2272. &new_state->base);
  2273. return &new_state->base;
  2274. }
  2275. return NULL;
  2276. }
  2277. static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
  2278. .reset = amdgpu_dm_connector_funcs_reset,
  2279. .detect = amdgpu_dm_connector_detect,
  2280. .fill_modes = drm_helper_probe_single_connector_modes,
  2281. .destroy = amdgpu_dm_connector_destroy,
  2282. .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
  2283. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  2284. .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
  2285. .atomic_get_property = amdgpu_dm_connector_atomic_get_property
  2286. };
  2287. static struct drm_encoder *best_encoder(struct drm_connector *connector)
  2288. {
  2289. int enc_id = connector->encoder_ids[0];
  2290. struct drm_mode_object *obj;
  2291. struct drm_encoder *encoder;
  2292. DRM_DEBUG_DRIVER("Finding the best encoder\n");
  2293. /* pick the encoder ids */
  2294. if (enc_id) {
  2295. obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
  2296. if (!obj) {
  2297. DRM_ERROR("Couldn't find a matching encoder for our connector\n");
  2298. return NULL;
  2299. }
  2300. encoder = obj_to_encoder(obj);
  2301. return encoder;
  2302. }
  2303. DRM_ERROR("No encoder id\n");
  2304. return NULL;
  2305. }
  2306. static int get_modes(struct drm_connector *connector)
  2307. {
  2308. return amdgpu_dm_connector_get_modes(connector);
  2309. }
  2310. static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
  2311. {
  2312. struct dc_sink_init_data init_params = {
  2313. .link = aconnector->dc_link,
  2314. .sink_signal = SIGNAL_TYPE_VIRTUAL
  2315. };
  2316. struct edid *edid;
  2317. if (!aconnector->base.edid_blob_ptr) {
  2318. DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
  2319. aconnector->base.name);
  2320. aconnector->base.force = DRM_FORCE_OFF;
  2321. aconnector->base.override_edid = false;
  2322. return;
  2323. }
  2324. edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
  2325. aconnector->edid = edid;
  2326. aconnector->dc_em_sink = dc_link_add_remote_sink(
  2327. aconnector->dc_link,
  2328. (uint8_t *)edid,
  2329. (edid->extensions + 1) * EDID_LENGTH,
  2330. &init_params);
  2331. if (aconnector->base.force == DRM_FORCE_ON)
  2332. aconnector->dc_sink = aconnector->dc_link->local_sink ?
  2333. aconnector->dc_link->local_sink :
  2334. aconnector->dc_em_sink;
  2335. }
  2336. static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
  2337. {
  2338. struct dc_link *link = (struct dc_link *)aconnector->dc_link;
  2339. /* In case of headless boot with force on for DP managed connector
  2340. * Those settings have to be != 0 to get initial modeset
  2341. */
  2342. if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
  2343. link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
  2344. link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
  2345. }
  2346. aconnector->base.override_edid = true;
  2347. create_eml_sink(aconnector);
  2348. }
  2349. enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
  2350. struct drm_display_mode *mode)
  2351. {
  2352. int result = MODE_ERROR;
  2353. struct dc_sink *dc_sink;
  2354. struct amdgpu_device *adev = connector->dev->dev_private;
  2355. /* TODO: Unhardcode stream count */
  2356. struct dc_stream_state *stream;
  2357. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2358. enum dc_status dc_result = DC_OK;
  2359. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  2360. (mode->flags & DRM_MODE_FLAG_DBLSCAN))
  2361. return result;
  2362. /* Only run this the first time mode_valid is called to initilialize
  2363. * EDID mgmt
  2364. */
  2365. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
  2366. !aconnector->dc_em_sink)
  2367. handle_edid_mgmt(aconnector);
  2368. dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
  2369. if (dc_sink == NULL) {
  2370. DRM_ERROR("dc_sink is NULL!\n");
  2371. goto fail;
  2372. }
  2373. stream = create_stream_for_sink(aconnector, mode, NULL);
  2374. if (stream == NULL) {
  2375. DRM_ERROR("Failed to create stream for sink!\n");
  2376. goto fail;
  2377. }
  2378. dc_result = dc_validate_stream(adev->dm.dc, stream);
  2379. if (dc_result == DC_OK)
  2380. result = MODE_OK;
  2381. else
  2382. DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d\n",
  2383. mode->vdisplay,
  2384. mode->hdisplay,
  2385. mode->clock,
  2386. dc_result);
  2387. dc_stream_release(stream);
  2388. fail:
  2389. /* TODO: error handling*/
  2390. return result;
  2391. }
  2392. static const struct drm_connector_helper_funcs
  2393. amdgpu_dm_connector_helper_funcs = {
  2394. /*
  2395. * If hotplug a second bigger display in FB Con mode, bigger resolution
  2396. * modes will be filtered by drm_mode_validate_size(), and those modes
  2397. * is missing after user start lightdm. So we need to renew modes list.
  2398. * in get_modes call back, not just return the modes count
  2399. */
  2400. .get_modes = get_modes,
  2401. .mode_valid = amdgpu_dm_connector_mode_valid,
  2402. .best_encoder = best_encoder
  2403. };
  2404. static void dm_crtc_helper_disable(struct drm_crtc *crtc)
  2405. {
  2406. }
  2407. static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
  2408. struct drm_crtc_state *state)
  2409. {
  2410. struct amdgpu_device *adev = crtc->dev->dev_private;
  2411. struct dc *dc = adev->dm.dc;
  2412. struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
  2413. int ret = -EINVAL;
  2414. if (unlikely(!dm_crtc_state->stream &&
  2415. modeset_required(state, NULL, dm_crtc_state->stream))) {
  2416. WARN_ON(1);
  2417. return ret;
  2418. }
  2419. /* In some use cases, like reset, no stream is attached */
  2420. if (!dm_crtc_state->stream)
  2421. return 0;
  2422. if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
  2423. return 0;
  2424. return ret;
  2425. }
  2426. static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
  2427. const struct drm_display_mode *mode,
  2428. struct drm_display_mode *adjusted_mode)
  2429. {
  2430. return true;
  2431. }
  2432. static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
  2433. .disable = dm_crtc_helper_disable,
  2434. .atomic_check = dm_crtc_helper_atomic_check,
  2435. .mode_fixup = dm_crtc_helper_mode_fixup
  2436. };
  2437. static void dm_encoder_helper_disable(struct drm_encoder *encoder)
  2438. {
  2439. }
  2440. static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
  2441. struct drm_crtc_state *crtc_state,
  2442. struct drm_connector_state *conn_state)
  2443. {
  2444. return 0;
  2445. }
  2446. const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
  2447. .disable = dm_encoder_helper_disable,
  2448. .atomic_check = dm_encoder_helper_atomic_check
  2449. };
  2450. static void dm_drm_plane_reset(struct drm_plane *plane)
  2451. {
  2452. struct dm_plane_state *amdgpu_state = NULL;
  2453. if (plane->state)
  2454. plane->funcs->atomic_destroy_state(plane, plane->state);
  2455. amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
  2456. WARN_ON(amdgpu_state == NULL);
  2457. if (amdgpu_state) {
  2458. plane->state = &amdgpu_state->base;
  2459. plane->state->plane = plane;
  2460. plane->state->rotation = DRM_MODE_ROTATE_0;
  2461. }
  2462. }
  2463. static struct drm_plane_state *
  2464. dm_drm_plane_duplicate_state(struct drm_plane *plane)
  2465. {
  2466. struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
  2467. old_dm_plane_state = to_dm_plane_state(plane->state);
  2468. dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
  2469. if (!dm_plane_state)
  2470. return NULL;
  2471. __drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
  2472. if (old_dm_plane_state->dc_state) {
  2473. dm_plane_state->dc_state = old_dm_plane_state->dc_state;
  2474. dc_plane_state_retain(dm_plane_state->dc_state);
  2475. }
  2476. return &dm_plane_state->base;
  2477. }
  2478. void dm_drm_plane_destroy_state(struct drm_plane *plane,
  2479. struct drm_plane_state *state)
  2480. {
  2481. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2482. if (dm_plane_state->dc_state)
  2483. dc_plane_state_release(dm_plane_state->dc_state);
  2484. drm_atomic_helper_plane_destroy_state(plane, state);
  2485. }
  2486. static const struct drm_plane_funcs dm_plane_funcs = {
  2487. .update_plane = drm_atomic_helper_update_plane,
  2488. .disable_plane = drm_atomic_helper_disable_plane,
  2489. .destroy = drm_plane_cleanup,
  2490. .reset = dm_drm_plane_reset,
  2491. .atomic_duplicate_state = dm_drm_plane_duplicate_state,
  2492. .atomic_destroy_state = dm_drm_plane_destroy_state,
  2493. };
  2494. static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
  2495. struct drm_plane_state *new_state)
  2496. {
  2497. struct amdgpu_framebuffer *afb;
  2498. struct drm_gem_object *obj;
  2499. struct amdgpu_device *adev;
  2500. struct amdgpu_bo *rbo;
  2501. uint64_t chroma_addr = 0;
  2502. struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
  2503. unsigned int awidth;
  2504. uint32_t domain;
  2505. int r;
  2506. dm_plane_state_old = to_dm_plane_state(plane->state);
  2507. dm_plane_state_new = to_dm_plane_state(new_state);
  2508. if (!new_state->fb) {
  2509. DRM_DEBUG_DRIVER("No FB bound\n");
  2510. return 0;
  2511. }
  2512. afb = to_amdgpu_framebuffer(new_state->fb);
  2513. obj = new_state->fb->obj[0];
  2514. rbo = gem_to_amdgpu_bo(obj);
  2515. adev = amdgpu_ttm_adev(rbo->tbo.bdev);
  2516. r = amdgpu_bo_reserve(rbo, false);
  2517. if (unlikely(r != 0))
  2518. return r;
  2519. if (plane->type != DRM_PLANE_TYPE_CURSOR)
  2520. domain = amdgpu_display_supported_domains(adev);
  2521. else
  2522. domain = AMDGPU_GEM_DOMAIN_VRAM;
  2523. r = amdgpu_bo_pin(rbo, domain);
  2524. if (unlikely(r != 0)) {
  2525. if (r != -ERESTARTSYS)
  2526. DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
  2527. amdgpu_bo_unreserve(rbo);
  2528. return r;
  2529. }
  2530. r = amdgpu_ttm_alloc_gart(&rbo->tbo);
  2531. if (unlikely(r != 0)) {
  2532. amdgpu_bo_unpin(rbo);
  2533. amdgpu_bo_unreserve(rbo);
  2534. DRM_ERROR("%p bind failed\n", rbo);
  2535. return r;
  2536. }
  2537. amdgpu_bo_unreserve(rbo);
  2538. afb->address = amdgpu_bo_gpu_offset(rbo);
  2539. amdgpu_bo_ref(rbo);
  2540. if (dm_plane_state_new->dc_state &&
  2541. dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
  2542. struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
  2543. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  2544. plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
  2545. plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
  2546. } else {
  2547. awidth = ALIGN(new_state->fb->width, 64);
  2548. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  2549. plane_state->address.video_progressive.luma_addr.low_part
  2550. = lower_32_bits(afb->address);
  2551. plane_state->address.video_progressive.luma_addr.high_part
  2552. = upper_32_bits(afb->address);
  2553. chroma_addr = afb->address + (u64)awidth * new_state->fb->height;
  2554. plane_state->address.video_progressive.chroma_addr.low_part
  2555. = lower_32_bits(chroma_addr);
  2556. plane_state->address.video_progressive.chroma_addr.high_part
  2557. = upper_32_bits(chroma_addr);
  2558. }
  2559. }
  2560. return 0;
  2561. }
  2562. static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
  2563. struct drm_plane_state *old_state)
  2564. {
  2565. struct amdgpu_bo *rbo;
  2566. int r;
  2567. if (!old_state->fb)
  2568. return;
  2569. rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
  2570. r = amdgpu_bo_reserve(rbo, false);
  2571. if (unlikely(r)) {
  2572. DRM_ERROR("failed to reserve rbo before unpin\n");
  2573. return;
  2574. }
  2575. amdgpu_bo_unpin(rbo);
  2576. amdgpu_bo_unreserve(rbo);
  2577. amdgpu_bo_unref(&rbo);
  2578. }
  2579. static int dm_plane_atomic_check(struct drm_plane *plane,
  2580. struct drm_plane_state *state)
  2581. {
  2582. struct amdgpu_device *adev = plane->dev->dev_private;
  2583. struct dc *dc = adev->dm.dc;
  2584. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2585. if (!dm_plane_state->dc_state)
  2586. return 0;
  2587. if (!fill_rects_from_plane_state(state, dm_plane_state->dc_state))
  2588. return -EINVAL;
  2589. if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
  2590. return 0;
  2591. return -EINVAL;
  2592. }
  2593. static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
  2594. .prepare_fb = dm_plane_helper_prepare_fb,
  2595. .cleanup_fb = dm_plane_helper_cleanup_fb,
  2596. .atomic_check = dm_plane_atomic_check,
  2597. };
  2598. /*
  2599. * TODO: these are currently initialized to rgb formats only.
  2600. * For future use cases we should either initialize them dynamically based on
  2601. * plane capabilities, or initialize this array to all formats, so internal drm
  2602. * check will succeed, and let DC to implement proper check
  2603. */
  2604. static const uint32_t rgb_formats[] = {
  2605. DRM_FORMAT_RGB888,
  2606. DRM_FORMAT_XRGB8888,
  2607. DRM_FORMAT_ARGB8888,
  2608. DRM_FORMAT_RGBA8888,
  2609. DRM_FORMAT_XRGB2101010,
  2610. DRM_FORMAT_XBGR2101010,
  2611. DRM_FORMAT_ARGB2101010,
  2612. DRM_FORMAT_ABGR2101010,
  2613. };
  2614. static const uint32_t yuv_formats[] = {
  2615. DRM_FORMAT_NV12,
  2616. DRM_FORMAT_NV21,
  2617. };
  2618. static const u32 cursor_formats[] = {
  2619. DRM_FORMAT_ARGB8888
  2620. };
  2621. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  2622. struct amdgpu_plane *aplane,
  2623. unsigned long possible_crtcs)
  2624. {
  2625. int res = -EPERM;
  2626. switch (aplane->base.type) {
  2627. case DRM_PLANE_TYPE_PRIMARY:
  2628. res = drm_universal_plane_init(
  2629. dm->adev->ddev,
  2630. &aplane->base,
  2631. possible_crtcs,
  2632. &dm_plane_funcs,
  2633. rgb_formats,
  2634. ARRAY_SIZE(rgb_formats),
  2635. NULL, aplane->base.type, NULL);
  2636. break;
  2637. case DRM_PLANE_TYPE_OVERLAY:
  2638. res = drm_universal_plane_init(
  2639. dm->adev->ddev,
  2640. &aplane->base,
  2641. possible_crtcs,
  2642. &dm_plane_funcs,
  2643. yuv_formats,
  2644. ARRAY_SIZE(yuv_formats),
  2645. NULL, aplane->base.type, NULL);
  2646. break;
  2647. case DRM_PLANE_TYPE_CURSOR:
  2648. res = drm_universal_plane_init(
  2649. dm->adev->ddev,
  2650. &aplane->base,
  2651. possible_crtcs,
  2652. &dm_plane_funcs,
  2653. cursor_formats,
  2654. ARRAY_SIZE(cursor_formats),
  2655. NULL, aplane->base.type, NULL);
  2656. break;
  2657. }
  2658. drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);
  2659. /* Create (reset) the plane state */
  2660. if (aplane->base.funcs->reset)
  2661. aplane->base.funcs->reset(&aplane->base);
  2662. return res;
  2663. }
  2664. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  2665. struct drm_plane *plane,
  2666. uint32_t crtc_index)
  2667. {
  2668. struct amdgpu_crtc *acrtc = NULL;
  2669. struct amdgpu_plane *cursor_plane;
  2670. int res = -ENOMEM;
  2671. cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
  2672. if (!cursor_plane)
  2673. goto fail;
  2674. cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
  2675. res = amdgpu_dm_plane_init(dm, cursor_plane, 0);
  2676. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  2677. if (!acrtc)
  2678. goto fail;
  2679. res = drm_crtc_init_with_planes(
  2680. dm->ddev,
  2681. &acrtc->base,
  2682. plane,
  2683. &cursor_plane->base,
  2684. &amdgpu_dm_crtc_funcs, NULL);
  2685. if (res)
  2686. goto fail;
  2687. drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
  2688. /* Create (reset) the plane state */
  2689. if (acrtc->base.funcs->reset)
  2690. acrtc->base.funcs->reset(&acrtc->base);
  2691. acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
  2692. acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
  2693. acrtc->crtc_id = crtc_index;
  2694. acrtc->base.enabled = false;
  2695. dm->adev->mode_info.crtcs[crtc_index] = acrtc;
  2696. drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
  2697. true, MAX_COLOR_LUT_ENTRIES);
  2698. drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
  2699. return 0;
  2700. fail:
  2701. kfree(acrtc);
  2702. kfree(cursor_plane);
  2703. return res;
  2704. }
  2705. static int to_drm_connector_type(enum signal_type st)
  2706. {
  2707. switch (st) {
  2708. case SIGNAL_TYPE_HDMI_TYPE_A:
  2709. return DRM_MODE_CONNECTOR_HDMIA;
  2710. case SIGNAL_TYPE_EDP:
  2711. return DRM_MODE_CONNECTOR_eDP;
  2712. case SIGNAL_TYPE_RGB:
  2713. return DRM_MODE_CONNECTOR_VGA;
  2714. case SIGNAL_TYPE_DISPLAY_PORT:
  2715. case SIGNAL_TYPE_DISPLAY_PORT_MST:
  2716. return DRM_MODE_CONNECTOR_DisplayPort;
  2717. case SIGNAL_TYPE_DVI_DUAL_LINK:
  2718. case SIGNAL_TYPE_DVI_SINGLE_LINK:
  2719. return DRM_MODE_CONNECTOR_DVID;
  2720. case SIGNAL_TYPE_VIRTUAL:
  2721. return DRM_MODE_CONNECTOR_VIRTUAL;
  2722. default:
  2723. return DRM_MODE_CONNECTOR_Unknown;
  2724. }
  2725. }
  2726. static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
  2727. {
  2728. const struct drm_connector_helper_funcs *helper =
  2729. connector->helper_private;
  2730. struct drm_encoder *encoder;
  2731. struct amdgpu_encoder *amdgpu_encoder;
  2732. encoder = helper->best_encoder(connector);
  2733. if (encoder == NULL)
  2734. return;
  2735. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2736. amdgpu_encoder->native_mode.clock = 0;
  2737. if (!list_empty(&connector->probed_modes)) {
  2738. struct drm_display_mode *preferred_mode = NULL;
  2739. list_for_each_entry(preferred_mode,
  2740. &connector->probed_modes,
  2741. head) {
  2742. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
  2743. amdgpu_encoder->native_mode = *preferred_mode;
  2744. break;
  2745. }
  2746. }
  2747. }
  2748. static struct drm_display_mode *
  2749. amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
  2750. char *name,
  2751. int hdisplay, int vdisplay)
  2752. {
  2753. struct drm_device *dev = encoder->dev;
  2754. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2755. struct drm_display_mode *mode = NULL;
  2756. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2757. mode = drm_mode_duplicate(dev, native_mode);
  2758. if (mode == NULL)
  2759. return NULL;
  2760. mode->hdisplay = hdisplay;
  2761. mode->vdisplay = vdisplay;
  2762. mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  2763. strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
  2764. return mode;
  2765. }
  2766. static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
  2767. struct drm_connector *connector)
  2768. {
  2769. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2770. struct drm_display_mode *mode = NULL;
  2771. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2772. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2773. to_amdgpu_dm_connector(connector);
  2774. int i;
  2775. int n;
  2776. struct mode_size {
  2777. char name[DRM_DISPLAY_MODE_LEN];
  2778. int w;
  2779. int h;
  2780. } common_modes[] = {
  2781. { "640x480", 640, 480},
  2782. { "800x600", 800, 600},
  2783. { "1024x768", 1024, 768},
  2784. { "1280x720", 1280, 720},
  2785. { "1280x800", 1280, 800},
  2786. {"1280x1024", 1280, 1024},
  2787. { "1440x900", 1440, 900},
  2788. {"1680x1050", 1680, 1050},
  2789. {"1600x1200", 1600, 1200},
  2790. {"1920x1080", 1920, 1080},
  2791. {"1920x1200", 1920, 1200}
  2792. };
  2793. n = ARRAY_SIZE(common_modes);
  2794. for (i = 0; i < n; i++) {
  2795. struct drm_display_mode *curmode = NULL;
  2796. bool mode_existed = false;
  2797. if (common_modes[i].w > native_mode->hdisplay ||
  2798. common_modes[i].h > native_mode->vdisplay ||
  2799. (common_modes[i].w == native_mode->hdisplay &&
  2800. common_modes[i].h == native_mode->vdisplay))
  2801. continue;
  2802. list_for_each_entry(curmode, &connector->probed_modes, head) {
  2803. if (common_modes[i].w == curmode->hdisplay &&
  2804. common_modes[i].h == curmode->vdisplay) {
  2805. mode_existed = true;
  2806. break;
  2807. }
  2808. }
  2809. if (mode_existed)
  2810. continue;
  2811. mode = amdgpu_dm_create_common_mode(encoder,
  2812. common_modes[i].name, common_modes[i].w,
  2813. common_modes[i].h);
  2814. drm_mode_probed_add(connector, mode);
  2815. amdgpu_dm_connector->num_modes++;
  2816. }
  2817. }
  2818. static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
  2819. struct edid *edid)
  2820. {
  2821. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2822. to_amdgpu_dm_connector(connector);
  2823. if (edid) {
  2824. /* empty probed_modes */
  2825. INIT_LIST_HEAD(&connector->probed_modes);
  2826. amdgpu_dm_connector->num_modes =
  2827. drm_add_edid_modes(connector, edid);
  2828. amdgpu_dm_get_native_mode(connector);
  2829. } else {
  2830. amdgpu_dm_connector->num_modes = 0;
  2831. }
  2832. }
  2833. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
  2834. {
  2835. const struct drm_connector_helper_funcs *helper =
  2836. connector->helper_private;
  2837. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2838. to_amdgpu_dm_connector(connector);
  2839. struct drm_encoder *encoder;
  2840. struct edid *edid = amdgpu_dm_connector->edid;
  2841. encoder = helper->best_encoder(connector);
  2842. if (!edid || !drm_edid_is_valid(edid)) {
  2843. drm_add_modes_noedid(connector, 640, 480);
  2844. } else {
  2845. amdgpu_dm_connector_ddc_get_modes(connector, edid);
  2846. amdgpu_dm_connector_add_common_modes(encoder, connector);
  2847. }
  2848. amdgpu_dm_fbc_init(connector);
  2849. return amdgpu_dm_connector->num_modes;
  2850. }
  2851. void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
  2852. struct amdgpu_dm_connector *aconnector,
  2853. int connector_type,
  2854. struct dc_link *link,
  2855. int link_index)
  2856. {
  2857. struct amdgpu_device *adev = dm->ddev->dev_private;
  2858. aconnector->connector_id = link_index;
  2859. aconnector->dc_link = link;
  2860. aconnector->base.interlace_allowed = false;
  2861. aconnector->base.doublescan_allowed = false;
  2862. aconnector->base.stereo_allowed = false;
  2863. aconnector->base.dpms = DRM_MODE_DPMS_OFF;
  2864. aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
  2865. mutex_init(&aconnector->hpd_lock);
  2866. /* configure support HPD hot plug connector_>polled default value is 0
  2867. * which means HPD hot plug not supported
  2868. */
  2869. switch (connector_type) {
  2870. case DRM_MODE_CONNECTOR_HDMIA:
  2871. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2872. aconnector->base.ycbcr_420_allowed =
  2873. link->link_enc->features.ycbcr420_supported ? true : false;
  2874. break;
  2875. case DRM_MODE_CONNECTOR_DisplayPort:
  2876. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2877. aconnector->base.ycbcr_420_allowed =
  2878. link->link_enc->features.ycbcr420_supported ? true : false;
  2879. break;
  2880. case DRM_MODE_CONNECTOR_DVID:
  2881. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2882. break;
  2883. default:
  2884. break;
  2885. }
  2886. drm_object_attach_property(&aconnector->base.base,
  2887. dm->ddev->mode_config.scaling_mode_property,
  2888. DRM_MODE_SCALE_NONE);
  2889. drm_object_attach_property(&aconnector->base.base,
  2890. adev->mode_info.underscan_property,
  2891. UNDERSCAN_OFF);
  2892. drm_object_attach_property(&aconnector->base.base,
  2893. adev->mode_info.underscan_hborder_property,
  2894. 0);
  2895. drm_object_attach_property(&aconnector->base.base,
  2896. adev->mode_info.underscan_vborder_property,
  2897. 0);
  2898. }
  2899. static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
  2900. struct i2c_msg *msgs, int num)
  2901. {
  2902. struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
  2903. struct ddc_service *ddc_service = i2c->ddc_service;
  2904. struct i2c_command cmd;
  2905. int i;
  2906. int result = -EIO;
  2907. cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
  2908. if (!cmd.payloads)
  2909. return result;
  2910. cmd.number_of_payloads = num;
  2911. cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
  2912. cmd.speed = 100;
  2913. for (i = 0; i < num; i++) {
  2914. cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
  2915. cmd.payloads[i].address = msgs[i].addr;
  2916. cmd.payloads[i].length = msgs[i].len;
  2917. cmd.payloads[i].data = msgs[i].buf;
  2918. }
  2919. if (dal_i2caux_submit_i2c_command(
  2920. ddc_service->ctx->i2caux,
  2921. ddc_service->ddc_pin,
  2922. &cmd))
  2923. result = num;
  2924. kfree(cmd.payloads);
  2925. return result;
  2926. }
  2927. static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
  2928. {
  2929. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  2930. }
  2931. static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
  2932. .master_xfer = amdgpu_dm_i2c_xfer,
  2933. .functionality = amdgpu_dm_i2c_func,
  2934. };
  2935. static struct amdgpu_i2c_adapter *
  2936. create_i2c(struct ddc_service *ddc_service,
  2937. int link_index,
  2938. int *res)
  2939. {
  2940. struct amdgpu_device *adev = ddc_service->ctx->driver_context;
  2941. struct amdgpu_i2c_adapter *i2c;
  2942. i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
  2943. if (!i2c)
  2944. return NULL;
  2945. i2c->base.owner = THIS_MODULE;
  2946. i2c->base.class = I2C_CLASS_DDC;
  2947. i2c->base.dev.parent = &adev->pdev->dev;
  2948. i2c->base.algo = &amdgpu_dm_i2c_algo;
  2949. snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
  2950. i2c_set_adapdata(&i2c->base, i2c);
  2951. i2c->ddc_service = ddc_service;
  2952. return i2c;
  2953. }
  2954. /* Note: this function assumes that dc_link_detect() was called for the
  2955. * dc_link which will be represented by this aconnector.
  2956. */
  2957. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  2958. struct amdgpu_dm_connector *aconnector,
  2959. uint32_t link_index,
  2960. struct amdgpu_encoder *aencoder)
  2961. {
  2962. int res = 0;
  2963. int connector_type;
  2964. struct dc *dc = dm->dc;
  2965. struct dc_link *link = dc_get_link_at_index(dc, link_index);
  2966. struct amdgpu_i2c_adapter *i2c;
  2967. link->priv = aconnector;
  2968. DRM_DEBUG_DRIVER("%s()\n", __func__);
  2969. i2c = create_i2c(link->ddc, link->link_index, &res);
  2970. if (!i2c) {
  2971. DRM_ERROR("Failed to create i2c adapter data\n");
  2972. return -ENOMEM;
  2973. }
  2974. aconnector->i2c = i2c;
  2975. res = i2c_add_adapter(&i2c->base);
  2976. if (res) {
  2977. DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
  2978. goto out_free;
  2979. }
  2980. connector_type = to_drm_connector_type(link->connector_signal);
  2981. res = drm_connector_init(
  2982. dm->ddev,
  2983. &aconnector->base,
  2984. &amdgpu_dm_connector_funcs,
  2985. connector_type);
  2986. if (res) {
  2987. DRM_ERROR("connector_init failed\n");
  2988. aconnector->connector_id = -1;
  2989. goto out_free;
  2990. }
  2991. drm_connector_helper_add(
  2992. &aconnector->base,
  2993. &amdgpu_dm_connector_helper_funcs);
  2994. if (aconnector->base.funcs->reset)
  2995. aconnector->base.funcs->reset(&aconnector->base);
  2996. amdgpu_dm_connector_init_helper(
  2997. dm,
  2998. aconnector,
  2999. connector_type,
  3000. link,
  3001. link_index);
  3002. drm_connector_attach_encoder(
  3003. &aconnector->base, &aencoder->base);
  3004. drm_connector_register(&aconnector->base);
  3005. #if defined(CONFIG_DEBUG_FS)
  3006. res = connector_debugfs_init(aconnector);
  3007. if (res) {
  3008. DRM_ERROR("Failed to create debugfs for connector");
  3009. goto out_free;
  3010. }
  3011. #endif
  3012. if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
  3013. || connector_type == DRM_MODE_CONNECTOR_eDP)
  3014. amdgpu_dm_initialize_dp_connector(dm, aconnector);
  3015. out_free:
  3016. if (res) {
  3017. kfree(i2c);
  3018. aconnector->i2c = NULL;
  3019. }
  3020. return res;
  3021. }
  3022. int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
  3023. {
  3024. switch (adev->mode_info.num_crtc) {
  3025. case 1:
  3026. return 0x1;
  3027. case 2:
  3028. return 0x3;
  3029. case 3:
  3030. return 0x7;
  3031. case 4:
  3032. return 0xf;
  3033. case 5:
  3034. return 0x1f;
  3035. case 6:
  3036. default:
  3037. return 0x3f;
  3038. }
  3039. }
  3040. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  3041. struct amdgpu_encoder *aencoder,
  3042. uint32_t link_index)
  3043. {
  3044. struct amdgpu_device *adev = dev->dev_private;
  3045. int res = drm_encoder_init(dev,
  3046. &aencoder->base,
  3047. &amdgpu_dm_encoder_funcs,
  3048. DRM_MODE_ENCODER_TMDS,
  3049. NULL);
  3050. aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
  3051. if (!res)
  3052. aencoder->encoder_id = link_index;
  3053. else
  3054. aencoder->encoder_id = -1;
  3055. drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
  3056. return res;
  3057. }
  3058. static void manage_dm_interrupts(struct amdgpu_device *adev,
  3059. struct amdgpu_crtc *acrtc,
  3060. bool enable)
  3061. {
  3062. /*
  3063. * this is not correct translation but will work as soon as VBLANK
  3064. * constant is the same as PFLIP
  3065. */
  3066. int irq_type =
  3067. amdgpu_display_crtc_idx_to_irq_type(
  3068. adev,
  3069. acrtc->crtc_id);
  3070. if (enable) {
  3071. drm_crtc_vblank_on(&acrtc->base);
  3072. amdgpu_irq_get(
  3073. adev,
  3074. &adev->pageflip_irq,
  3075. irq_type);
  3076. } else {
  3077. amdgpu_irq_put(
  3078. adev,
  3079. &adev->pageflip_irq,
  3080. irq_type);
  3081. drm_crtc_vblank_off(&acrtc->base);
  3082. }
  3083. }
  3084. static bool
  3085. is_scaling_state_different(const struct dm_connector_state *dm_state,
  3086. const struct dm_connector_state *old_dm_state)
  3087. {
  3088. if (dm_state->scaling != old_dm_state->scaling)
  3089. return true;
  3090. if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
  3091. if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
  3092. return true;
  3093. } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
  3094. if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
  3095. return true;
  3096. } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
  3097. dm_state->underscan_vborder != old_dm_state->underscan_vborder)
  3098. return true;
  3099. return false;
  3100. }
  3101. static void remove_stream(struct amdgpu_device *adev,
  3102. struct amdgpu_crtc *acrtc,
  3103. struct dc_stream_state *stream)
  3104. {
  3105. /* this is the update mode case */
  3106. if (adev->dm.freesync_module)
  3107. mod_freesync_remove_stream(adev->dm.freesync_module, stream);
  3108. acrtc->otg_inst = -1;
  3109. acrtc->enabled = false;
  3110. }
  3111. static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
  3112. struct dc_cursor_position *position)
  3113. {
  3114. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  3115. int x, y;
  3116. int xorigin = 0, yorigin = 0;
  3117. if (!crtc || !plane->state->fb) {
  3118. position->enable = false;
  3119. position->x = 0;
  3120. position->y = 0;
  3121. return 0;
  3122. }
  3123. if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
  3124. (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
  3125. DRM_ERROR("%s: bad cursor width or height %d x %d\n",
  3126. __func__,
  3127. plane->state->crtc_w,
  3128. plane->state->crtc_h);
  3129. return -EINVAL;
  3130. }
  3131. x = plane->state->crtc_x;
  3132. y = plane->state->crtc_y;
  3133. /* avivo cursor are offset into the total surface */
  3134. x += crtc->primary->state->src_x >> 16;
  3135. y += crtc->primary->state->src_y >> 16;
  3136. if (x < 0) {
  3137. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  3138. x = 0;
  3139. }
  3140. if (y < 0) {
  3141. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  3142. y = 0;
  3143. }
  3144. position->enable = true;
  3145. position->x = x;
  3146. position->y = y;
  3147. position->x_hotspot = xorigin;
  3148. position->y_hotspot = yorigin;
  3149. return 0;
  3150. }
  3151. static void handle_cursor_update(struct drm_plane *plane,
  3152. struct drm_plane_state *old_plane_state)
  3153. {
  3154. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
  3155. struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
  3156. struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
  3157. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  3158. uint64_t address = afb ? afb->address : 0;
  3159. struct dc_cursor_position position;
  3160. struct dc_cursor_attributes attributes;
  3161. int ret;
  3162. if (!plane->state->fb && !old_plane_state->fb)
  3163. return;
  3164. DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
  3165. __func__,
  3166. amdgpu_crtc->crtc_id,
  3167. plane->state->crtc_w,
  3168. plane->state->crtc_h);
  3169. ret = get_cursor_position(plane, crtc, &position);
  3170. if (ret)
  3171. return;
  3172. if (!position.enable) {
  3173. /* turn off cursor */
  3174. if (crtc_state && crtc_state->stream)
  3175. dc_stream_set_cursor_position(crtc_state->stream,
  3176. &position);
  3177. return;
  3178. }
  3179. amdgpu_crtc->cursor_width = plane->state->crtc_w;
  3180. amdgpu_crtc->cursor_height = plane->state->crtc_h;
  3181. attributes.address.high_part = upper_32_bits(address);
  3182. attributes.address.low_part = lower_32_bits(address);
  3183. attributes.width = plane->state->crtc_w;
  3184. attributes.height = plane->state->crtc_h;
  3185. attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
  3186. attributes.rotation_angle = 0;
  3187. attributes.attribute_flags.value = 0;
  3188. attributes.pitch = attributes.width;
  3189. if (crtc_state->stream) {
  3190. if (!dc_stream_set_cursor_attributes(crtc_state->stream,
  3191. &attributes))
  3192. DRM_ERROR("DC failed to set cursor attributes\n");
  3193. if (!dc_stream_set_cursor_position(crtc_state->stream,
  3194. &position))
  3195. DRM_ERROR("DC failed to set cursor position\n");
  3196. }
  3197. }
  3198. static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
  3199. {
  3200. assert_spin_locked(&acrtc->base.dev->event_lock);
  3201. WARN_ON(acrtc->event);
  3202. acrtc->event = acrtc->base.state->event;
  3203. /* Set the flip status */
  3204. acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  3205. /* Mark this event as consumed */
  3206. acrtc->base.state->event = NULL;
  3207. DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
  3208. acrtc->crtc_id);
  3209. }
  3210. /*
  3211. * Executes flip
  3212. *
  3213. * Waits on all BO's fences and for proper vblank count
  3214. */
  3215. static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
  3216. struct drm_framebuffer *fb,
  3217. uint32_t target,
  3218. struct dc_state *state)
  3219. {
  3220. unsigned long flags;
  3221. uint32_t target_vblank;
  3222. int r, vpos, hpos;
  3223. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3224. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
  3225. struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
  3226. struct amdgpu_device *adev = crtc->dev->dev_private;
  3227. bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  3228. struct dc_flip_addrs addr = { {0} };
  3229. /* TODO eliminate or rename surface_update */
  3230. struct dc_surface_update surface_updates[1] = { {0} };
  3231. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
  3232. /* Prepare wait for target vblank early - before the fence-waits */
  3233. target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) +
  3234. amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);
  3235. /* TODO This might fail and hence better not used, wait
  3236. * explicitly on fences instead
  3237. * and in general should be called for
  3238. * blocking commit to as per framework helpers
  3239. */
  3240. r = amdgpu_bo_reserve(abo, true);
  3241. if (unlikely(r != 0)) {
  3242. DRM_ERROR("failed to reserve buffer before flip\n");
  3243. WARN_ON(1);
  3244. }
  3245. /* Wait for all fences on this FB */
  3246. WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
  3247. MAX_SCHEDULE_TIMEOUT) < 0);
  3248. amdgpu_bo_unreserve(abo);
  3249. /* Wait until we're out of the vertical blank period before the one
  3250. * targeted by the flip
  3251. */
  3252. while ((acrtc->enabled &&
  3253. (amdgpu_display_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id,
  3254. 0, &vpos, &hpos, NULL,
  3255. NULL, &crtc->hwmode)
  3256. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  3257. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  3258. (int)(target_vblank -
  3259. amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
  3260. usleep_range(1000, 1100);
  3261. }
  3262. /* Flip */
  3263. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3264. WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
  3265. WARN_ON(!acrtc_state->stream);
  3266. addr.address.grph.addr.low_part = lower_32_bits(afb->address);
  3267. addr.address.grph.addr.high_part = upper_32_bits(afb->address);
  3268. addr.flip_immediate = async_flip;
  3269. if (acrtc->base.state->event)
  3270. prepare_flip_isr(acrtc);
  3271. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3272. surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
  3273. surface_updates->flip_addr = &addr;
  3274. dc_commit_updates_for_stream(adev->dm.dc,
  3275. surface_updates,
  3276. 1,
  3277. acrtc_state->stream,
  3278. NULL,
  3279. &surface_updates->surface,
  3280. state);
  3281. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  3282. __func__,
  3283. addr.address.grph.addr.high_part,
  3284. addr.address.grph.addr.low_part);
  3285. }
  3286. /*
  3287. * TODO this whole function needs to go
  3288. *
  3289. * dc_surface_update is needlessly complex. See if we can just replace this
  3290. * with a dc_plane_state and follow the atomic model a bit more closely here.
  3291. */
  3292. static bool commit_planes_to_stream(
  3293. struct dc *dc,
  3294. struct dc_plane_state **plane_states,
  3295. uint8_t new_plane_count,
  3296. struct dm_crtc_state *dm_new_crtc_state,
  3297. struct dm_crtc_state *dm_old_crtc_state,
  3298. struct dc_state *state)
  3299. {
  3300. /* no need to dynamically allocate this. it's pretty small */
  3301. struct dc_surface_update updates[MAX_SURFACES];
  3302. struct dc_flip_addrs *flip_addr;
  3303. struct dc_plane_info *plane_info;
  3304. struct dc_scaling_info *scaling_info;
  3305. int i;
  3306. struct dc_stream_state *dc_stream = dm_new_crtc_state->stream;
  3307. struct dc_stream_update *stream_update =
  3308. kzalloc(sizeof(struct dc_stream_update), GFP_KERNEL);
  3309. if (!stream_update) {
  3310. BREAK_TO_DEBUGGER();
  3311. return false;
  3312. }
  3313. flip_addr = kcalloc(MAX_SURFACES, sizeof(struct dc_flip_addrs),
  3314. GFP_KERNEL);
  3315. plane_info = kcalloc(MAX_SURFACES, sizeof(struct dc_plane_info),
  3316. GFP_KERNEL);
  3317. scaling_info = kcalloc(MAX_SURFACES, sizeof(struct dc_scaling_info),
  3318. GFP_KERNEL);
  3319. if (!flip_addr || !plane_info || !scaling_info) {
  3320. kfree(flip_addr);
  3321. kfree(plane_info);
  3322. kfree(scaling_info);
  3323. kfree(stream_update);
  3324. return false;
  3325. }
  3326. memset(updates, 0, sizeof(updates));
  3327. stream_update->src = dc_stream->src;
  3328. stream_update->dst = dc_stream->dst;
  3329. stream_update->out_transfer_func = dc_stream->out_transfer_func;
  3330. for (i = 0; i < new_plane_count; i++) {
  3331. updates[i].surface = plane_states[i];
  3332. updates[i].gamma =
  3333. (struct dc_gamma *)plane_states[i]->gamma_correction;
  3334. updates[i].in_transfer_func = plane_states[i]->in_transfer_func;
  3335. flip_addr[i].address = plane_states[i]->address;
  3336. flip_addr[i].flip_immediate = plane_states[i]->flip_immediate;
  3337. plane_info[i].color_space = plane_states[i]->color_space;
  3338. plane_info[i].format = plane_states[i]->format;
  3339. plane_info[i].plane_size = plane_states[i]->plane_size;
  3340. plane_info[i].rotation = plane_states[i]->rotation;
  3341. plane_info[i].horizontal_mirror = plane_states[i]->horizontal_mirror;
  3342. plane_info[i].stereo_format = plane_states[i]->stereo_format;
  3343. plane_info[i].tiling_info = plane_states[i]->tiling_info;
  3344. plane_info[i].visible = plane_states[i]->visible;
  3345. plane_info[i].per_pixel_alpha = plane_states[i]->per_pixel_alpha;
  3346. plane_info[i].dcc = plane_states[i]->dcc;
  3347. scaling_info[i].scaling_quality = plane_states[i]->scaling_quality;
  3348. scaling_info[i].src_rect = plane_states[i]->src_rect;
  3349. scaling_info[i].dst_rect = plane_states[i]->dst_rect;
  3350. scaling_info[i].clip_rect = plane_states[i]->clip_rect;
  3351. updates[i].flip_addr = &flip_addr[i];
  3352. updates[i].plane_info = &plane_info[i];
  3353. updates[i].scaling_info = &scaling_info[i];
  3354. }
  3355. dc_commit_updates_for_stream(
  3356. dc,
  3357. updates,
  3358. new_plane_count,
  3359. dc_stream, stream_update, plane_states, state);
  3360. kfree(flip_addr);
  3361. kfree(plane_info);
  3362. kfree(scaling_info);
  3363. kfree(stream_update);
  3364. return true;
  3365. }
  3366. static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
  3367. struct drm_device *dev,
  3368. struct amdgpu_display_manager *dm,
  3369. struct drm_crtc *pcrtc,
  3370. bool *wait_for_vblank)
  3371. {
  3372. uint32_t i;
  3373. struct drm_plane *plane;
  3374. struct drm_plane_state *old_plane_state, *new_plane_state;
  3375. struct dc_stream_state *dc_stream_attach;
  3376. struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
  3377. struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
  3378. struct drm_crtc_state *new_pcrtc_state =
  3379. drm_atomic_get_new_crtc_state(state, pcrtc);
  3380. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
  3381. struct dm_crtc_state *dm_old_crtc_state =
  3382. to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
  3383. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3384. int planes_count = 0;
  3385. unsigned long flags;
  3386. /* update planes when needed */
  3387. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3388. struct drm_crtc *crtc = new_plane_state->crtc;
  3389. struct drm_crtc_state *new_crtc_state;
  3390. struct drm_framebuffer *fb = new_plane_state->fb;
  3391. bool pflip_needed;
  3392. struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3393. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  3394. handle_cursor_update(plane, old_plane_state);
  3395. continue;
  3396. }
  3397. if (!fb || !crtc || pcrtc != crtc)
  3398. continue;
  3399. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3400. if (!new_crtc_state->active)
  3401. continue;
  3402. pflip_needed = !state->allow_modeset;
  3403. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3404. if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
  3405. DRM_ERROR("%s: acrtc %d, already busy\n",
  3406. __func__,
  3407. acrtc_attach->crtc_id);
  3408. /* In commit tail framework this cannot happen */
  3409. WARN_ON(1);
  3410. }
  3411. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3412. if (!pflip_needed || plane->type == DRM_PLANE_TYPE_OVERLAY) {
  3413. WARN_ON(!dm_new_plane_state->dc_state);
  3414. plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
  3415. dc_stream_attach = acrtc_state->stream;
  3416. planes_count++;
  3417. } else if (new_crtc_state->planes_changed) {
  3418. /* Assume even ONE crtc with immediate flip means
  3419. * entire can't wait for VBLANK
  3420. * TODO Check if it's correct
  3421. */
  3422. *wait_for_vblank =
  3423. new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
  3424. false : true;
  3425. /* TODO: Needs rework for multiplane flip */
  3426. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  3427. drm_crtc_vblank_get(crtc);
  3428. amdgpu_dm_do_flip(
  3429. crtc,
  3430. fb,
  3431. (uint32_t)drm_crtc_vblank_count(crtc) + *wait_for_vblank,
  3432. dm_state->context);
  3433. }
  3434. }
  3435. if (planes_count) {
  3436. unsigned long flags;
  3437. if (new_pcrtc_state->event) {
  3438. drm_crtc_vblank_get(pcrtc);
  3439. spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
  3440. prepare_flip_isr(acrtc_attach);
  3441. spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
  3442. }
  3443. if (false == commit_planes_to_stream(dm->dc,
  3444. plane_states_constructed,
  3445. planes_count,
  3446. acrtc_state,
  3447. dm_old_crtc_state,
  3448. dm_state->context))
  3449. dm_error("%s: Failed to attach plane!\n", __func__);
  3450. } else {
  3451. /*TODO BUG Here should go disable planes on CRTC. */
  3452. }
  3453. }
  3454. /**
  3455. * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
  3456. * @crtc_state: the DRM CRTC state
  3457. * @stream_state: the DC stream state.
  3458. *
  3459. * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
  3460. * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
  3461. */
  3462. static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
  3463. struct dc_stream_state *stream_state)
  3464. {
  3465. stream_state->mode_changed = crtc_state->mode_changed;
  3466. }
  3467. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  3468. struct drm_atomic_state *state,
  3469. bool nonblock)
  3470. {
  3471. struct drm_crtc *crtc;
  3472. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3473. struct amdgpu_device *adev = dev->dev_private;
  3474. int i;
  3475. /*
  3476. * We evade vblanks and pflips on crtc that
  3477. * should be changed. We do it here to flush & disable
  3478. * interrupts before drm_swap_state is called in drm_atomic_helper_commit
  3479. * it will update crtc->dm_crtc_state->stream pointer which is used in
  3480. * the ISRs.
  3481. */
  3482. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3483. struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3484. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3485. if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
  3486. manage_dm_interrupts(adev, acrtc, false);
  3487. }
  3488. /* Add check here for SoC's that support hardware cursor plane, to
  3489. * unset legacy_cursor_update */
  3490. return drm_atomic_helper_commit(dev, state, nonblock);
  3491. /*TODO Handle EINTR, reenable IRQ*/
  3492. }
  3493. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
  3494. {
  3495. struct drm_device *dev = state->dev;
  3496. struct amdgpu_device *adev = dev->dev_private;
  3497. struct amdgpu_display_manager *dm = &adev->dm;
  3498. struct dm_atomic_state *dm_state;
  3499. uint32_t i, j;
  3500. struct drm_crtc *crtc;
  3501. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3502. unsigned long flags;
  3503. bool wait_for_vblank = true;
  3504. struct drm_connector *connector;
  3505. struct drm_connector_state *old_con_state, *new_con_state;
  3506. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3507. int crtc_disable_count = 0;
  3508. drm_atomic_helper_update_legacy_modeset_state(dev, state);
  3509. dm_state = to_dm_atomic_state(state);
  3510. /* update changed items */
  3511. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3512. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3513. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3514. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3515. DRM_DEBUG_DRIVER(
  3516. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3517. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3518. "connectors_changed:%d\n",
  3519. acrtc->crtc_id,
  3520. new_crtc_state->enable,
  3521. new_crtc_state->active,
  3522. new_crtc_state->planes_changed,
  3523. new_crtc_state->mode_changed,
  3524. new_crtc_state->active_changed,
  3525. new_crtc_state->connectors_changed);
  3526. /* Copy all transient state flags into dc state */
  3527. if (dm_new_crtc_state->stream) {
  3528. amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
  3529. dm_new_crtc_state->stream);
  3530. }
  3531. /* handles headless hotplug case, updating new_state and
  3532. * aconnector as needed
  3533. */
  3534. if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
  3535. DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
  3536. if (!dm_new_crtc_state->stream) {
  3537. /*
  3538. * this could happen because of issues with
  3539. * userspace notifications delivery.
  3540. * In this case userspace tries to set mode on
  3541. * display which is disconnect in fact.
  3542. * dc_sink in NULL in this case on aconnector.
  3543. * We expect reset mode will come soon.
  3544. *
  3545. * This can also happen when unplug is done
  3546. * during resume sequence ended
  3547. *
  3548. * In this case, we want to pretend we still
  3549. * have a sink to keep the pipe running so that
  3550. * hw state is consistent with the sw state
  3551. */
  3552. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3553. __func__, acrtc->base.base.id);
  3554. continue;
  3555. }
  3556. if (dm_old_crtc_state->stream)
  3557. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3558. pm_runtime_get_noresume(dev->dev);
  3559. acrtc->enabled = true;
  3560. acrtc->hw_mode = new_crtc_state->mode;
  3561. crtc->hwmode = new_crtc_state->mode;
  3562. } else if (modereset_required(new_crtc_state)) {
  3563. DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
  3564. /* i.e. reset mode */
  3565. if (dm_old_crtc_state->stream)
  3566. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3567. }
  3568. } /* for_each_crtc_in_state() */
  3569. /*
  3570. * Add streams after required streams from new and replaced streams
  3571. * are removed from freesync module
  3572. */
  3573. if (adev->dm.freesync_module) {
  3574. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
  3575. new_crtc_state, i) {
  3576. struct amdgpu_dm_connector *aconnector = NULL;
  3577. struct dm_connector_state *dm_new_con_state = NULL;
  3578. struct amdgpu_crtc *acrtc = NULL;
  3579. bool modeset_needed;
  3580. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3581. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3582. modeset_needed = modeset_required(
  3583. new_crtc_state,
  3584. dm_new_crtc_state->stream,
  3585. dm_old_crtc_state->stream);
  3586. /* We add stream to freesync if:
  3587. * 1. Said stream is not null, and
  3588. * 2. A modeset is requested. This means that the
  3589. * stream was removed previously, and needs to be
  3590. * replaced.
  3591. */
  3592. if (dm_new_crtc_state->stream == NULL ||
  3593. !modeset_needed)
  3594. continue;
  3595. acrtc = to_amdgpu_crtc(crtc);
  3596. aconnector =
  3597. amdgpu_dm_find_first_crtc_matching_connector(
  3598. state, crtc);
  3599. if (!aconnector) {
  3600. DRM_DEBUG_DRIVER("Atomic commit: Failed to "
  3601. "find connector for acrtc "
  3602. "id:%d skipping freesync "
  3603. "init\n",
  3604. acrtc->crtc_id);
  3605. continue;
  3606. }
  3607. mod_freesync_add_stream(adev->dm.freesync_module,
  3608. dm_new_crtc_state->stream,
  3609. &aconnector->caps);
  3610. new_con_state = drm_atomic_get_new_connector_state(
  3611. state, &aconnector->base);
  3612. dm_new_con_state = to_dm_connector_state(new_con_state);
  3613. mod_freesync_set_user_enable(adev->dm.freesync_module,
  3614. &dm_new_crtc_state->stream,
  3615. 1,
  3616. &dm_new_con_state->user_enable);
  3617. }
  3618. }
  3619. if (dm_state->context) {
  3620. dm_enable_per_frame_crtc_master_sync(dm_state->context);
  3621. WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
  3622. }
  3623. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3624. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3625. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3626. if (dm_new_crtc_state->stream != NULL) {
  3627. const struct dc_stream_status *status =
  3628. dc_stream_get_status(dm_new_crtc_state->stream);
  3629. if (!status)
  3630. DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
  3631. else
  3632. acrtc->otg_inst = status->primary_otg_inst;
  3633. }
  3634. }
  3635. /* Handle scaling and underscan changes*/
  3636. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3637. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3638. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3639. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3640. struct dc_stream_status *status = NULL;
  3641. if (acrtc) {
  3642. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3643. old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
  3644. }
  3645. /* Skip any modesets/resets */
  3646. if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
  3647. continue;
  3648. /* Skip any thing not scale or underscan changes */
  3649. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3650. continue;
  3651. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3652. update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
  3653. dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
  3654. if (!dm_new_crtc_state->stream)
  3655. continue;
  3656. status = dc_stream_get_status(dm_new_crtc_state->stream);
  3657. WARN_ON(!status);
  3658. WARN_ON(!status->plane_count);
  3659. /*TODO How it works with MPO ?*/
  3660. if (!commit_planes_to_stream(
  3661. dm->dc,
  3662. status->plane_states,
  3663. status->plane_count,
  3664. dm_new_crtc_state,
  3665. to_dm_crtc_state(old_crtc_state),
  3666. dm_state->context))
  3667. dm_error("%s: Failed to update stream scaling!\n", __func__);
  3668. }
  3669. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
  3670. new_crtc_state, i) {
  3671. /*
  3672. * loop to enable interrupts on newly arrived crtc
  3673. */
  3674. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3675. bool modeset_needed;
  3676. if (old_crtc_state->active && !new_crtc_state->active)
  3677. crtc_disable_count++;
  3678. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3679. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3680. modeset_needed = modeset_required(
  3681. new_crtc_state,
  3682. dm_new_crtc_state->stream,
  3683. dm_old_crtc_state->stream);
  3684. if (dm_new_crtc_state->stream == NULL || !modeset_needed)
  3685. continue;
  3686. if (adev->dm.freesync_module)
  3687. mod_freesync_notify_mode_change(
  3688. adev->dm.freesync_module,
  3689. &dm_new_crtc_state->stream, 1);
  3690. manage_dm_interrupts(adev, acrtc, true);
  3691. }
  3692. /* update planes when needed per crtc*/
  3693. for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
  3694. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3695. if (dm_new_crtc_state->stream)
  3696. amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
  3697. }
  3698. /*
  3699. * send vblank event on all events not handled in flip and
  3700. * mark consumed event for drm_atomic_helper_commit_hw_done
  3701. */
  3702. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  3703. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3704. if (new_crtc_state->event)
  3705. drm_send_event_locked(dev, &new_crtc_state->event->base);
  3706. new_crtc_state->event = NULL;
  3707. }
  3708. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3709. /* Signal HW programming completion */
  3710. drm_atomic_helper_commit_hw_done(state);
  3711. if (wait_for_vblank)
  3712. drm_atomic_helper_wait_for_flip_done(dev, state);
  3713. drm_atomic_helper_cleanup_planes(dev, state);
  3714. /* Finally, drop a runtime PM reference for each newly disabled CRTC,
  3715. * so we can put the GPU into runtime suspend if we're not driving any
  3716. * displays anymore
  3717. */
  3718. for (i = 0; i < crtc_disable_count; i++)
  3719. pm_runtime_put_autosuspend(dev->dev);
  3720. pm_runtime_mark_last_busy(dev->dev);
  3721. }
  3722. static int dm_force_atomic_commit(struct drm_connector *connector)
  3723. {
  3724. int ret = 0;
  3725. struct drm_device *ddev = connector->dev;
  3726. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  3727. struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3728. struct drm_plane *plane = disconnected_acrtc->base.primary;
  3729. struct drm_connector_state *conn_state;
  3730. struct drm_crtc_state *crtc_state;
  3731. struct drm_plane_state *plane_state;
  3732. if (!state)
  3733. return -ENOMEM;
  3734. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  3735. /* Construct an atomic state to restore previous display setting */
  3736. /*
  3737. * Attach connectors to drm_atomic_state
  3738. */
  3739. conn_state = drm_atomic_get_connector_state(state, connector);
  3740. ret = PTR_ERR_OR_ZERO(conn_state);
  3741. if (ret)
  3742. goto err;
  3743. /* Attach crtc to drm_atomic_state*/
  3744. crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
  3745. ret = PTR_ERR_OR_ZERO(crtc_state);
  3746. if (ret)
  3747. goto err;
  3748. /* force a restore */
  3749. crtc_state->mode_changed = true;
  3750. /* Attach plane to drm_atomic_state */
  3751. plane_state = drm_atomic_get_plane_state(state, plane);
  3752. ret = PTR_ERR_OR_ZERO(plane_state);
  3753. if (ret)
  3754. goto err;
  3755. /* Call commit internally with the state we just constructed */
  3756. ret = drm_atomic_commit(state);
  3757. if (!ret)
  3758. return 0;
  3759. err:
  3760. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3761. drm_atomic_state_put(state);
  3762. return ret;
  3763. }
  3764. /*
  3765. * This functions handle all cases when set mode does not come upon hotplug.
  3766. * This include when the same display is unplugged then plugged back into the
  3767. * same port and when we are running without usermode desktop manager supprot
  3768. */
  3769. void dm_restore_drm_connector_state(struct drm_device *dev,
  3770. struct drm_connector *connector)
  3771. {
  3772. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  3773. struct amdgpu_crtc *disconnected_acrtc;
  3774. struct dm_crtc_state *acrtc_state;
  3775. if (!aconnector->dc_sink || !connector->state || !connector->encoder)
  3776. return;
  3777. disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3778. if (!disconnected_acrtc)
  3779. return;
  3780. acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
  3781. if (!acrtc_state->stream)
  3782. return;
  3783. /*
  3784. * If the previous sink is not released and different from the current,
  3785. * we deduce we are in a state where we can not rely on usermode call
  3786. * to turn on the display, so we do it here
  3787. */
  3788. if (acrtc_state->stream->sink != aconnector->dc_sink)
  3789. dm_force_atomic_commit(&aconnector->base);
  3790. }
  3791. /*`
  3792. * Grabs all modesetting locks to serialize against any blocking commits,
  3793. * Waits for completion of all non blocking commits.
  3794. */
  3795. static int do_aquire_global_lock(struct drm_device *dev,
  3796. struct drm_atomic_state *state)
  3797. {
  3798. struct drm_crtc *crtc;
  3799. struct drm_crtc_commit *commit;
  3800. long ret;
  3801. /* Adding all modeset locks to aquire_ctx will
  3802. * ensure that when the framework release it the
  3803. * extra locks we are locking here will get released to
  3804. */
  3805. ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
  3806. if (ret)
  3807. return ret;
  3808. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3809. spin_lock(&crtc->commit_lock);
  3810. commit = list_first_entry_or_null(&crtc->commit_list,
  3811. struct drm_crtc_commit, commit_entry);
  3812. if (commit)
  3813. drm_crtc_commit_get(commit);
  3814. spin_unlock(&crtc->commit_lock);
  3815. if (!commit)
  3816. continue;
  3817. /* Make sure all pending HW programming completed and
  3818. * page flips done
  3819. */
  3820. ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
  3821. if (ret > 0)
  3822. ret = wait_for_completion_interruptible_timeout(
  3823. &commit->flip_done, 10*HZ);
  3824. if (ret == 0)
  3825. DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
  3826. "timed out\n", crtc->base.id, crtc->name);
  3827. drm_crtc_commit_put(commit);
  3828. }
  3829. return ret < 0 ? ret : 0;
  3830. }
  3831. static int dm_update_crtcs_state(struct dc *dc,
  3832. struct drm_atomic_state *state,
  3833. bool enable,
  3834. bool *lock_and_validation_needed)
  3835. {
  3836. struct drm_crtc *crtc;
  3837. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3838. int i;
  3839. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3840. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3841. struct dc_stream_state *new_stream;
  3842. int ret = 0;
  3843. /*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
  3844. /* update changed items */
  3845. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3846. struct amdgpu_crtc *acrtc = NULL;
  3847. struct amdgpu_dm_connector *aconnector = NULL;
  3848. struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
  3849. struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
  3850. struct drm_plane_state *new_plane_state = NULL;
  3851. new_stream = NULL;
  3852. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3853. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3854. acrtc = to_amdgpu_crtc(crtc);
  3855. new_plane_state = drm_atomic_get_new_plane_state(state, new_crtc_state->crtc->primary);
  3856. if (new_crtc_state->enable && new_plane_state && !new_plane_state->fb) {
  3857. ret = -EINVAL;
  3858. goto fail;
  3859. }
  3860. aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
  3861. /* TODO This hack should go away */
  3862. if (aconnector && enable) {
  3863. // Make sure fake sink is created in plug-in scenario
  3864. drm_new_conn_state = drm_atomic_get_new_connector_state(state,
  3865. &aconnector->base);
  3866. drm_old_conn_state = drm_atomic_get_old_connector_state(state,
  3867. &aconnector->base);
  3868. if (IS_ERR(drm_new_conn_state)) {
  3869. ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
  3870. break;
  3871. }
  3872. dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
  3873. dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
  3874. new_stream = create_stream_for_sink(aconnector,
  3875. &new_crtc_state->mode,
  3876. dm_new_conn_state);
  3877. /*
  3878. * we can have no stream on ACTION_SET if a display
  3879. * was disconnected during S3, in this case it not and
  3880. * error, the OS will be updated after detection, and
  3881. * do the right thing on next atomic commit
  3882. */
  3883. if (!new_stream) {
  3884. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3885. __func__, acrtc->base.base.id);
  3886. break;
  3887. }
  3888. if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
  3889. dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
  3890. new_crtc_state->mode_changed = false;
  3891. DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
  3892. new_crtc_state->mode_changed);
  3893. }
  3894. }
  3895. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3896. goto next_crtc;
  3897. DRM_DEBUG_DRIVER(
  3898. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3899. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3900. "connectors_changed:%d\n",
  3901. acrtc->crtc_id,
  3902. new_crtc_state->enable,
  3903. new_crtc_state->active,
  3904. new_crtc_state->planes_changed,
  3905. new_crtc_state->mode_changed,
  3906. new_crtc_state->active_changed,
  3907. new_crtc_state->connectors_changed);
  3908. /* Remove stream for any changed/disabled CRTC */
  3909. if (!enable) {
  3910. if (!dm_old_crtc_state->stream)
  3911. goto next_crtc;
  3912. DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
  3913. crtc->base.id);
  3914. /* i.e. reset mode */
  3915. if (dc_remove_stream_from_ctx(
  3916. dc,
  3917. dm_state->context,
  3918. dm_old_crtc_state->stream) != DC_OK) {
  3919. ret = -EINVAL;
  3920. goto fail;
  3921. }
  3922. dc_stream_release(dm_old_crtc_state->stream);
  3923. dm_new_crtc_state->stream = NULL;
  3924. *lock_and_validation_needed = true;
  3925. } else {/* Add stream for any updated/enabled CRTC */
  3926. /*
  3927. * Quick fix to prevent NULL pointer on new_stream when
  3928. * added MST connectors not found in existing crtc_state in the chained mode
  3929. * TODO: need to dig out the root cause of that
  3930. */
  3931. if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
  3932. goto next_crtc;
  3933. if (modereset_required(new_crtc_state))
  3934. goto next_crtc;
  3935. if (modeset_required(new_crtc_state, new_stream,
  3936. dm_old_crtc_state->stream)) {
  3937. WARN_ON(dm_new_crtc_state->stream);
  3938. dm_new_crtc_state->stream = new_stream;
  3939. dc_stream_retain(new_stream);
  3940. DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
  3941. crtc->base.id);
  3942. if (dc_add_stream_to_ctx(
  3943. dc,
  3944. dm_state->context,
  3945. dm_new_crtc_state->stream) != DC_OK) {
  3946. ret = -EINVAL;
  3947. goto fail;
  3948. }
  3949. *lock_and_validation_needed = true;
  3950. }
  3951. }
  3952. next_crtc:
  3953. /* Release extra reference */
  3954. if (new_stream)
  3955. dc_stream_release(new_stream);
  3956. /*
  3957. * We want to do dc stream updates that do not require a
  3958. * full modeset below.
  3959. */
  3960. if (!(enable && aconnector && new_crtc_state->enable &&
  3961. new_crtc_state->active))
  3962. continue;
  3963. /*
  3964. * Given above conditions, the dc state cannot be NULL because:
  3965. * 1. We're in the process of enabling CRTCs (just been added
  3966. * to the dc context, or already is on the context)
  3967. * 2. Has a valid connector attached, and
  3968. * 3. Is currently active and enabled.
  3969. * => The dc stream state currently exists.
  3970. */
  3971. BUG_ON(dm_new_crtc_state->stream == NULL);
  3972. /* Scaling or underscan settings */
  3973. if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state))
  3974. update_stream_scaling_settings(
  3975. &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
  3976. /*
  3977. * Color management settings. We also update color properties
  3978. * when a modeset is needed, to ensure it gets reprogrammed.
  3979. */
  3980. if (dm_new_crtc_state->base.color_mgmt_changed ||
  3981. drm_atomic_crtc_needs_modeset(new_crtc_state)) {
  3982. ret = amdgpu_dm_set_regamma_lut(dm_new_crtc_state);
  3983. if (ret)
  3984. goto fail;
  3985. amdgpu_dm_set_ctm(dm_new_crtc_state);
  3986. }
  3987. }
  3988. return ret;
  3989. fail:
  3990. if (new_stream)
  3991. dc_stream_release(new_stream);
  3992. return ret;
  3993. }
  3994. static int dm_update_planes_state(struct dc *dc,
  3995. struct drm_atomic_state *state,
  3996. bool enable,
  3997. bool *lock_and_validation_needed)
  3998. {
  3999. struct drm_crtc *new_plane_crtc, *old_plane_crtc;
  4000. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  4001. struct drm_plane *plane;
  4002. struct drm_plane_state *old_plane_state, *new_plane_state;
  4003. struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
  4004. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  4005. struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
  4006. int i ;
  4007. /* TODO return page_flip_needed() function */
  4008. bool pflip_needed = !state->allow_modeset;
  4009. int ret = 0;
  4010. /* Add new planes, in reverse order as DC expectation */
  4011. for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
  4012. new_plane_crtc = new_plane_state->crtc;
  4013. old_plane_crtc = old_plane_state->crtc;
  4014. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  4015. dm_old_plane_state = to_dm_plane_state(old_plane_state);
  4016. /*TODO Implement atomic check for cursor plane */
  4017. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  4018. continue;
  4019. /* Remove any changed/removed planes */
  4020. if (!enable) {
  4021. if (pflip_needed &&
  4022. plane->type != DRM_PLANE_TYPE_OVERLAY)
  4023. continue;
  4024. if (!old_plane_crtc)
  4025. continue;
  4026. old_crtc_state = drm_atomic_get_old_crtc_state(
  4027. state, old_plane_crtc);
  4028. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  4029. if (!dm_old_crtc_state->stream)
  4030. continue;
  4031. DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
  4032. plane->base.id, old_plane_crtc->base.id);
  4033. if (!dc_remove_plane_from_context(
  4034. dc,
  4035. dm_old_crtc_state->stream,
  4036. dm_old_plane_state->dc_state,
  4037. dm_state->context)) {
  4038. ret = EINVAL;
  4039. return ret;
  4040. }
  4041. dc_plane_state_release(dm_old_plane_state->dc_state);
  4042. dm_new_plane_state->dc_state = NULL;
  4043. *lock_and_validation_needed = true;
  4044. } else { /* Add new planes */
  4045. struct dc_plane_state *dc_new_plane_state;
  4046. if (drm_atomic_plane_disabling(plane->state, new_plane_state))
  4047. continue;
  4048. if (!new_plane_crtc)
  4049. continue;
  4050. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
  4051. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  4052. if (!dm_new_crtc_state->stream)
  4053. continue;
  4054. if (pflip_needed &&
  4055. plane->type != DRM_PLANE_TYPE_OVERLAY)
  4056. continue;
  4057. WARN_ON(dm_new_plane_state->dc_state);
  4058. dc_new_plane_state = dc_create_plane_state(dc);
  4059. if (!dc_new_plane_state)
  4060. return -ENOMEM;
  4061. DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
  4062. plane->base.id, new_plane_crtc->base.id);
  4063. ret = fill_plane_attributes(
  4064. new_plane_crtc->dev->dev_private,
  4065. dc_new_plane_state,
  4066. new_plane_state,
  4067. new_crtc_state);
  4068. if (ret) {
  4069. dc_plane_state_release(dc_new_plane_state);
  4070. return ret;
  4071. }
  4072. /*
  4073. * Any atomic check errors that occur after this will
  4074. * not need a release. The plane state will be attached
  4075. * to the stream, and therefore part of the atomic
  4076. * state. It'll be released when the atomic state is
  4077. * cleaned.
  4078. */
  4079. if (!dc_add_plane_to_context(
  4080. dc,
  4081. dm_new_crtc_state->stream,
  4082. dc_new_plane_state,
  4083. dm_state->context)) {
  4084. dc_plane_state_release(dc_new_plane_state);
  4085. return -EINVAL;
  4086. }
  4087. dm_new_plane_state->dc_state = dc_new_plane_state;
  4088. /* Tell DC to do a full surface update every time there
  4089. * is a plane change. Inefficient, but works for now.
  4090. */
  4091. dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
  4092. *lock_and_validation_needed = true;
  4093. }
  4094. }
  4095. return ret;
  4096. }
  4097. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  4098. struct drm_atomic_state *state)
  4099. {
  4100. struct amdgpu_device *adev = dev->dev_private;
  4101. struct dc *dc = adev->dm.dc;
  4102. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  4103. struct drm_connector *connector;
  4104. struct drm_connector_state *old_con_state, *new_con_state;
  4105. struct drm_crtc *crtc;
  4106. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  4107. int ret, i;
  4108. /*
  4109. * This bool will be set for true for any modeset/reset
  4110. * or plane update which implies non fast surface update.
  4111. */
  4112. bool lock_and_validation_needed = false;
  4113. ret = drm_atomic_helper_check_modeset(dev, state);
  4114. if (ret)
  4115. goto fail;
  4116. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  4117. if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
  4118. !new_crtc_state->color_mgmt_changed)
  4119. continue;
  4120. if (!new_crtc_state->enable)
  4121. continue;
  4122. ret = drm_atomic_add_affected_connectors(state, crtc);
  4123. if (ret)
  4124. return ret;
  4125. ret = drm_atomic_add_affected_planes(state, crtc);
  4126. if (ret)
  4127. goto fail;
  4128. }
  4129. dm_state->context = dc_create_state();
  4130. ASSERT(dm_state->context);
  4131. dc_resource_state_copy_construct_current(dc, dm_state->context);
  4132. /* Remove exiting planes if they are modified */
  4133. ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
  4134. if (ret) {
  4135. goto fail;
  4136. }
  4137. /* Disable all crtcs which require disable */
  4138. ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
  4139. if (ret) {
  4140. goto fail;
  4141. }
  4142. /* Enable all crtcs which require enable */
  4143. ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
  4144. if (ret) {
  4145. goto fail;
  4146. }
  4147. /* Add new/modified planes */
  4148. ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
  4149. if (ret) {
  4150. goto fail;
  4151. }
  4152. /* Run this here since we want to validate the streams we created */
  4153. ret = drm_atomic_helper_check_planes(dev, state);
  4154. if (ret)
  4155. goto fail;
  4156. /* Check scaling and underscan changes*/
  4157. /*TODO Removed scaling changes validation due to inability to commit
  4158. * new stream into context w\o causing full reset. Need to
  4159. * decide how to handle.
  4160. */
  4161. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  4162. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  4163. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  4164. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  4165. /* Skip any modesets/resets */
  4166. if (!acrtc || drm_atomic_crtc_needs_modeset(
  4167. drm_atomic_get_new_crtc_state(state, &acrtc->base)))
  4168. continue;
  4169. /* Skip any thing not scale or underscan changes */
  4170. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  4171. continue;
  4172. lock_and_validation_needed = true;
  4173. }
  4174. /*
  4175. * For full updates case when
  4176. * removing/adding/updating streams on once CRTC while flipping
  4177. * on another CRTC,
  4178. * acquiring global lock will guarantee that any such full
  4179. * update commit
  4180. * will wait for completion of any outstanding flip using DRMs
  4181. * synchronization events.
  4182. */
  4183. if (lock_and_validation_needed) {
  4184. ret = do_aquire_global_lock(dev, state);
  4185. if (ret)
  4186. goto fail;
  4187. if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
  4188. ret = -EINVAL;
  4189. goto fail;
  4190. }
  4191. }
  4192. /* Must be success */
  4193. WARN_ON(ret);
  4194. return ret;
  4195. fail:
  4196. if (ret == -EDEADLK)
  4197. DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
  4198. else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
  4199. DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
  4200. else
  4201. DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
  4202. return ret;
  4203. }
  4204. static bool is_dp_capable_without_timing_msa(struct dc *dc,
  4205. struct amdgpu_dm_connector *amdgpu_dm_connector)
  4206. {
  4207. uint8_t dpcd_data;
  4208. bool capable = false;
  4209. if (amdgpu_dm_connector->dc_link &&
  4210. dm_helpers_dp_read_dpcd(
  4211. NULL,
  4212. amdgpu_dm_connector->dc_link,
  4213. DP_DOWN_STREAM_PORT_COUNT,
  4214. &dpcd_data,
  4215. sizeof(dpcd_data))) {
  4216. capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
  4217. }
  4218. return capable;
  4219. }
  4220. void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
  4221. struct edid *edid)
  4222. {
  4223. int i;
  4224. bool edid_check_required;
  4225. struct detailed_timing *timing;
  4226. struct detailed_non_pixel *data;
  4227. struct detailed_data_monitor_range *range;
  4228. struct amdgpu_dm_connector *amdgpu_dm_connector =
  4229. to_amdgpu_dm_connector(connector);
  4230. struct dm_connector_state *dm_con_state;
  4231. struct drm_device *dev = connector->dev;
  4232. struct amdgpu_device *adev = dev->dev_private;
  4233. if (!connector->state) {
  4234. DRM_ERROR("%s - Connector has no state", __func__);
  4235. return;
  4236. }
  4237. dm_con_state = to_dm_connector_state(connector->state);
  4238. edid_check_required = false;
  4239. if (!amdgpu_dm_connector->dc_sink) {
  4240. DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
  4241. return;
  4242. }
  4243. if (!adev->dm.freesync_module)
  4244. return;
  4245. /*
  4246. * if edid non zero restrict freesync only for dp and edp
  4247. */
  4248. if (edid) {
  4249. if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
  4250. || amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
  4251. edid_check_required = is_dp_capable_without_timing_msa(
  4252. adev->dm.dc,
  4253. amdgpu_dm_connector);
  4254. }
  4255. }
  4256. dm_con_state->freesync_capable = false;
  4257. if (edid_check_required == true && (edid->version > 1 ||
  4258. (edid->version == 1 && edid->revision > 1))) {
  4259. for (i = 0; i < 4; i++) {
  4260. timing = &edid->detailed_timings[i];
  4261. data = &timing->data.other_data;
  4262. range = &data->data.range;
  4263. /*
  4264. * Check if monitor has continuous frequency mode
  4265. */
  4266. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  4267. continue;
  4268. /*
  4269. * Check for flag range limits only. If flag == 1 then
  4270. * no additional timing information provided.
  4271. * Default GTF, GTF Secondary curve and CVT are not
  4272. * supported
  4273. */
  4274. if (range->flags != 1)
  4275. continue;
  4276. amdgpu_dm_connector->min_vfreq = range->min_vfreq;
  4277. amdgpu_dm_connector->max_vfreq = range->max_vfreq;
  4278. amdgpu_dm_connector->pixel_clock_mhz =
  4279. range->pixel_clock_mhz * 10;
  4280. break;
  4281. }
  4282. if (amdgpu_dm_connector->max_vfreq -
  4283. amdgpu_dm_connector->min_vfreq > 10) {
  4284. amdgpu_dm_connector->caps.supported = true;
  4285. amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
  4286. amdgpu_dm_connector->min_vfreq * 1000000;
  4287. amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
  4288. amdgpu_dm_connector->max_vfreq * 1000000;
  4289. dm_con_state->freesync_capable = true;
  4290. }
  4291. }
  4292. /*
  4293. * TODO figure out how to notify user-mode or DRM of freesync caps
  4294. * once we figure out how to deal with freesync in an upstreamable
  4295. * fashion
  4296. */
  4297. }
  4298. void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
  4299. {
  4300. /*
  4301. * TODO fill in once we figure out how to deal with freesync in
  4302. * an upstreamable fashion
  4303. */
  4304. }