gfx_v8_0.c 240 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_MEC_HPD_SIZE 2048
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  619. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  620. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  621. {
  622. switch (adev->asic_type) {
  623. case CHIP_TOPAZ:
  624. amdgpu_program_register_sequence(adev,
  625. iceland_mgcg_cgcg_init,
  626. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  627. amdgpu_program_register_sequence(adev,
  628. golden_settings_iceland_a11,
  629. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  630. amdgpu_program_register_sequence(adev,
  631. iceland_golden_common_all,
  632. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  633. break;
  634. case CHIP_FIJI:
  635. amdgpu_program_register_sequence(adev,
  636. fiji_mgcg_cgcg_init,
  637. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  638. amdgpu_program_register_sequence(adev,
  639. golden_settings_fiji_a10,
  640. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  641. amdgpu_program_register_sequence(adev,
  642. fiji_golden_common_all,
  643. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  644. break;
  645. case CHIP_TONGA:
  646. amdgpu_program_register_sequence(adev,
  647. tonga_mgcg_cgcg_init,
  648. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  649. amdgpu_program_register_sequence(adev,
  650. golden_settings_tonga_a11,
  651. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  652. amdgpu_program_register_sequence(adev,
  653. tonga_golden_common_all,
  654. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  655. break;
  656. case CHIP_POLARIS11:
  657. case CHIP_POLARIS12:
  658. amdgpu_program_register_sequence(adev,
  659. golden_settings_polaris11_a11,
  660. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  661. amdgpu_program_register_sequence(adev,
  662. polaris11_golden_common_all,
  663. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  664. break;
  665. case CHIP_POLARIS10:
  666. amdgpu_program_register_sequence(adev,
  667. golden_settings_polaris10_a11,
  668. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  669. amdgpu_program_register_sequence(adev,
  670. polaris10_golden_common_all,
  671. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  672. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  673. if (adev->pdev->revision == 0xc7 &&
  674. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  675. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  676. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  677. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  678. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  679. }
  680. break;
  681. case CHIP_CARRIZO:
  682. amdgpu_program_register_sequence(adev,
  683. cz_mgcg_cgcg_init,
  684. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  685. amdgpu_program_register_sequence(adev,
  686. cz_golden_settings_a11,
  687. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  688. amdgpu_program_register_sequence(adev,
  689. cz_golden_common_all,
  690. (const u32)ARRAY_SIZE(cz_golden_common_all));
  691. break;
  692. case CHIP_STONEY:
  693. amdgpu_program_register_sequence(adev,
  694. stoney_mgcg_cgcg_init,
  695. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  696. amdgpu_program_register_sequence(adev,
  697. stoney_golden_settings_a11,
  698. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  699. amdgpu_program_register_sequence(adev,
  700. stoney_golden_common_all,
  701. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  702. break;
  703. default:
  704. break;
  705. }
  706. }
  707. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  708. {
  709. adev->gfx.scratch.num_reg = 7;
  710. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  711. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  712. }
  713. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  714. {
  715. struct amdgpu_device *adev = ring->adev;
  716. uint32_t scratch;
  717. uint32_t tmp = 0;
  718. unsigned i;
  719. int r;
  720. r = amdgpu_gfx_scratch_get(adev, &scratch);
  721. if (r) {
  722. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  723. return r;
  724. }
  725. WREG32(scratch, 0xCAFEDEAD);
  726. r = amdgpu_ring_alloc(ring, 3);
  727. if (r) {
  728. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  729. ring->idx, r);
  730. amdgpu_gfx_scratch_free(adev, scratch);
  731. return r;
  732. }
  733. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  734. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  735. amdgpu_ring_write(ring, 0xDEADBEEF);
  736. amdgpu_ring_commit(ring);
  737. for (i = 0; i < adev->usec_timeout; i++) {
  738. tmp = RREG32(scratch);
  739. if (tmp == 0xDEADBEEF)
  740. break;
  741. DRM_UDELAY(1);
  742. }
  743. if (i < adev->usec_timeout) {
  744. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  745. ring->idx, i);
  746. } else {
  747. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  748. ring->idx, scratch, tmp);
  749. r = -EINVAL;
  750. }
  751. amdgpu_gfx_scratch_free(adev, scratch);
  752. return r;
  753. }
  754. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  755. {
  756. struct amdgpu_device *adev = ring->adev;
  757. struct amdgpu_ib ib;
  758. struct dma_fence *f = NULL;
  759. uint32_t scratch;
  760. uint32_t tmp = 0;
  761. long r;
  762. r = amdgpu_gfx_scratch_get(adev, &scratch);
  763. if (r) {
  764. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  765. return r;
  766. }
  767. WREG32(scratch, 0xCAFEDEAD);
  768. memset(&ib, 0, sizeof(ib));
  769. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  770. if (r) {
  771. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  772. goto err1;
  773. }
  774. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  775. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  776. ib.ptr[2] = 0xDEADBEEF;
  777. ib.length_dw = 3;
  778. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  779. if (r)
  780. goto err2;
  781. r = dma_fence_wait_timeout(f, false, timeout);
  782. if (r == 0) {
  783. DRM_ERROR("amdgpu: IB test timed out.\n");
  784. r = -ETIMEDOUT;
  785. goto err2;
  786. } else if (r < 0) {
  787. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  788. goto err2;
  789. }
  790. tmp = RREG32(scratch);
  791. if (tmp == 0xDEADBEEF) {
  792. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  793. r = 0;
  794. } else {
  795. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  796. scratch, tmp);
  797. r = -EINVAL;
  798. }
  799. err2:
  800. amdgpu_ib_free(adev, &ib, NULL);
  801. dma_fence_put(f);
  802. err1:
  803. amdgpu_gfx_scratch_free(adev, scratch);
  804. return r;
  805. }
  806. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  807. {
  808. release_firmware(adev->gfx.pfp_fw);
  809. adev->gfx.pfp_fw = NULL;
  810. release_firmware(adev->gfx.me_fw);
  811. adev->gfx.me_fw = NULL;
  812. release_firmware(adev->gfx.ce_fw);
  813. adev->gfx.ce_fw = NULL;
  814. release_firmware(adev->gfx.rlc_fw);
  815. adev->gfx.rlc_fw = NULL;
  816. release_firmware(adev->gfx.mec_fw);
  817. adev->gfx.mec_fw = NULL;
  818. if ((adev->asic_type != CHIP_STONEY) &&
  819. (adev->asic_type != CHIP_TOPAZ))
  820. release_firmware(adev->gfx.mec2_fw);
  821. adev->gfx.mec2_fw = NULL;
  822. kfree(adev->gfx.rlc.register_list_format);
  823. }
  824. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  825. {
  826. const char *chip_name;
  827. char fw_name[30];
  828. int err;
  829. struct amdgpu_firmware_info *info = NULL;
  830. const struct common_firmware_header *header = NULL;
  831. const struct gfx_firmware_header_v1_0 *cp_hdr;
  832. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  833. unsigned int *tmp = NULL, i;
  834. DRM_DEBUG("\n");
  835. switch (adev->asic_type) {
  836. case CHIP_TOPAZ:
  837. chip_name = "topaz";
  838. break;
  839. case CHIP_TONGA:
  840. chip_name = "tonga";
  841. break;
  842. case CHIP_CARRIZO:
  843. chip_name = "carrizo";
  844. break;
  845. case CHIP_FIJI:
  846. chip_name = "fiji";
  847. break;
  848. case CHIP_POLARIS11:
  849. chip_name = "polaris11";
  850. break;
  851. case CHIP_POLARIS10:
  852. chip_name = "polaris10";
  853. break;
  854. case CHIP_POLARIS12:
  855. chip_name = "polaris12";
  856. break;
  857. case CHIP_STONEY:
  858. chip_name = "stoney";
  859. break;
  860. default:
  861. BUG();
  862. }
  863. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  864. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  865. if (err)
  866. goto out;
  867. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  868. if (err)
  869. goto out;
  870. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  871. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  872. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  873. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  874. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  875. if (err)
  876. goto out;
  877. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  878. if (err)
  879. goto out;
  880. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  881. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  882. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  884. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  885. if (err)
  886. goto out;
  887. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  888. if (err)
  889. goto out;
  890. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  891. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  892. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  893. /*
  894. * Support for MCBP/Virtualization in combination with chained IBs is
  895. * formal released on feature version #46
  896. */
  897. if (adev->gfx.ce_feature_version >= 46 &&
  898. adev->gfx.pfp_feature_version >= 46) {
  899. adev->virt.chained_ib_support = true;
  900. DRM_INFO("Chained IB support enabled!\n");
  901. } else
  902. adev->virt.chained_ib_support = false;
  903. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  904. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  905. if (err)
  906. goto out;
  907. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  908. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  909. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  910. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  911. adev->gfx.rlc.save_and_restore_offset =
  912. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  913. adev->gfx.rlc.clear_state_descriptor_offset =
  914. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  915. adev->gfx.rlc.avail_scratch_ram_locations =
  916. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  917. adev->gfx.rlc.reg_restore_list_size =
  918. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  919. adev->gfx.rlc.reg_list_format_start =
  920. le32_to_cpu(rlc_hdr->reg_list_format_start);
  921. adev->gfx.rlc.reg_list_format_separate_start =
  922. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  923. adev->gfx.rlc.starting_offsets_start =
  924. le32_to_cpu(rlc_hdr->starting_offsets_start);
  925. adev->gfx.rlc.reg_list_format_size_bytes =
  926. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  927. adev->gfx.rlc.reg_list_size_bytes =
  928. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  929. adev->gfx.rlc.register_list_format =
  930. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  931. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  932. if (!adev->gfx.rlc.register_list_format) {
  933. err = -ENOMEM;
  934. goto out;
  935. }
  936. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  937. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  938. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  939. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  940. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  941. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  942. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  943. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  944. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  945. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  946. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  947. if (err)
  948. goto out;
  949. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  950. if (err)
  951. goto out;
  952. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  953. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  954. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  955. if ((adev->asic_type != CHIP_STONEY) &&
  956. (adev->asic_type != CHIP_TOPAZ)) {
  957. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  958. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  959. if (!err) {
  960. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  961. if (err)
  962. goto out;
  963. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  964. adev->gfx.mec2_fw->data;
  965. adev->gfx.mec2_fw_version =
  966. le32_to_cpu(cp_hdr->header.ucode_version);
  967. adev->gfx.mec2_feature_version =
  968. le32_to_cpu(cp_hdr->ucode_feature_version);
  969. } else {
  970. err = 0;
  971. adev->gfx.mec2_fw = NULL;
  972. }
  973. }
  974. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  975. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  976. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  977. info->fw = adev->gfx.pfp_fw;
  978. header = (const struct common_firmware_header *)info->fw->data;
  979. adev->firmware.fw_size +=
  980. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  981. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  982. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  983. info->fw = adev->gfx.me_fw;
  984. header = (const struct common_firmware_header *)info->fw->data;
  985. adev->firmware.fw_size +=
  986. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  987. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  988. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  989. info->fw = adev->gfx.ce_fw;
  990. header = (const struct common_firmware_header *)info->fw->data;
  991. adev->firmware.fw_size +=
  992. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  993. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  994. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  995. info->fw = adev->gfx.rlc_fw;
  996. header = (const struct common_firmware_header *)info->fw->data;
  997. adev->firmware.fw_size +=
  998. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  999. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1000. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1001. info->fw = adev->gfx.mec_fw;
  1002. header = (const struct common_firmware_header *)info->fw->data;
  1003. adev->firmware.fw_size +=
  1004. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1005. /* we need account JT in */
  1006. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1007. adev->firmware.fw_size +=
  1008. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1009. if (amdgpu_sriov_vf(adev)) {
  1010. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1011. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1012. info->fw = adev->gfx.mec_fw;
  1013. adev->firmware.fw_size +=
  1014. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1015. }
  1016. if (adev->gfx.mec2_fw) {
  1017. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1018. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1019. info->fw = adev->gfx.mec2_fw;
  1020. header = (const struct common_firmware_header *)info->fw->data;
  1021. adev->firmware.fw_size +=
  1022. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1023. }
  1024. }
  1025. out:
  1026. if (err) {
  1027. dev_err(adev->dev,
  1028. "gfx8: Failed to load firmware \"%s\"\n",
  1029. fw_name);
  1030. release_firmware(adev->gfx.pfp_fw);
  1031. adev->gfx.pfp_fw = NULL;
  1032. release_firmware(adev->gfx.me_fw);
  1033. adev->gfx.me_fw = NULL;
  1034. release_firmware(adev->gfx.ce_fw);
  1035. adev->gfx.ce_fw = NULL;
  1036. release_firmware(adev->gfx.rlc_fw);
  1037. adev->gfx.rlc_fw = NULL;
  1038. release_firmware(adev->gfx.mec_fw);
  1039. adev->gfx.mec_fw = NULL;
  1040. release_firmware(adev->gfx.mec2_fw);
  1041. adev->gfx.mec2_fw = NULL;
  1042. }
  1043. return err;
  1044. }
  1045. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1046. volatile u32 *buffer)
  1047. {
  1048. u32 count = 0, i;
  1049. const struct cs_section_def *sect = NULL;
  1050. const struct cs_extent_def *ext = NULL;
  1051. if (adev->gfx.rlc.cs_data == NULL)
  1052. return;
  1053. if (buffer == NULL)
  1054. return;
  1055. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1056. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1057. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1058. buffer[count++] = cpu_to_le32(0x80000000);
  1059. buffer[count++] = cpu_to_le32(0x80000000);
  1060. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1061. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1062. if (sect->id == SECT_CONTEXT) {
  1063. buffer[count++] =
  1064. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1065. buffer[count++] = cpu_to_le32(ext->reg_index -
  1066. PACKET3_SET_CONTEXT_REG_START);
  1067. for (i = 0; i < ext->reg_count; i++)
  1068. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1069. } else {
  1070. return;
  1071. }
  1072. }
  1073. }
  1074. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1075. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1076. PACKET3_SET_CONTEXT_REG_START);
  1077. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1078. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1079. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1080. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1081. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1082. buffer[count++] = cpu_to_le32(0);
  1083. }
  1084. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1085. {
  1086. const __le32 *fw_data;
  1087. volatile u32 *dst_ptr;
  1088. int me, i, max_me = 4;
  1089. u32 bo_offset = 0;
  1090. u32 table_offset, table_size;
  1091. if (adev->asic_type == CHIP_CARRIZO)
  1092. max_me = 5;
  1093. /* write the cp table buffer */
  1094. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1095. for (me = 0; me < max_me; me++) {
  1096. if (me == 0) {
  1097. const struct gfx_firmware_header_v1_0 *hdr =
  1098. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1099. fw_data = (const __le32 *)
  1100. (adev->gfx.ce_fw->data +
  1101. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1102. table_offset = le32_to_cpu(hdr->jt_offset);
  1103. table_size = le32_to_cpu(hdr->jt_size);
  1104. } else if (me == 1) {
  1105. const struct gfx_firmware_header_v1_0 *hdr =
  1106. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1107. fw_data = (const __le32 *)
  1108. (adev->gfx.pfp_fw->data +
  1109. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1110. table_offset = le32_to_cpu(hdr->jt_offset);
  1111. table_size = le32_to_cpu(hdr->jt_size);
  1112. } else if (me == 2) {
  1113. const struct gfx_firmware_header_v1_0 *hdr =
  1114. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1115. fw_data = (const __le32 *)
  1116. (adev->gfx.me_fw->data +
  1117. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1118. table_offset = le32_to_cpu(hdr->jt_offset);
  1119. table_size = le32_to_cpu(hdr->jt_size);
  1120. } else if (me == 3) {
  1121. const struct gfx_firmware_header_v1_0 *hdr =
  1122. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1123. fw_data = (const __le32 *)
  1124. (adev->gfx.mec_fw->data +
  1125. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1126. table_offset = le32_to_cpu(hdr->jt_offset);
  1127. table_size = le32_to_cpu(hdr->jt_size);
  1128. } else if (me == 4) {
  1129. const struct gfx_firmware_header_v1_0 *hdr =
  1130. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1131. fw_data = (const __le32 *)
  1132. (adev->gfx.mec2_fw->data +
  1133. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1134. table_offset = le32_to_cpu(hdr->jt_offset);
  1135. table_size = le32_to_cpu(hdr->jt_size);
  1136. }
  1137. for (i = 0; i < table_size; i ++) {
  1138. dst_ptr[bo_offset + i] =
  1139. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1140. }
  1141. bo_offset += table_size;
  1142. }
  1143. }
  1144. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1145. {
  1146. int r;
  1147. /* clear state block */
  1148. if (adev->gfx.rlc.clear_state_obj) {
  1149. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  1150. if (unlikely(r != 0))
  1151. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1152. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1153. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1154. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1155. adev->gfx.rlc.clear_state_obj = NULL;
  1156. }
  1157. /* jump table block */
  1158. if (adev->gfx.rlc.cp_table_obj) {
  1159. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  1160. if (unlikely(r != 0))
  1161. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1162. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1163. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1164. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1165. adev->gfx.rlc.cp_table_obj = NULL;
  1166. }
  1167. }
  1168. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1169. {
  1170. volatile u32 *dst_ptr;
  1171. u32 dws;
  1172. const struct cs_section_def *cs_data;
  1173. int r;
  1174. adev->gfx.rlc.cs_data = vi_cs_data;
  1175. cs_data = adev->gfx.rlc.cs_data;
  1176. if (cs_data) {
  1177. /* clear state block */
  1178. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1179. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1180. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1181. AMDGPU_GEM_DOMAIN_VRAM,
  1182. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1183. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1184. NULL, NULL,
  1185. &adev->gfx.rlc.clear_state_obj);
  1186. if (r) {
  1187. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1188. gfx_v8_0_rlc_fini(adev);
  1189. return r;
  1190. }
  1191. }
  1192. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1193. if (unlikely(r != 0)) {
  1194. gfx_v8_0_rlc_fini(adev);
  1195. return r;
  1196. }
  1197. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1198. &adev->gfx.rlc.clear_state_gpu_addr);
  1199. if (r) {
  1200. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1201. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1202. gfx_v8_0_rlc_fini(adev);
  1203. return r;
  1204. }
  1205. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1206. if (r) {
  1207. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1208. gfx_v8_0_rlc_fini(adev);
  1209. return r;
  1210. }
  1211. /* set up the cs buffer */
  1212. dst_ptr = adev->gfx.rlc.cs_ptr;
  1213. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1214. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1215. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1216. }
  1217. if ((adev->asic_type == CHIP_CARRIZO) ||
  1218. (adev->asic_type == CHIP_STONEY)) {
  1219. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1220. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1221. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1222. AMDGPU_GEM_DOMAIN_VRAM,
  1223. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1224. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1225. NULL, NULL,
  1226. &adev->gfx.rlc.cp_table_obj);
  1227. if (r) {
  1228. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1229. return r;
  1230. }
  1231. }
  1232. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1233. if (unlikely(r != 0)) {
  1234. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1235. return r;
  1236. }
  1237. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1238. &adev->gfx.rlc.cp_table_gpu_addr);
  1239. if (r) {
  1240. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1241. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1242. return r;
  1243. }
  1244. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1245. if (r) {
  1246. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1247. return r;
  1248. }
  1249. cz_init_cp_jump_table(adev);
  1250. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1251. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1252. }
  1253. return 0;
  1254. }
  1255. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1256. {
  1257. int r;
  1258. if (adev->gfx.mec.hpd_eop_obj) {
  1259. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  1260. if (unlikely(r != 0))
  1261. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1262. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1263. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1264. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1265. adev->gfx.mec.hpd_eop_obj = NULL;
  1266. }
  1267. }
  1268. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1269. {
  1270. int r;
  1271. u32 *hpd;
  1272. size_t mec_hpd_size;
  1273. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1274. /* take ownership of the relevant compute queues */
  1275. amdgpu_gfx_compute_queue_acquire(adev);
  1276. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1277. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1278. r = amdgpu_bo_create(adev,
  1279. mec_hpd_size,
  1280. PAGE_SIZE, true,
  1281. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1282. &adev->gfx.mec.hpd_eop_obj);
  1283. if (r) {
  1284. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1285. return r;
  1286. }
  1287. }
  1288. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1289. if (unlikely(r != 0)) {
  1290. gfx_v8_0_mec_fini(adev);
  1291. return r;
  1292. }
  1293. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1294. &adev->gfx.mec.hpd_eop_gpu_addr);
  1295. if (r) {
  1296. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1297. gfx_v8_0_mec_fini(adev);
  1298. return r;
  1299. }
  1300. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1301. if (r) {
  1302. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1303. gfx_v8_0_mec_fini(adev);
  1304. return r;
  1305. }
  1306. memset(hpd, 0, mec_hpd_size);
  1307. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1308. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1309. return 0;
  1310. }
  1311. static const u32 vgpr_init_compute_shader[] =
  1312. {
  1313. 0x7e000209, 0x7e020208,
  1314. 0x7e040207, 0x7e060206,
  1315. 0x7e080205, 0x7e0a0204,
  1316. 0x7e0c0203, 0x7e0e0202,
  1317. 0x7e100201, 0x7e120200,
  1318. 0x7e140209, 0x7e160208,
  1319. 0x7e180207, 0x7e1a0206,
  1320. 0x7e1c0205, 0x7e1e0204,
  1321. 0x7e200203, 0x7e220202,
  1322. 0x7e240201, 0x7e260200,
  1323. 0x7e280209, 0x7e2a0208,
  1324. 0x7e2c0207, 0x7e2e0206,
  1325. 0x7e300205, 0x7e320204,
  1326. 0x7e340203, 0x7e360202,
  1327. 0x7e380201, 0x7e3a0200,
  1328. 0x7e3c0209, 0x7e3e0208,
  1329. 0x7e400207, 0x7e420206,
  1330. 0x7e440205, 0x7e460204,
  1331. 0x7e480203, 0x7e4a0202,
  1332. 0x7e4c0201, 0x7e4e0200,
  1333. 0x7e500209, 0x7e520208,
  1334. 0x7e540207, 0x7e560206,
  1335. 0x7e580205, 0x7e5a0204,
  1336. 0x7e5c0203, 0x7e5e0202,
  1337. 0x7e600201, 0x7e620200,
  1338. 0x7e640209, 0x7e660208,
  1339. 0x7e680207, 0x7e6a0206,
  1340. 0x7e6c0205, 0x7e6e0204,
  1341. 0x7e700203, 0x7e720202,
  1342. 0x7e740201, 0x7e760200,
  1343. 0x7e780209, 0x7e7a0208,
  1344. 0x7e7c0207, 0x7e7e0206,
  1345. 0xbf8a0000, 0xbf810000,
  1346. };
  1347. static const u32 sgpr_init_compute_shader[] =
  1348. {
  1349. 0xbe8a0100, 0xbe8c0102,
  1350. 0xbe8e0104, 0xbe900106,
  1351. 0xbe920108, 0xbe940100,
  1352. 0xbe960102, 0xbe980104,
  1353. 0xbe9a0106, 0xbe9c0108,
  1354. 0xbe9e0100, 0xbea00102,
  1355. 0xbea20104, 0xbea40106,
  1356. 0xbea60108, 0xbea80100,
  1357. 0xbeaa0102, 0xbeac0104,
  1358. 0xbeae0106, 0xbeb00108,
  1359. 0xbeb20100, 0xbeb40102,
  1360. 0xbeb60104, 0xbeb80106,
  1361. 0xbeba0108, 0xbebc0100,
  1362. 0xbebe0102, 0xbec00104,
  1363. 0xbec20106, 0xbec40108,
  1364. 0xbec60100, 0xbec80102,
  1365. 0xbee60004, 0xbee70005,
  1366. 0xbeea0006, 0xbeeb0007,
  1367. 0xbee80008, 0xbee90009,
  1368. 0xbefc0000, 0xbf8a0000,
  1369. 0xbf810000, 0x00000000,
  1370. };
  1371. static const u32 vgpr_init_regs[] =
  1372. {
  1373. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1374. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1375. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1376. mmCOMPUTE_NUM_THREAD_Y, 1,
  1377. mmCOMPUTE_NUM_THREAD_Z, 1,
  1378. mmCOMPUTE_PGM_RSRC2, 20,
  1379. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1380. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1381. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1382. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1383. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1384. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1385. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1386. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1387. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1388. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1389. };
  1390. static const u32 sgpr1_init_regs[] =
  1391. {
  1392. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1393. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1394. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1395. mmCOMPUTE_NUM_THREAD_Y, 1,
  1396. mmCOMPUTE_NUM_THREAD_Z, 1,
  1397. mmCOMPUTE_PGM_RSRC2, 20,
  1398. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1399. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1400. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1401. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1402. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1403. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1404. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1405. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1406. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1407. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1408. };
  1409. static const u32 sgpr2_init_regs[] =
  1410. {
  1411. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1412. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1413. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1414. mmCOMPUTE_NUM_THREAD_Y, 1,
  1415. mmCOMPUTE_NUM_THREAD_Z, 1,
  1416. mmCOMPUTE_PGM_RSRC2, 20,
  1417. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1418. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1419. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1420. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1421. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1422. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1423. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1424. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1425. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1426. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1427. };
  1428. static const u32 sec_ded_counter_registers[] =
  1429. {
  1430. mmCPC_EDC_ATC_CNT,
  1431. mmCPC_EDC_SCRATCH_CNT,
  1432. mmCPC_EDC_UCODE_CNT,
  1433. mmCPF_EDC_ATC_CNT,
  1434. mmCPF_EDC_ROQ_CNT,
  1435. mmCPF_EDC_TAG_CNT,
  1436. mmCPG_EDC_ATC_CNT,
  1437. mmCPG_EDC_DMA_CNT,
  1438. mmCPG_EDC_TAG_CNT,
  1439. mmDC_EDC_CSINVOC_CNT,
  1440. mmDC_EDC_RESTORE_CNT,
  1441. mmDC_EDC_STATE_CNT,
  1442. mmGDS_EDC_CNT,
  1443. mmGDS_EDC_GRBM_CNT,
  1444. mmGDS_EDC_OA_DED,
  1445. mmSPI_EDC_CNT,
  1446. mmSQC_ATC_EDC_GATCL1_CNT,
  1447. mmSQC_EDC_CNT,
  1448. mmSQ_EDC_DED_CNT,
  1449. mmSQ_EDC_INFO,
  1450. mmSQ_EDC_SEC_CNT,
  1451. mmTCC_EDC_CNT,
  1452. mmTCP_ATC_EDC_GATCL1_CNT,
  1453. mmTCP_EDC_CNT,
  1454. mmTD_EDC_CNT
  1455. };
  1456. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1457. {
  1458. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1459. struct amdgpu_ib ib;
  1460. struct dma_fence *f = NULL;
  1461. int r, i;
  1462. u32 tmp;
  1463. unsigned total_size, vgpr_offset, sgpr_offset;
  1464. u64 gpu_addr;
  1465. /* only supported on CZ */
  1466. if (adev->asic_type != CHIP_CARRIZO)
  1467. return 0;
  1468. /* bail if the compute ring is not ready */
  1469. if (!ring->ready)
  1470. return 0;
  1471. tmp = RREG32(mmGB_EDC_MODE);
  1472. WREG32(mmGB_EDC_MODE, 0);
  1473. total_size =
  1474. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1475. total_size +=
  1476. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1477. total_size +=
  1478. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1479. total_size = ALIGN(total_size, 256);
  1480. vgpr_offset = total_size;
  1481. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1482. sgpr_offset = total_size;
  1483. total_size += sizeof(sgpr_init_compute_shader);
  1484. /* allocate an indirect buffer to put the commands in */
  1485. memset(&ib, 0, sizeof(ib));
  1486. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1487. if (r) {
  1488. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1489. return r;
  1490. }
  1491. /* load the compute shaders */
  1492. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1493. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1494. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1495. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1496. /* init the ib length to 0 */
  1497. ib.length_dw = 0;
  1498. /* VGPR */
  1499. /* write the register state for the compute dispatch */
  1500. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1501. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1502. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1503. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1504. }
  1505. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1506. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1507. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1508. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1509. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1510. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1511. /* write dispatch packet */
  1512. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1513. ib.ptr[ib.length_dw++] = 8; /* x */
  1514. ib.ptr[ib.length_dw++] = 1; /* y */
  1515. ib.ptr[ib.length_dw++] = 1; /* z */
  1516. ib.ptr[ib.length_dw++] =
  1517. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1518. /* write CS partial flush packet */
  1519. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1520. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1521. /* SGPR1 */
  1522. /* write the register state for the compute dispatch */
  1523. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1524. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1525. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1526. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1527. }
  1528. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1529. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1530. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1531. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1532. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1533. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1534. /* write dispatch packet */
  1535. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1536. ib.ptr[ib.length_dw++] = 8; /* x */
  1537. ib.ptr[ib.length_dw++] = 1; /* y */
  1538. ib.ptr[ib.length_dw++] = 1; /* z */
  1539. ib.ptr[ib.length_dw++] =
  1540. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1541. /* write CS partial flush packet */
  1542. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1543. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1544. /* SGPR2 */
  1545. /* write the register state for the compute dispatch */
  1546. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1547. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1548. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1549. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1550. }
  1551. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1552. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1553. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1554. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1555. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1556. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1557. /* write dispatch packet */
  1558. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1559. ib.ptr[ib.length_dw++] = 8; /* x */
  1560. ib.ptr[ib.length_dw++] = 1; /* y */
  1561. ib.ptr[ib.length_dw++] = 1; /* z */
  1562. ib.ptr[ib.length_dw++] =
  1563. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1564. /* write CS partial flush packet */
  1565. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1566. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1567. /* shedule the ib on the ring */
  1568. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1569. if (r) {
  1570. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1571. goto fail;
  1572. }
  1573. /* wait for the GPU to finish processing the IB */
  1574. r = dma_fence_wait(f, false);
  1575. if (r) {
  1576. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1577. goto fail;
  1578. }
  1579. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1580. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1581. WREG32(mmGB_EDC_MODE, tmp);
  1582. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1583. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1584. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1585. /* read back registers to clear the counters */
  1586. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1587. RREG32(sec_ded_counter_registers[i]);
  1588. fail:
  1589. amdgpu_ib_free(adev, &ib, NULL);
  1590. dma_fence_put(f);
  1591. return r;
  1592. }
  1593. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1594. {
  1595. u32 gb_addr_config;
  1596. u32 mc_shared_chmap, mc_arb_ramcfg;
  1597. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1598. u32 tmp;
  1599. int ret;
  1600. switch (adev->asic_type) {
  1601. case CHIP_TOPAZ:
  1602. adev->gfx.config.max_shader_engines = 1;
  1603. adev->gfx.config.max_tile_pipes = 2;
  1604. adev->gfx.config.max_cu_per_sh = 6;
  1605. adev->gfx.config.max_sh_per_se = 1;
  1606. adev->gfx.config.max_backends_per_se = 2;
  1607. adev->gfx.config.max_texture_channel_caches = 2;
  1608. adev->gfx.config.max_gprs = 256;
  1609. adev->gfx.config.max_gs_threads = 32;
  1610. adev->gfx.config.max_hw_contexts = 8;
  1611. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1612. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1613. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1614. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1615. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1616. break;
  1617. case CHIP_FIJI:
  1618. adev->gfx.config.max_shader_engines = 4;
  1619. adev->gfx.config.max_tile_pipes = 16;
  1620. adev->gfx.config.max_cu_per_sh = 16;
  1621. adev->gfx.config.max_sh_per_se = 1;
  1622. adev->gfx.config.max_backends_per_se = 4;
  1623. adev->gfx.config.max_texture_channel_caches = 16;
  1624. adev->gfx.config.max_gprs = 256;
  1625. adev->gfx.config.max_gs_threads = 32;
  1626. adev->gfx.config.max_hw_contexts = 8;
  1627. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1628. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1629. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1630. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1631. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1632. break;
  1633. case CHIP_POLARIS11:
  1634. case CHIP_POLARIS12:
  1635. ret = amdgpu_atombios_get_gfx_info(adev);
  1636. if (ret)
  1637. return ret;
  1638. adev->gfx.config.max_gprs = 256;
  1639. adev->gfx.config.max_gs_threads = 32;
  1640. adev->gfx.config.max_hw_contexts = 8;
  1641. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1642. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1643. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1644. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1645. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1646. break;
  1647. case CHIP_POLARIS10:
  1648. ret = amdgpu_atombios_get_gfx_info(adev);
  1649. if (ret)
  1650. return ret;
  1651. adev->gfx.config.max_gprs = 256;
  1652. adev->gfx.config.max_gs_threads = 32;
  1653. adev->gfx.config.max_hw_contexts = 8;
  1654. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1655. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1656. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1657. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1658. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1659. break;
  1660. case CHIP_TONGA:
  1661. adev->gfx.config.max_shader_engines = 4;
  1662. adev->gfx.config.max_tile_pipes = 8;
  1663. adev->gfx.config.max_cu_per_sh = 8;
  1664. adev->gfx.config.max_sh_per_se = 1;
  1665. adev->gfx.config.max_backends_per_se = 2;
  1666. adev->gfx.config.max_texture_channel_caches = 8;
  1667. adev->gfx.config.max_gprs = 256;
  1668. adev->gfx.config.max_gs_threads = 32;
  1669. adev->gfx.config.max_hw_contexts = 8;
  1670. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1671. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1672. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1673. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1674. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1675. break;
  1676. case CHIP_CARRIZO:
  1677. adev->gfx.config.max_shader_engines = 1;
  1678. adev->gfx.config.max_tile_pipes = 2;
  1679. adev->gfx.config.max_sh_per_se = 1;
  1680. adev->gfx.config.max_backends_per_se = 2;
  1681. adev->gfx.config.max_cu_per_sh = 8;
  1682. adev->gfx.config.max_texture_channel_caches = 2;
  1683. adev->gfx.config.max_gprs = 256;
  1684. adev->gfx.config.max_gs_threads = 32;
  1685. adev->gfx.config.max_hw_contexts = 8;
  1686. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1687. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1688. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1689. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1690. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1691. break;
  1692. case CHIP_STONEY:
  1693. adev->gfx.config.max_shader_engines = 1;
  1694. adev->gfx.config.max_tile_pipes = 2;
  1695. adev->gfx.config.max_sh_per_se = 1;
  1696. adev->gfx.config.max_backends_per_se = 1;
  1697. adev->gfx.config.max_cu_per_sh = 3;
  1698. adev->gfx.config.max_texture_channel_caches = 2;
  1699. adev->gfx.config.max_gprs = 256;
  1700. adev->gfx.config.max_gs_threads = 16;
  1701. adev->gfx.config.max_hw_contexts = 8;
  1702. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1703. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1704. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1705. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1706. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1707. break;
  1708. default:
  1709. adev->gfx.config.max_shader_engines = 2;
  1710. adev->gfx.config.max_tile_pipes = 4;
  1711. adev->gfx.config.max_cu_per_sh = 2;
  1712. adev->gfx.config.max_sh_per_se = 1;
  1713. adev->gfx.config.max_backends_per_se = 2;
  1714. adev->gfx.config.max_texture_channel_caches = 4;
  1715. adev->gfx.config.max_gprs = 256;
  1716. adev->gfx.config.max_gs_threads = 32;
  1717. adev->gfx.config.max_hw_contexts = 8;
  1718. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1719. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1720. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1721. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1722. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1723. break;
  1724. }
  1725. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1726. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1727. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1728. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1729. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1730. if (adev->flags & AMD_IS_APU) {
  1731. /* Get memory bank mapping mode. */
  1732. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1733. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1734. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1735. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1736. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1737. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1738. /* Validate settings in case only one DIMM installed. */
  1739. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1740. dimm00_addr_map = 0;
  1741. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1742. dimm01_addr_map = 0;
  1743. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1744. dimm10_addr_map = 0;
  1745. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1746. dimm11_addr_map = 0;
  1747. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1748. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1749. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1750. adev->gfx.config.mem_row_size_in_kb = 2;
  1751. else
  1752. adev->gfx.config.mem_row_size_in_kb = 1;
  1753. } else {
  1754. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1755. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1756. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1757. adev->gfx.config.mem_row_size_in_kb = 4;
  1758. }
  1759. adev->gfx.config.shader_engine_tile_size = 32;
  1760. adev->gfx.config.num_gpus = 1;
  1761. adev->gfx.config.multi_gpu_tile_size = 64;
  1762. /* fix up row size */
  1763. switch (adev->gfx.config.mem_row_size_in_kb) {
  1764. case 1:
  1765. default:
  1766. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1767. break;
  1768. case 2:
  1769. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1770. break;
  1771. case 4:
  1772. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1773. break;
  1774. }
  1775. adev->gfx.config.gb_addr_config = gb_addr_config;
  1776. return 0;
  1777. }
  1778. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1779. int mec, int pipe, int queue)
  1780. {
  1781. int r;
  1782. unsigned irq_type;
  1783. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1784. ring = &adev->gfx.compute_ring[ring_id];
  1785. /* mec0 is me1 */
  1786. ring->me = mec + 1;
  1787. ring->pipe = pipe;
  1788. ring->queue = queue;
  1789. ring->ring_obj = NULL;
  1790. ring->use_doorbell = true;
  1791. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1792. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1793. + (ring_id * GFX8_MEC_HPD_SIZE);
  1794. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1795. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1796. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1797. + ring->pipe;
  1798. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1799. r = amdgpu_ring_init(adev, ring, 1024,
  1800. &adev->gfx.eop_irq, irq_type);
  1801. if (r)
  1802. return r;
  1803. return 0;
  1804. }
  1805. static int gfx_v8_0_sw_init(void *handle)
  1806. {
  1807. int i, j, k, r, ring_id;
  1808. struct amdgpu_ring *ring;
  1809. struct amdgpu_kiq *kiq;
  1810. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1811. switch (adev->asic_type) {
  1812. case CHIP_FIJI:
  1813. case CHIP_TONGA:
  1814. case CHIP_POLARIS11:
  1815. case CHIP_POLARIS12:
  1816. case CHIP_POLARIS10:
  1817. case CHIP_CARRIZO:
  1818. adev->gfx.mec.num_mec = 2;
  1819. break;
  1820. case CHIP_TOPAZ:
  1821. case CHIP_STONEY:
  1822. default:
  1823. adev->gfx.mec.num_mec = 1;
  1824. break;
  1825. }
  1826. adev->gfx.mec.num_pipe_per_mec = 4;
  1827. adev->gfx.mec.num_queue_per_pipe = 8;
  1828. /* KIQ event */
  1829. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1830. if (r)
  1831. return r;
  1832. /* EOP Event */
  1833. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1834. if (r)
  1835. return r;
  1836. /* Privileged reg */
  1837. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1838. &adev->gfx.priv_reg_irq);
  1839. if (r)
  1840. return r;
  1841. /* Privileged inst */
  1842. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1843. &adev->gfx.priv_inst_irq);
  1844. if (r)
  1845. return r;
  1846. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1847. gfx_v8_0_scratch_init(adev);
  1848. r = gfx_v8_0_init_microcode(adev);
  1849. if (r) {
  1850. DRM_ERROR("Failed to load gfx firmware!\n");
  1851. return r;
  1852. }
  1853. r = gfx_v8_0_rlc_init(adev);
  1854. if (r) {
  1855. DRM_ERROR("Failed to init rlc BOs!\n");
  1856. return r;
  1857. }
  1858. r = gfx_v8_0_mec_init(adev);
  1859. if (r) {
  1860. DRM_ERROR("Failed to init MEC BOs!\n");
  1861. return r;
  1862. }
  1863. /* set up the gfx ring */
  1864. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1865. ring = &adev->gfx.gfx_ring[i];
  1866. ring->ring_obj = NULL;
  1867. sprintf(ring->name, "gfx");
  1868. /* no gfx doorbells on iceland */
  1869. if (adev->asic_type != CHIP_TOPAZ) {
  1870. ring->use_doorbell = true;
  1871. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1872. }
  1873. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1874. AMDGPU_CP_IRQ_GFX_EOP);
  1875. if (r)
  1876. return r;
  1877. }
  1878. /* set up the compute queues - allocate horizontally across pipes */
  1879. ring_id = 0;
  1880. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1881. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1882. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1883. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1884. continue;
  1885. r = gfx_v8_0_compute_ring_init(adev,
  1886. ring_id,
  1887. i, k, j);
  1888. if (r)
  1889. return r;
  1890. ring_id++;
  1891. }
  1892. }
  1893. }
  1894. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1895. if (r) {
  1896. DRM_ERROR("Failed to init KIQ BOs!\n");
  1897. return r;
  1898. }
  1899. kiq = &adev->gfx.kiq;
  1900. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1901. if (r)
  1902. return r;
  1903. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1904. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1905. if (r)
  1906. return r;
  1907. /* reserve GDS, GWS and OA resource for gfx */
  1908. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1909. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1910. &adev->gds.gds_gfx_bo, NULL, NULL);
  1911. if (r)
  1912. return r;
  1913. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1914. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1915. &adev->gds.gws_gfx_bo, NULL, NULL);
  1916. if (r)
  1917. return r;
  1918. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1919. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1920. &adev->gds.oa_gfx_bo, NULL, NULL);
  1921. if (r)
  1922. return r;
  1923. adev->gfx.ce_ram_size = 0x8000;
  1924. r = gfx_v8_0_gpu_early_init(adev);
  1925. if (r)
  1926. return r;
  1927. return 0;
  1928. }
  1929. static int gfx_v8_0_sw_fini(void *handle)
  1930. {
  1931. int i;
  1932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1933. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1934. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1935. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1936. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1937. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1938. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1939. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1940. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1941. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1942. amdgpu_gfx_kiq_fini(adev);
  1943. gfx_v8_0_mec_fini(adev);
  1944. gfx_v8_0_rlc_fini(adev);
  1945. gfx_v8_0_free_microcode(adev);
  1946. return 0;
  1947. }
  1948. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1949. {
  1950. uint32_t *modearray, *mod2array;
  1951. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1952. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1953. u32 reg_offset;
  1954. modearray = adev->gfx.config.tile_mode_array;
  1955. mod2array = adev->gfx.config.macrotile_mode_array;
  1956. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1957. modearray[reg_offset] = 0;
  1958. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1959. mod2array[reg_offset] = 0;
  1960. switch (adev->asic_type) {
  1961. case CHIP_TOPAZ:
  1962. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1963. PIPE_CONFIG(ADDR_SURF_P2) |
  1964. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1966. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1967. PIPE_CONFIG(ADDR_SURF_P2) |
  1968. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1970. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1971. PIPE_CONFIG(ADDR_SURF_P2) |
  1972. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1973. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1974. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1975. PIPE_CONFIG(ADDR_SURF_P2) |
  1976. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1977. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1978. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1979. PIPE_CONFIG(ADDR_SURF_P2) |
  1980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1982. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1983. PIPE_CONFIG(ADDR_SURF_P2) |
  1984. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1985. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1986. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1987. PIPE_CONFIG(ADDR_SURF_P2) |
  1988. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1989. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1990. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1991. PIPE_CONFIG(ADDR_SURF_P2));
  1992. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1993. PIPE_CONFIG(ADDR_SURF_P2) |
  1994. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1996. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1997. PIPE_CONFIG(ADDR_SURF_P2) |
  1998. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2000. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2001. PIPE_CONFIG(ADDR_SURF_P2) |
  2002. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2004. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2005. PIPE_CONFIG(ADDR_SURF_P2) |
  2006. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2008. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2009. PIPE_CONFIG(ADDR_SURF_P2) |
  2010. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2011. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2012. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2013. PIPE_CONFIG(ADDR_SURF_P2) |
  2014. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2016. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2017. PIPE_CONFIG(ADDR_SURF_P2) |
  2018. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2020. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2021. PIPE_CONFIG(ADDR_SURF_P2) |
  2022. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2024. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2025. PIPE_CONFIG(ADDR_SURF_P2) |
  2026. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2028. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2032. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2036. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2037. PIPE_CONFIG(ADDR_SURF_P2) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2040. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2044. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2045. PIPE_CONFIG(ADDR_SURF_P2) |
  2046. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2048. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2049. PIPE_CONFIG(ADDR_SURF_P2) |
  2050. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2052. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2053. PIPE_CONFIG(ADDR_SURF_P2) |
  2054. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2056. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2057. PIPE_CONFIG(ADDR_SURF_P2) |
  2058. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2060. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2061. PIPE_CONFIG(ADDR_SURF_P2) |
  2062. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2064. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2067. NUM_BANKS(ADDR_SURF_8_BANK));
  2068. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2071. NUM_BANKS(ADDR_SURF_8_BANK));
  2072. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2075. NUM_BANKS(ADDR_SURF_8_BANK));
  2076. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2079. NUM_BANKS(ADDR_SURF_8_BANK));
  2080. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2083. NUM_BANKS(ADDR_SURF_8_BANK));
  2084. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2087. NUM_BANKS(ADDR_SURF_8_BANK));
  2088. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2091. NUM_BANKS(ADDR_SURF_8_BANK));
  2092. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2095. NUM_BANKS(ADDR_SURF_16_BANK));
  2096. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2099. NUM_BANKS(ADDR_SURF_16_BANK));
  2100. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2103. NUM_BANKS(ADDR_SURF_16_BANK));
  2104. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2105. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2106. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2107. NUM_BANKS(ADDR_SURF_16_BANK));
  2108. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2111. NUM_BANKS(ADDR_SURF_16_BANK));
  2112. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2115. NUM_BANKS(ADDR_SURF_16_BANK));
  2116. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2119. NUM_BANKS(ADDR_SURF_8_BANK));
  2120. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2121. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2122. reg_offset != 23)
  2123. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2124. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2125. if (reg_offset != 7)
  2126. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2127. break;
  2128. case CHIP_FIJI:
  2129. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2130. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2131. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2133. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2134. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2135. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2137. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2138. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2139. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2141. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2142. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2143. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2144. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2145. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2146. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2147. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2149. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2150. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2151. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2152. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2153. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2155. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2156. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2157. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2158. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2159. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2160. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2161. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2162. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2163. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2164. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2165. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2167. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2168. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2171. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2172. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2175. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2176. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2177. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2178. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2179. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2180. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2181. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2182. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2183. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2184. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2185. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2187. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2188. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2189. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2191. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2192. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2194. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2195. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2196. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2199. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2200. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2201. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2203. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2205. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2206. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2207. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2208. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2209. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2211. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2212. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2213. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2215. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2219. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2220. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2221. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2223. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2225. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2227. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2229. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2231. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2233. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2235. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2237. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2238. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2239. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2240. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2241. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2242. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2243. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2244. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2245. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2246. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2247. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2248. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2249. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2250. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2251. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2254. NUM_BANKS(ADDR_SURF_8_BANK));
  2255. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2258. NUM_BANKS(ADDR_SURF_8_BANK));
  2259. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2262. NUM_BANKS(ADDR_SURF_8_BANK));
  2263. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2264. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2265. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2266. NUM_BANKS(ADDR_SURF_8_BANK));
  2267. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2270. NUM_BANKS(ADDR_SURF_8_BANK));
  2271. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2272. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2273. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2274. NUM_BANKS(ADDR_SURF_8_BANK));
  2275. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2276. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2277. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2278. NUM_BANKS(ADDR_SURF_8_BANK));
  2279. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2280. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2281. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2282. NUM_BANKS(ADDR_SURF_8_BANK));
  2283. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2284. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2285. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2286. NUM_BANKS(ADDR_SURF_8_BANK));
  2287. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2288. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2289. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2290. NUM_BANKS(ADDR_SURF_8_BANK));
  2291. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2292. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2293. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2294. NUM_BANKS(ADDR_SURF_8_BANK));
  2295. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2296. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2297. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2298. NUM_BANKS(ADDR_SURF_8_BANK));
  2299. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2300. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2301. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2302. NUM_BANKS(ADDR_SURF_8_BANK));
  2303. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2304. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2305. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2306. NUM_BANKS(ADDR_SURF_4_BANK));
  2307. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2308. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2309. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2310. if (reg_offset != 7)
  2311. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2312. break;
  2313. case CHIP_TONGA:
  2314. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2316. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2318. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2320. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2322. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2323. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2324. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2326. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2327. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2328. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2329. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2330. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2331. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2332. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2334. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2335. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2336. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2338. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2340. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2342. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2343. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2344. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2345. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2346. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2347. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2348. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2349. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2350. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2351. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2352. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2353. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2354. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2355. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2356. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2357. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2360. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2361. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2362. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2363. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2364. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2365. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2366. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2367. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2368. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2369. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2370. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2372. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2373. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2375. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2376. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2377. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2378. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2379. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2380. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2381. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2383. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2384. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2385. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2386. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2387. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2388. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2389. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2390. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2391. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2392. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2393. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2394. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2396. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2397. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2398. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2399. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2400. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2403. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2404. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2405. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2406. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2407. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2408. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2409. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2410. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2411. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2412. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2413. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2414. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2415. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2416. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2417. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2418. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2419. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2420. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2421. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2422. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2423. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2424. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2425. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2426. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2427. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2428. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2429. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2430. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2432. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2433. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2434. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2435. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2436. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2439. NUM_BANKS(ADDR_SURF_16_BANK));
  2440. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2441. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2442. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2443. NUM_BANKS(ADDR_SURF_16_BANK));
  2444. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2447. NUM_BANKS(ADDR_SURF_16_BANK));
  2448. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2451. NUM_BANKS(ADDR_SURF_16_BANK));
  2452. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2453. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2454. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2455. NUM_BANKS(ADDR_SURF_16_BANK));
  2456. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2459. NUM_BANKS(ADDR_SURF_16_BANK));
  2460. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2463. NUM_BANKS(ADDR_SURF_16_BANK));
  2464. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2465. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2466. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2467. NUM_BANKS(ADDR_SURF_16_BANK));
  2468. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2471. NUM_BANKS(ADDR_SURF_16_BANK));
  2472. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2475. NUM_BANKS(ADDR_SURF_16_BANK));
  2476. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2479. NUM_BANKS(ADDR_SURF_16_BANK));
  2480. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2483. NUM_BANKS(ADDR_SURF_8_BANK));
  2484. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2485. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2486. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2487. NUM_BANKS(ADDR_SURF_4_BANK));
  2488. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2491. NUM_BANKS(ADDR_SURF_4_BANK));
  2492. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2493. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2494. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2495. if (reg_offset != 7)
  2496. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2497. break;
  2498. case CHIP_POLARIS11:
  2499. case CHIP_POLARIS12:
  2500. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2501. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2502. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2503. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2504. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2506. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2507. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2508. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2509. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2510. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2511. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2512. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2514. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2515. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2516. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2517. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2518. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2519. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2520. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2521. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2522. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2523. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2524. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2525. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2526. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2527. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2528. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2529. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2530. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2531. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2532. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2533. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2534. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2535. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2536. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2537. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2538. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2539. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2540. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2542. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2543. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2544. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2545. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2546. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2547. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2548. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2549. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2550. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2551. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2553. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2554. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2555. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2556. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2557. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2558. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2559. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2560. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2562. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2563. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2565. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2566. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2567. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2569. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2570. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2572. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2573. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2574. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2577. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2578. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2579. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2581. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2582. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2584. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2585. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2586. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2590. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2593. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2594. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2595. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2596. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2597. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2598. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2600. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2601. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2602. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2603. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2604. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2605. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2606. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2607. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2608. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2609. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2610. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2611. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2612. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2613. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2614. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2615. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2616. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2617. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2618. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2619. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2620. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2621. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2622. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2623. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2624. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2625. NUM_BANKS(ADDR_SURF_16_BANK));
  2626. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2627. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2628. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2629. NUM_BANKS(ADDR_SURF_16_BANK));
  2630. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2633. NUM_BANKS(ADDR_SURF_16_BANK));
  2634. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2635. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2636. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2637. NUM_BANKS(ADDR_SURF_16_BANK));
  2638. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2639. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2640. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2641. NUM_BANKS(ADDR_SURF_16_BANK));
  2642. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2645. NUM_BANKS(ADDR_SURF_16_BANK));
  2646. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2647. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2648. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2649. NUM_BANKS(ADDR_SURF_16_BANK));
  2650. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2651. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2652. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2653. NUM_BANKS(ADDR_SURF_16_BANK));
  2654. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2657. NUM_BANKS(ADDR_SURF_16_BANK));
  2658. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2659. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2660. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2661. NUM_BANKS(ADDR_SURF_16_BANK));
  2662. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2663. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2664. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2665. NUM_BANKS(ADDR_SURF_16_BANK));
  2666. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2667. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2668. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2669. NUM_BANKS(ADDR_SURF_16_BANK));
  2670. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2671. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2672. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2673. NUM_BANKS(ADDR_SURF_8_BANK));
  2674. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2675. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2676. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2677. NUM_BANKS(ADDR_SURF_4_BANK));
  2678. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2679. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2680. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2681. if (reg_offset != 7)
  2682. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2683. break;
  2684. case CHIP_POLARIS10:
  2685. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2686. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2687. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2688. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2689. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2690. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2691. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2693. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2694. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2695. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2697. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2698. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2699. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2700. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2701. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2702. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2703. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2704. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2705. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2706. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2707. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2708. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2709. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2710. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2711. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2712. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2713. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2714. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2715. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2716. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2717. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2718. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2719. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2720. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2721. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2722. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2723. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2724. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2725. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2726. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2727. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2728. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2729. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2730. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2731. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2732. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2733. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2734. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2735. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2736. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2737. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2738. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2739. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2740. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2741. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2742. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2743. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2744. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2745. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2746. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2747. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2748. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2749. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2750. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2751. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2752. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2754. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2755. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2756. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2759. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2760. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2762. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2763. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2764. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2765. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2766. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2767. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2768. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2770. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2771. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2773. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2775. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2776. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2777. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2778. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2779. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2780. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2781. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2783. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2784. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2785. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2787. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2788. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2789. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2790. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2791. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2792. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2793. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2794. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2795. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2796. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2797. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2798. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2799. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2800. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2801. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2803. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2804. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2805. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2806. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2807. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2808. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2809. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2810. NUM_BANKS(ADDR_SURF_16_BANK));
  2811. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2814. NUM_BANKS(ADDR_SURF_16_BANK));
  2815. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2816. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2817. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2818. NUM_BANKS(ADDR_SURF_16_BANK));
  2819. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2820. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2821. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2822. NUM_BANKS(ADDR_SURF_16_BANK));
  2823. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2824. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2825. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2826. NUM_BANKS(ADDR_SURF_16_BANK));
  2827. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2828. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2829. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2830. NUM_BANKS(ADDR_SURF_16_BANK));
  2831. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2834. NUM_BANKS(ADDR_SURF_16_BANK));
  2835. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2836. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2837. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2838. NUM_BANKS(ADDR_SURF_16_BANK));
  2839. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2840. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2841. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2842. NUM_BANKS(ADDR_SURF_16_BANK));
  2843. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2844. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2845. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2846. NUM_BANKS(ADDR_SURF_16_BANK));
  2847. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2848. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2849. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2850. NUM_BANKS(ADDR_SURF_16_BANK));
  2851. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2852. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2853. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2854. NUM_BANKS(ADDR_SURF_8_BANK));
  2855. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2856. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2857. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2858. NUM_BANKS(ADDR_SURF_4_BANK));
  2859. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2860. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2861. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2862. NUM_BANKS(ADDR_SURF_4_BANK));
  2863. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2864. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2865. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2866. if (reg_offset != 7)
  2867. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2868. break;
  2869. case CHIP_STONEY:
  2870. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2871. PIPE_CONFIG(ADDR_SURF_P2) |
  2872. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2874. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2875. PIPE_CONFIG(ADDR_SURF_P2) |
  2876. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2878. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2879. PIPE_CONFIG(ADDR_SURF_P2) |
  2880. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2881. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2882. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2883. PIPE_CONFIG(ADDR_SURF_P2) |
  2884. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2885. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2886. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2887. PIPE_CONFIG(ADDR_SURF_P2) |
  2888. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2890. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2891. PIPE_CONFIG(ADDR_SURF_P2) |
  2892. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2894. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2895. PIPE_CONFIG(ADDR_SURF_P2) |
  2896. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2897. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2898. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2899. PIPE_CONFIG(ADDR_SURF_P2));
  2900. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2901. PIPE_CONFIG(ADDR_SURF_P2) |
  2902. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2903. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2904. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2905. PIPE_CONFIG(ADDR_SURF_P2) |
  2906. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2907. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2908. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2909. PIPE_CONFIG(ADDR_SURF_P2) |
  2910. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2912. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2913. PIPE_CONFIG(ADDR_SURF_P2) |
  2914. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2915. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2916. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2917. PIPE_CONFIG(ADDR_SURF_P2) |
  2918. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2919. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2920. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2921. PIPE_CONFIG(ADDR_SURF_P2) |
  2922. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2923. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2924. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2925. PIPE_CONFIG(ADDR_SURF_P2) |
  2926. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2927. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2928. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2929. PIPE_CONFIG(ADDR_SURF_P2) |
  2930. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2931. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2932. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2933. PIPE_CONFIG(ADDR_SURF_P2) |
  2934. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2935. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2936. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2937. PIPE_CONFIG(ADDR_SURF_P2) |
  2938. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2939. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2940. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2941. PIPE_CONFIG(ADDR_SURF_P2) |
  2942. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2943. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2944. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2945. PIPE_CONFIG(ADDR_SURF_P2) |
  2946. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2947. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2948. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2949. PIPE_CONFIG(ADDR_SURF_P2) |
  2950. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2951. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2952. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2953. PIPE_CONFIG(ADDR_SURF_P2) |
  2954. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2955. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2956. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2957. PIPE_CONFIG(ADDR_SURF_P2) |
  2958. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2959. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2960. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2961. PIPE_CONFIG(ADDR_SURF_P2) |
  2962. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2963. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2964. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2965. PIPE_CONFIG(ADDR_SURF_P2) |
  2966. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2967. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2968. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2969. PIPE_CONFIG(ADDR_SURF_P2) |
  2970. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2971. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2972. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2975. NUM_BANKS(ADDR_SURF_8_BANK));
  2976. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2977. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2978. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2979. NUM_BANKS(ADDR_SURF_8_BANK));
  2980. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2983. NUM_BANKS(ADDR_SURF_8_BANK));
  2984. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2985. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2986. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2987. NUM_BANKS(ADDR_SURF_8_BANK));
  2988. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2989. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2990. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2991. NUM_BANKS(ADDR_SURF_8_BANK));
  2992. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2995. NUM_BANKS(ADDR_SURF_8_BANK));
  2996. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2997. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2998. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2999. NUM_BANKS(ADDR_SURF_8_BANK));
  3000. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3001. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3002. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3003. NUM_BANKS(ADDR_SURF_16_BANK));
  3004. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3007. NUM_BANKS(ADDR_SURF_16_BANK));
  3008. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3009. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3010. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3011. NUM_BANKS(ADDR_SURF_16_BANK));
  3012. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3015. NUM_BANKS(ADDR_SURF_16_BANK));
  3016. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3017. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3018. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3019. NUM_BANKS(ADDR_SURF_16_BANK));
  3020. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3021. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3022. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3023. NUM_BANKS(ADDR_SURF_16_BANK));
  3024. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3025. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3026. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3027. NUM_BANKS(ADDR_SURF_8_BANK));
  3028. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3029. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3030. reg_offset != 23)
  3031. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3032. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3033. if (reg_offset != 7)
  3034. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3035. break;
  3036. default:
  3037. dev_warn(adev->dev,
  3038. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3039. adev->asic_type);
  3040. case CHIP_CARRIZO:
  3041. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3042. PIPE_CONFIG(ADDR_SURF_P2) |
  3043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3045. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3046. PIPE_CONFIG(ADDR_SURF_P2) |
  3047. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3049. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3050. PIPE_CONFIG(ADDR_SURF_P2) |
  3051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3052. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3053. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3054. PIPE_CONFIG(ADDR_SURF_P2) |
  3055. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3056. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3057. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3058. PIPE_CONFIG(ADDR_SURF_P2) |
  3059. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3060. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3061. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3062. PIPE_CONFIG(ADDR_SURF_P2) |
  3063. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3064. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3065. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3066. PIPE_CONFIG(ADDR_SURF_P2) |
  3067. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3068. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3069. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3070. PIPE_CONFIG(ADDR_SURF_P2));
  3071. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3072. PIPE_CONFIG(ADDR_SURF_P2) |
  3073. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3075. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3076. PIPE_CONFIG(ADDR_SURF_P2) |
  3077. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3079. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3080. PIPE_CONFIG(ADDR_SURF_P2) |
  3081. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3083. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3084. PIPE_CONFIG(ADDR_SURF_P2) |
  3085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3086. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3087. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3088. PIPE_CONFIG(ADDR_SURF_P2) |
  3089. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3091. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3092. PIPE_CONFIG(ADDR_SURF_P2) |
  3093. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3095. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3096. PIPE_CONFIG(ADDR_SURF_P2) |
  3097. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3099. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3100. PIPE_CONFIG(ADDR_SURF_P2) |
  3101. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3103. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3104. PIPE_CONFIG(ADDR_SURF_P2) |
  3105. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3107. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3108. PIPE_CONFIG(ADDR_SURF_P2) |
  3109. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3111. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3112. PIPE_CONFIG(ADDR_SURF_P2) |
  3113. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3115. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3116. PIPE_CONFIG(ADDR_SURF_P2) |
  3117. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3119. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3120. PIPE_CONFIG(ADDR_SURF_P2) |
  3121. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3123. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3124. PIPE_CONFIG(ADDR_SURF_P2) |
  3125. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3126. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3127. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3128. PIPE_CONFIG(ADDR_SURF_P2) |
  3129. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3131. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3132. PIPE_CONFIG(ADDR_SURF_P2) |
  3133. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3134. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3135. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3136. PIPE_CONFIG(ADDR_SURF_P2) |
  3137. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3138. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3139. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3140. PIPE_CONFIG(ADDR_SURF_P2) |
  3141. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3142. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3143. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3146. NUM_BANKS(ADDR_SURF_8_BANK));
  3147. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3150. NUM_BANKS(ADDR_SURF_8_BANK));
  3151. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3154. NUM_BANKS(ADDR_SURF_8_BANK));
  3155. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3158. NUM_BANKS(ADDR_SURF_8_BANK));
  3159. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3162. NUM_BANKS(ADDR_SURF_8_BANK));
  3163. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3166. NUM_BANKS(ADDR_SURF_8_BANK));
  3167. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3170. NUM_BANKS(ADDR_SURF_8_BANK));
  3171. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3174. NUM_BANKS(ADDR_SURF_16_BANK));
  3175. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3178. NUM_BANKS(ADDR_SURF_16_BANK));
  3179. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3182. NUM_BANKS(ADDR_SURF_16_BANK));
  3183. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3186. NUM_BANKS(ADDR_SURF_16_BANK));
  3187. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3188. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3189. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3190. NUM_BANKS(ADDR_SURF_16_BANK));
  3191. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3192. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3193. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3194. NUM_BANKS(ADDR_SURF_16_BANK));
  3195. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3196. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3197. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3198. NUM_BANKS(ADDR_SURF_8_BANK));
  3199. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3200. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3201. reg_offset != 23)
  3202. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3203. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3204. if (reg_offset != 7)
  3205. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3206. break;
  3207. }
  3208. }
  3209. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3210. u32 se_num, u32 sh_num, u32 instance)
  3211. {
  3212. u32 data;
  3213. if (instance == 0xffffffff)
  3214. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3215. else
  3216. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3217. if (se_num == 0xffffffff)
  3218. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3219. else
  3220. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3221. if (sh_num == 0xffffffff)
  3222. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3223. else
  3224. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3225. WREG32(mmGRBM_GFX_INDEX, data);
  3226. }
  3227. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3228. {
  3229. u32 data, mask;
  3230. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3231. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3232. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3233. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3234. adev->gfx.config.max_sh_per_se);
  3235. return (~data) & mask;
  3236. }
  3237. static void
  3238. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3239. {
  3240. switch (adev->asic_type) {
  3241. case CHIP_FIJI:
  3242. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3243. RB_XSEL2(1) | PKR_MAP(2) |
  3244. PKR_XSEL(1) | PKR_YSEL(1) |
  3245. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3246. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3247. SE_PAIR_YSEL(2);
  3248. break;
  3249. case CHIP_TONGA:
  3250. case CHIP_POLARIS10:
  3251. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3252. SE_XSEL(1) | SE_YSEL(1);
  3253. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3254. SE_PAIR_YSEL(2);
  3255. break;
  3256. case CHIP_TOPAZ:
  3257. case CHIP_CARRIZO:
  3258. *rconf |= RB_MAP_PKR0(2);
  3259. *rconf1 |= 0x0;
  3260. break;
  3261. case CHIP_POLARIS11:
  3262. case CHIP_POLARIS12:
  3263. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3264. SE_XSEL(1) | SE_YSEL(1);
  3265. *rconf1 |= 0x0;
  3266. break;
  3267. case CHIP_STONEY:
  3268. *rconf |= 0x0;
  3269. *rconf1 |= 0x0;
  3270. break;
  3271. default:
  3272. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3273. break;
  3274. }
  3275. }
  3276. static void
  3277. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3278. u32 raster_config, u32 raster_config_1,
  3279. unsigned rb_mask, unsigned num_rb)
  3280. {
  3281. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3282. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3283. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3284. unsigned rb_per_se = num_rb / num_se;
  3285. unsigned se_mask[4];
  3286. unsigned se;
  3287. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3288. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3289. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3290. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3291. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3292. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3293. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3294. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3295. (!se_mask[2] && !se_mask[3]))) {
  3296. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3297. if (!se_mask[0] && !se_mask[1]) {
  3298. raster_config_1 |=
  3299. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3300. } else {
  3301. raster_config_1 |=
  3302. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3303. }
  3304. }
  3305. for (se = 0; se < num_se; se++) {
  3306. unsigned raster_config_se = raster_config;
  3307. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3308. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3309. int idx = (se / 2) * 2;
  3310. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3311. raster_config_se &= ~SE_MAP_MASK;
  3312. if (!se_mask[idx]) {
  3313. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3314. } else {
  3315. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3316. }
  3317. }
  3318. pkr0_mask &= rb_mask;
  3319. pkr1_mask &= rb_mask;
  3320. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3321. raster_config_se &= ~PKR_MAP_MASK;
  3322. if (!pkr0_mask) {
  3323. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3324. } else {
  3325. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3326. }
  3327. }
  3328. if (rb_per_se >= 2) {
  3329. unsigned rb0_mask = 1 << (se * rb_per_se);
  3330. unsigned rb1_mask = rb0_mask << 1;
  3331. rb0_mask &= rb_mask;
  3332. rb1_mask &= rb_mask;
  3333. if (!rb0_mask || !rb1_mask) {
  3334. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3335. if (!rb0_mask) {
  3336. raster_config_se |=
  3337. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3338. } else {
  3339. raster_config_se |=
  3340. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3341. }
  3342. }
  3343. if (rb_per_se > 2) {
  3344. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3345. rb1_mask = rb0_mask << 1;
  3346. rb0_mask &= rb_mask;
  3347. rb1_mask &= rb_mask;
  3348. if (!rb0_mask || !rb1_mask) {
  3349. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3350. if (!rb0_mask) {
  3351. raster_config_se |=
  3352. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3353. } else {
  3354. raster_config_se |=
  3355. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3356. }
  3357. }
  3358. }
  3359. }
  3360. /* GRBM_GFX_INDEX has a different offset on VI */
  3361. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3362. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3363. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3364. }
  3365. /* GRBM_GFX_INDEX has a different offset on VI */
  3366. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3367. }
  3368. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3369. {
  3370. int i, j;
  3371. u32 data;
  3372. u32 raster_config = 0, raster_config_1 = 0;
  3373. u32 active_rbs = 0;
  3374. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3375. adev->gfx.config.max_sh_per_se;
  3376. unsigned num_rb_pipes;
  3377. mutex_lock(&adev->grbm_idx_mutex);
  3378. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3379. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3380. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3381. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3382. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3383. rb_bitmap_width_per_sh);
  3384. }
  3385. }
  3386. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3387. adev->gfx.config.backend_enable_mask = active_rbs;
  3388. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3389. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3390. adev->gfx.config.max_shader_engines, 16);
  3391. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3392. if (!adev->gfx.config.backend_enable_mask ||
  3393. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3394. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3395. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3396. } else {
  3397. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3398. adev->gfx.config.backend_enable_mask,
  3399. num_rb_pipes);
  3400. }
  3401. /* cache the values for userspace */
  3402. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3403. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3404. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3405. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3406. RREG32(mmCC_RB_BACKEND_DISABLE);
  3407. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3408. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3409. adev->gfx.config.rb_config[i][j].raster_config =
  3410. RREG32(mmPA_SC_RASTER_CONFIG);
  3411. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3412. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3413. }
  3414. }
  3415. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3416. mutex_unlock(&adev->grbm_idx_mutex);
  3417. }
  3418. /**
  3419. * gfx_v8_0_init_compute_vmid - gart enable
  3420. *
  3421. * @adev: amdgpu_device pointer
  3422. *
  3423. * Initialize compute vmid sh_mem registers
  3424. *
  3425. */
  3426. #define DEFAULT_SH_MEM_BASES (0x6000)
  3427. #define FIRST_COMPUTE_VMID (8)
  3428. #define LAST_COMPUTE_VMID (16)
  3429. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3430. {
  3431. int i;
  3432. uint32_t sh_mem_config;
  3433. uint32_t sh_mem_bases;
  3434. /*
  3435. * Configure apertures:
  3436. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3437. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3438. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3439. */
  3440. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3441. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3442. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3443. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3444. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3445. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3446. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3447. mutex_lock(&adev->srbm_mutex);
  3448. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3449. vi_srbm_select(adev, 0, 0, 0, i);
  3450. /* CP and shaders */
  3451. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3452. WREG32(mmSH_MEM_APE1_BASE, 1);
  3453. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3454. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3455. }
  3456. vi_srbm_select(adev, 0, 0, 0, 0);
  3457. mutex_unlock(&adev->srbm_mutex);
  3458. }
  3459. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3460. {
  3461. switch (adev->asic_type) {
  3462. default:
  3463. adev->gfx.config.double_offchip_lds_buf = 1;
  3464. break;
  3465. case CHIP_CARRIZO:
  3466. case CHIP_STONEY:
  3467. adev->gfx.config.double_offchip_lds_buf = 0;
  3468. break;
  3469. }
  3470. }
  3471. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3472. {
  3473. u32 tmp, sh_static_mem_cfg;
  3474. int i;
  3475. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3476. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3477. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3478. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3479. gfx_v8_0_tiling_mode_table_init(adev);
  3480. gfx_v8_0_setup_rb(adev);
  3481. gfx_v8_0_get_cu_info(adev);
  3482. gfx_v8_0_config_init(adev);
  3483. /* XXX SH_MEM regs */
  3484. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3485. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3486. SWIZZLE_ENABLE, 1);
  3487. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3488. ELEMENT_SIZE, 1);
  3489. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3490. INDEX_STRIDE, 3);
  3491. mutex_lock(&adev->srbm_mutex);
  3492. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3493. vi_srbm_select(adev, 0, 0, 0, i);
  3494. /* CP and shaders */
  3495. if (i == 0) {
  3496. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3497. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3498. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3499. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3500. WREG32(mmSH_MEM_CONFIG, tmp);
  3501. WREG32(mmSH_MEM_BASES, 0);
  3502. } else {
  3503. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3504. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3505. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3506. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3507. WREG32(mmSH_MEM_CONFIG, tmp);
  3508. tmp = adev->mc.shared_aperture_start >> 48;
  3509. WREG32(mmSH_MEM_BASES, tmp);
  3510. }
  3511. WREG32(mmSH_MEM_APE1_BASE, 1);
  3512. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3513. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3514. }
  3515. vi_srbm_select(adev, 0, 0, 0, 0);
  3516. mutex_unlock(&adev->srbm_mutex);
  3517. gfx_v8_0_init_compute_vmid(adev);
  3518. mutex_lock(&adev->grbm_idx_mutex);
  3519. /*
  3520. * making sure that the following register writes will be broadcasted
  3521. * to all the shaders
  3522. */
  3523. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3524. WREG32(mmPA_SC_FIFO_SIZE,
  3525. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3526. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3527. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3528. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3529. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3530. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3531. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3532. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3533. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3534. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3535. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3536. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3537. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3538. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3539. mutex_unlock(&adev->grbm_idx_mutex);
  3540. }
  3541. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3542. {
  3543. u32 i, j, k;
  3544. u32 mask;
  3545. mutex_lock(&adev->grbm_idx_mutex);
  3546. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3547. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3548. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3549. for (k = 0; k < adev->usec_timeout; k++) {
  3550. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3551. break;
  3552. udelay(1);
  3553. }
  3554. }
  3555. }
  3556. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3557. mutex_unlock(&adev->grbm_idx_mutex);
  3558. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3559. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3560. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3561. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3562. for (k = 0; k < adev->usec_timeout; k++) {
  3563. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3564. break;
  3565. udelay(1);
  3566. }
  3567. }
  3568. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3569. bool enable)
  3570. {
  3571. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3572. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3573. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3574. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3575. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3576. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3577. }
  3578. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3579. {
  3580. /* csib */
  3581. WREG32(mmRLC_CSIB_ADDR_HI,
  3582. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3583. WREG32(mmRLC_CSIB_ADDR_LO,
  3584. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3585. WREG32(mmRLC_CSIB_LENGTH,
  3586. adev->gfx.rlc.clear_state_size);
  3587. }
  3588. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3589. int ind_offset,
  3590. int list_size,
  3591. int *unique_indices,
  3592. int *indices_count,
  3593. int max_indices,
  3594. int *ind_start_offsets,
  3595. int *offset_count,
  3596. int max_offset)
  3597. {
  3598. int indices;
  3599. bool new_entry = true;
  3600. for (; ind_offset < list_size; ind_offset++) {
  3601. if (new_entry) {
  3602. new_entry = false;
  3603. ind_start_offsets[*offset_count] = ind_offset;
  3604. *offset_count = *offset_count + 1;
  3605. BUG_ON(*offset_count >= max_offset);
  3606. }
  3607. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3608. new_entry = true;
  3609. continue;
  3610. }
  3611. ind_offset += 2;
  3612. /* look for the matching indice */
  3613. for (indices = 0;
  3614. indices < *indices_count;
  3615. indices++) {
  3616. if (unique_indices[indices] ==
  3617. register_list_format[ind_offset])
  3618. break;
  3619. }
  3620. if (indices >= *indices_count) {
  3621. unique_indices[*indices_count] =
  3622. register_list_format[ind_offset];
  3623. indices = *indices_count;
  3624. *indices_count = *indices_count + 1;
  3625. BUG_ON(*indices_count >= max_indices);
  3626. }
  3627. register_list_format[ind_offset] = indices;
  3628. }
  3629. }
  3630. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3631. {
  3632. int i, temp, data;
  3633. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3634. int indices_count = 0;
  3635. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3636. int offset_count = 0;
  3637. int list_size;
  3638. unsigned int *register_list_format =
  3639. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3640. if (!register_list_format)
  3641. return -ENOMEM;
  3642. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3643. adev->gfx.rlc.reg_list_format_size_bytes);
  3644. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3645. RLC_FormatDirectRegListLength,
  3646. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3647. unique_indices,
  3648. &indices_count,
  3649. sizeof(unique_indices) / sizeof(int),
  3650. indirect_start_offsets,
  3651. &offset_count,
  3652. sizeof(indirect_start_offsets)/sizeof(int));
  3653. /* save and restore list */
  3654. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3655. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3656. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3657. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3658. /* indirect list */
  3659. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3660. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3661. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3662. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3663. list_size = list_size >> 1;
  3664. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3665. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3666. /* starting offsets starts */
  3667. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3668. adev->gfx.rlc.starting_offsets_start);
  3669. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3670. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3671. indirect_start_offsets[i]);
  3672. /* unique indices */
  3673. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3674. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3675. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3676. if (unique_indices[i] != 0) {
  3677. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3678. WREG32(data + i, unique_indices[i] >> 20);
  3679. }
  3680. }
  3681. kfree(register_list_format);
  3682. return 0;
  3683. }
  3684. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3685. {
  3686. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3687. }
  3688. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3689. {
  3690. uint32_t data;
  3691. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3692. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3693. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3694. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3695. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3696. WREG32(mmRLC_PG_DELAY, data);
  3697. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3698. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3699. }
  3700. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3701. bool enable)
  3702. {
  3703. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3704. }
  3705. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3706. bool enable)
  3707. {
  3708. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3709. }
  3710. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3711. {
  3712. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3713. }
  3714. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3715. {
  3716. if ((adev->asic_type == CHIP_CARRIZO) ||
  3717. (adev->asic_type == CHIP_STONEY)) {
  3718. gfx_v8_0_init_csb(adev);
  3719. gfx_v8_0_init_save_restore_list(adev);
  3720. gfx_v8_0_enable_save_restore_machine(adev);
  3721. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3722. gfx_v8_0_init_power_gating(adev);
  3723. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3724. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3725. (adev->asic_type == CHIP_POLARIS12)) {
  3726. gfx_v8_0_init_csb(adev);
  3727. gfx_v8_0_init_save_restore_list(adev);
  3728. gfx_v8_0_enable_save_restore_machine(adev);
  3729. gfx_v8_0_init_power_gating(adev);
  3730. }
  3731. }
  3732. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3733. {
  3734. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3735. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3736. gfx_v8_0_wait_for_rlc_serdes(adev);
  3737. }
  3738. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3739. {
  3740. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3741. udelay(50);
  3742. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3743. udelay(50);
  3744. }
  3745. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3746. {
  3747. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3748. /* carrizo do enable cp interrupt after cp inited */
  3749. if (!(adev->flags & AMD_IS_APU))
  3750. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3751. udelay(50);
  3752. }
  3753. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3754. {
  3755. const struct rlc_firmware_header_v2_0 *hdr;
  3756. const __le32 *fw_data;
  3757. unsigned i, fw_size;
  3758. if (!adev->gfx.rlc_fw)
  3759. return -EINVAL;
  3760. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3761. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3762. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3763. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3764. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3765. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3766. for (i = 0; i < fw_size; i++)
  3767. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3768. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3769. return 0;
  3770. }
  3771. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3772. {
  3773. int r;
  3774. u32 tmp;
  3775. gfx_v8_0_rlc_stop(adev);
  3776. /* disable CG */
  3777. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3778. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3779. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3780. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3781. if (adev->asic_type == CHIP_POLARIS11 ||
  3782. adev->asic_type == CHIP_POLARIS10 ||
  3783. adev->asic_type == CHIP_POLARIS12) {
  3784. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3785. tmp &= ~0x3;
  3786. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3787. }
  3788. /* disable PG */
  3789. WREG32(mmRLC_PG_CNTL, 0);
  3790. gfx_v8_0_rlc_reset(adev);
  3791. gfx_v8_0_init_pg(adev);
  3792. if (!adev->pp_enabled) {
  3793. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3794. /* legacy rlc firmware loading */
  3795. r = gfx_v8_0_rlc_load_microcode(adev);
  3796. if (r)
  3797. return r;
  3798. } else {
  3799. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3800. AMDGPU_UCODE_ID_RLC_G);
  3801. if (r)
  3802. return -EINVAL;
  3803. }
  3804. }
  3805. gfx_v8_0_rlc_start(adev);
  3806. return 0;
  3807. }
  3808. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3809. {
  3810. int i;
  3811. u32 tmp = RREG32(mmCP_ME_CNTL);
  3812. if (enable) {
  3813. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3814. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3815. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3816. } else {
  3817. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3818. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3819. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3820. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3821. adev->gfx.gfx_ring[i].ready = false;
  3822. }
  3823. WREG32(mmCP_ME_CNTL, tmp);
  3824. udelay(50);
  3825. }
  3826. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3827. {
  3828. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3829. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3830. const struct gfx_firmware_header_v1_0 *me_hdr;
  3831. const __le32 *fw_data;
  3832. unsigned i, fw_size;
  3833. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3834. return -EINVAL;
  3835. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3836. adev->gfx.pfp_fw->data;
  3837. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3838. adev->gfx.ce_fw->data;
  3839. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3840. adev->gfx.me_fw->data;
  3841. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3842. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3843. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3844. gfx_v8_0_cp_gfx_enable(adev, false);
  3845. /* PFP */
  3846. fw_data = (const __le32 *)
  3847. (adev->gfx.pfp_fw->data +
  3848. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3849. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3850. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3851. for (i = 0; i < fw_size; i++)
  3852. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3853. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3854. /* CE */
  3855. fw_data = (const __le32 *)
  3856. (adev->gfx.ce_fw->data +
  3857. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3858. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3859. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3860. for (i = 0; i < fw_size; i++)
  3861. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3862. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3863. /* ME */
  3864. fw_data = (const __le32 *)
  3865. (adev->gfx.me_fw->data +
  3866. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3867. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3868. WREG32(mmCP_ME_RAM_WADDR, 0);
  3869. for (i = 0; i < fw_size; i++)
  3870. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3871. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3872. return 0;
  3873. }
  3874. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3875. {
  3876. u32 count = 0;
  3877. const struct cs_section_def *sect = NULL;
  3878. const struct cs_extent_def *ext = NULL;
  3879. /* begin clear state */
  3880. count += 2;
  3881. /* context control state */
  3882. count += 3;
  3883. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3884. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3885. if (sect->id == SECT_CONTEXT)
  3886. count += 2 + ext->reg_count;
  3887. else
  3888. return 0;
  3889. }
  3890. }
  3891. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3892. count += 4;
  3893. /* end clear state */
  3894. count += 2;
  3895. /* clear state */
  3896. count += 2;
  3897. return count;
  3898. }
  3899. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3900. {
  3901. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3902. const struct cs_section_def *sect = NULL;
  3903. const struct cs_extent_def *ext = NULL;
  3904. int r, i;
  3905. /* init the CP */
  3906. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3907. WREG32(mmCP_ENDIAN_SWAP, 0);
  3908. WREG32(mmCP_DEVICE_ID, 1);
  3909. gfx_v8_0_cp_gfx_enable(adev, true);
  3910. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3911. if (r) {
  3912. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3913. return r;
  3914. }
  3915. /* clear state buffer */
  3916. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3917. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3918. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3919. amdgpu_ring_write(ring, 0x80000000);
  3920. amdgpu_ring_write(ring, 0x80000000);
  3921. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3922. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3923. if (sect->id == SECT_CONTEXT) {
  3924. amdgpu_ring_write(ring,
  3925. PACKET3(PACKET3_SET_CONTEXT_REG,
  3926. ext->reg_count));
  3927. amdgpu_ring_write(ring,
  3928. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3929. for (i = 0; i < ext->reg_count; i++)
  3930. amdgpu_ring_write(ring, ext->extent[i]);
  3931. }
  3932. }
  3933. }
  3934. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3935. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3936. switch (adev->asic_type) {
  3937. case CHIP_TONGA:
  3938. case CHIP_POLARIS10:
  3939. amdgpu_ring_write(ring, 0x16000012);
  3940. amdgpu_ring_write(ring, 0x0000002A);
  3941. break;
  3942. case CHIP_POLARIS11:
  3943. case CHIP_POLARIS12:
  3944. amdgpu_ring_write(ring, 0x16000012);
  3945. amdgpu_ring_write(ring, 0x00000000);
  3946. break;
  3947. case CHIP_FIJI:
  3948. amdgpu_ring_write(ring, 0x3a00161a);
  3949. amdgpu_ring_write(ring, 0x0000002e);
  3950. break;
  3951. case CHIP_CARRIZO:
  3952. amdgpu_ring_write(ring, 0x00000002);
  3953. amdgpu_ring_write(ring, 0x00000000);
  3954. break;
  3955. case CHIP_TOPAZ:
  3956. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3957. 0x00000000 : 0x00000002);
  3958. amdgpu_ring_write(ring, 0x00000000);
  3959. break;
  3960. case CHIP_STONEY:
  3961. amdgpu_ring_write(ring, 0x00000000);
  3962. amdgpu_ring_write(ring, 0x00000000);
  3963. break;
  3964. default:
  3965. BUG();
  3966. }
  3967. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3968. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3969. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3970. amdgpu_ring_write(ring, 0);
  3971. /* init the CE partitions */
  3972. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3973. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3974. amdgpu_ring_write(ring, 0x8000);
  3975. amdgpu_ring_write(ring, 0x8000);
  3976. amdgpu_ring_commit(ring);
  3977. return 0;
  3978. }
  3979. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3980. {
  3981. u32 tmp;
  3982. /* no gfx doorbells on iceland */
  3983. if (adev->asic_type == CHIP_TOPAZ)
  3984. return;
  3985. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3986. if (ring->use_doorbell) {
  3987. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3988. DOORBELL_OFFSET, ring->doorbell_index);
  3989. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3990. DOORBELL_HIT, 0);
  3991. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3992. DOORBELL_EN, 1);
  3993. } else {
  3994. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3995. }
  3996. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3997. if (adev->flags & AMD_IS_APU)
  3998. return;
  3999. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4000. DOORBELL_RANGE_LOWER,
  4001. AMDGPU_DOORBELL_GFX_RING0);
  4002. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4003. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4004. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4005. }
  4006. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4007. {
  4008. struct amdgpu_ring *ring;
  4009. u32 tmp;
  4010. u32 rb_bufsz;
  4011. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4012. int r;
  4013. /* Set the write pointer delay */
  4014. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4015. /* set the RB to use vmid 0 */
  4016. WREG32(mmCP_RB_VMID, 0);
  4017. /* Set ring buffer size */
  4018. ring = &adev->gfx.gfx_ring[0];
  4019. rb_bufsz = order_base_2(ring->ring_size / 8);
  4020. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4021. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4022. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4023. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4024. #ifdef __BIG_ENDIAN
  4025. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4026. #endif
  4027. WREG32(mmCP_RB0_CNTL, tmp);
  4028. /* Initialize the ring buffer's read and write pointers */
  4029. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4030. ring->wptr = 0;
  4031. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4032. /* set the wb address wether it's enabled or not */
  4033. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4034. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4035. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4036. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4037. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4038. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4039. mdelay(1);
  4040. WREG32(mmCP_RB0_CNTL, tmp);
  4041. rb_addr = ring->gpu_addr >> 8;
  4042. WREG32(mmCP_RB0_BASE, rb_addr);
  4043. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4044. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4045. /* start the ring */
  4046. amdgpu_ring_clear_ring(ring);
  4047. gfx_v8_0_cp_gfx_start(adev);
  4048. ring->ready = true;
  4049. r = amdgpu_ring_test_ring(ring);
  4050. if (r)
  4051. ring->ready = false;
  4052. return r;
  4053. }
  4054. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4055. {
  4056. int i;
  4057. if (enable) {
  4058. WREG32(mmCP_MEC_CNTL, 0);
  4059. } else {
  4060. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4061. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4062. adev->gfx.compute_ring[i].ready = false;
  4063. adev->gfx.kiq.ring.ready = false;
  4064. }
  4065. udelay(50);
  4066. }
  4067. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4068. {
  4069. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4070. const __le32 *fw_data;
  4071. unsigned i, fw_size;
  4072. if (!adev->gfx.mec_fw)
  4073. return -EINVAL;
  4074. gfx_v8_0_cp_compute_enable(adev, false);
  4075. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4076. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4077. fw_data = (const __le32 *)
  4078. (adev->gfx.mec_fw->data +
  4079. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4080. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4081. /* MEC1 */
  4082. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4083. for (i = 0; i < fw_size; i++)
  4084. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4085. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4086. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4087. if (adev->gfx.mec2_fw) {
  4088. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4089. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4090. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4091. fw_data = (const __le32 *)
  4092. (adev->gfx.mec2_fw->data +
  4093. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4094. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4095. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4096. for (i = 0; i < fw_size; i++)
  4097. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4098. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4099. }
  4100. return 0;
  4101. }
  4102. /* KIQ functions */
  4103. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4104. {
  4105. uint32_t tmp;
  4106. struct amdgpu_device *adev = ring->adev;
  4107. /* tell RLC which is KIQ queue */
  4108. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4109. tmp &= 0xffffff00;
  4110. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4111. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4112. tmp |= 0x80;
  4113. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4114. }
  4115. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4116. {
  4117. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4118. uint32_t scratch, tmp = 0;
  4119. uint64_t queue_mask = 0;
  4120. int r, i;
  4121. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4122. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4123. continue;
  4124. /* This situation may be hit in the future if a new HW
  4125. * generation exposes more than 64 queues. If so, the
  4126. * definition of queue_mask needs updating */
  4127. if (WARN_ON(i > (sizeof(queue_mask)*8))) {
  4128. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4129. break;
  4130. }
  4131. queue_mask |= (1ull << i);
  4132. }
  4133. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4134. if (r) {
  4135. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4136. return r;
  4137. }
  4138. WREG32(scratch, 0xCAFEDEAD);
  4139. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4140. if (r) {
  4141. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4142. amdgpu_gfx_scratch_free(adev, scratch);
  4143. return r;
  4144. }
  4145. /* set resources */
  4146. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4147. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4148. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4149. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4150. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4151. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4152. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4153. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4154. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4155. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4156. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4157. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4158. /* map queues */
  4159. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4160. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4161. amdgpu_ring_write(kiq_ring,
  4162. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4163. amdgpu_ring_write(kiq_ring,
  4164. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4165. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4166. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4167. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4168. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4169. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4170. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4171. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4172. }
  4173. /* write to scratch for completion */
  4174. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4175. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4176. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4177. amdgpu_ring_commit(kiq_ring);
  4178. for (i = 0; i < adev->usec_timeout; i++) {
  4179. tmp = RREG32(scratch);
  4180. if (tmp == 0xDEADBEEF)
  4181. break;
  4182. DRM_UDELAY(1);
  4183. }
  4184. if (i >= adev->usec_timeout) {
  4185. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4186. scratch, tmp);
  4187. r = -EINVAL;
  4188. }
  4189. amdgpu_gfx_scratch_free(adev, scratch);
  4190. return r;
  4191. }
  4192. static int gfx_v8_0_kiq_kcq_disable(struct amdgpu_device *adev)
  4193. {
  4194. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4195. uint32_t scratch, tmp = 0;
  4196. int r, i;
  4197. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4198. if (r) {
  4199. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4200. return r;
  4201. }
  4202. WREG32(scratch, 0xCAFEDEAD);
  4203. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  4204. if (r) {
  4205. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4206. amdgpu_gfx_scratch_free(adev, scratch);
  4207. return r;
  4208. }
  4209. /* unmap queues */
  4210. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4211. amdgpu_ring_write(kiq_ring,
  4212. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  4213. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  4214. amdgpu_ring_write(kiq_ring, 0);
  4215. amdgpu_ring_write(kiq_ring, 0);
  4216. amdgpu_ring_write(kiq_ring, 0);
  4217. amdgpu_ring_write(kiq_ring, 0);
  4218. /* write to scratch for completion */
  4219. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4220. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4221. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4222. amdgpu_ring_commit(kiq_ring);
  4223. for (i = 0; i < adev->usec_timeout; i++) {
  4224. tmp = RREG32(scratch);
  4225. if (tmp == 0xDEADBEEF)
  4226. break;
  4227. DRM_UDELAY(1);
  4228. }
  4229. if (i >= adev->usec_timeout) {
  4230. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n",
  4231. scratch, tmp);
  4232. r = -EINVAL;
  4233. }
  4234. amdgpu_gfx_scratch_free(adev, scratch);
  4235. return r;
  4236. }
  4237. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4238. {
  4239. int i, r = 0;
  4240. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4241. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4242. for (i = 0; i < adev->usec_timeout; i++) {
  4243. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4244. break;
  4245. udelay(1);
  4246. }
  4247. if (i == adev->usec_timeout)
  4248. r = -ETIMEDOUT;
  4249. }
  4250. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4251. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4252. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4253. return r;
  4254. }
  4255. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4256. {
  4257. struct amdgpu_device *adev = ring->adev;
  4258. struct vi_mqd *mqd = ring->mqd_ptr;
  4259. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4260. uint32_t tmp;
  4261. mqd->header = 0xC0310800;
  4262. mqd->compute_pipelinestat_enable = 0x00000001;
  4263. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4264. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4265. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4266. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4267. mqd->compute_misc_reserved = 0x00000003;
  4268. if (!(adev->flags & AMD_IS_APU)) {
  4269. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4270. + offsetof(struct vi_mqd_allocation, dyamic_cu_mask));
  4271. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4272. + offsetof(struct vi_mqd_allocation, dyamic_cu_mask));
  4273. }
  4274. eop_base_addr = ring->eop_gpu_addr >> 8;
  4275. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4276. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4277. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4278. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4279. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4280. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4281. mqd->cp_hqd_eop_control = tmp;
  4282. /* enable doorbell? */
  4283. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4284. CP_HQD_PQ_DOORBELL_CONTROL,
  4285. DOORBELL_EN,
  4286. ring->use_doorbell ? 1 : 0);
  4287. mqd->cp_hqd_pq_doorbell_control = tmp;
  4288. /* set the pointer to the MQD */
  4289. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4290. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4291. /* set MQD vmid to 0 */
  4292. tmp = RREG32(mmCP_MQD_CONTROL);
  4293. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4294. mqd->cp_mqd_control = tmp;
  4295. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4296. hqd_gpu_addr = ring->gpu_addr >> 8;
  4297. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4298. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4299. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4300. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4301. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4302. (order_base_2(ring->ring_size / 4) - 1));
  4303. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4304. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4305. #ifdef __BIG_ENDIAN
  4306. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4307. #endif
  4308. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4309. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4310. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4311. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4312. mqd->cp_hqd_pq_control = tmp;
  4313. /* set the wb address whether it's enabled or not */
  4314. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4315. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4316. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4317. upper_32_bits(wb_gpu_addr) & 0xffff;
  4318. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4319. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4320. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4321. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4322. tmp = 0;
  4323. /* enable the doorbell if requested */
  4324. if (ring->use_doorbell) {
  4325. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4326. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4327. DOORBELL_OFFSET, ring->doorbell_index);
  4328. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4329. DOORBELL_EN, 1);
  4330. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4331. DOORBELL_SOURCE, 0);
  4332. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4333. DOORBELL_HIT, 0);
  4334. }
  4335. mqd->cp_hqd_pq_doorbell_control = tmp;
  4336. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4337. ring->wptr = 0;
  4338. mqd->cp_hqd_pq_wptr = ring->wptr;
  4339. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4340. /* set the vmid for the queue */
  4341. mqd->cp_hqd_vmid = 0;
  4342. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4343. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4344. mqd->cp_hqd_persistent_state = tmp;
  4345. /* set MTYPE */
  4346. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4347. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4348. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4349. mqd->cp_hqd_ib_control = tmp;
  4350. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4351. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4352. mqd->cp_hqd_iq_timer = tmp;
  4353. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4354. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4355. mqd->cp_hqd_ctx_save_control = tmp;
  4356. /* defaults */
  4357. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4358. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4359. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4360. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4361. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4362. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4363. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4364. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4365. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4366. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4367. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4368. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4369. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4370. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4371. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4372. /* activate the queue */
  4373. mqd->cp_hqd_active = 1;
  4374. return 0;
  4375. }
  4376. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4377. struct vi_mqd *mqd)
  4378. {
  4379. uint32_t mqd_reg;
  4380. uint32_t *mqd_data;
  4381. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4382. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4383. /* disable wptr polling */
  4384. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4385. /* program all HQD registers */
  4386. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4387. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4388. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4389. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4390. * on ASICs that do not support context-save.
  4391. * EOP writes/reads can start anywhere in the ring.
  4392. */
  4393. if (adev->asic_type != CHIP_TONGA) {
  4394. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4395. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4396. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4397. }
  4398. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4399. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4400. /* activate the HQD */
  4401. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4402. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4403. return 0;
  4404. }
  4405. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4406. {
  4407. int r = 0;
  4408. struct amdgpu_device *adev = ring->adev;
  4409. struct vi_mqd *mqd = ring->mqd_ptr;
  4410. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4411. gfx_v8_0_kiq_setting(ring);
  4412. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4413. /* reset MQD to a clean status */
  4414. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4415. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4416. /* reset ring buffer */
  4417. ring->wptr = 0;
  4418. amdgpu_ring_clear_ring(ring);
  4419. mutex_lock(&adev->srbm_mutex);
  4420. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4421. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4422. if (r) {
  4423. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4424. goto out_unlock;
  4425. }
  4426. gfx_v8_0_mqd_commit(adev, mqd);
  4427. vi_srbm_select(adev, 0, 0, 0, 0);
  4428. mutex_unlock(&adev->srbm_mutex);
  4429. } else {
  4430. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4431. ((struct vi_mqd_allocation *)mqd)->dyamic_cu_mask = 0xFFFFFFFF;
  4432. ((struct vi_mqd_allocation *)mqd)->dyamic_rb_mask = 0xFFFFFFFF;
  4433. mutex_lock(&adev->srbm_mutex);
  4434. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4435. gfx_v8_0_mqd_init(ring);
  4436. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4437. if (r) {
  4438. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4439. goto out_unlock;
  4440. }
  4441. gfx_v8_0_mqd_commit(adev, mqd);
  4442. vi_srbm_select(adev, 0, 0, 0, 0);
  4443. mutex_unlock(&adev->srbm_mutex);
  4444. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4445. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4446. }
  4447. return r;
  4448. out_unlock:
  4449. vi_srbm_select(adev, 0, 0, 0, 0);
  4450. mutex_unlock(&adev->srbm_mutex);
  4451. return r;
  4452. }
  4453. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4454. {
  4455. struct amdgpu_device *adev = ring->adev;
  4456. struct vi_mqd *mqd = ring->mqd_ptr;
  4457. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4458. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4459. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4460. ((struct vi_mqd_allocation *)mqd)->dyamic_cu_mask = 0xFFFFFFFF;
  4461. ((struct vi_mqd_allocation *)mqd)->dyamic_rb_mask = 0xFFFFFFFF;
  4462. mutex_lock(&adev->srbm_mutex);
  4463. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4464. gfx_v8_0_mqd_init(ring);
  4465. vi_srbm_select(adev, 0, 0, 0, 0);
  4466. mutex_unlock(&adev->srbm_mutex);
  4467. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4468. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4469. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4470. /* reset MQD to a clean status */
  4471. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4472. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4473. /* reset ring buffer */
  4474. ring->wptr = 0;
  4475. amdgpu_ring_clear_ring(ring);
  4476. } else {
  4477. amdgpu_ring_clear_ring(ring);
  4478. }
  4479. return 0;
  4480. }
  4481. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4482. {
  4483. if (adev->asic_type > CHIP_TONGA) {
  4484. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4485. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4486. }
  4487. /* enable doorbells */
  4488. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4489. }
  4490. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4491. {
  4492. struct amdgpu_ring *ring = NULL;
  4493. int r = 0, i;
  4494. gfx_v8_0_cp_compute_enable(adev, true);
  4495. ring = &adev->gfx.kiq.ring;
  4496. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4497. if (unlikely(r != 0))
  4498. goto done;
  4499. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4500. if (!r) {
  4501. r = gfx_v8_0_kiq_init_queue(ring);
  4502. amdgpu_bo_kunmap(ring->mqd_obj);
  4503. ring->mqd_ptr = NULL;
  4504. }
  4505. amdgpu_bo_unreserve(ring->mqd_obj);
  4506. if (r)
  4507. goto done;
  4508. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4509. ring = &adev->gfx.compute_ring[i];
  4510. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4511. if (unlikely(r != 0))
  4512. goto done;
  4513. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4514. if (!r) {
  4515. r = gfx_v8_0_kcq_init_queue(ring);
  4516. amdgpu_bo_kunmap(ring->mqd_obj);
  4517. ring->mqd_ptr = NULL;
  4518. }
  4519. amdgpu_bo_unreserve(ring->mqd_obj);
  4520. if (r)
  4521. goto done;
  4522. }
  4523. gfx_v8_0_set_mec_doorbell_range(adev);
  4524. r = gfx_v8_0_kiq_kcq_enable(adev);
  4525. if (r)
  4526. goto done;
  4527. /* Test KIQ */
  4528. ring = &adev->gfx.kiq.ring;
  4529. ring->ready = true;
  4530. r = amdgpu_ring_test_ring(ring);
  4531. if (r) {
  4532. ring->ready = false;
  4533. goto done;
  4534. }
  4535. /* Test KCQs */
  4536. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4537. ring = &adev->gfx.compute_ring[i];
  4538. ring->ready = true;
  4539. r = amdgpu_ring_test_ring(ring);
  4540. if (r)
  4541. ring->ready = false;
  4542. }
  4543. done:
  4544. return r;
  4545. }
  4546. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4547. {
  4548. int r;
  4549. if (!(adev->flags & AMD_IS_APU))
  4550. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4551. if (!adev->pp_enabled) {
  4552. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4553. /* legacy firmware loading */
  4554. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4555. if (r)
  4556. return r;
  4557. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4558. if (r)
  4559. return r;
  4560. } else {
  4561. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4562. AMDGPU_UCODE_ID_CP_CE);
  4563. if (r)
  4564. return -EINVAL;
  4565. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4566. AMDGPU_UCODE_ID_CP_PFP);
  4567. if (r)
  4568. return -EINVAL;
  4569. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4570. AMDGPU_UCODE_ID_CP_ME);
  4571. if (r)
  4572. return -EINVAL;
  4573. if (adev->asic_type == CHIP_TOPAZ) {
  4574. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4575. if (r)
  4576. return r;
  4577. } else {
  4578. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4579. AMDGPU_UCODE_ID_CP_MEC1);
  4580. if (r)
  4581. return -EINVAL;
  4582. }
  4583. }
  4584. }
  4585. r = gfx_v8_0_cp_gfx_resume(adev);
  4586. if (r)
  4587. return r;
  4588. r = gfx_v8_0_kiq_resume(adev);
  4589. if (r)
  4590. return r;
  4591. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4592. return 0;
  4593. }
  4594. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4595. {
  4596. gfx_v8_0_cp_gfx_enable(adev, enable);
  4597. gfx_v8_0_cp_compute_enable(adev, enable);
  4598. }
  4599. static int gfx_v8_0_hw_init(void *handle)
  4600. {
  4601. int r;
  4602. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4603. gfx_v8_0_init_golden_registers(adev);
  4604. gfx_v8_0_gpu_init(adev);
  4605. r = gfx_v8_0_rlc_resume(adev);
  4606. if (r)
  4607. return r;
  4608. r = gfx_v8_0_cp_resume(adev);
  4609. return r;
  4610. }
  4611. static int gfx_v8_0_hw_fini(void *handle)
  4612. {
  4613. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4614. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4615. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4616. if (amdgpu_sriov_vf(adev)) {
  4617. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4618. return 0;
  4619. }
  4620. gfx_v8_0_kiq_kcq_disable(adev);
  4621. gfx_v8_0_cp_enable(adev, false);
  4622. gfx_v8_0_rlc_stop(adev);
  4623. amdgpu_set_powergating_state(adev,
  4624. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4625. return 0;
  4626. }
  4627. static int gfx_v8_0_suspend(void *handle)
  4628. {
  4629. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4630. adev->gfx.in_suspend = true;
  4631. return gfx_v8_0_hw_fini(adev);
  4632. }
  4633. static int gfx_v8_0_resume(void *handle)
  4634. {
  4635. int r;
  4636. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4637. r = gfx_v8_0_hw_init(adev);
  4638. adev->gfx.in_suspend = false;
  4639. return r;
  4640. }
  4641. static bool gfx_v8_0_is_idle(void *handle)
  4642. {
  4643. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4644. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4645. return false;
  4646. else
  4647. return true;
  4648. }
  4649. static int gfx_v8_0_wait_for_idle(void *handle)
  4650. {
  4651. unsigned i;
  4652. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4653. for (i = 0; i < adev->usec_timeout; i++) {
  4654. if (gfx_v8_0_is_idle(handle))
  4655. return 0;
  4656. udelay(1);
  4657. }
  4658. return -ETIMEDOUT;
  4659. }
  4660. static bool gfx_v8_0_check_soft_reset(void *handle)
  4661. {
  4662. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4663. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4664. u32 tmp;
  4665. /* GRBM_STATUS */
  4666. tmp = RREG32(mmGRBM_STATUS);
  4667. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4668. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4669. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4670. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4671. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4672. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4673. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4674. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4675. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4676. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4677. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4678. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4679. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4680. }
  4681. /* GRBM_STATUS2 */
  4682. tmp = RREG32(mmGRBM_STATUS2);
  4683. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4684. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4685. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4686. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4687. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4688. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4689. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4690. SOFT_RESET_CPF, 1);
  4691. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4692. SOFT_RESET_CPC, 1);
  4693. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4694. SOFT_RESET_CPG, 1);
  4695. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4696. SOFT_RESET_GRBM, 1);
  4697. }
  4698. /* SRBM_STATUS */
  4699. tmp = RREG32(mmSRBM_STATUS);
  4700. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4701. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4702. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4703. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4704. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4705. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4706. if (grbm_soft_reset || srbm_soft_reset) {
  4707. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4708. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4709. return true;
  4710. } else {
  4711. adev->gfx.grbm_soft_reset = 0;
  4712. adev->gfx.srbm_soft_reset = 0;
  4713. return false;
  4714. }
  4715. }
  4716. static int gfx_v8_0_pre_soft_reset(void *handle)
  4717. {
  4718. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4719. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4720. if ((!adev->gfx.grbm_soft_reset) &&
  4721. (!adev->gfx.srbm_soft_reset))
  4722. return 0;
  4723. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4724. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4725. /* stop the rlc */
  4726. gfx_v8_0_rlc_stop(adev);
  4727. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4728. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4729. /* Disable GFX parsing/prefetching */
  4730. gfx_v8_0_cp_gfx_enable(adev, false);
  4731. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4732. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4733. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4734. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4735. int i;
  4736. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4737. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4738. mutex_lock(&adev->srbm_mutex);
  4739. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4740. gfx_v8_0_deactivate_hqd(adev, 2);
  4741. vi_srbm_select(adev, 0, 0, 0, 0);
  4742. mutex_unlock(&adev->srbm_mutex);
  4743. }
  4744. /* Disable MEC parsing/prefetching */
  4745. gfx_v8_0_cp_compute_enable(adev, false);
  4746. }
  4747. return 0;
  4748. }
  4749. static int gfx_v8_0_soft_reset(void *handle)
  4750. {
  4751. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4752. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4753. u32 tmp;
  4754. if ((!adev->gfx.grbm_soft_reset) &&
  4755. (!adev->gfx.srbm_soft_reset))
  4756. return 0;
  4757. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4758. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4759. if (grbm_soft_reset || srbm_soft_reset) {
  4760. tmp = RREG32(mmGMCON_DEBUG);
  4761. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4762. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4763. WREG32(mmGMCON_DEBUG, tmp);
  4764. udelay(50);
  4765. }
  4766. if (grbm_soft_reset) {
  4767. tmp = RREG32(mmGRBM_SOFT_RESET);
  4768. tmp |= grbm_soft_reset;
  4769. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4770. WREG32(mmGRBM_SOFT_RESET, tmp);
  4771. tmp = RREG32(mmGRBM_SOFT_RESET);
  4772. udelay(50);
  4773. tmp &= ~grbm_soft_reset;
  4774. WREG32(mmGRBM_SOFT_RESET, tmp);
  4775. tmp = RREG32(mmGRBM_SOFT_RESET);
  4776. }
  4777. if (srbm_soft_reset) {
  4778. tmp = RREG32(mmSRBM_SOFT_RESET);
  4779. tmp |= srbm_soft_reset;
  4780. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4781. WREG32(mmSRBM_SOFT_RESET, tmp);
  4782. tmp = RREG32(mmSRBM_SOFT_RESET);
  4783. udelay(50);
  4784. tmp &= ~srbm_soft_reset;
  4785. WREG32(mmSRBM_SOFT_RESET, tmp);
  4786. tmp = RREG32(mmSRBM_SOFT_RESET);
  4787. }
  4788. if (grbm_soft_reset || srbm_soft_reset) {
  4789. tmp = RREG32(mmGMCON_DEBUG);
  4790. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4791. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4792. WREG32(mmGMCON_DEBUG, tmp);
  4793. }
  4794. /* Wait a little for things to settle down */
  4795. udelay(50);
  4796. return 0;
  4797. }
  4798. static int gfx_v8_0_post_soft_reset(void *handle)
  4799. {
  4800. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4801. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4802. if ((!adev->gfx.grbm_soft_reset) &&
  4803. (!adev->gfx.srbm_soft_reset))
  4804. return 0;
  4805. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4806. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4807. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4808. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4809. gfx_v8_0_cp_gfx_resume(adev);
  4810. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4811. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4812. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4813. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4814. int i;
  4815. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4816. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4817. mutex_lock(&adev->srbm_mutex);
  4818. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4819. gfx_v8_0_deactivate_hqd(adev, 2);
  4820. vi_srbm_select(adev, 0, 0, 0, 0);
  4821. mutex_unlock(&adev->srbm_mutex);
  4822. }
  4823. gfx_v8_0_kiq_resume(adev);
  4824. }
  4825. gfx_v8_0_rlc_start(adev);
  4826. return 0;
  4827. }
  4828. /**
  4829. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4830. *
  4831. * @adev: amdgpu_device pointer
  4832. *
  4833. * Fetches a GPU clock counter snapshot.
  4834. * Returns the 64 bit clock counter snapshot.
  4835. */
  4836. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4837. {
  4838. uint64_t clock;
  4839. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4840. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4841. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4842. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4843. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4844. return clock;
  4845. }
  4846. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4847. uint32_t vmid,
  4848. uint32_t gds_base, uint32_t gds_size,
  4849. uint32_t gws_base, uint32_t gws_size,
  4850. uint32_t oa_base, uint32_t oa_size)
  4851. {
  4852. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4853. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4854. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4855. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4856. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4857. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4858. /* GDS Base */
  4859. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4860. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4861. WRITE_DATA_DST_SEL(0)));
  4862. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4863. amdgpu_ring_write(ring, 0);
  4864. amdgpu_ring_write(ring, gds_base);
  4865. /* GDS Size */
  4866. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4867. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4868. WRITE_DATA_DST_SEL(0)));
  4869. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4870. amdgpu_ring_write(ring, 0);
  4871. amdgpu_ring_write(ring, gds_size);
  4872. /* GWS */
  4873. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4874. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4875. WRITE_DATA_DST_SEL(0)));
  4876. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4877. amdgpu_ring_write(ring, 0);
  4878. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4879. /* OA */
  4880. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4881. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4882. WRITE_DATA_DST_SEL(0)));
  4883. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4884. amdgpu_ring_write(ring, 0);
  4885. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4886. }
  4887. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4888. {
  4889. WREG32(mmSQ_IND_INDEX,
  4890. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4891. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4892. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4893. (SQ_IND_INDEX__FORCE_READ_MASK));
  4894. return RREG32(mmSQ_IND_DATA);
  4895. }
  4896. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4897. uint32_t wave, uint32_t thread,
  4898. uint32_t regno, uint32_t num, uint32_t *out)
  4899. {
  4900. WREG32(mmSQ_IND_INDEX,
  4901. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4902. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4903. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4904. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4905. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4906. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4907. while (num--)
  4908. *(out++) = RREG32(mmSQ_IND_DATA);
  4909. }
  4910. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4911. {
  4912. /* type 0 wave data */
  4913. dst[(*no_fields)++] = 0;
  4914. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4915. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4916. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4917. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4918. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4919. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4920. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4921. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4922. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4923. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4924. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4925. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4926. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4927. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4928. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4929. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4930. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4931. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4932. }
  4933. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4934. uint32_t wave, uint32_t start,
  4935. uint32_t size, uint32_t *dst)
  4936. {
  4937. wave_read_regs(
  4938. adev, simd, wave, 0,
  4939. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4940. }
  4941. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4942. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4943. .select_se_sh = &gfx_v8_0_select_se_sh,
  4944. .read_wave_data = &gfx_v8_0_read_wave_data,
  4945. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4946. };
  4947. static int gfx_v8_0_early_init(void *handle)
  4948. {
  4949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4950. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4951. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4952. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4953. gfx_v8_0_set_ring_funcs(adev);
  4954. gfx_v8_0_set_irq_funcs(adev);
  4955. gfx_v8_0_set_gds_init(adev);
  4956. gfx_v8_0_set_rlc_funcs(adev);
  4957. return 0;
  4958. }
  4959. static int gfx_v8_0_late_init(void *handle)
  4960. {
  4961. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4962. int r;
  4963. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4964. if (r)
  4965. return r;
  4966. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4967. if (r)
  4968. return r;
  4969. /* requires IBs so do in late init after IB pool is initialized */
  4970. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4971. if (r)
  4972. return r;
  4973. amdgpu_set_powergating_state(adev,
  4974. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4975. return 0;
  4976. }
  4977. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4978. bool enable)
  4979. {
  4980. if ((adev->asic_type == CHIP_POLARIS11) ||
  4981. (adev->asic_type == CHIP_POLARIS12))
  4982. /* Send msg to SMU via Powerplay */
  4983. amdgpu_set_powergating_state(adev,
  4984. AMD_IP_BLOCK_TYPE_SMC,
  4985. enable ?
  4986. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4987. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4988. }
  4989. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4990. bool enable)
  4991. {
  4992. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4993. }
  4994. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4995. bool enable)
  4996. {
  4997. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4998. }
  4999. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5000. bool enable)
  5001. {
  5002. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5003. }
  5004. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5005. bool enable)
  5006. {
  5007. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5008. /* Read any GFX register to wake up GFX. */
  5009. if (!enable)
  5010. RREG32(mmDB_RENDER_CONTROL);
  5011. }
  5012. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5013. bool enable)
  5014. {
  5015. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5016. cz_enable_gfx_cg_power_gating(adev, true);
  5017. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5018. cz_enable_gfx_pipeline_power_gating(adev, true);
  5019. } else {
  5020. cz_enable_gfx_cg_power_gating(adev, false);
  5021. cz_enable_gfx_pipeline_power_gating(adev, false);
  5022. }
  5023. }
  5024. static int gfx_v8_0_set_powergating_state(void *handle,
  5025. enum amd_powergating_state state)
  5026. {
  5027. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5028. bool enable = (state == AMD_PG_STATE_GATE);
  5029. if (amdgpu_sriov_vf(adev))
  5030. return 0;
  5031. switch (adev->asic_type) {
  5032. case CHIP_CARRIZO:
  5033. case CHIP_STONEY:
  5034. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5035. cz_enable_sck_slow_down_on_power_up(adev, true);
  5036. cz_enable_sck_slow_down_on_power_down(adev, true);
  5037. } else {
  5038. cz_enable_sck_slow_down_on_power_up(adev, false);
  5039. cz_enable_sck_slow_down_on_power_down(adev, false);
  5040. }
  5041. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5042. cz_enable_cp_power_gating(adev, true);
  5043. else
  5044. cz_enable_cp_power_gating(adev, false);
  5045. cz_update_gfx_cg_power_gating(adev, enable);
  5046. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5047. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5048. else
  5049. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5050. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5051. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5052. else
  5053. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5054. break;
  5055. case CHIP_POLARIS11:
  5056. case CHIP_POLARIS12:
  5057. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5058. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5059. else
  5060. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5061. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5062. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5063. else
  5064. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5065. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5066. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5067. else
  5068. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5069. break;
  5070. default:
  5071. break;
  5072. }
  5073. return 0;
  5074. }
  5075. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5076. {
  5077. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5078. int data;
  5079. if (amdgpu_sriov_vf(adev))
  5080. *flags = 0;
  5081. /* AMD_CG_SUPPORT_GFX_MGCG */
  5082. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5083. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5084. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5085. /* AMD_CG_SUPPORT_GFX_CGLG */
  5086. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5087. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5088. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5089. /* AMD_CG_SUPPORT_GFX_CGLS */
  5090. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5091. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5092. /* AMD_CG_SUPPORT_GFX_CGTS */
  5093. data = RREG32(mmCGTS_SM_CTRL_REG);
  5094. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5095. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5096. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5097. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5098. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5099. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5100. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5101. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5102. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5103. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5104. data = RREG32(mmCP_MEM_SLP_CNTL);
  5105. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5106. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5107. }
  5108. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5109. uint32_t reg_addr, uint32_t cmd)
  5110. {
  5111. uint32_t data;
  5112. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5113. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5114. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5115. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5116. if (adev->asic_type == CHIP_STONEY)
  5117. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5118. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5119. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5120. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5121. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5122. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5123. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5124. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5125. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5126. else
  5127. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5128. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5129. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5130. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5131. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5132. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5133. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5134. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5135. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5136. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5137. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5138. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5139. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5140. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5141. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5142. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5143. }
  5144. #define MSG_ENTER_RLC_SAFE_MODE 1
  5145. #define MSG_EXIT_RLC_SAFE_MODE 0
  5146. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5147. #define RLC_GPR_REG2__REQ__SHIFT 0
  5148. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5149. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5150. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5151. {
  5152. u32 data;
  5153. unsigned i;
  5154. data = RREG32(mmRLC_CNTL);
  5155. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5156. return;
  5157. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5158. data |= RLC_SAFE_MODE__CMD_MASK;
  5159. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5160. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5161. WREG32(mmRLC_SAFE_MODE, data);
  5162. for (i = 0; i < adev->usec_timeout; i++) {
  5163. if ((RREG32(mmRLC_GPM_STAT) &
  5164. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5165. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5166. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5167. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5168. break;
  5169. udelay(1);
  5170. }
  5171. for (i = 0; i < adev->usec_timeout; i++) {
  5172. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5173. break;
  5174. udelay(1);
  5175. }
  5176. adev->gfx.rlc.in_safe_mode = true;
  5177. }
  5178. }
  5179. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5180. {
  5181. u32 data = 0;
  5182. unsigned i;
  5183. data = RREG32(mmRLC_CNTL);
  5184. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5185. return;
  5186. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5187. if (adev->gfx.rlc.in_safe_mode) {
  5188. data |= RLC_SAFE_MODE__CMD_MASK;
  5189. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5190. WREG32(mmRLC_SAFE_MODE, data);
  5191. adev->gfx.rlc.in_safe_mode = false;
  5192. }
  5193. }
  5194. for (i = 0; i < adev->usec_timeout; i++) {
  5195. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5196. break;
  5197. udelay(1);
  5198. }
  5199. }
  5200. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5201. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5202. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5203. };
  5204. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5205. bool enable)
  5206. {
  5207. uint32_t temp, data;
  5208. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5209. /* It is disabled by HW by default */
  5210. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5211. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5212. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5213. /* 1 - RLC memory Light sleep */
  5214. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5215. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5216. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5217. }
  5218. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5219. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5220. if (adev->flags & AMD_IS_APU)
  5221. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5222. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5223. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5224. else
  5225. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5226. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5227. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5228. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5229. if (temp != data)
  5230. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5231. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5232. gfx_v8_0_wait_for_rlc_serdes(adev);
  5233. /* 5 - clear mgcg override */
  5234. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5235. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5236. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5237. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5238. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5239. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5240. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5241. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5242. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5243. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5244. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5245. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5246. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5247. if (temp != data)
  5248. WREG32(mmCGTS_SM_CTRL_REG, data);
  5249. }
  5250. udelay(50);
  5251. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5252. gfx_v8_0_wait_for_rlc_serdes(adev);
  5253. } else {
  5254. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5255. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5256. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5257. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5258. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5259. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5260. if (temp != data)
  5261. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5262. /* 2 - disable MGLS in RLC */
  5263. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5264. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5265. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5266. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5267. }
  5268. /* 3 - disable MGLS in CP */
  5269. data = RREG32(mmCP_MEM_SLP_CNTL);
  5270. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5271. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5272. WREG32(mmCP_MEM_SLP_CNTL, data);
  5273. }
  5274. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5275. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5276. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5277. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5278. if (temp != data)
  5279. WREG32(mmCGTS_SM_CTRL_REG, data);
  5280. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5281. gfx_v8_0_wait_for_rlc_serdes(adev);
  5282. /* 6 - set mgcg override */
  5283. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5284. udelay(50);
  5285. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5286. gfx_v8_0_wait_for_rlc_serdes(adev);
  5287. }
  5288. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5289. }
  5290. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5291. bool enable)
  5292. {
  5293. uint32_t temp, temp1, data, data1;
  5294. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5295. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5296. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5297. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5298. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5299. if (temp1 != data1)
  5300. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5301. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5302. gfx_v8_0_wait_for_rlc_serdes(adev);
  5303. /* 2 - clear cgcg override */
  5304. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5305. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5306. gfx_v8_0_wait_for_rlc_serdes(adev);
  5307. /* 3 - write cmd to set CGLS */
  5308. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5309. /* 4 - enable cgcg */
  5310. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5311. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5312. /* enable cgls*/
  5313. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5314. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5315. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5316. if (temp1 != data1)
  5317. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5318. } else {
  5319. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5320. }
  5321. if (temp != data)
  5322. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5323. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5324. * Cmp_busy/GFX_Idle interrupts
  5325. */
  5326. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5327. } else {
  5328. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5329. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5330. /* TEST CGCG */
  5331. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5332. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5333. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5334. if (temp1 != data1)
  5335. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5336. /* read gfx register to wake up cgcg */
  5337. RREG32(mmCB_CGTT_SCLK_CTRL);
  5338. RREG32(mmCB_CGTT_SCLK_CTRL);
  5339. RREG32(mmCB_CGTT_SCLK_CTRL);
  5340. RREG32(mmCB_CGTT_SCLK_CTRL);
  5341. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5342. gfx_v8_0_wait_for_rlc_serdes(adev);
  5343. /* write cmd to Set CGCG Overrride */
  5344. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5345. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5346. gfx_v8_0_wait_for_rlc_serdes(adev);
  5347. /* write cmd to Clear CGLS */
  5348. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5349. /* disable cgcg, cgls should be disabled too. */
  5350. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5351. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5352. if (temp != data)
  5353. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5354. /* enable interrupts again for PG */
  5355. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5356. }
  5357. gfx_v8_0_wait_for_rlc_serdes(adev);
  5358. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5359. }
  5360. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5361. bool enable)
  5362. {
  5363. if (enable) {
  5364. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5365. * === MGCG + MGLS + TS(CG/LS) ===
  5366. */
  5367. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5368. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5369. } else {
  5370. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5371. * === CGCG + CGLS ===
  5372. */
  5373. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5374. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5375. }
  5376. return 0;
  5377. }
  5378. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5379. enum amd_clockgating_state state)
  5380. {
  5381. uint32_t msg_id, pp_state = 0;
  5382. uint32_t pp_support_state = 0;
  5383. void *pp_handle = adev->powerplay.pp_handle;
  5384. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5385. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5386. pp_support_state = PP_STATE_SUPPORT_LS;
  5387. pp_state = PP_STATE_LS;
  5388. }
  5389. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5390. pp_support_state |= PP_STATE_SUPPORT_CG;
  5391. pp_state |= PP_STATE_CG;
  5392. }
  5393. if (state == AMD_CG_STATE_UNGATE)
  5394. pp_state = 0;
  5395. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5396. PP_BLOCK_GFX_CG,
  5397. pp_support_state,
  5398. pp_state);
  5399. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5400. }
  5401. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5402. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5403. pp_support_state = PP_STATE_SUPPORT_LS;
  5404. pp_state = PP_STATE_LS;
  5405. }
  5406. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5407. pp_support_state |= PP_STATE_SUPPORT_CG;
  5408. pp_state |= PP_STATE_CG;
  5409. }
  5410. if (state == AMD_CG_STATE_UNGATE)
  5411. pp_state = 0;
  5412. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5413. PP_BLOCK_GFX_MG,
  5414. pp_support_state,
  5415. pp_state);
  5416. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5417. }
  5418. return 0;
  5419. }
  5420. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5421. enum amd_clockgating_state state)
  5422. {
  5423. uint32_t msg_id, pp_state = 0;
  5424. uint32_t pp_support_state = 0;
  5425. void *pp_handle = adev->powerplay.pp_handle;
  5426. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5427. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5428. pp_support_state = PP_STATE_SUPPORT_LS;
  5429. pp_state = PP_STATE_LS;
  5430. }
  5431. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5432. pp_support_state |= PP_STATE_SUPPORT_CG;
  5433. pp_state |= PP_STATE_CG;
  5434. }
  5435. if (state == AMD_CG_STATE_UNGATE)
  5436. pp_state = 0;
  5437. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5438. PP_BLOCK_GFX_CG,
  5439. pp_support_state,
  5440. pp_state);
  5441. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5442. }
  5443. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5444. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5445. pp_support_state = PP_STATE_SUPPORT_LS;
  5446. pp_state = PP_STATE_LS;
  5447. }
  5448. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5449. pp_support_state |= PP_STATE_SUPPORT_CG;
  5450. pp_state |= PP_STATE_CG;
  5451. }
  5452. if (state == AMD_CG_STATE_UNGATE)
  5453. pp_state = 0;
  5454. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5455. PP_BLOCK_GFX_3D,
  5456. pp_support_state,
  5457. pp_state);
  5458. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5459. }
  5460. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5461. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5462. pp_support_state = PP_STATE_SUPPORT_LS;
  5463. pp_state = PP_STATE_LS;
  5464. }
  5465. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5466. pp_support_state |= PP_STATE_SUPPORT_CG;
  5467. pp_state |= PP_STATE_CG;
  5468. }
  5469. if (state == AMD_CG_STATE_UNGATE)
  5470. pp_state = 0;
  5471. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5472. PP_BLOCK_GFX_MG,
  5473. pp_support_state,
  5474. pp_state);
  5475. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5476. }
  5477. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5478. pp_support_state = PP_STATE_SUPPORT_LS;
  5479. if (state == AMD_CG_STATE_UNGATE)
  5480. pp_state = 0;
  5481. else
  5482. pp_state = PP_STATE_LS;
  5483. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5484. PP_BLOCK_GFX_RLC,
  5485. pp_support_state,
  5486. pp_state);
  5487. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5488. }
  5489. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5490. pp_support_state = PP_STATE_SUPPORT_LS;
  5491. if (state == AMD_CG_STATE_UNGATE)
  5492. pp_state = 0;
  5493. else
  5494. pp_state = PP_STATE_LS;
  5495. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5496. PP_BLOCK_GFX_CP,
  5497. pp_support_state,
  5498. pp_state);
  5499. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5500. }
  5501. return 0;
  5502. }
  5503. static int gfx_v8_0_set_clockgating_state(void *handle,
  5504. enum amd_clockgating_state state)
  5505. {
  5506. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5507. if (amdgpu_sriov_vf(adev))
  5508. return 0;
  5509. switch (adev->asic_type) {
  5510. case CHIP_FIJI:
  5511. case CHIP_CARRIZO:
  5512. case CHIP_STONEY:
  5513. gfx_v8_0_update_gfx_clock_gating(adev,
  5514. state == AMD_CG_STATE_GATE);
  5515. break;
  5516. case CHIP_TONGA:
  5517. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5518. break;
  5519. case CHIP_POLARIS10:
  5520. case CHIP_POLARIS11:
  5521. case CHIP_POLARIS12:
  5522. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5523. break;
  5524. default:
  5525. break;
  5526. }
  5527. return 0;
  5528. }
  5529. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5530. {
  5531. return ring->adev->wb.wb[ring->rptr_offs];
  5532. }
  5533. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5534. {
  5535. struct amdgpu_device *adev = ring->adev;
  5536. if (ring->use_doorbell)
  5537. /* XXX check if swapping is necessary on BE */
  5538. return ring->adev->wb.wb[ring->wptr_offs];
  5539. else
  5540. return RREG32(mmCP_RB0_WPTR);
  5541. }
  5542. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5543. {
  5544. struct amdgpu_device *adev = ring->adev;
  5545. if (ring->use_doorbell) {
  5546. /* XXX check if swapping is necessary on BE */
  5547. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5548. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5549. } else {
  5550. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5551. (void)RREG32(mmCP_RB0_WPTR);
  5552. }
  5553. }
  5554. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5555. {
  5556. u32 ref_and_mask, reg_mem_engine;
  5557. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5558. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5559. switch (ring->me) {
  5560. case 1:
  5561. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5562. break;
  5563. case 2:
  5564. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5565. break;
  5566. default:
  5567. return;
  5568. }
  5569. reg_mem_engine = 0;
  5570. } else {
  5571. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5572. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5573. }
  5574. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5575. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5576. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5577. reg_mem_engine));
  5578. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5579. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5580. amdgpu_ring_write(ring, ref_and_mask);
  5581. amdgpu_ring_write(ring, ref_and_mask);
  5582. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5583. }
  5584. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5585. {
  5586. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5587. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5588. EVENT_INDEX(4));
  5589. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5590. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5591. EVENT_INDEX(0));
  5592. }
  5593. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5594. {
  5595. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5596. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5597. WRITE_DATA_DST_SEL(0) |
  5598. WR_CONFIRM));
  5599. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5600. amdgpu_ring_write(ring, 0);
  5601. amdgpu_ring_write(ring, 1);
  5602. }
  5603. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5604. struct amdgpu_ib *ib,
  5605. unsigned vm_id, bool ctx_switch)
  5606. {
  5607. u32 header, control = 0;
  5608. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5609. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5610. else
  5611. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5612. control |= ib->length_dw | (vm_id << 24);
  5613. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5614. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5615. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5616. gfx_v8_0_ring_emit_de_meta(ring);
  5617. }
  5618. amdgpu_ring_write(ring, header);
  5619. amdgpu_ring_write(ring,
  5620. #ifdef __BIG_ENDIAN
  5621. (2 << 0) |
  5622. #endif
  5623. (ib->gpu_addr & 0xFFFFFFFC));
  5624. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5625. amdgpu_ring_write(ring, control);
  5626. }
  5627. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5628. struct amdgpu_ib *ib,
  5629. unsigned vm_id, bool ctx_switch)
  5630. {
  5631. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5632. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5633. amdgpu_ring_write(ring,
  5634. #ifdef __BIG_ENDIAN
  5635. (2 << 0) |
  5636. #endif
  5637. (ib->gpu_addr & 0xFFFFFFFC));
  5638. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5639. amdgpu_ring_write(ring, control);
  5640. }
  5641. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5642. u64 seq, unsigned flags)
  5643. {
  5644. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5645. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5646. /* EVENT_WRITE_EOP - flush caches, send int */
  5647. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5648. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5649. EOP_TC_ACTION_EN |
  5650. EOP_TC_WB_ACTION_EN |
  5651. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5652. EVENT_INDEX(5)));
  5653. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5654. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5655. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5656. amdgpu_ring_write(ring, lower_32_bits(seq));
  5657. amdgpu_ring_write(ring, upper_32_bits(seq));
  5658. }
  5659. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5660. {
  5661. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5662. uint32_t seq = ring->fence_drv.sync_seq;
  5663. uint64_t addr = ring->fence_drv.gpu_addr;
  5664. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5665. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5666. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5667. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5668. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5669. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5670. amdgpu_ring_write(ring, seq);
  5671. amdgpu_ring_write(ring, 0xffffffff);
  5672. amdgpu_ring_write(ring, 4); /* poll interval */
  5673. }
  5674. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5675. unsigned vm_id, uint64_t pd_addr)
  5676. {
  5677. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5678. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5679. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5680. WRITE_DATA_DST_SEL(0)) |
  5681. WR_CONFIRM);
  5682. if (vm_id < 8) {
  5683. amdgpu_ring_write(ring,
  5684. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5685. } else {
  5686. amdgpu_ring_write(ring,
  5687. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5688. }
  5689. amdgpu_ring_write(ring, 0);
  5690. amdgpu_ring_write(ring, pd_addr >> 12);
  5691. /* bits 0-15 are the VM contexts0-15 */
  5692. /* invalidate the cache */
  5693. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5694. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5695. WRITE_DATA_DST_SEL(0)));
  5696. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5697. amdgpu_ring_write(ring, 0);
  5698. amdgpu_ring_write(ring, 1 << vm_id);
  5699. /* wait for the invalidate to complete */
  5700. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5701. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5702. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5703. WAIT_REG_MEM_ENGINE(0))); /* me */
  5704. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5705. amdgpu_ring_write(ring, 0);
  5706. amdgpu_ring_write(ring, 0); /* ref */
  5707. amdgpu_ring_write(ring, 0); /* mask */
  5708. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5709. /* compute doesn't have PFP */
  5710. if (usepfp) {
  5711. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5712. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5713. amdgpu_ring_write(ring, 0x0);
  5714. }
  5715. }
  5716. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5717. {
  5718. return ring->adev->wb.wb[ring->wptr_offs];
  5719. }
  5720. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5721. {
  5722. struct amdgpu_device *adev = ring->adev;
  5723. /* XXX check if swapping is necessary on BE */
  5724. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5725. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5726. }
  5727. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5728. u64 addr, u64 seq,
  5729. unsigned flags)
  5730. {
  5731. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5732. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5733. /* RELEASE_MEM - flush caches, send int */
  5734. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5735. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5736. EOP_TC_ACTION_EN |
  5737. EOP_TC_WB_ACTION_EN |
  5738. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5739. EVENT_INDEX(5)));
  5740. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5741. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5742. amdgpu_ring_write(ring, upper_32_bits(addr));
  5743. amdgpu_ring_write(ring, lower_32_bits(seq));
  5744. amdgpu_ring_write(ring, upper_32_bits(seq));
  5745. }
  5746. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5747. u64 seq, unsigned int flags)
  5748. {
  5749. /* we only allocate 32bit for each seq wb address */
  5750. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5751. /* write fence seq to the "addr" */
  5752. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5753. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5754. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5755. amdgpu_ring_write(ring, lower_32_bits(addr));
  5756. amdgpu_ring_write(ring, upper_32_bits(addr));
  5757. amdgpu_ring_write(ring, lower_32_bits(seq));
  5758. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5759. /* set register to trigger INT */
  5760. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5761. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5762. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5763. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5764. amdgpu_ring_write(ring, 0);
  5765. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5766. }
  5767. }
  5768. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5769. {
  5770. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5771. amdgpu_ring_write(ring, 0);
  5772. }
  5773. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5774. {
  5775. uint32_t dw2 = 0;
  5776. if (amdgpu_sriov_vf(ring->adev))
  5777. gfx_v8_0_ring_emit_ce_meta(ring);
  5778. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5779. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5780. gfx_v8_0_ring_emit_vgt_flush(ring);
  5781. /* set load_global_config & load_global_uconfig */
  5782. dw2 |= 0x8001;
  5783. /* set load_cs_sh_regs */
  5784. dw2 |= 0x01000000;
  5785. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5786. dw2 |= 0x10002;
  5787. /* set load_ce_ram if preamble presented */
  5788. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5789. dw2 |= 0x10000000;
  5790. } else {
  5791. /* still load_ce_ram if this is the first time preamble presented
  5792. * although there is no context switch happens.
  5793. */
  5794. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5795. dw2 |= 0x10000000;
  5796. }
  5797. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5798. amdgpu_ring_write(ring, dw2);
  5799. amdgpu_ring_write(ring, 0);
  5800. }
  5801. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5802. {
  5803. unsigned ret;
  5804. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5805. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5806. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5807. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5808. ret = ring->wptr & ring->buf_mask;
  5809. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5810. return ret;
  5811. }
  5812. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5813. {
  5814. unsigned cur;
  5815. BUG_ON(offset > ring->buf_mask);
  5816. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5817. cur = (ring->wptr & ring->buf_mask) - 1;
  5818. if (likely(cur > offset))
  5819. ring->ring[offset] = cur - offset;
  5820. else
  5821. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5822. }
  5823. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5824. {
  5825. struct amdgpu_device *adev = ring->adev;
  5826. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5827. amdgpu_ring_write(ring, 0 | /* src: register*/
  5828. (5 << 8) | /* dst: memory */
  5829. (1 << 20)); /* write confirm */
  5830. amdgpu_ring_write(ring, reg);
  5831. amdgpu_ring_write(ring, 0);
  5832. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5833. adev->virt.reg_val_offs * 4));
  5834. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5835. adev->virt.reg_val_offs * 4));
  5836. }
  5837. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5838. uint32_t val)
  5839. {
  5840. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5841. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5842. amdgpu_ring_write(ring, reg);
  5843. amdgpu_ring_write(ring, 0);
  5844. amdgpu_ring_write(ring, val);
  5845. }
  5846. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5847. enum amdgpu_interrupt_state state)
  5848. {
  5849. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5850. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5851. }
  5852. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5853. int me, int pipe,
  5854. enum amdgpu_interrupt_state state)
  5855. {
  5856. u32 mec_int_cntl, mec_int_cntl_reg;
  5857. /*
  5858. * amdgpu controls only the first MEC. That's why this function only
  5859. * handles the setting of interrupts for this specific MEC. All other
  5860. * pipes' interrupts are set by amdkfd.
  5861. */
  5862. if (me == 1) {
  5863. switch (pipe) {
  5864. case 0:
  5865. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5866. break;
  5867. case 1:
  5868. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5869. break;
  5870. case 2:
  5871. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5872. break;
  5873. case 3:
  5874. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5875. break;
  5876. default:
  5877. DRM_DEBUG("invalid pipe %d\n", pipe);
  5878. return;
  5879. }
  5880. } else {
  5881. DRM_DEBUG("invalid me %d\n", me);
  5882. return;
  5883. }
  5884. switch (state) {
  5885. case AMDGPU_IRQ_STATE_DISABLE:
  5886. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5887. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5888. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5889. break;
  5890. case AMDGPU_IRQ_STATE_ENABLE:
  5891. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5892. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5893. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5894. break;
  5895. default:
  5896. break;
  5897. }
  5898. }
  5899. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5900. struct amdgpu_irq_src *source,
  5901. unsigned type,
  5902. enum amdgpu_interrupt_state state)
  5903. {
  5904. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5905. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5906. return 0;
  5907. }
  5908. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5909. struct amdgpu_irq_src *source,
  5910. unsigned type,
  5911. enum amdgpu_interrupt_state state)
  5912. {
  5913. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5914. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5915. return 0;
  5916. }
  5917. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5918. struct amdgpu_irq_src *src,
  5919. unsigned type,
  5920. enum amdgpu_interrupt_state state)
  5921. {
  5922. switch (type) {
  5923. case AMDGPU_CP_IRQ_GFX_EOP:
  5924. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5925. break;
  5926. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5927. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5928. break;
  5929. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5930. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5931. break;
  5932. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5933. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5934. break;
  5935. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5936. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5937. break;
  5938. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5939. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5940. break;
  5941. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5942. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5943. break;
  5944. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5945. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5946. break;
  5947. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5948. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5949. break;
  5950. default:
  5951. break;
  5952. }
  5953. return 0;
  5954. }
  5955. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5956. struct amdgpu_irq_src *source,
  5957. struct amdgpu_iv_entry *entry)
  5958. {
  5959. int i;
  5960. u8 me_id, pipe_id, queue_id;
  5961. struct amdgpu_ring *ring;
  5962. DRM_DEBUG("IH: CP EOP\n");
  5963. me_id = (entry->ring_id & 0x0c) >> 2;
  5964. pipe_id = (entry->ring_id & 0x03) >> 0;
  5965. queue_id = (entry->ring_id & 0x70) >> 4;
  5966. switch (me_id) {
  5967. case 0:
  5968. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5969. break;
  5970. case 1:
  5971. case 2:
  5972. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5973. ring = &adev->gfx.compute_ring[i];
  5974. /* Per-queue interrupt is supported for MEC starting from VI.
  5975. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5976. */
  5977. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5978. amdgpu_fence_process(ring);
  5979. }
  5980. break;
  5981. }
  5982. return 0;
  5983. }
  5984. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5985. struct amdgpu_irq_src *source,
  5986. struct amdgpu_iv_entry *entry)
  5987. {
  5988. DRM_ERROR("Illegal register access in command stream\n");
  5989. schedule_work(&adev->reset_work);
  5990. return 0;
  5991. }
  5992. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5993. struct amdgpu_irq_src *source,
  5994. struct amdgpu_iv_entry *entry)
  5995. {
  5996. DRM_ERROR("Illegal instruction in command stream\n");
  5997. schedule_work(&adev->reset_work);
  5998. return 0;
  5999. }
  6000. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6001. struct amdgpu_irq_src *src,
  6002. unsigned int type,
  6003. enum amdgpu_interrupt_state state)
  6004. {
  6005. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6006. switch (type) {
  6007. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6008. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6009. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6010. if (ring->me == 1)
  6011. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6012. ring->pipe,
  6013. GENERIC2_INT_ENABLE,
  6014. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6015. else
  6016. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6017. ring->pipe,
  6018. GENERIC2_INT_ENABLE,
  6019. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6020. break;
  6021. default:
  6022. BUG(); /* kiq only support GENERIC2_INT now */
  6023. break;
  6024. }
  6025. return 0;
  6026. }
  6027. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6028. struct amdgpu_irq_src *source,
  6029. struct amdgpu_iv_entry *entry)
  6030. {
  6031. u8 me_id, pipe_id, queue_id;
  6032. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6033. me_id = (entry->ring_id & 0x0c) >> 2;
  6034. pipe_id = (entry->ring_id & 0x03) >> 0;
  6035. queue_id = (entry->ring_id & 0x70) >> 4;
  6036. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6037. me_id, pipe_id, queue_id);
  6038. amdgpu_fence_process(ring);
  6039. return 0;
  6040. }
  6041. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6042. .name = "gfx_v8_0",
  6043. .early_init = gfx_v8_0_early_init,
  6044. .late_init = gfx_v8_0_late_init,
  6045. .sw_init = gfx_v8_0_sw_init,
  6046. .sw_fini = gfx_v8_0_sw_fini,
  6047. .hw_init = gfx_v8_0_hw_init,
  6048. .hw_fini = gfx_v8_0_hw_fini,
  6049. .suspend = gfx_v8_0_suspend,
  6050. .resume = gfx_v8_0_resume,
  6051. .is_idle = gfx_v8_0_is_idle,
  6052. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6053. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6054. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6055. .soft_reset = gfx_v8_0_soft_reset,
  6056. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6057. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6058. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6059. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6060. };
  6061. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6062. .type = AMDGPU_RING_TYPE_GFX,
  6063. .align_mask = 0xff,
  6064. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6065. .support_64bit_ptrs = false,
  6066. .get_rptr = gfx_v8_0_ring_get_rptr,
  6067. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6068. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6069. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6070. 5 + /* COND_EXEC */
  6071. 7 + /* PIPELINE_SYNC */
  6072. 19 + /* VM_FLUSH */
  6073. 8 + /* FENCE for VM_FLUSH */
  6074. 20 + /* GDS switch */
  6075. 4 + /* double SWITCH_BUFFER,
  6076. the first COND_EXEC jump to the place just
  6077. prior to this double SWITCH_BUFFER */
  6078. 5 + /* COND_EXEC */
  6079. 7 + /* HDP_flush */
  6080. 4 + /* VGT_flush */
  6081. 14 + /* CE_META */
  6082. 31 + /* DE_META */
  6083. 3 + /* CNTX_CTRL */
  6084. 5 + /* HDP_INVL */
  6085. 8 + 8 + /* FENCE x2 */
  6086. 2, /* SWITCH_BUFFER */
  6087. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6088. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6089. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6090. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6091. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6092. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6093. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6094. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6095. .test_ring = gfx_v8_0_ring_test_ring,
  6096. .test_ib = gfx_v8_0_ring_test_ib,
  6097. .insert_nop = amdgpu_ring_insert_nop,
  6098. .pad_ib = amdgpu_ring_generic_pad_ib,
  6099. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6100. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6101. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6102. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6103. };
  6104. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6105. .type = AMDGPU_RING_TYPE_COMPUTE,
  6106. .align_mask = 0xff,
  6107. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6108. .support_64bit_ptrs = false,
  6109. .get_rptr = gfx_v8_0_ring_get_rptr,
  6110. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6111. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6112. .emit_frame_size =
  6113. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6114. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6115. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6116. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6117. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6118. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6119. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6120. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6121. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6122. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6123. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6124. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6125. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6126. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6127. .test_ring = gfx_v8_0_ring_test_ring,
  6128. .test_ib = gfx_v8_0_ring_test_ib,
  6129. .insert_nop = amdgpu_ring_insert_nop,
  6130. .pad_ib = amdgpu_ring_generic_pad_ib,
  6131. };
  6132. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6133. .type = AMDGPU_RING_TYPE_KIQ,
  6134. .align_mask = 0xff,
  6135. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6136. .support_64bit_ptrs = false,
  6137. .get_rptr = gfx_v8_0_ring_get_rptr,
  6138. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6139. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6140. .emit_frame_size =
  6141. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6142. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6143. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6144. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6145. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6146. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6147. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6148. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6149. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6150. .test_ring = gfx_v8_0_ring_test_ring,
  6151. .test_ib = gfx_v8_0_ring_test_ib,
  6152. .insert_nop = amdgpu_ring_insert_nop,
  6153. .pad_ib = amdgpu_ring_generic_pad_ib,
  6154. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6155. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6156. };
  6157. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6158. {
  6159. int i;
  6160. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6161. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6162. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6163. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6164. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6165. }
  6166. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6167. .set = gfx_v8_0_set_eop_interrupt_state,
  6168. .process = gfx_v8_0_eop_irq,
  6169. };
  6170. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6171. .set = gfx_v8_0_set_priv_reg_fault_state,
  6172. .process = gfx_v8_0_priv_reg_irq,
  6173. };
  6174. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6175. .set = gfx_v8_0_set_priv_inst_fault_state,
  6176. .process = gfx_v8_0_priv_inst_irq,
  6177. };
  6178. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6179. .set = gfx_v8_0_kiq_set_interrupt_state,
  6180. .process = gfx_v8_0_kiq_irq,
  6181. };
  6182. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6183. {
  6184. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6185. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6186. adev->gfx.priv_reg_irq.num_types = 1;
  6187. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6188. adev->gfx.priv_inst_irq.num_types = 1;
  6189. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6190. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6191. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6192. }
  6193. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6194. {
  6195. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6196. }
  6197. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6198. {
  6199. /* init asci gds info */
  6200. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6201. adev->gds.gws.total_size = 64;
  6202. adev->gds.oa.total_size = 16;
  6203. if (adev->gds.mem.total_size == 64 * 1024) {
  6204. adev->gds.mem.gfx_partition_size = 4096;
  6205. adev->gds.mem.cs_partition_size = 4096;
  6206. adev->gds.gws.gfx_partition_size = 4;
  6207. adev->gds.gws.cs_partition_size = 4;
  6208. adev->gds.oa.gfx_partition_size = 4;
  6209. adev->gds.oa.cs_partition_size = 1;
  6210. } else {
  6211. adev->gds.mem.gfx_partition_size = 1024;
  6212. adev->gds.mem.cs_partition_size = 1024;
  6213. adev->gds.gws.gfx_partition_size = 16;
  6214. adev->gds.gws.cs_partition_size = 16;
  6215. adev->gds.oa.gfx_partition_size = 4;
  6216. adev->gds.oa.cs_partition_size = 4;
  6217. }
  6218. }
  6219. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6220. u32 bitmap)
  6221. {
  6222. u32 data;
  6223. if (!bitmap)
  6224. return;
  6225. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6226. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6227. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6228. }
  6229. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6230. {
  6231. u32 data, mask;
  6232. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6233. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6234. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6235. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6236. }
  6237. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6238. {
  6239. int i, j, k, counter, active_cu_number = 0;
  6240. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6241. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6242. unsigned disable_masks[4 * 2];
  6243. u32 ao_cu_num;
  6244. memset(cu_info, 0, sizeof(*cu_info));
  6245. if (adev->flags & AMD_IS_APU)
  6246. ao_cu_num = 2;
  6247. else
  6248. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6249. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6250. mutex_lock(&adev->grbm_idx_mutex);
  6251. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6252. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6253. mask = 1;
  6254. ao_bitmap = 0;
  6255. counter = 0;
  6256. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6257. if (i < 4 && j < 2)
  6258. gfx_v8_0_set_user_cu_inactive_bitmap(
  6259. adev, disable_masks[i * 2 + j]);
  6260. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6261. cu_info->bitmap[i][j] = bitmap;
  6262. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6263. if (bitmap & mask) {
  6264. if (counter < ao_cu_num)
  6265. ao_bitmap |= mask;
  6266. counter ++;
  6267. }
  6268. mask <<= 1;
  6269. }
  6270. active_cu_number += counter;
  6271. if (i < 2 && j < 2)
  6272. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6273. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6274. }
  6275. }
  6276. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6277. mutex_unlock(&adev->grbm_idx_mutex);
  6278. cu_info->number = active_cu_number;
  6279. cu_info->ao_cu_mask = ao_cu_mask;
  6280. }
  6281. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6282. {
  6283. .type = AMD_IP_BLOCK_TYPE_GFX,
  6284. .major = 8,
  6285. .minor = 0,
  6286. .rev = 0,
  6287. .funcs = &gfx_v8_0_ip_funcs,
  6288. };
  6289. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6290. {
  6291. .type = AMD_IP_BLOCK_TYPE_GFX,
  6292. .major = 8,
  6293. .minor = 1,
  6294. .rev = 0,
  6295. .funcs = &gfx_v8_0_ip_funcs,
  6296. };
  6297. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6298. {
  6299. uint64_t ce_payload_addr;
  6300. int cnt_ce;
  6301. static union {
  6302. struct vi_ce_ib_state regular;
  6303. struct vi_ce_ib_state_chained_ib chained;
  6304. } ce_payload = {};
  6305. if (ring->adev->virt.chained_ib_support) {
  6306. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6307. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6308. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6309. } else {
  6310. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6311. offsetof(struct vi_gfx_meta_data, ce_payload);
  6312. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6313. }
  6314. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6315. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6316. WRITE_DATA_DST_SEL(8) |
  6317. WR_CONFIRM) |
  6318. WRITE_DATA_CACHE_POLICY(0));
  6319. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6320. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6321. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6322. }
  6323. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6324. {
  6325. uint64_t de_payload_addr, gds_addr, csa_addr;
  6326. int cnt_de;
  6327. static union {
  6328. struct vi_de_ib_state regular;
  6329. struct vi_de_ib_state_chained_ib chained;
  6330. } de_payload = {};
  6331. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6332. gds_addr = csa_addr + 4096;
  6333. if (ring->adev->virt.chained_ib_support) {
  6334. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6335. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6336. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6337. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6338. } else {
  6339. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6340. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6341. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6342. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6343. }
  6344. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6345. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6346. WRITE_DATA_DST_SEL(8) |
  6347. WR_CONFIRM) |
  6348. WRITE_DATA_CACHE_POLICY(0));
  6349. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6350. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6351. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6352. }