amdgpu_kms.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. #include <linux/pm_runtime.h>
  36. #include "amdgpu_amdkfd.h"
  37. /**
  38. * amdgpu_driver_unload_kms - Main unload function for KMS.
  39. *
  40. * @dev: drm dev pointer
  41. *
  42. * This is the main unload function for KMS (all asics).
  43. * Returns 0 on success.
  44. */
  45. void amdgpu_driver_unload_kms(struct drm_device *dev)
  46. {
  47. struct amdgpu_device *adev = dev->dev_private;
  48. if (adev == NULL)
  49. return;
  50. if (adev->rmmio == NULL)
  51. goto done_free;
  52. if (amdgpu_sriov_vf(adev))
  53. amdgpu_virt_request_full_gpu(adev, false);
  54. if (amdgpu_device_is_px(dev)) {
  55. pm_runtime_get_sync(dev->dev);
  56. pm_runtime_forbid(dev->dev);
  57. }
  58. amdgpu_amdkfd_device_fini(adev);
  59. amdgpu_acpi_fini(adev);
  60. amdgpu_device_fini(adev);
  61. done_free:
  62. kfree(adev);
  63. dev->dev_private = NULL;
  64. }
  65. /**
  66. * amdgpu_driver_load_kms - Main load function for KMS.
  67. *
  68. * @dev: drm dev pointer
  69. * @flags: device flags
  70. *
  71. * This is the main load function for KMS (all asics).
  72. * Returns 0 on success, error on failure.
  73. */
  74. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  75. {
  76. struct amdgpu_device *adev;
  77. int r, acpi_status;
  78. #ifdef CONFIG_DRM_AMDGPU_SI
  79. if (!amdgpu_si_support) {
  80. switch (flags & AMD_ASIC_MASK) {
  81. case CHIP_TAHITI:
  82. case CHIP_PITCAIRN:
  83. case CHIP_VERDE:
  84. case CHIP_OLAND:
  85. case CHIP_HAINAN:
  86. dev_info(dev->dev,
  87. "SI support provided by radeon.\n");
  88. dev_info(dev->dev,
  89. "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
  90. );
  91. return -ENODEV;
  92. }
  93. }
  94. #endif
  95. #ifdef CONFIG_DRM_AMDGPU_CIK
  96. if (!amdgpu_cik_support) {
  97. switch (flags & AMD_ASIC_MASK) {
  98. case CHIP_KAVERI:
  99. case CHIP_BONAIRE:
  100. case CHIP_HAWAII:
  101. case CHIP_KABINI:
  102. case CHIP_MULLINS:
  103. dev_info(dev->dev,
  104. "CIK support provided by radeon.\n");
  105. dev_info(dev->dev,
  106. "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
  107. );
  108. return -ENODEV;
  109. }
  110. }
  111. #endif
  112. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  113. if (adev == NULL) {
  114. return -ENOMEM;
  115. }
  116. dev->dev_private = (void *)adev;
  117. if ((amdgpu_runtime_pm != 0) &&
  118. amdgpu_has_atpx() &&
  119. (amdgpu_is_atpx_hybrid() ||
  120. amdgpu_has_atpx_dgpu_power_cntl()) &&
  121. ((flags & AMD_IS_APU) == 0) &&
  122. !pci_is_thunderbolt_attached(dev->pdev))
  123. flags |= AMD_IS_PX;
  124. /* amdgpu_device_init should report only fatal error
  125. * like memory allocation failure or iomapping failure,
  126. * or memory manager initialization failure, it must
  127. * properly initialize the GPU MC controller and permit
  128. * VRAM allocation
  129. */
  130. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  131. if (r) {
  132. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  133. goto out;
  134. }
  135. /* Call ACPI methods: require modeset init
  136. * but failure is not fatal
  137. */
  138. if (!r) {
  139. acpi_status = amdgpu_acpi_init(adev);
  140. if (acpi_status)
  141. dev_dbg(&dev->pdev->dev,
  142. "Error during ACPI methods call\n");
  143. }
  144. amdgpu_amdkfd_load_interface(adev);
  145. amdgpu_amdkfd_device_probe(adev);
  146. amdgpu_amdkfd_device_init(adev);
  147. if (amdgpu_device_is_px(dev)) {
  148. pm_runtime_use_autosuspend(dev->dev);
  149. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  150. pm_runtime_set_active(dev->dev);
  151. pm_runtime_allow(dev->dev);
  152. pm_runtime_mark_last_busy(dev->dev);
  153. pm_runtime_put_autosuspend(dev->dev);
  154. }
  155. if (amdgpu_sriov_vf(adev))
  156. amdgpu_virt_release_full_gpu(adev, true);
  157. out:
  158. if (r) {
  159. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  160. if (adev->rmmio && amdgpu_device_is_px(dev))
  161. pm_runtime_put_noidle(dev->dev);
  162. amdgpu_driver_unload_kms(dev);
  163. }
  164. return r;
  165. }
  166. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  167. struct drm_amdgpu_query_fw *query_fw,
  168. struct amdgpu_device *adev)
  169. {
  170. switch (query_fw->fw_type) {
  171. case AMDGPU_INFO_FW_VCE:
  172. fw_info->ver = adev->vce.fw_version;
  173. fw_info->feature = adev->vce.fb_version;
  174. break;
  175. case AMDGPU_INFO_FW_UVD:
  176. fw_info->ver = adev->uvd.fw_version;
  177. fw_info->feature = 0;
  178. break;
  179. case AMDGPU_INFO_FW_GMC:
  180. fw_info->ver = adev->mc.fw_version;
  181. fw_info->feature = 0;
  182. break;
  183. case AMDGPU_INFO_FW_GFX_ME:
  184. fw_info->ver = adev->gfx.me_fw_version;
  185. fw_info->feature = adev->gfx.me_feature_version;
  186. break;
  187. case AMDGPU_INFO_FW_GFX_PFP:
  188. fw_info->ver = adev->gfx.pfp_fw_version;
  189. fw_info->feature = adev->gfx.pfp_feature_version;
  190. break;
  191. case AMDGPU_INFO_FW_GFX_CE:
  192. fw_info->ver = adev->gfx.ce_fw_version;
  193. fw_info->feature = adev->gfx.ce_feature_version;
  194. break;
  195. case AMDGPU_INFO_FW_GFX_RLC:
  196. fw_info->ver = adev->gfx.rlc_fw_version;
  197. fw_info->feature = adev->gfx.rlc_feature_version;
  198. break;
  199. case AMDGPU_INFO_FW_GFX_MEC:
  200. if (query_fw->index == 0) {
  201. fw_info->ver = adev->gfx.mec_fw_version;
  202. fw_info->feature = adev->gfx.mec_feature_version;
  203. } else if (query_fw->index == 1) {
  204. fw_info->ver = adev->gfx.mec2_fw_version;
  205. fw_info->feature = adev->gfx.mec2_feature_version;
  206. } else
  207. return -EINVAL;
  208. break;
  209. case AMDGPU_INFO_FW_SMC:
  210. fw_info->ver = adev->pm.fw_version;
  211. fw_info->feature = 0;
  212. break;
  213. case AMDGPU_INFO_FW_SDMA:
  214. if (query_fw->index >= adev->sdma.num_instances)
  215. return -EINVAL;
  216. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  217. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  218. break;
  219. case AMDGPU_INFO_FW_SOS:
  220. fw_info->ver = adev->psp.sos_fw_version;
  221. fw_info->feature = adev->psp.sos_feature_version;
  222. break;
  223. case AMDGPU_INFO_FW_ASD:
  224. fw_info->ver = adev->psp.asd_fw_version;
  225. fw_info->feature = adev->psp.asd_feature_version;
  226. break;
  227. default:
  228. return -EINVAL;
  229. }
  230. return 0;
  231. }
  232. /*
  233. * Userspace get information ioctl
  234. */
  235. /**
  236. * amdgpu_info_ioctl - answer a device specific request.
  237. *
  238. * @adev: amdgpu device pointer
  239. * @data: request object
  240. * @filp: drm filp
  241. *
  242. * This function is used to pass device specific parameters to the userspace
  243. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  244. * etc. (all asics).
  245. * Returns 0 on success, -EINVAL on failure.
  246. */
  247. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  248. {
  249. struct amdgpu_device *adev = dev->dev_private;
  250. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  251. struct drm_amdgpu_info *info = data;
  252. struct amdgpu_mode_info *minfo = &adev->mode_info;
  253. void __user *out = (void __user *)(uintptr_t)info->return_pointer;
  254. uint32_t size = info->return_size;
  255. struct drm_crtc *crtc;
  256. uint32_t ui32 = 0;
  257. uint64_t ui64 = 0;
  258. int i, found;
  259. int ui32_size = sizeof(ui32);
  260. if (!info->return_size || !info->return_pointer)
  261. return -EINVAL;
  262. if (amdgpu_kms_vram_lost(adev, fpriv))
  263. return -ENODEV;
  264. switch (info->query) {
  265. case AMDGPU_INFO_ACCEL_WORKING:
  266. ui32 = adev->accel_working;
  267. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  268. case AMDGPU_INFO_CRTC_FROM_ID:
  269. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  270. crtc = (struct drm_crtc *)minfo->crtcs[i];
  271. if (crtc && crtc->base.id == info->mode_crtc.id) {
  272. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  273. ui32 = amdgpu_crtc->crtc_id;
  274. found = 1;
  275. break;
  276. }
  277. }
  278. if (!found) {
  279. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  280. return -EINVAL;
  281. }
  282. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  283. case AMDGPU_INFO_HW_IP_INFO: {
  284. struct drm_amdgpu_info_hw_ip ip = {};
  285. enum amd_ip_block_type type;
  286. uint32_t ring_mask = 0;
  287. uint32_t ib_start_alignment = 0;
  288. uint32_t ib_size_alignment = 0;
  289. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  290. return -EINVAL;
  291. switch (info->query_hw_ip.type) {
  292. case AMDGPU_HW_IP_GFX:
  293. type = AMD_IP_BLOCK_TYPE_GFX;
  294. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  295. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  296. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  297. ib_size_alignment = 8;
  298. break;
  299. case AMDGPU_HW_IP_COMPUTE:
  300. type = AMD_IP_BLOCK_TYPE_GFX;
  301. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  302. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  303. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  304. ib_size_alignment = 8;
  305. break;
  306. case AMDGPU_HW_IP_DMA:
  307. type = AMD_IP_BLOCK_TYPE_SDMA;
  308. for (i = 0; i < adev->sdma.num_instances; i++)
  309. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  310. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  311. ib_size_alignment = 1;
  312. break;
  313. case AMDGPU_HW_IP_UVD:
  314. type = AMD_IP_BLOCK_TYPE_UVD;
  315. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  316. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  317. ib_size_alignment = 16;
  318. break;
  319. case AMDGPU_HW_IP_VCE:
  320. type = AMD_IP_BLOCK_TYPE_VCE;
  321. for (i = 0; i < adev->vce.num_rings; i++)
  322. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  323. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  324. ib_size_alignment = 1;
  325. break;
  326. case AMDGPU_HW_IP_UVD_ENC:
  327. type = AMD_IP_BLOCK_TYPE_UVD;
  328. for (i = 0; i < adev->uvd.num_enc_rings; i++)
  329. ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
  330. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  331. ib_size_alignment = 1;
  332. break;
  333. case AMDGPU_HW_IP_VCN_DEC:
  334. type = AMD_IP_BLOCK_TYPE_VCN;
  335. ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
  336. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  337. ib_size_alignment = 16;
  338. break;
  339. case AMDGPU_HW_IP_VCN_ENC:
  340. type = AMD_IP_BLOCK_TYPE_VCN;
  341. for (i = 0; i < adev->vcn.num_enc_rings; i++)
  342. ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
  343. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  344. ib_size_alignment = 1;
  345. break;
  346. default:
  347. return -EINVAL;
  348. }
  349. for (i = 0; i < adev->num_ip_blocks; i++) {
  350. if (adev->ip_blocks[i].version->type == type &&
  351. adev->ip_blocks[i].status.valid) {
  352. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  353. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  354. ip.capabilities_flags = 0;
  355. ip.available_rings = ring_mask;
  356. ip.ib_start_alignment = ib_start_alignment;
  357. ip.ib_size_alignment = ib_size_alignment;
  358. break;
  359. }
  360. }
  361. return copy_to_user(out, &ip,
  362. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  363. }
  364. case AMDGPU_INFO_HW_IP_COUNT: {
  365. enum amd_ip_block_type type;
  366. uint32_t count = 0;
  367. switch (info->query_hw_ip.type) {
  368. case AMDGPU_HW_IP_GFX:
  369. type = AMD_IP_BLOCK_TYPE_GFX;
  370. break;
  371. case AMDGPU_HW_IP_COMPUTE:
  372. type = AMD_IP_BLOCK_TYPE_GFX;
  373. break;
  374. case AMDGPU_HW_IP_DMA:
  375. type = AMD_IP_BLOCK_TYPE_SDMA;
  376. break;
  377. case AMDGPU_HW_IP_UVD:
  378. type = AMD_IP_BLOCK_TYPE_UVD;
  379. break;
  380. case AMDGPU_HW_IP_VCE:
  381. type = AMD_IP_BLOCK_TYPE_VCE;
  382. break;
  383. case AMDGPU_HW_IP_UVD_ENC:
  384. type = AMD_IP_BLOCK_TYPE_UVD;
  385. break;
  386. case AMDGPU_HW_IP_VCN_DEC:
  387. case AMDGPU_HW_IP_VCN_ENC:
  388. type = AMD_IP_BLOCK_TYPE_VCN;
  389. break;
  390. default:
  391. return -EINVAL;
  392. }
  393. for (i = 0; i < adev->num_ip_blocks; i++)
  394. if (adev->ip_blocks[i].version->type == type &&
  395. adev->ip_blocks[i].status.valid &&
  396. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  397. count++;
  398. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  399. }
  400. case AMDGPU_INFO_TIMESTAMP:
  401. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  402. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  403. case AMDGPU_INFO_FW_VERSION: {
  404. struct drm_amdgpu_info_firmware fw_info;
  405. int ret;
  406. /* We only support one instance of each IP block right now. */
  407. if (info->query_fw.ip_instance != 0)
  408. return -EINVAL;
  409. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  410. if (ret)
  411. return ret;
  412. return copy_to_user(out, &fw_info,
  413. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  414. }
  415. case AMDGPU_INFO_NUM_BYTES_MOVED:
  416. ui64 = atomic64_read(&adev->num_bytes_moved);
  417. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  418. case AMDGPU_INFO_NUM_EVICTIONS:
  419. ui64 = atomic64_read(&adev->num_evictions);
  420. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  421. case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
  422. ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
  423. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  424. case AMDGPU_INFO_VRAM_USAGE:
  425. ui64 = atomic64_read(&adev->vram_usage);
  426. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  427. case AMDGPU_INFO_VIS_VRAM_USAGE:
  428. ui64 = atomic64_read(&adev->vram_vis_usage);
  429. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  430. case AMDGPU_INFO_GTT_USAGE:
  431. ui64 = atomic64_read(&adev->gtt_usage);
  432. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  433. case AMDGPU_INFO_GDS_CONFIG: {
  434. struct drm_amdgpu_info_gds gds_info;
  435. memset(&gds_info, 0, sizeof(gds_info));
  436. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  437. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  438. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  439. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  440. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  441. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  442. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  443. return copy_to_user(out, &gds_info,
  444. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  445. }
  446. case AMDGPU_INFO_VRAM_GTT: {
  447. struct drm_amdgpu_info_vram_gtt vram_gtt;
  448. vram_gtt.vram_size = adev->mc.real_vram_size;
  449. vram_gtt.vram_size -= adev->vram_pin_size;
  450. vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
  451. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  452. vram_gtt.gtt_size = adev->mc.gtt_size;
  453. vram_gtt.gtt_size -= adev->gart_pin_size;
  454. return copy_to_user(out, &vram_gtt,
  455. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  456. }
  457. case AMDGPU_INFO_MEMORY: {
  458. struct drm_amdgpu_memory_info mem;
  459. memset(&mem, 0, sizeof(mem));
  460. mem.vram.total_heap_size = adev->mc.real_vram_size;
  461. mem.vram.usable_heap_size =
  462. adev->mc.real_vram_size - adev->vram_pin_size;
  463. mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
  464. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  465. mem.cpu_accessible_vram.total_heap_size =
  466. adev->mc.visible_vram_size;
  467. mem.cpu_accessible_vram.usable_heap_size =
  468. adev->mc.visible_vram_size -
  469. (adev->vram_pin_size - adev->invisible_pin_size);
  470. mem.cpu_accessible_vram.heap_usage =
  471. atomic64_read(&adev->vram_vis_usage);
  472. mem.cpu_accessible_vram.max_allocation =
  473. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  474. mem.gtt.total_heap_size = adev->mc.gtt_size;
  475. mem.gtt.usable_heap_size =
  476. adev->mc.gtt_size - adev->gart_pin_size;
  477. mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
  478. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  479. return copy_to_user(out, &mem,
  480. min((size_t)size, sizeof(mem)))
  481. ? -EFAULT : 0;
  482. }
  483. case AMDGPU_INFO_READ_MMR_REG: {
  484. unsigned n, alloc_size;
  485. uint32_t *regs;
  486. unsigned se_num = (info->read_mmr_reg.instance >>
  487. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  488. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  489. unsigned sh_num = (info->read_mmr_reg.instance >>
  490. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  491. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  492. /* set full masks if the userspace set all bits
  493. * in the bitfields */
  494. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  495. se_num = 0xffffffff;
  496. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  497. sh_num = 0xffffffff;
  498. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  499. if (!regs)
  500. return -ENOMEM;
  501. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  502. for (i = 0; i < info->read_mmr_reg.count; i++)
  503. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  504. info->read_mmr_reg.dword_offset + i,
  505. &regs[i])) {
  506. DRM_DEBUG_KMS("unallowed offset %#x\n",
  507. info->read_mmr_reg.dword_offset + i);
  508. kfree(regs);
  509. return -EFAULT;
  510. }
  511. n = copy_to_user(out, regs, min(size, alloc_size));
  512. kfree(regs);
  513. return n ? -EFAULT : 0;
  514. }
  515. case AMDGPU_INFO_DEV_INFO: {
  516. struct drm_amdgpu_info_device dev_info = {};
  517. dev_info.device_id = dev->pdev->device;
  518. dev_info.chip_rev = adev->rev_id;
  519. dev_info.external_rev = adev->external_rev_id;
  520. dev_info.pci_rev = dev->pdev->revision;
  521. dev_info.family = adev->family;
  522. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  523. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  524. /* return all clocks in KHz */
  525. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  526. if (adev->pm.dpm_enabled) {
  527. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  528. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  529. } else {
  530. dev_info.max_engine_clock = adev->pm.default_sclk * 10;
  531. dev_info.max_memory_clock = adev->pm.default_mclk * 10;
  532. }
  533. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  534. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  535. adev->gfx.config.max_shader_engines;
  536. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  537. dev_info._pad = 0;
  538. dev_info.ids_flags = 0;
  539. if (adev->flags & AMD_IS_APU)
  540. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  541. if (amdgpu_sriov_vf(adev))
  542. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  543. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  544. dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  545. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  546. dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
  547. AMDGPU_GPU_PAGE_SIZE;
  548. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  549. dev_info.cu_active_number = adev->gfx.cu_info.number;
  550. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  551. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  552. memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
  553. sizeof(adev->gfx.cu_info.ao_cu_bitmap));
  554. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  555. sizeof(adev->gfx.cu_info.bitmap));
  556. dev_info.vram_type = adev->mc.vram_type;
  557. dev_info.vram_bit_width = adev->mc.vram_width;
  558. dev_info.vce_harvest_config = adev->vce.harvest_config;
  559. dev_info.gc_double_offchip_lds_buf =
  560. adev->gfx.config.double_offchip_lds_buf;
  561. if (amdgpu_ngg) {
  562. dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
  563. dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
  564. dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
  565. dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
  566. dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
  567. dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
  568. dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
  569. dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
  570. }
  571. dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
  572. dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
  573. dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
  574. dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
  575. dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
  576. dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
  577. dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
  578. return copy_to_user(out, &dev_info,
  579. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  580. }
  581. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  582. unsigned i;
  583. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  584. struct amd_vce_state *vce_state;
  585. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  586. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  587. if (vce_state) {
  588. vce_clk_table.entries[i].sclk = vce_state->sclk;
  589. vce_clk_table.entries[i].mclk = vce_state->mclk;
  590. vce_clk_table.entries[i].eclk = vce_state->evclk;
  591. vce_clk_table.num_valid_entries++;
  592. }
  593. }
  594. return copy_to_user(out, &vce_clk_table,
  595. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  596. }
  597. case AMDGPU_INFO_VBIOS: {
  598. uint32_t bios_size = adev->bios_size;
  599. switch (info->vbios_info.type) {
  600. case AMDGPU_INFO_VBIOS_SIZE:
  601. return copy_to_user(out, &bios_size,
  602. min((size_t)size, sizeof(bios_size)))
  603. ? -EFAULT : 0;
  604. case AMDGPU_INFO_VBIOS_IMAGE: {
  605. uint8_t *bios;
  606. uint32_t bios_offset = info->vbios_info.offset;
  607. if (bios_offset >= bios_size)
  608. return -EINVAL;
  609. bios = adev->bios + bios_offset;
  610. return copy_to_user(out, bios,
  611. min((size_t)size, (size_t)(bios_size - bios_offset)))
  612. ? -EFAULT : 0;
  613. }
  614. default:
  615. DRM_DEBUG_KMS("Invalid request %d\n",
  616. info->vbios_info.type);
  617. return -EINVAL;
  618. }
  619. }
  620. case AMDGPU_INFO_NUM_HANDLES: {
  621. struct drm_amdgpu_info_num_handles handle;
  622. switch (info->query_hw_ip.type) {
  623. case AMDGPU_HW_IP_UVD:
  624. /* Starting Polaris, we support unlimited UVD handles */
  625. if (adev->asic_type < CHIP_POLARIS10) {
  626. handle.uvd_max_handles = adev->uvd.max_handles;
  627. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  628. return copy_to_user(out, &handle,
  629. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  630. } else {
  631. return -ENODATA;
  632. }
  633. break;
  634. default:
  635. return -EINVAL;
  636. }
  637. }
  638. case AMDGPU_INFO_SENSOR: {
  639. struct pp_gpu_power query = {0};
  640. int query_size = sizeof(query);
  641. if (amdgpu_dpm == 0)
  642. return -ENOENT;
  643. switch (info->sensor_info.type) {
  644. case AMDGPU_INFO_SENSOR_GFX_SCLK:
  645. /* get sclk in Mhz */
  646. if (amdgpu_dpm_read_sensor(adev,
  647. AMDGPU_PP_SENSOR_GFX_SCLK,
  648. (void *)&ui32, &ui32_size)) {
  649. return -EINVAL;
  650. }
  651. ui32 /= 100;
  652. break;
  653. case AMDGPU_INFO_SENSOR_GFX_MCLK:
  654. /* get mclk in Mhz */
  655. if (amdgpu_dpm_read_sensor(adev,
  656. AMDGPU_PP_SENSOR_GFX_MCLK,
  657. (void *)&ui32, &ui32_size)) {
  658. return -EINVAL;
  659. }
  660. ui32 /= 100;
  661. break;
  662. case AMDGPU_INFO_SENSOR_GPU_TEMP:
  663. /* get temperature in millidegrees C */
  664. if (amdgpu_dpm_read_sensor(adev,
  665. AMDGPU_PP_SENSOR_GPU_TEMP,
  666. (void *)&ui32, &ui32_size)) {
  667. return -EINVAL;
  668. }
  669. break;
  670. case AMDGPU_INFO_SENSOR_GPU_LOAD:
  671. /* get GPU load */
  672. if (amdgpu_dpm_read_sensor(adev,
  673. AMDGPU_PP_SENSOR_GPU_LOAD,
  674. (void *)&ui32, &ui32_size)) {
  675. return -EINVAL;
  676. }
  677. break;
  678. case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
  679. /* get average GPU power */
  680. if (amdgpu_dpm_read_sensor(adev,
  681. AMDGPU_PP_SENSOR_GPU_POWER,
  682. (void *)&query, &query_size)) {
  683. return -EINVAL;
  684. }
  685. ui32 = query.average_gpu_power >> 8;
  686. break;
  687. case AMDGPU_INFO_SENSOR_VDDNB:
  688. /* get VDDNB in millivolts */
  689. if (amdgpu_dpm_read_sensor(adev,
  690. AMDGPU_PP_SENSOR_VDDNB,
  691. (void *)&ui32, &ui32_size)) {
  692. return -EINVAL;
  693. }
  694. break;
  695. case AMDGPU_INFO_SENSOR_VDDGFX:
  696. /* get VDDGFX in millivolts */
  697. if (amdgpu_dpm_read_sensor(adev,
  698. AMDGPU_PP_SENSOR_VDDGFX,
  699. (void *)&ui32, &ui32_size)) {
  700. return -EINVAL;
  701. }
  702. break;
  703. default:
  704. DRM_DEBUG_KMS("Invalid request %d\n",
  705. info->sensor_info.type);
  706. return -EINVAL;
  707. }
  708. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  709. }
  710. default:
  711. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  712. return -EINVAL;
  713. }
  714. return 0;
  715. }
  716. /*
  717. * Outdated mess for old drm with Xorg being in charge (void function now).
  718. */
  719. /**
  720. * amdgpu_driver_lastclose_kms - drm callback for last close
  721. *
  722. * @dev: drm dev pointer
  723. *
  724. * Switch vga_switcheroo state after last close (all asics).
  725. */
  726. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  727. {
  728. struct amdgpu_device *adev = dev->dev_private;
  729. amdgpu_fbdev_restore_mode(adev);
  730. vga_switcheroo_process_delayed_switch();
  731. }
  732. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  733. struct amdgpu_fpriv *fpriv)
  734. {
  735. return fpriv->vram_lost_counter != atomic_read(&adev->vram_lost_counter);
  736. }
  737. /**
  738. * amdgpu_driver_open_kms - drm callback for open
  739. *
  740. * @dev: drm dev pointer
  741. * @file_priv: drm file
  742. *
  743. * On device open, init vm on cayman+ (all asics).
  744. * Returns 0 on success, error on failure.
  745. */
  746. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  747. {
  748. struct amdgpu_device *adev = dev->dev_private;
  749. struct amdgpu_fpriv *fpriv;
  750. int r;
  751. file_priv->driver_priv = NULL;
  752. r = pm_runtime_get_sync(dev->dev);
  753. if (r < 0)
  754. return r;
  755. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  756. if (unlikely(!fpriv)) {
  757. r = -ENOMEM;
  758. goto out_suspend;
  759. }
  760. r = amdgpu_vm_init(adev, &fpriv->vm,
  761. AMDGPU_VM_CONTEXT_GFX);
  762. if (r) {
  763. kfree(fpriv);
  764. goto out_suspend;
  765. }
  766. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  767. if (!fpriv->prt_va) {
  768. r = -ENOMEM;
  769. amdgpu_vm_fini(adev, &fpriv->vm);
  770. kfree(fpriv);
  771. goto out_suspend;
  772. }
  773. if (amdgpu_sriov_vf(adev)) {
  774. r = amdgpu_map_static_csa(adev, &fpriv->vm);
  775. if (r)
  776. goto out_suspend;
  777. }
  778. mutex_init(&fpriv->bo_list_lock);
  779. idr_init(&fpriv->bo_list_handles);
  780. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  781. fpriv->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
  782. file_priv->driver_priv = fpriv;
  783. out_suspend:
  784. pm_runtime_mark_last_busy(dev->dev);
  785. pm_runtime_put_autosuspend(dev->dev);
  786. return r;
  787. }
  788. /**
  789. * amdgpu_driver_postclose_kms - drm callback for post close
  790. *
  791. * @dev: drm dev pointer
  792. * @file_priv: drm file
  793. *
  794. * On device post close, tear down vm on cayman+ (all asics).
  795. */
  796. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  797. struct drm_file *file_priv)
  798. {
  799. struct amdgpu_device *adev = dev->dev_private;
  800. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  801. struct amdgpu_bo_list *list;
  802. int handle;
  803. if (!fpriv)
  804. return;
  805. pm_runtime_get_sync(dev->dev);
  806. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  807. if (adev->asic_type != CHIP_RAVEN) {
  808. amdgpu_uvd_free_handles(adev, file_priv);
  809. amdgpu_vce_free_handles(adev, file_priv);
  810. }
  811. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  812. if (amdgpu_sriov_vf(adev)) {
  813. /* TODO: how to handle reserve failure */
  814. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
  815. amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
  816. fpriv->vm.csa_bo_va = NULL;
  817. amdgpu_bo_unreserve(adev->virt.csa_obj);
  818. }
  819. amdgpu_vm_fini(adev, &fpriv->vm);
  820. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  821. amdgpu_bo_list_free(list);
  822. idr_destroy(&fpriv->bo_list_handles);
  823. mutex_destroy(&fpriv->bo_list_lock);
  824. kfree(fpriv);
  825. file_priv->driver_priv = NULL;
  826. pm_runtime_mark_last_busy(dev->dev);
  827. pm_runtime_put_autosuspend(dev->dev);
  828. }
  829. /*
  830. * VBlank related functions.
  831. */
  832. /**
  833. * amdgpu_get_vblank_counter_kms - get frame count
  834. *
  835. * @dev: drm dev pointer
  836. * @pipe: crtc to get the frame count from
  837. *
  838. * Gets the frame count on the requested crtc (all asics).
  839. * Returns frame count on success, -EINVAL on failure.
  840. */
  841. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  842. {
  843. struct amdgpu_device *adev = dev->dev_private;
  844. int vpos, hpos, stat;
  845. u32 count;
  846. if (pipe >= adev->mode_info.num_crtc) {
  847. DRM_ERROR("Invalid crtc %u\n", pipe);
  848. return -EINVAL;
  849. }
  850. /* The hw increments its frame counter at start of vsync, not at start
  851. * of vblank, as is required by DRM core vblank counter handling.
  852. * Cook the hw count here to make it appear to the caller as if it
  853. * incremented at start of vblank. We measure distance to start of
  854. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  855. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  856. * result by 1 to give the proper appearance to caller.
  857. */
  858. if (adev->mode_info.crtcs[pipe]) {
  859. /* Repeat readout if needed to provide stable result if
  860. * we cross start of vsync during the queries.
  861. */
  862. do {
  863. count = amdgpu_display_vblank_get_counter(adev, pipe);
  864. /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
  865. * distance to start of vblank, instead of regular
  866. * vertical scanout pos.
  867. */
  868. stat = amdgpu_get_crtc_scanoutpos(
  869. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  870. &vpos, &hpos, NULL, NULL,
  871. &adev->mode_info.crtcs[pipe]->base.hwmode);
  872. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  873. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  874. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  875. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  876. } else {
  877. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  878. pipe, vpos);
  879. /* Bump counter if we are at >= leading edge of vblank,
  880. * but before vsync where vpos would turn negative and
  881. * the hw counter really increments.
  882. */
  883. if (vpos >= 0)
  884. count++;
  885. }
  886. } else {
  887. /* Fallback to use value as is. */
  888. count = amdgpu_display_vblank_get_counter(adev, pipe);
  889. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  890. }
  891. return count;
  892. }
  893. /**
  894. * amdgpu_enable_vblank_kms - enable vblank interrupt
  895. *
  896. * @dev: drm dev pointer
  897. * @pipe: crtc to enable vblank interrupt for
  898. *
  899. * Enable the interrupt on the requested crtc (all asics).
  900. * Returns 0 on success, -EINVAL on failure.
  901. */
  902. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  903. {
  904. struct amdgpu_device *adev = dev->dev_private;
  905. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  906. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  907. }
  908. /**
  909. * amdgpu_disable_vblank_kms - disable vblank interrupt
  910. *
  911. * @dev: drm dev pointer
  912. * @pipe: crtc to disable vblank interrupt for
  913. *
  914. * Disable the interrupt on the requested crtc (all asics).
  915. */
  916. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  917. {
  918. struct amdgpu_device *adev = dev->dev_private;
  919. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  920. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  921. }
  922. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  923. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  924. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  925. DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  926. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  927. /* KMS */
  928. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  929. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  930. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  931. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  932. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  933. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  934. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  935. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  936. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  937. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  938. };
  939. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  940. /*
  941. * Debugfs info
  942. */
  943. #if defined(CONFIG_DEBUG_FS)
  944. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  945. {
  946. struct drm_info_node *node = (struct drm_info_node *) m->private;
  947. struct drm_device *dev = node->minor->dev;
  948. struct amdgpu_device *adev = dev->dev_private;
  949. struct drm_amdgpu_info_firmware fw_info;
  950. struct drm_amdgpu_query_fw query_fw;
  951. int ret, i;
  952. /* VCE */
  953. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  954. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  955. if (ret)
  956. return ret;
  957. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  958. fw_info.feature, fw_info.ver);
  959. /* UVD */
  960. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  961. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  962. if (ret)
  963. return ret;
  964. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  965. fw_info.feature, fw_info.ver);
  966. /* GMC */
  967. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  968. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  969. if (ret)
  970. return ret;
  971. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  972. fw_info.feature, fw_info.ver);
  973. /* ME */
  974. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  975. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  976. if (ret)
  977. return ret;
  978. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  979. fw_info.feature, fw_info.ver);
  980. /* PFP */
  981. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  982. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  983. if (ret)
  984. return ret;
  985. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  986. fw_info.feature, fw_info.ver);
  987. /* CE */
  988. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  989. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  990. if (ret)
  991. return ret;
  992. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  993. fw_info.feature, fw_info.ver);
  994. /* RLC */
  995. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  996. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  997. if (ret)
  998. return ret;
  999. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  1000. fw_info.feature, fw_info.ver);
  1001. /* MEC */
  1002. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  1003. query_fw.index = 0;
  1004. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1005. if (ret)
  1006. return ret;
  1007. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  1008. fw_info.feature, fw_info.ver);
  1009. /* MEC2 */
  1010. if (adev->asic_type == CHIP_KAVERI ||
  1011. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  1012. query_fw.index = 1;
  1013. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1014. if (ret)
  1015. return ret;
  1016. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  1017. fw_info.feature, fw_info.ver);
  1018. }
  1019. /* PSP SOS */
  1020. query_fw.fw_type = AMDGPU_INFO_FW_SOS;
  1021. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1022. if (ret)
  1023. return ret;
  1024. seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
  1025. fw_info.feature, fw_info.ver);
  1026. /* PSP ASD */
  1027. query_fw.fw_type = AMDGPU_INFO_FW_ASD;
  1028. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1029. if (ret)
  1030. return ret;
  1031. seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
  1032. fw_info.feature, fw_info.ver);
  1033. /* SMC */
  1034. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  1035. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1036. if (ret)
  1037. return ret;
  1038. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  1039. fw_info.feature, fw_info.ver);
  1040. /* SDMA */
  1041. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  1042. for (i = 0; i < adev->sdma.num_instances; i++) {
  1043. query_fw.index = i;
  1044. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1045. if (ret)
  1046. return ret;
  1047. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  1048. i, fw_info.feature, fw_info.ver);
  1049. }
  1050. return 0;
  1051. }
  1052. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  1053. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  1054. };
  1055. #endif
  1056. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  1057. {
  1058. #if defined(CONFIG_DEBUG_FS)
  1059. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  1060. ARRAY_SIZE(amdgpu_firmware_info_list));
  1061. #else
  1062. return 0;
  1063. #endif
  1064. }