amdgpu.h 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <kgd_kfd_interface.h>
  46. #include "amd_shared.h"
  47. #include "amdgpu_mode.h"
  48. #include "amdgpu_ih.h"
  49. #include "amdgpu_irq.h"
  50. #include "amdgpu_ucode.h"
  51. #include "amdgpu_ttm.h"
  52. #include "amdgpu_psp.h"
  53. #include "amdgpu_gds.h"
  54. #include "amdgpu_sync.h"
  55. #include "amdgpu_ring.h"
  56. #include "amdgpu_vm.h"
  57. #include "amd_powerplay.h"
  58. #include "amdgpu_dpm.h"
  59. #include "amdgpu_acp.h"
  60. #include "amdgpu_uvd.h"
  61. #include "amdgpu_vce.h"
  62. #include "amdgpu_vcn.h"
  63. #include "gpu_scheduler.h"
  64. #include "amdgpu_virt.h"
  65. /*
  66. * Modules parameters.
  67. */
  68. extern int amdgpu_modeset;
  69. extern int amdgpu_vram_limit;
  70. extern int amdgpu_gart_size;
  71. extern int amdgpu_moverate;
  72. extern int amdgpu_benchmarking;
  73. extern int amdgpu_testing;
  74. extern int amdgpu_audio;
  75. extern int amdgpu_disp_priority;
  76. extern int amdgpu_hw_i2c;
  77. extern int amdgpu_pcie_gen2;
  78. extern int amdgpu_msi;
  79. extern int amdgpu_lockup_timeout;
  80. extern int amdgpu_dpm;
  81. extern int amdgpu_fw_load_type;
  82. extern int amdgpu_aspm;
  83. extern int amdgpu_runtime_pm;
  84. extern unsigned amdgpu_ip_block_mask;
  85. extern int amdgpu_bapm;
  86. extern int amdgpu_deep_color;
  87. extern int amdgpu_vm_size;
  88. extern int amdgpu_vm_block_size;
  89. extern int amdgpu_vm_fault_stop;
  90. extern int amdgpu_vm_debug;
  91. extern int amdgpu_vm_update_mode;
  92. extern int amdgpu_sched_jobs;
  93. extern int amdgpu_sched_hw_submission;
  94. extern int amdgpu_no_evict;
  95. extern int amdgpu_direct_gma_size;
  96. extern unsigned amdgpu_pcie_gen_cap;
  97. extern unsigned amdgpu_pcie_lane_cap;
  98. extern unsigned amdgpu_cg_mask;
  99. extern unsigned amdgpu_pg_mask;
  100. extern char *amdgpu_disable_cu;
  101. extern char *amdgpu_virtual_display;
  102. extern unsigned amdgpu_pp_feature_mask;
  103. extern int amdgpu_vram_page_split;
  104. extern int amdgpu_ngg;
  105. extern int amdgpu_prim_buf_per_se;
  106. extern int amdgpu_pos_buf_per_se;
  107. extern int amdgpu_cntl_sb_buf_per_se;
  108. extern int amdgpu_param_buf_per_se;
  109. extern int amdgpu_job_hang_limit;
  110. extern int amdgpu_lbpw;
  111. #ifdef CONFIG_DRM_AMDGPU_SI
  112. extern int amdgpu_si_support;
  113. #endif
  114. #ifdef CONFIG_DRM_AMDGPU_CIK
  115. extern int amdgpu_cik_support;
  116. #endif
  117. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  118. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  119. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  120. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  121. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  122. #define AMDGPU_IB_POOL_SIZE 16
  123. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  124. #define AMDGPUFB_CONN_LIMIT 4
  125. #define AMDGPU_BIOS_NUM_SCRATCH 16
  126. /* max number of IP instances */
  127. #define AMDGPU_MAX_SDMA_INSTANCES 2
  128. /* hard reset data */
  129. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  130. /* reset flags */
  131. #define AMDGPU_RESET_GFX (1 << 0)
  132. #define AMDGPU_RESET_COMPUTE (1 << 1)
  133. #define AMDGPU_RESET_DMA (1 << 2)
  134. #define AMDGPU_RESET_CP (1 << 3)
  135. #define AMDGPU_RESET_GRBM (1 << 4)
  136. #define AMDGPU_RESET_DMA1 (1 << 5)
  137. #define AMDGPU_RESET_RLC (1 << 6)
  138. #define AMDGPU_RESET_SEM (1 << 7)
  139. #define AMDGPU_RESET_IH (1 << 8)
  140. #define AMDGPU_RESET_VMC (1 << 9)
  141. #define AMDGPU_RESET_MC (1 << 10)
  142. #define AMDGPU_RESET_DISPLAY (1 << 11)
  143. #define AMDGPU_RESET_UVD (1 << 12)
  144. #define AMDGPU_RESET_VCE (1 << 13)
  145. #define AMDGPU_RESET_VCE1 (1 << 14)
  146. /* GFX current status */
  147. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  148. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  149. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  150. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  151. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  152. /* max cursor sizes (in pixels) */
  153. #define CIK_CURSOR_WIDTH 128
  154. #define CIK_CURSOR_HEIGHT 128
  155. struct amdgpu_device;
  156. struct amdgpu_ib;
  157. struct amdgpu_cs_parser;
  158. struct amdgpu_job;
  159. struct amdgpu_irq_src;
  160. struct amdgpu_fpriv;
  161. enum amdgpu_cp_irq {
  162. AMDGPU_CP_IRQ_GFX_EOP = 0,
  163. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  164. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  165. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  166. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  167. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  168. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  169. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  170. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  171. AMDGPU_CP_IRQ_LAST
  172. };
  173. enum amdgpu_sdma_irq {
  174. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  175. AMDGPU_SDMA_IRQ_TRAP1,
  176. AMDGPU_SDMA_IRQ_LAST
  177. };
  178. enum amdgpu_thermal_irq {
  179. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  180. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  181. AMDGPU_THERMAL_IRQ_LAST
  182. };
  183. enum amdgpu_kiq_irq {
  184. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  185. AMDGPU_CP_KIQ_IRQ_LAST
  186. };
  187. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  188. enum amd_ip_block_type block_type,
  189. enum amd_clockgating_state state);
  190. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  191. enum amd_ip_block_type block_type,
  192. enum amd_powergating_state state);
  193. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  194. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  195. enum amd_ip_block_type block_type);
  196. bool amdgpu_is_idle(struct amdgpu_device *adev,
  197. enum amd_ip_block_type block_type);
  198. #define AMDGPU_MAX_IP_NUM 16
  199. struct amdgpu_ip_block_status {
  200. bool valid;
  201. bool sw;
  202. bool hw;
  203. bool late_initialized;
  204. bool hang;
  205. };
  206. struct amdgpu_ip_block_version {
  207. const enum amd_ip_block_type type;
  208. const u32 major;
  209. const u32 minor;
  210. const u32 rev;
  211. const struct amd_ip_funcs *funcs;
  212. };
  213. struct amdgpu_ip_block {
  214. struct amdgpu_ip_block_status status;
  215. const struct amdgpu_ip_block_version *version;
  216. };
  217. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  218. enum amd_ip_block_type type,
  219. u32 major, u32 minor);
  220. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  221. enum amd_ip_block_type type);
  222. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  223. const struct amdgpu_ip_block_version *ip_block_version);
  224. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  225. struct amdgpu_buffer_funcs {
  226. /* maximum bytes in a single operation */
  227. uint32_t copy_max_bytes;
  228. /* number of dw to reserve per operation */
  229. unsigned copy_num_dw;
  230. /* used for buffer migration */
  231. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  232. /* src addr in bytes */
  233. uint64_t src_offset,
  234. /* dst addr in bytes */
  235. uint64_t dst_offset,
  236. /* number of byte to transfer */
  237. uint32_t byte_count);
  238. /* maximum bytes in a single operation */
  239. uint32_t fill_max_bytes;
  240. /* number of dw to reserve per operation */
  241. unsigned fill_num_dw;
  242. /* used for buffer clearing */
  243. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  244. /* value to write to memory */
  245. uint32_t src_data,
  246. /* dst addr in bytes */
  247. uint64_t dst_offset,
  248. /* number of byte to fill */
  249. uint32_t byte_count);
  250. };
  251. /* provided by hw blocks that can write ptes, e.g., sdma */
  252. struct amdgpu_vm_pte_funcs {
  253. /* copy pte entries from GART */
  254. void (*copy_pte)(struct amdgpu_ib *ib,
  255. uint64_t pe, uint64_t src,
  256. unsigned count);
  257. /* write pte one entry at a time with addr mapping */
  258. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  259. uint64_t value, unsigned count,
  260. uint32_t incr);
  261. /* for linear pte/pde updates without addr mapping */
  262. void (*set_pte_pde)(struct amdgpu_ib *ib,
  263. uint64_t pe,
  264. uint64_t addr, unsigned count,
  265. uint32_t incr, uint64_t flags);
  266. };
  267. /* provided by the gmc block */
  268. struct amdgpu_gart_funcs {
  269. /* flush the vm tlb via mmio */
  270. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  271. uint32_t vmid);
  272. /* write pte/pde updates using the cpu */
  273. int (*set_pte_pde)(struct amdgpu_device *adev,
  274. void *cpu_pt_addr, /* cpu addr of page table */
  275. uint32_t gpu_page_idx, /* pte/pde to update */
  276. uint64_t addr, /* addr to write into pte/pde */
  277. uint64_t flags); /* access flags */
  278. /* enable/disable PRT support */
  279. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  280. /* set pte flags based per asic */
  281. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  282. uint32_t flags);
  283. /* get the pde for a given mc addr */
  284. u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
  285. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  286. };
  287. /* provided by the ih block */
  288. struct amdgpu_ih_funcs {
  289. /* ring read/write ptr handling, called from interrupt context */
  290. u32 (*get_wptr)(struct amdgpu_device *adev);
  291. void (*decode_iv)(struct amdgpu_device *adev,
  292. struct amdgpu_iv_entry *entry);
  293. void (*set_rptr)(struct amdgpu_device *adev);
  294. };
  295. /*
  296. * BIOS.
  297. */
  298. bool amdgpu_get_bios(struct amdgpu_device *adev);
  299. bool amdgpu_read_bios(struct amdgpu_device *adev);
  300. /*
  301. * Dummy page
  302. */
  303. struct amdgpu_dummy_page {
  304. struct page *page;
  305. dma_addr_t addr;
  306. };
  307. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  308. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  309. /*
  310. * Clocks
  311. */
  312. #define AMDGPU_MAX_PPLL 3
  313. struct amdgpu_clock {
  314. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  315. struct amdgpu_pll spll;
  316. struct amdgpu_pll mpll;
  317. /* 10 Khz units */
  318. uint32_t default_mclk;
  319. uint32_t default_sclk;
  320. uint32_t default_dispclk;
  321. uint32_t current_dispclk;
  322. uint32_t dp_extclk;
  323. uint32_t max_pixel_clock;
  324. };
  325. /*
  326. * BO.
  327. */
  328. struct amdgpu_bo_list_entry {
  329. struct amdgpu_bo *robj;
  330. struct ttm_validate_buffer tv;
  331. struct amdgpu_bo_va *bo_va;
  332. uint32_t priority;
  333. struct page **user_pages;
  334. int user_invalidated;
  335. };
  336. struct amdgpu_bo_va_mapping {
  337. struct list_head list;
  338. struct rb_node rb;
  339. uint64_t start;
  340. uint64_t last;
  341. uint64_t __subtree_last;
  342. uint64_t offset;
  343. uint64_t flags;
  344. };
  345. /* bo virtual addresses in a specific vm */
  346. struct amdgpu_bo_va {
  347. /* protected by bo being reserved */
  348. struct list_head bo_list;
  349. struct dma_fence *last_pt_update;
  350. unsigned ref_count;
  351. /* protected by vm mutex and spinlock */
  352. struct list_head vm_status;
  353. /* mappings for this bo_va */
  354. struct list_head invalids;
  355. struct list_head valids;
  356. /* constant after initialization */
  357. struct amdgpu_vm *vm;
  358. struct amdgpu_bo *bo;
  359. };
  360. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  361. struct amdgpu_bo {
  362. /* Protected by tbo.reserved */
  363. u32 prefered_domains;
  364. u32 allowed_domains;
  365. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  366. struct ttm_placement placement;
  367. struct ttm_buffer_object tbo;
  368. struct ttm_bo_kmap_obj kmap;
  369. u64 flags;
  370. unsigned pin_count;
  371. void *kptr;
  372. u64 tiling_flags;
  373. u64 metadata_flags;
  374. void *metadata;
  375. u32 metadata_size;
  376. unsigned prime_shared_count;
  377. /* list of all virtual address to which this bo
  378. * is associated to
  379. */
  380. struct list_head va;
  381. /* Constant after initialization */
  382. struct drm_gem_object gem_base;
  383. struct amdgpu_bo *parent;
  384. struct amdgpu_bo *shadow;
  385. struct ttm_bo_kmap_obj dma_buf_vmap;
  386. struct amdgpu_mn *mn;
  387. struct list_head mn_list;
  388. struct list_head shadow_list;
  389. };
  390. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  391. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  392. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  393. struct drm_file *file_priv);
  394. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  395. struct drm_file *file_priv);
  396. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  397. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  398. struct drm_gem_object *
  399. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  400. struct dma_buf_attachment *attach,
  401. struct sg_table *sg);
  402. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  403. struct drm_gem_object *gobj,
  404. int flags);
  405. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  406. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  407. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  408. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  409. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  410. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  411. /* sub-allocation manager, it has to be protected by another lock.
  412. * By conception this is an helper for other part of the driver
  413. * like the indirect buffer or semaphore, which both have their
  414. * locking.
  415. *
  416. * Principe is simple, we keep a list of sub allocation in offset
  417. * order (first entry has offset == 0, last entry has the highest
  418. * offset).
  419. *
  420. * When allocating new object we first check if there is room at
  421. * the end total_size - (last_object_offset + last_object_size) >=
  422. * alloc_size. If so we allocate new object there.
  423. *
  424. * When there is not enough room at the end, we start waiting for
  425. * each sub object until we reach object_offset+object_size >=
  426. * alloc_size, this object then become the sub object we return.
  427. *
  428. * Alignment can't be bigger than page size.
  429. *
  430. * Hole are not considered for allocation to keep things simple.
  431. * Assumption is that there won't be hole (all object on same
  432. * alignment).
  433. */
  434. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  435. struct amdgpu_sa_manager {
  436. wait_queue_head_t wq;
  437. struct amdgpu_bo *bo;
  438. struct list_head *hole;
  439. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  440. struct list_head olist;
  441. unsigned size;
  442. uint64_t gpu_addr;
  443. void *cpu_ptr;
  444. uint32_t domain;
  445. uint32_t align;
  446. };
  447. /* sub-allocation buffer */
  448. struct amdgpu_sa_bo {
  449. struct list_head olist;
  450. struct list_head flist;
  451. struct amdgpu_sa_manager *manager;
  452. unsigned soffset;
  453. unsigned eoffset;
  454. struct dma_fence *fence;
  455. };
  456. /*
  457. * GEM objects.
  458. */
  459. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  460. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  461. int alignment, u32 initial_domain,
  462. u64 flags, bool kernel,
  463. struct drm_gem_object **obj);
  464. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  465. struct drm_device *dev,
  466. struct drm_mode_create_dumb *args);
  467. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  468. struct drm_device *dev,
  469. uint32_t handle, uint64_t *offset_p);
  470. int amdgpu_fence_slab_init(void);
  471. void amdgpu_fence_slab_fini(void);
  472. /*
  473. * GART structures, functions & helpers
  474. */
  475. struct amdgpu_mc;
  476. #define AMDGPU_GPU_PAGE_SIZE 4096
  477. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  478. #define AMDGPU_GPU_PAGE_SHIFT 12
  479. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  480. struct amdgpu_gart {
  481. dma_addr_t table_addr;
  482. struct amdgpu_bo *robj;
  483. void *ptr;
  484. unsigned num_gpu_pages;
  485. unsigned num_cpu_pages;
  486. unsigned table_size;
  487. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  488. struct page **pages;
  489. #endif
  490. bool ready;
  491. /* Asic default pte flags */
  492. uint64_t gart_pte_flags;
  493. const struct amdgpu_gart_funcs *gart_funcs;
  494. };
  495. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  496. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  497. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  498. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  499. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  500. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  501. int amdgpu_gart_init(struct amdgpu_device *adev);
  502. void amdgpu_gart_fini(struct amdgpu_device *adev);
  503. int amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
  504. int pages);
  505. int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
  506. int pages, struct page **pagelist,
  507. dma_addr_t *dma_addr, uint64_t flags);
  508. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
  509. /*
  510. * VMHUB structures, functions & helpers
  511. */
  512. struct amdgpu_vmhub {
  513. uint32_t ctx0_ptb_addr_lo32;
  514. uint32_t ctx0_ptb_addr_hi32;
  515. uint32_t vm_inv_eng0_req;
  516. uint32_t vm_inv_eng0_ack;
  517. uint32_t vm_context0_cntl;
  518. uint32_t vm_l2_pro_fault_status;
  519. uint32_t vm_l2_pro_fault_cntl;
  520. };
  521. /*
  522. * GPU MC structures, functions & helpers
  523. */
  524. struct amdgpu_mc {
  525. resource_size_t aper_size;
  526. resource_size_t aper_base;
  527. resource_size_t agp_base;
  528. /* for some chips with <= 32MB we need to lie
  529. * about vram size near mc fb location */
  530. u64 mc_vram_size;
  531. u64 visible_vram_size;
  532. u64 gtt_size;
  533. u64 gtt_start;
  534. u64 gtt_end;
  535. u64 vram_start;
  536. u64 vram_end;
  537. unsigned vram_width;
  538. u64 real_vram_size;
  539. int vram_mtrr;
  540. u64 gtt_base_align;
  541. u64 mc_mask;
  542. const struct firmware *fw; /* MC firmware */
  543. uint32_t fw_version;
  544. struct amdgpu_irq_src vm_fault;
  545. uint32_t vram_type;
  546. uint32_t srbm_soft_reset;
  547. struct amdgpu_mode_mc_save save;
  548. bool prt_warning;
  549. uint64_t stolen_size;
  550. /* apertures */
  551. u64 shared_aperture_start;
  552. u64 shared_aperture_end;
  553. u64 private_aperture_start;
  554. u64 private_aperture_end;
  555. /* protects concurrent invalidation */
  556. spinlock_t invalidate_lock;
  557. };
  558. /*
  559. * GPU doorbell structures, functions & helpers
  560. */
  561. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  562. {
  563. AMDGPU_DOORBELL_KIQ = 0x000,
  564. AMDGPU_DOORBELL_HIQ = 0x001,
  565. AMDGPU_DOORBELL_DIQ = 0x002,
  566. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  567. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  568. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  569. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  570. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  571. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  572. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  573. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  574. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  575. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  576. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  577. AMDGPU_DOORBELL_IH = 0x1E8,
  578. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  579. AMDGPU_DOORBELL_INVALID = 0xFFFF
  580. } AMDGPU_DOORBELL_ASSIGNMENT;
  581. struct amdgpu_doorbell {
  582. /* doorbell mmio */
  583. resource_size_t base;
  584. resource_size_t size;
  585. u32 __iomem *ptr;
  586. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  587. };
  588. /*
  589. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  590. */
  591. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  592. {
  593. /*
  594. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  595. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  596. * Compute related doorbells are allocated from 0x00 to 0x8a
  597. */
  598. /* kernel scheduling */
  599. AMDGPU_DOORBELL64_KIQ = 0x00,
  600. /* HSA interface queue and debug queue */
  601. AMDGPU_DOORBELL64_HIQ = 0x01,
  602. AMDGPU_DOORBELL64_DIQ = 0x02,
  603. /* Compute engines */
  604. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  605. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  606. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  607. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  608. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  609. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  610. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  611. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  612. /* User queue doorbell range (128 doorbells) */
  613. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  614. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  615. /* Graphics engine */
  616. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  617. /*
  618. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  619. * Graphics voltage island aperture 1
  620. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  621. */
  622. /* sDMA engines */
  623. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  624. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  625. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  626. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  627. /* Interrupt handler */
  628. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  629. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  630. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  631. /* VCN engine use 32 bits doorbell */
  632. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  633. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  634. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  635. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  636. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  637. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  638. */
  639. AMDGPU_DOORBELL64_RING0_1 = 0xF8,
  640. AMDGPU_DOORBELL64_RING2_3 = 0xF9,
  641. AMDGPU_DOORBELL64_RING4_5 = 0xFA,
  642. AMDGPU_DOORBELL64_RING6_7 = 0xFB,
  643. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xFC,
  644. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xFD,
  645. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFE,
  646. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFF,
  647. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  648. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  649. } AMDGPU_DOORBELL64_ASSIGNMENT;
  650. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  651. phys_addr_t *aperture_base,
  652. size_t *aperture_size,
  653. size_t *start_offset);
  654. /*
  655. * IRQS.
  656. */
  657. struct amdgpu_flip_work {
  658. struct delayed_work flip_work;
  659. struct work_struct unpin_work;
  660. struct amdgpu_device *adev;
  661. int crtc_id;
  662. u32 target_vblank;
  663. uint64_t base;
  664. struct drm_pending_vblank_event *event;
  665. struct amdgpu_bo *old_abo;
  666. struct dma_fence *excl;
  667. unsigned shared_count;
  668. struct dma_fence **shared;
  669. struct dma_fence_cb cb;
  670. bool async;
  671. };
  672. /*
  673. * CP & rings.
  674. */
  675. struct amdgpu_ib {
  676. struct amdgpu_sa_bo *sa_bo;
  677. uint32_t length_dw;
  678. uint64_t gpu_addr;
  679. uint32_t *ptr;
  680. uint32_t flags;
  681. };
  682. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  683. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  684. struct amdgpu_job **job, struct amdgpu_vm *vm);
  685. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  686. struct amdgpu_job **job);
  687. void amdgpu_job_free_resources(struct amdgpu_job *job);
  688. void amdgpu_job_free(struct amdgpu_job *job);
  689. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  690. struct amd_sched_entity *entity, void *owner,
  691. struct dma_fence **f);
  692. /*
  693. * Queue manager
  694. */
  695. struct amdgpu_queue_mapper {
  696. int hw_ip;
  697. struct mutex lock;
  698. /* protected by lock */
  699. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  700. };
  701. struct amdgpu_queue_mgr {
  702. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  703. };
  704. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  705. struct amdgpu_queue_mgr *mgr);
  706. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  707. struct amdgpu_queue_mgr *mgr);
  708. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  709. struct amdgpu_queue_mgr *mgr,
  710. int hw_ip, int instance, int ring,
  711. struct amdgpu_ring **out_ring);
  712. /*
  713. * context related structures
  714. */
  715. struct amdgpu_ctx_ring {
  716. uint64_t sequence;
  717. struct dma_fence **fences;
  718. struct amd_sched_entity entity;
  719. };
  720. struct amdgpu_ctx {
  721. struct kref refcount;
  722. struct amdgpu_device *adev;
  723. struct amdgpu_queue_mgr queue_mgr;
  724. unsigned reset_counter;
  725. spinlock_t ring_lock;
  726. struct dma_fence **fences;
  727. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  728. bool preamble_presented;
  729. };
  730. struct amdgpu_ctx_mgr {
  731. struct amdgpu_device *adev;
  732. struct mutex lock;
  733. /* protected by lock */
  734. struct idr ctx_handles;
  735. };
  736. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  737. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  738. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  739. struct dma_fence *fence);
  740. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  741. struct amdgpu_ring *ring, uint64_t seq);
  742. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  743. struct drm_file *filp);
  744. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  745. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  746. /*
  747. * file private structure
  748. */
  749. struct amdgpu_fpriv {
  750. struct amdgpu_vm vm;
  751. struct amdgpu_bo_va *prt_va;
  752. struct mutex bo_list_lock;
  753. struct idr bo_list_handles;
  754. struct amdgpu_ctx_mgr ctx_mgr;
  755. u32 vram_lost_counter;
  756. };
  757. /*
  758. * residency list
  759. */
  760. struct amdgpu_bo_list {
  761. struct mutex lock;
  762. struct rcu_head rhead;
  763. struct kref refcount;
  764. struct amdgpu_bo *gds_obj;
  765. struct amdgpu_bo *gws_obj;
  766. struct amdgpu_bo *oa_obj;
  767. unsigned first_userptr;
  768. unsigned num_entries;
  769. struct amdgpu_bo_list_entry *array;
  770. };
  771. struct amdgpu_bo_list *
  772. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  773. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  774. struct list_head *validated);
  775. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  776. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  777. /*
  778. * GFX stuff
  779. */
  780. #include "clearstate_defs.h"
  781. struct amdgpu_rlc_funcs {
  782. void (*enter_safe_mode)(struct amdgpu_device *adev);
  783. void (*exit_safe_mode)(struct amdgpu_device *adev);
  784. };
  785. struct amdgpu_rlc {
  786. /* for power gating */
  787. struct amdgpu_bo *save_restore_obj;
  788. uint64_t save_restore_gpu_addr;
  789. volatile uint32_t *sr_ptr;
  790. const u32 *reg_list;
  791. u32 reg_list_size;
  792. /* for clear state */
  793. struct amdgpu_bo *clear_state_obj;
  794. uint64_t clear_state_gpu_addr;
  795. volatile uint32_t *cs_ptr;
  796. const struct cs_section_def *cs_data;
  797. u32 clear_state_size;
  798. /* for cp tables */
  799. struct amdgpu_bo *cp_table_obj;
  800. uint64_t cp_table_gpu_addr;
  801. volatile uint32_t *cp_table_ptr;
  802. u32 cp_table_size;
  803. /* safe mode for updating CG/PG state */
  804. bool in_safe_mode;
  805. const struct amdgpu_rlc_funcs *funcs;
  806. /* for firmware data */
  807. u32 save_and_restore_offset;
  808. u32 clear_state_descriptor_offset;
  809. u32 avail_scratch_ram_locations;
  810. u32 reg_restore_list_size;
  811. u32 reg_list_format_start;
  812. u32 reg_list_format_separate_start;
  813. u32 starting_offsets_start;
  814. u32 reg_list_format_size_bytes;
  815. u32 reg_list_size_bytes;
  816. u32 *register_list_format;
  817. u32 *register_restore;
  818. };
  819. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  820. struct amdgpu_mec {
  821. struct amdgpu_bo *hpd_eop_obj;
  822. u64 hpd_eop_gpu_addr;
  823. struct amdgpu_bo *mec_fw_obj;
  824. u64 mec_fw_gpu_addr;
  825. u32 num_mec;
  826. u32 num_pipe_per_mec;
  827. u32 num_queue_per_pipe;
  828. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  829. /* These are the resources for which amdgpu takes ownership */
  830. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  831. };
  832. struct amdgpu_kiq {
  833. u64 eop_gpu_addr;
  834. struct amdgpu_bo *eop_obj;
  835. struct mutex ring_mutex;
  836. struct amdgpu_ring ring;
  837. struct amdgpu_irq_src irq;
  838. };
  839. /*
  840. * GPU scratch registers structures, functions & helpers
  841. */
  842. struct amdgpu_scratch {
  843. unsigned num_reg;
  844. uint32_t reg_base;
  845. uint32_t free_mask;
  846. };
  847. /*
  848. * GFX configurations
  849. */
  850. #define AMDGPU_GFX_MAX_SE 4
  851. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  852. struct amdgpu_rb_config {
  853. uint32_t rb_backend_disable;
  854. uint32_t user_rb_backend_disable;
  855. uint32_t raster_config;
  856. uint32_t raster_config_1;
  857. };
  858. struct gb_addr_config {
  859. uint16_t pipe_interleave_size;
  860. uint8_t num_pipes;
  861. uint8_t max_compress_frags;
  862. uint8_t num_banks;
  863. uint8_t num_se;
  864. uint8_t num_rb_per_se;
  865. };
  866. struct amdgpu_gfx_config {
  867. unsigned max_shader_engines;
  868. unsigned max_tile_pipes;
  869. unsigned max_cu_per_sh;
  870. unsigned max_sh_per_se;
  871. unsigned max_backends_per_se;
  872. unsigned max_texture_channel_caches;
  873. unsigned max_gprs;
  874. unsigned max_gs_threads;
  875. unsigned max_hw_contexts;
  876. unsigned sc_prim_fifo_size_frontend;
  877. unsigned sc_prim_fifo_size_backend;
  878. unsigned sc_hiz_tile_fifo_size;
  879. unsigned sc_earlyz_tile_fifo_size;
  880. unsigned num_tile_pipes;
  881. unsigned backend_enable_mask;
  882. unsigned mem_max_burst_length_bytes;
  883. unsigned mem_row_size_in_kb;
  884. unsigned shader_engine_tile_size;
  885. unsigned num_gpus;
  886. unsigned multi_gpu_tile_size;
  887. unsigned mc_arb_ramcfg;
  888. unsigned gb_addr_config;
  889. unsigned num_rbs;
  890. unsigned gs_vgt_table_depth;
  891. unsigned gs_prim_buffer_depth;
  892. uint32_t tile_mode_array[32];
  893. uint32_t macrotile_mode_array[16];
  894. struct gb_addr_config gb_addr_config_fields;
  895. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  896. /* gfx configure feature */
  897. uint32_t double_offchip_lds_buf;
  898. };
  899. struct amdgpu_cu_info {
  900. uint32_t max_waves_per_simd;
  901. uint32_t wave_front_size;
  902. uint32_t max_scratch_slots_per_cu;
  903. uint32_t lds_size;
  904. /* total active CU number */
  905. uint32_t number;
  906. uint32_t ao_cu_mask;
  907. uint32_t ao_cu_bitmap[4][4];
  908. uint32_t bitmap[4][4];
  909. };
  910. struct amdgpu_gfx_funcs {
  911. /* get the gpu clock counter */
  912. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  913. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  914. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  915. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  916. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  917. };
  918. struct amdgpu_ngg_buf {
  919. struct amdgpu_bo *bo;
  920. uint64_t gpu_addr;
  921. uint32_t size;
  922. uint32_t bo_size;
  923. };
  924. enum {
  925. NGG_PRIM = 0,
  926. NGG_POS,
  927. NGG_CNTL,
  928. NGG_PARAM,
  929. NGG_BUF_MAX
  930. };
  931. struct amdgpu_ngg {
  932. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  933. uint32_t gds_reserve_addr;
  934. uint32_t gds_reserve_size;
  935. bool init;
  936. };
  937. struct amdgpu_gfx {
  938. struct mutex gpu_clock_mutex;
  939. struct amdgpu_gfx_config config;
  940. struct amdgpu_rlc rlc;
  941. struct amdgpu_mec mec;
  942. struct amdgpu_kiq kiq;
  943. struct amdgpu_scratch scratch;
  944. const struct firmware *me_fw; /* ME firmware */
  945. uint32_t me_fw_version;
  946. const struct firmware *pfp_fw; /* PFP firmware */
  947. uint32_t pfp_fw_version;
  948. const struct firmware *ce_fw; /* CE firmware */
  949. uint32_t ce_fw_version;
  950. const struct firmware *rlc_fw; /* RLC firmware */
  951. uint32_t rlc_fw_version;
  952. const struct firmware *mec_fw; /* MEC firmware */
  953. uint32_t mec_fw_version;
  954. const struct firmware *mec2_fw; /* MEC2 firmware */
  955. uint32_t mec2_fw_version;
  956. uint32_t me_feature_version;
  957. uint32_t ce_feature_version;
  958. uint32_t pfp_feature_version;
  959. uint32_t rlc_feature_version;
  960. uint32_t mec_feature_version;
  961. uint32_t mec2_feature_version;
  962. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  963. unsigned num_gfx_rings;
  964. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  965. unsigned num_compute_rings;
  966. struct amdgpu_irq_src eop_irq;
  967. struct amdgpu_irq_src priv_reg_irq;
  968. struct amdgpu_irq_src priv_inst_irq;
  969. /* gfx status */
  970. uint32_t gfx_current_status;
  971. /* ce ram size*/
  972. unsigned ce_ram_size;
  973. struct amdgpu_cu_info cu_info;
  974. const struct amdgpu_gfx_funcs *funcs;
  975. /* reset mask */
  976. uint32_t grbm_soft_reset;
  977. uint32_t srbm_soft_reset;
  978. bool in_reset;
  979. /* s3/s4 mask */
  980. bool in_suspend;
  981. /* NGG */
  982. struct amdgpu_ngg ngg;
  983. };
  984. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  985. unsigned size, struct amdgpu_ib *ib);
  986. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  987. struct dma_fence *f);
  988. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  989. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  990. struct dma_fence **f);
  991. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  992. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  993. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  994. /*
  995. * CS.
  996. */
  997. struct amdgpu_cs_chunk {
  998. uint32_t chunk_id;
  999. uint32_t length_dw;
  1000. void *kdata;
  1001. };
  1002. struct amdgpu_cs_parser {
  1003. struct amdgpu_device *adev;
  1004. struct drm_file *filp;
  1005. struct amdgpu_ctx *ctx;
  1006. /* chunks */
  1007. unsigned nchunks;
  1008. struct amdgpu_cs_chunk *chunks;
  1009. /* scheduler job object */
  1010. struct amdgpu_job *job;
  1011. /* buffer objects */
  1012. struct ww_acquire_ctx ticket;
  1013. struct amdgpu_bo_list *bo_list;
  1014. struct amdgpu_bo_list_entry vm_pd;
  1015. struct list_head validated;
  1016. struct dma_fence *fence;
  1017. uint64_t bytes_moved_threshold;
  1018. uint64_t bytes_moved;
  1019. struct amdgpu_bo_list_entry *evictable;
  1020. /* user fence */
  1021. struct amdgpu_bo_list_entry uf_entry;
  1022. unsigned num_post_dep_syncobjs;
  1023. struct drm_syncobj **post_dep_syncobjs;
  1024. };
  1025. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  1026. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  1027. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  1028. struct amdgpu_job {
  1029. struct amd_sched_job base;
  1030. struct amdgpu_device *adev;
  1031. struct amdgpu_vm *vm;
  1032. struct amdgpu_ring *ring;
  1033. struct amdgpu_sync sync;
  1034. struct amdgpu_sync dep_sync;
  1035. struct amdgpu_sync sched_sync;
  1036. struct amdgpu_ib *ibs;
  1037. struct dma_fence *fence; /* the hw fence */
  1038. uint32_t preamble_status;
  1039. uint32_t num_ibs;
  1040. void *owner;
  1041. uint64_t fence_ctx; /* the fence_context this job uses */
  1042. bool vm_needs_flush;
  1043. unsigned vm_id;
  1044. uint64_t vm_pd_addr;
  1045. uint32_t gds_base, gds_size;
  1046. uint32_t gws_base, gws_size;
  1047. uint32_t oa_base, oa_size;
  1048. /* user fence handling */
  1049. uint64_t uf_addr;
  1050. uint64_t uf_sequence;
  1051. };
  1052. #define to_amdgpu_job(sched_job) \
  1053. container_of((sched_job), struct amdgpu_job, base)
  1054. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1055. uint32_t ib_idx, int idx)
  1056. {
  1057. return p->job->ibs[ib_idx].ptr[idx];
  1058. }
  1059. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1060. uint32_t ib_idx, int idx,
  1061. uint32_t value)
  1062. {
  1063. p->job->ibs[ib_idx].ptr[idx] = value;
  1064. }
  1065. /*
  1066. * Writeback
  1067. */
  1068. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1069. struct amdgpu_wb {
  1070. struct amdgpu_bo *wb_obj;
  1071. volatile uint32_t *wb;
  1072. uint64_t gpu_addr;
  1073. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1074. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1075. };
  1076. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1077. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1078. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
  1079. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
  1080. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1081. /*
  1082. * SDMA
  1083. */
  1084. struct amdgpu_sdma_instance {
  1085. /* SDMA firmware */
  1086. const struct firmware *fw;
  1087. uint32_t fw_version;
  1088. uint32_t feature_version;
  1089. struct amdgpu_ring ring;
  1090. bool burst_nop;
  1091. };
  1092. struct amdgpu_sdma {
  1093. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1094. #ifdef CONFIG_DRM_AMDGPU_SI
  1095. //SI DMA has a difference trap irq number for the second engine
  1096. struct amdgpu_irq_src trap_irq_1;
  1097. #endif
  1098. struct amdgpu_irq_src trap_irq;
  1099. struct amdgpu_irq_src illegal_inst_irq;
  1100. int num_instances;
  1101. uint32_t srbm_soft_reset;
  1102. };
  1103. /*
  1104. * Firmware
  1105. */
  1106. enum amdgpu_firmware_load_type {
  1107. AMDGPU_FW_LOAD_DIRECT = 0,
  1108. AMDGPU_FW_LOAD_SMU,
  1109. AMDGPU_FW_LOAD_PSP,
  1110. };
  1111. struct amdgpu_firmware {
  1112. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1113. enum amdgpu_firmware_load_type load_type;
  1114. struct amdgpu_bo *fw_buf;
  1115. unsigned int fw_size;
  1116. unsigned int max_ucodes;
  1117. /* firmwares are loaded by psp instead of smu from vega10 */
  1118. const struct amdgpu_psp_funcs *funcs;
  1119. struct amdgpu_bo *rbuf;
  1120. struct mutex mutex;
  1121. /* gpu info firmware data pointer */
  1122. const struct firmware *gpu_info_fw;
  1123. };
  1124. /*
  1125. * Benchmarking
  1126. */
  1127. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1128. /*
  1129. * Testing
  1130. */
  1131. void amdgpu_test_moves(struct amdgpu_device *adev);
  1132. /*
  1133. * MMU Notifier
  1134. */
  1135. #if defined(CONFIG_MMU_NOTIFIER)
  1136. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1137. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1138. #else
  1139. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1140. {
  1141. return -ENODEV;
  1142. }
  1143. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1144. #endif
  1145. /*
  1146. * Debugfs
  1147. */
  1148. struct amdgpu_debugfs {
  1149. const struct drm_info_list *files;
  1150. unsigned num_files;
  1151. };
  1152. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1153. const struct drm_info_list *files,
  1154. unsigned nfiles);
  1155. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1156. #if defined(CONFIG_DEBUG_FS)
  1157. int amdgpu_debugfs_init(struct drm_minor *minor);
  1158. #endif
  1159. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1160. /*
  1161. * amdgpu smumgr functions
  1162. */
  1163. struct amdgpu_smumgr_funcs {
  1164. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1165. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1166. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1167. };
  1168. /*
  1169. * amdgpu smumgr
  1170. */
  1171. struct amdgpu_smumgr {
  1172. struct amdgpu_bo *toc_buf;
  1173. struct amdgpu_bo *smu_buf;
  1174. /* asic priv smu data */
  1175. void *priv;
  1176. spinlock_t smu_lock;
  1177. /* smumgr functions */
  1178. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1179. /* ucode loading complete flag */
  1180. uint32_t fw_flags;
  1181. };
  1182. /*
  1183. * ASIC specific register table accessible by UMD
  1184. */
  1185. struct amdgpu_allowed_register_entry {
  1186. uint32_t reg_offset;
  1187. bool grbm_indexed;
  1188. };
  1189. /*
  1190. * ASIC specific functions.
  1191. */
  1192. struct amdgpu_asic_funcs {
  1193. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1194. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1195. u8 *bios, u32 length_bytes);
  1196. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1197. u32 sh_num, u32 reg_offset, u32 *value);
  1198. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1199. int (*reset)(struct amdgpu_device *adev);
  1200. /* get the reference clock */
  1201. u32 (*get_xclk)(struct amdgpu_device *adev);
  1202. /* MM block clocks */
  1203. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1204. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1205. /* static power management */
  1206. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1207. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1208. /* get config memsize register */
  1209. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1210. };
  1211. /*
  1212. * IOCTL.
  1213. */
  1214. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1215. struct drm_file *filp);
  1216. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1217. struct drm_file *filp);
  1218. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1219. struct drm_file *filp);
  1220. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1221. struct drm_file *filp);
  1222. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1223. struct drm_file *filp);
  1224. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1225. struct drm_file *filp);
  1226. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1227. struct drm_file *filp);
  1228. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1229. struct drm_file *filp);
  1230. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1231. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1232. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1233. struct drm_file *filp);
  1234. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1235. struct drm_file *filp);
  1236. /* VRAM scratch page for HDP bug, default vram page */
  1237. struct amdgpu_vram_scratch {
  1238. struct amdgpu_bo *robj;
  1239. volatile uint32_t *ptr;
  1240. u64 gpu_addr;
  1241. };
  1242. /*
  1243. * ACPI
  1244. */
  1245. struct amdgpu_atif_notification_cfg {
  1246. bool enabled;
  1247. int command_code;
  1248. };
  1249. struct amdgpu_atif_notifications {
  1250. bool display_switch;
  1251. bool expansion_mode_change;
  1252. bool thermal_state;
  1253. bool forced_power_state;
  1254. bool system_power_state;
  1255. bool display_conf_change;
  1256. bool px_gfx_switch;
  1257. bool brightness_change;
  1258. bool dgpu_display_event;
  1259. };
  1260. struct amdgpu_atif_functions {
  1261. bool system_params;
  1262. bool sbios_requests;
  1263. bool select_active_disp;
  1264. bool lid_state;
  1265. bool get_tv_standard;
  1266. bool set_tv_standard;
  1267. bool get_panel_expansion_mode;
  1268. bool set_panel_expansion_mode;
  1269. bool temperature_change;
  1270. bool graphics_device_types;
  1271. };
  1272. struct amdgpu_atif {
  1273. struct amdgpu_atif_notifications notifications;
  1274. struct amdgpu_atif_functions functions;
  1275. struct amdgpu_atif_notification_cfg notification_cfg;
  1276. struct amdgpu_encoder *encoder_for_bl;
  1277. };
  1278. struct amdgpu_atcs_functions {
  1279. bool get_ext_state;
  1280. bool pcie_perf_req;
  1281. bool pcie_dev_rdy;
  1282. bool pcie_bus_width;
  1283. };
  1284. struct amdgpu_atcs {
  1285. struct amdgpu_atcs_functions functions;
  1286. };
  1287. /*
  1288. * CGS
  1289. */
  1290. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1291. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1292. /*
  1293. * Core structure, functions and helpers.
  1294. */
  1295. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1296. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1297. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1298. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1299. #define AMDGPU_RESET_MAGIC_NUM 64
  1300. struct amdgpu_device {
  1301. struct device *dev;
  1302. struct drm_device *ddev;
  1303. struct pci_dev *pdev;
  1304. #ifdef CONFIG_DRM_AMD_ACP
  1305. struct amdgpu_acp acp;
  1306. #endif
  1307. /* ASIC */
  1308. enum amd_asic_type asic_type;
  1309. uint32_t family;
  1310. uint32_t rev_id;
  1311. uint32_t external_rev_id;
  1312. unsigned long flags;
  1313. int usec_timeout;
  1314. const struct amdgpu_asic_funcs *asic_funcs;
  1315. bool shutdown;
  1316. bool need_dma32;
  1317. bool accel_working;
  1318. struct work_struct reset_work;
  1319. struct notifier_block acpi_nb;
  1320. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1321. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1322. unsigned debugfs_count;
  1323. #if defined(CONFIG_DEBUG_FS)
  1324. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1325. #endif
  1326. struct amdgpu_atif atif;
  1327. struct amdgpu_atcs atcs;
  1328. struct mutex srbm_mutex;
  1329. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1330. struct mutex grbm_idx_mutex;
  1331. struct dev_pm_domain vga_pm_domain;
  1332. bool have_disp_power_ref;
  1333. /* BIOS */
  1334. bool is_atom_fw;
  1335. uint8_t *bios;
  1336. uint32_t bios_size;
  1337. struct amdgpu_bo *stollen_vga_memory;
  1338. uint32_t bios_scratch_reg_offset;
  1339. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1340. /* Register/doorbell mmio */
  1341. resource_size_t rmmio_base;
  1342. resource_size_t rmmio_size;
  1343. void __iomem *rmmio;
  1344. /* protects concurrent MM_INDEX/DATA based register access */
  1345. spinlock_t mmio_idx_lock;
  1346. /* protects concurrent SMC based register access */
  1347. spinlock_t smc_idx_lock;
  1348. amdgpu_rreg_t smc_rreg;
  1349. amdgpu_wreg_t smc_wreg;
  1350. /* protects concurrent PCIE register access */
  1351. spinlock_t pcie_idx_lock;
  1352. amdgpu_rreg_t pcie_rreg;
  1353. amdgpu_wreg_t pcie_wreg;
  1354. amdgpu_rreg_t pciep_rreg;
  1355. amdgpu_wreg_t pciep_wreg;
  1356. /* protects concurrent UVD register access */
  1357. spinlock_t uvd_ctx_idx_lock;
  1358. amdgpu_rreg_t uvd_ctx_rreg;
  1359. amdgpu_wreg_t uvd_ctx_wreg;
  1360. /* protects concurrent DIDT register access */
  1361. spinlock_t didt_idx_lock;
  1362. amdgpu_rreg_t didt_rreg;
  1363. amdgpu_wreg_t didt_wreg;
  1364. /* protects concurrent gc_cac register access */
  1365. spinlock_t gc_cac_idx_lock;
  1366. amdgpu_rreg_t gc_cac_rreg;
  1367. amdgpu_wreg_t gc_cac_wreg;
  1368. /* protects concurrent ENDPOINT (audio) register access */
  1369. spinlock_t audio_endpt_idx_lock;
  1370. amdgpu_block_rreg_t audio_endpt_rreg;
  1371. amdgpu_block_wreg_t audio_endpt_wreg;
  1372. void __iomem *rio_mem;
  1373. resource_size_t rio_mem_size;
  1374. struct amdgpu_doorbell doorbell;
  1375. /* clock/pll info */
  1376. struct amdgpu_clock clock;
  1377. /* MC */
  1378. struct amdgpu_mc mc;
  1379. struct amdgpu_gart gart;
  1380. struct amdgpu_dummy_page dummy_page;
  1381. struct amdgpu_vm_manager vm_manager;
  1382. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1383. /* memory management */
  1384. struct amdgpu_mman mman;
  1385. struct amdgpu_vram_scratch vram_scratch;
  1386. struct amdgpu_wb wb;
  1387. atomic64_t vram_usage;
  1388. atomic64_t vram_vis_usage;
  1389. atomic64_t gtt_usage;
  1390. atomic64_t num_bytes_moved;
  1391. atomic64_t num_evictions;
  1392. atomic64_t num_vram_cpu_page_faults;
  1393. atomic_t gpu_reset_counter;
  1394. atomic_t vram_lost_counter;
  1395. /* data for buffer migration throttling */
  1396. struct {
  1397. spinlock_t lock;
  1398. s64 last_update_us;
  1399. s64 accum_us; /* accumulated microseconds */
  1400. u32 log2_max_MBps;
  1401. } mm_stats;
  1402. /* display */
  1403. bool enable_virtual_display;
  1404. struct amdgpu_mode_info mode_info;
  1405. struct work_struct hotplug_work;
  1406. struct amdgpu_irq_src crtc_irq;
  1407. struct amdgpu_irq_src pageflip_irq;
  1408. struct amdgpu_irq_src hpd_irq;
  1409. /* rings */
  1410. u64 fence_context;
  1411. unsigned num_rings;
  1412. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1413. bool ib_pool_ready;
  1414. struct amdgpu_sa_manager ring_tmp_bo;
  1415. /* interrupts */
  1416. struct amdgpu_irq irq;
  1417. /* powerplay */
  1418. struct amd_powerplay powerplay;
  1419. bool pp_enabled;
  1420. bool pp_force_state_enabled;
  1421. /* dpm */
  1422. struct amdgpu_pm pm;
  1423. u32 cg_flags;
  1424. u32 pg_flags;
  1425. /* amdgpu smumgr */
  1426. struct amdgpu_smumgr smu;
  1427. /* gfx */
  1428. struct amdgpu_gfx gfx;
  1429. /* sdma */
  1430. struct amdgpu_sdma sdma;
  1431. union {
  1432. struct {
  1433. /* uvd */
  1434. struct amdgpu_uvd uvd;
  1435. /* vce */
  1436. struct amdgpu_vce vce;
  1437. };
  1438. /* vcn */
  1439. struct amdgpu_vcn vcn;
  1440. };
  1441. /* firmwares */
  1442. struct amdgpu_firmware firmware;
  1443. /* PSP */
  1444. struct psp_context psp;
  1445. /* GDS */
  1446. struct amdgpu_gds gds;
  1447. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1448. int num_ip_blocks;
  1449. struct mutex mn_lock;
  1450. DECLARE_HASHTABLE(mn_hash, 7);
  1451. /* tracking pinned memory */
  1452. u64 vram_pin_size;
  1453. u64 invisible_pin_size;
  1454. u64 gart_pin_size;
  1455. /* amdkfd interface */
  1456. struct kfd_dev *kfd;
  1457. /* delayed work_func for deferring clockgating during resume */
  1458. struct delayed_work late_init_work;
  1459. struct amdgpu_virt virt;
  1460. /* link all shadow bo */
  1461. struct list_head shadow_list;
  1462. struct mutex shadow_list_lock;
  1463. /* link all gtt */
  1464. spinlock_t gtt_list_lock;
  1465. struct list_head gtt_list;
  1466. /* keep an lru list of rings by HW IP */
  1467. struct list_head ring_lru_list;
  1468. spinlock_t ring_lru_list_lock;
  1469. /* record hw reset is performed */
  1470. bool has_hw_reset;
  1471. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1472. };
  1473. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1474. {
  1475. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1476. }
  1477. int amdgpu_device_init(struct amdgpu_device *adev,
  1478. struct drm_device *ddev,
  1479. struct pci_dev *pdev,
  1480. uint32_t flags);
  1481. void amdgpu_device_fini(struct amdgpu_device *adev);
  1482. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1483. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1484. uint32_t acc_flags);
  1485. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1486. uint32_t acc_flags);
  1487. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1488. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1489. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1490. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1491. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1492. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1493. /*
  1494. * Registers read & write functions.
  1495. */
  1496. #define AMDGPU_REGS_IDX (1<<0)
  1497. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1498. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1499. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1500. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1501. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1502. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1503. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1504. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1505. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1506. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1507. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1508. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1509. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1510. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1511. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1512. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1513. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1514. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1515. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1516. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1517. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1518. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1519. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1520. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1521. #define WREG32_P(reg, val, mask) \
  1522. do { \
  1523. uint32_t tmp_ = RREG32(reg); \
  1524. tmp_ &= (mask); \
  1525. tmp_ |= ((val) & ~(mask)); \
  1526. WREG32(reg, tmp_); \
  1527. } while (0)
  1528. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1529. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1530. #define WREG32_PLL_P(reg, val, mask) \
  1531. do { \
  1532. uint32_t tmp_ = RREG32_PLL(reg); \
  1533. tmp_ &= (mask); \
  1534. tmp_ |= ((val) & ~(mask)); \
  1535. WREG32_PLL(reg, tmp_); \
  1536. } while (0)
  1537. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1538. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1539. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1540. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1541. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1542. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1543. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1544. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1545. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1546. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1547. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1548. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1549. #define REG_GET_FIELD(value, reg, field) \
  1550. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1551. #define WREG32_FIELD(reg, field, val) \
  1552. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1553. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1554. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1555. /*
  1556. * BIOS helpers.
  1557. */
  1558. #define RBIOS8(i) (adev->bios[i])
  1559. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1560. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1561. /*
  1562. * RING helpers.
  1563. */
  1564. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1565. {
  1566. if (ring->count_dw <= 0)
  1567. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1568. ring->ring[ring->wptr++ & ring->buf_mask] = v;
  1569. ring->wptr &= ring->ptr_mask;
  1570. ring->count_dw--;
  1571. }
  1572. static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
  1573. {
  1574. unsigned occupied, chunk1, chunk2;
  1575. void *dst;
  1576. if (unlikely(ring->count_dw < count_dw)) {
  1577. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1578. return;
  1579. }
  1580. occupied = ring->wptr & ring->buf_mask;
  1581. dst = (void *)&ring->ring[occupied];
  1582. chunk1 = ring->buf_mask + 1 - occupied;
  1583. chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
  1584. chunk2 = count_dw - chunk1;
  1585. chunk1 <<= 2;
  1586. chunk2 <<= 2;
  1587. if (chunk1)
  1588. memcpy(dst, src, chunk1);
  1589. if (chunk2) {
  1590. src += chunk1;
  1591. dst = (void *)ring->ring;
  1592. memcpy(dst, src, chunk2);
  1593. }
  1594. ring->wptr += count_dw;
  1595. ring->wptr &= ring->ptr_mask;
  1596. ring->count_dw -= count_dw;
  1597. }
  1598. static inline struct amdgpu_sdma_instance *
  1599. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1600. {
  1601. struct amdgpu_device *adev = ring->adev;
  1602. int i;
  1603. for (i = 0; i < adev->sdma.num_instances; i++)
  1604. if (&adev->sdma.instance[i].ring == ring)
  1605. break;
  1606. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1607. return &adev->sdma.instance[i];
  1608. else
  1609. return NULL;
  1610. }
  1611. /*
  1612. * ASICs macro.
  1613. */
  1614. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1615. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1616. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1617. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1618. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1619. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1620. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1621. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1622. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1623. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1624. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1625. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1626. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1627. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1628. #define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
  1629. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1630. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1631. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1632. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1633. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1634. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1635. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1636. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1637. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1638. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1639. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1640. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1641. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1642. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1643. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1644. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1645. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1646. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1647. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1648. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1649. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1650. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1651. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1652. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1653. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1654. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1655. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1656. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1657. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1658. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1659. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1660. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1661. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1662. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1663. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1664. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1665. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1666. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1667. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1668. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1669. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1670. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1671. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1672. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1673. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1674. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1675. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1676. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1677. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1678. /* Common functions */
  1679. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1680. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1681. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1682. bool amdgpu_need_post(struct amdgpu_device *adev);
  1683. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1684. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1685. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
  1686. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1687. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1688. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1689. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1690. uint32_t flags);
  1691. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1692. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1693. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1694. unsigned long end);
  1695. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1696. int *last_invalidated);
  1697. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1698. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1699. struct ttm_mem_reg *mem);
  1700. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1701. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1702. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1703. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1704. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1705. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1706. const u32 *registers,
  1707. const u32 array_size);
  1708. bool amdgpu_device_is_px(struct drm_device *dev);
  1709. /* atpx handler */
  1710. #if defined(CONFIG_VGA_SWITCHEROO)
  1711. void amdgpu_register_atpx_handler(void);
  1712. void amdgpu_unregister_atpx_handler(void);
  1713. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1714. bool amdgpu_is_atpx_hybrid(void);
  1715. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1716. bool amdgpu_has_atpx(void);
  1717. #else
  1718. static inline void amdgpu_register_atpx_handler(void) {}
  1719. static inline void amdgpu_unregister_atpx_handler(void) {}
  1720. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1721. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1722. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1723. static inline bool amdgpu_has_atpx(void) { return false; }
  1724. #endif
  1725. /*
  1726. * KMS
  1727. */
  1728. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1729. extern const int amdgpu_max_kms_ioctl;
  1730. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  1731. struct amdgpu_fpriv *fpriv);
  1732. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1733. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1734. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1735. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1736. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1737. struct drm_file *file_priv);
  1738. int amdgpu_suspend(struct amdgpu_device *adev);
  1739. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1740. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1741. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1742. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1743. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1744. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1745. unsigned long arg);
  1746. /*
  1747. * functions used by amdgpu_encoder.c
  1748. */
  1749. struct amdgpu_afmt_acr {
  1750. u32 clock;
  1751. int n_32khz;
  1752. int cts_32khz;
  1753. int n_44_1khz;
  1754. int cts_44_1khz;
  1755. int n_48khz;
  1756. int cts_48khz;
  1757. };
  1758. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1759. /* amdgpu_acpi.c */
  1760. #if defined(CONFIG_ACPI)
  1761. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1762. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1763. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1764. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1765. u8 perf_req, bool advertise);
  1766. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1767. #else
  1768. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1769. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1770. #endif
  1771. struct amdgpu_bo_va_mapping *
  1772. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1773. uint64_t addr, struct amdgpu_bo **bo);
  1774. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1775. #include "amdgpu_object.h"
  1776. #endif