gfx_v8_0.c 237 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_MEC_HPD_SIZE 2048
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  619. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  620. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  621. {
  622. switch (adev->asic_type) {
  623. case CHIP_TOPAZ:
  624. amdgpu_program_register_sequence(adev,
  625. iceland_mgcg_cgcg_init,
  626. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  627. amdgpu_program_register_sequence(adev,
  628. golden_settings_iceland_a11,
  629. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  630. amdgpu_program_register_sequence(adev,
  631. iceland_golden_common_all,
  632. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  633. break;
  634. case CHIP_FIJI:
  635. amdgpu_program_register_sequence(adev,
  636. fiji_mgcg_cgcg_init,
  637. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  638. amdgpu_program_register_sequence(adev,
  639. golden_settings_fiji_a10,
  640. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  641. amdgpu_program_register_sequence(adev,
  642. fiji_golden_common_all,
  643. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  644. break;
  645. case CHIP_TONGA:
  646. amdgpu_program_register_sequence(adev,
  647. tonga_mgcg_cgcg_init,
  648. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  649. amdgpu_program_register_sequence(adev,
  650. golden_settings_tonga_a11,
  651. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  652. amdgpu_program_register_sequence(adev,
  653. tonga_golden_common_all,
  654. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  655. break;
  656. case CHIP_POLARIS11:
  657. case CHIP_POLARIS12:
  658. amdgpu_program_register_sequence(adev,
  659. golden_settings_polaris11_a11,
  660. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  661. amdgpu_program_register_sequence(adev,
  662. polaris11_golden_common_all,
  663. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  664. break;
  665. case CHIP_POLARIS10:
  666. amdgpu_program_register_sequence(adev,
  667. golden_settings_polaris10_a11,
  668. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  669. amdgpu_program_register_sequence(adev,
  670. polaris10_golden_common_all,
  671. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  672. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  673. if (adev->pdev->revision == 0xc7 &&
  674. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  675. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  676. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  677. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  678. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  679. }
  680. break;
  681. case CHIP_CARRIZO:
  682. amdgpu_program_register_sequence(adev,
  683. cz_mgcg_cgcg_init,
  684. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  685. amdgpu_program_register_sequence(adev,
  686. cz_golden_settings_a11,
  687. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  688. amdgpu_program_register_sequence(adev,
  689. cz_golden_common_all,
  690. (const u32)ARRAY_SIZE(cz_golden_common_all));
  691. break;
  692. case CHIP_STONEY:
  693. amdgpu_program_register_sequence(adev,
  694. stoney_mgcg_cgcg_init,
  695. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  696. amdgpu_program_register_sequence(adev,
  697. stoney_golden_settings_a11,
  698. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  699. amdgpu_program_register_sequence(adev,
  700. stoney_golden_common_all,
  701. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  702. break;
  703. default:
  704. break;
  705. }
  706. }
  707. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  708. {
  709. adev->gfx.scratch.num_reg = 8;
  710. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  711. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  712. }
  713. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  714. {
  715. struct amdgpu_device *adev = ring->adev;
  716. uint32_t scratch;
  717. uint32_t tmp = 0;
  718. unsigned i;
  719. int r;
  720. r = amdgpu_gfx_scratch_get(adev, &scratch);
  721. if (r) {
  722. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  723. return r;
  724. }
  725. WREG32(scratch, 0xCAFEDEAD);
  726. r = amdgpu_ring_alloc(ring, 3);
  727. if (r) {
  728. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  729. ring->idx, r);
  730. amdgpu_gfx_scratch_free(adev, scratch);
  731. return r;
  732. }
  733. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  734. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  735. amdgpu_ring_write(ring, 0xDEADBEEF);
  736. amdgpu_ring_commit(ring);
  737. for (i = 0; i < adev->usec_timeout; i++) {
  738. tmp = RREG32(scratch);
  739. if (tmp == 0xDEADBEEF)
  740. break;
  741. DRM_UDELAY(1);
  742. }
  743. if (i < adev->usec_timeout) {
  744. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  745. ring->idx, i);
  746. } else {
  747. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  748. ring->idx, scratch, tmp);
  749. r = -EINVAL;
  750. }
  751. amdgpu_gfx_scratch_free(adev, scratch);
  752. return r;
  753. }
  754. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  755. {
  756. struct amdgpu_device *adev = ring->adev;
  757. struct amdgpu_ib ib;
  758. struct dma_fence *f = NULL;
  759. uint32_t scratch;
  760. uint32_t tmp = 0;
  761. long r;
  762. r = amdgpu_gfx_scratch_get(adev, &scratch);
  763. if (r) {
  764. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  765. return r;
  766. }
  767. WREG32(scratch, 0xCAFEDEAD);
  768. memset(&ib, 0, sizeof(ib));
  769. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  770. if (r) {
  771. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  772. goto err1;
  773. }
  774. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  775. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  776. ib.ptr[2] = 0xDEADBEEF;
  777. ib.length_dw = 3;
  778. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  779. if (r)
  780. goto err2;
  781. r = dma_fence_wait_timeout(f, false, timeout);
  782. if (r == 0) {
  783. DRM_ERROR("amdgpu: IB test timed out.\n");
  784. r = -ETIMEDOUT;
  785. goto err2;
  786. } else if (r < 0) {
  787. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  788. goto err2;
  789. }
  790. tmp = RREG32(scratch);
  791. if (tmp == 0xDEADBEEF) {
  792. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  793. r = 0;
  794. } else {
  795. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  796. scratch, tmp);
  797. r = -EINVAL;
  798. }
  799. err2:
  800. amdgpu_ib_free(adev, &ib, NULL);
  801. dma_fence_put(f);
  802. err1:
  803. amdgpu_gfx_scratch_free(adev, scratch);
  804. return r;
  805. }
  806. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  807. {
  808. release_firmware(adev->gfx.pfp_fw);
  809. adev->gfx.pfp_fw = NULL;
  810. release_firmware(adev->gfx.me_fw);
  811. adev->gfx.me_fw = NULL;
  812. release_firmware(adev->gfx.ce_fw);
  813. adev->gfx.ce_fw = NULL;
  814. release_firmware(adev->gfx.rlc_fw);
  815. adev->gfx.rlc_fw = NULL;
  816. release_firmware(adev->gfx.mec_fw);
  817. adev->gfx.mec_fw = NULL;
  818. if ((adev->asic_type != CHIP_STONEY) &&
  819. (adev->asic_type != CHIP_TOPAZ))
  820. release_firmware(adev->gfx.mec2_fw);
  821. adev->gfx.mec2_fw = NULL;
  822. kfree(adev->gfx.rlc.register_list_format);
  823. }
  824. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  825. {
  826. const char *chip_name;
  827. char fw_name[30];
  828. int err;
  829. struct amdgpu_firmware_info *info = NULL;
  830. const struct common_firmware_header *header = NULL;
  831. const struct gfx_firmware_header_v1_0 *cp_hdr;
  832. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  833. unsigned int *tmp = NULL, i;
  834. DRM_DEBUG("\n");
  835. switch (adev->asic_type) {
  836. case CHIP_TOPAZ:
  837. chip_name = "topaz";
  838. break;
  839. case CHIP_TONGA:
  840. chip_name = "tonga";
  841. break;
  842. case CHIP_CARRIZO:
  843. chip_name = "carrizo";
  844. break;
  845. case CHIP_FIJI:
  846. chip_name = "fiji";
  847. break;
  848. case CHIP_POLARIS11:
  849. chip_name = "polaris11";
  850. break;
  851. case CHIP_POLARIS10:
  852. chip_name = "polaris10";
  853. break;
  854. case CHIP_POLARIS12:
  855. chip_name = "polaris12";
  856. break;
  857. case CHIP_STONEY:
  858. chip_name = "stoney";
  859. break;
  860. default:
  861. BUG();
  862. }
  863. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err == -ENOENT) {
  867. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  868. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  869. }
  870. } else {
  871. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  872. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  873. }
  874. if (err)
  875. goto out;
  876. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  877. if (err)
  878. goto out;
  879. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  880. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  881. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  882. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  884. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  885. if (err == -ENOENT) {
  886. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  887. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  888. }
  889. } else {
  890. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  891. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  892. }
  893. if (err)
  894. goto out;
  895. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  896. if (err)
  897. goto out;
  898. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  899. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  900. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  901. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  902. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  903. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  904. if (err == -ENOENT) {
  905. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  906. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  907. }
  908. } else {
  909. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  910. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  911. }
  912. if (err)
  913. goto out;
  914. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  915. if (err)
  916. goto out;
  917. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  918. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  919. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  920. /*
  921. * Support for MCBP/Virtualization in combination with chained IBs is
  922. * formal released on feature version #46
  923. */
  924. if (adev->gfx.ce_feature_version >= 46 &&
  925. adev->gfx.pfp_feature_version >= 46) {
  926. adev->virt.chained_ib_support = true;
  927. DRM_INFO("Chained IB support enabled!\n");
  928. } else
  929. adev->virt.chained_ib_support = false;
  930. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  931. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  932. if (err)
  933. goto out;
  934. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  935. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  936. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  937. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  938. adev->gfx.rlc.save_and_restore_offset =
  939. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  940. adev->gfx.rlc.clear_state_descriptor_offset =
  941. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  942. adev->gfx.rlc.avail_scratch_ram_locations =
  943. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  944. adev->gfx.rlc.reg_restore_list_size =
  945. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  946. adev->gfx.rlc.reg_list_format_start =
  947. le32_to_cpu(rlc_hdr->reg_list_format_start);
  948. adev->gfx.rlc.reg_list_format_separate_start =
  949. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  950. adev->gfx.rlc.starting_offsets_start =
  951. le32_to_cpu(rlc_hdr->starting_offsets_start);
  952. adev->gfx.rlc.reg_list_format_size_bytes =
  953. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  954. adev->gfx.rlc.reg_list_size_bytes =
  955. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  956. adev->gfx.rlc.register_list_format =
  957. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  958. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  959. if (!adev->gfx.rlc.register_list_format) {
  960. err = -ENOMEM;
  961. goto out;
  962. }
  963. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  964. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  965. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  966. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  967. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  968. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  969. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  970. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  971. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  972. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  973. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  974. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  975. if (err == -ENOENT) {
  976. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  977. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  978. }
  979. } else {
  980. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  981. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  982. }
  983. if (err)
  984. goto out;
  985. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  986. if (err)
  987. goto out;
  988. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  989. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  990. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  991. if ((adev->asic_type != CHIP_STONEY) &&
  992. (adev->asic_type != CHIP_TOPAZ)) {
  993. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  994. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  995. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  996. if (err == -ENOENT) {
  997. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  998. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  999. }
  1000. } else {
  1001. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1002. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1003. }
  1004. if (!err) {
  1005. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1006. if (err)
  1007. goto out;
  1008. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1009. adev->gfx.mec2_fw->data;
  1010. adev->gfx.mec2_fw_version =
  1011. le32_to_cpu(cp_hdr->header.ucode_version);
  1012. adev->gfx.mec2_feature_version =
  1013. le32_to_cpu(cp_hdr->ucode_feature_version);
  1014. } else {
  1015. err = 0;
  1016. adev->gfx.mec2_fw = NULL;
  1017. }
  1018. }
  1019. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1020. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1021. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1022. info->fw = adev->gfx.pfp_fw;
  1023. header = (const struct common_firmware_header *)info->fw->data;
  1024. adev->firmware.fw_size +=
  1025. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1026. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1027. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1028. info->fw = adev->gfx.me_fw;
  1029. header = (const struct common_firmware_header *)info->fw->data;
  1030. adev->firmware.fw_size +=
  1031. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1032. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1033. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1034. info->fw = adev->gfx.ce_fw;
  1035. header = (const struct common_firmware_header *)info->fw->data;
  1036. adev->firmware.fw_size +=
  1037. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1038. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1039. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1040. info->fw = adev->gfx.rlc_fw;
  1041. header = (const struct common_firmware_header *)info->fw->data;
  1042. adev->firmware.fw_size +=
  1043. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1044. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1045. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1046. info->fw = adev->gfx.mec_fw;
  1047. header = (const struct common_firmware_header *)info->fw->data;
  1048. adev->firmware.fw_size +=
  1049. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1050. /* we need account JT in */
  1051. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1052. adev->firmware.fw_size +=
  1053. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1054. if (amdgpu_sriov_vf(adev)) {
  1055. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1056. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1057. info->fw = adev->gfx.mec_fw;
  1058. adev->firmware.fw_size +=
  1059. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1060. }
  1061. if (adev->gfx.mec2_fw) {
  1062. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1063. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1064. info->fw = adev->gfx.mec2_fw;
  1065. header = (const struct common_firmware_header *)info->fw->data;
  1066. adev->firmware.fw_size +=
  1067. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1068. }
  1069. }
  1070. out:
  1071. if (err) {
  1072. dev_err(adev->dev,
  1073. "gfx8: Failed to load firmware \"%s\"\n",
  1074. fw_name);
  1075. release_firmware(adev->gfx.pfp_fw);
  1076. adev->gfx.pfp_fw = NULL;
  1077. release_firmware(adev->gfx.me_fw);
  1078. adev->gfx.me_fw = NULL;
  1079. release_firmware(adev->gfx.ce_fw);
  1080. adev->gfx.ce_fw = NULL;
  1081. release_firmware(adev->gfx.rlc_fw);
  1082. adev->gfx.rlc_fw = NULL;
  1083. release_firmware(adev->gfx.mec_fw);
  1084. adev->gfx.mec_fw = NULL;
  1085. release_firmware(adev->gfx.mec2_fw);
  1086. adev->gfx.mec2_fw = NULL;
  1087. }
  1088. return err;
  1089. }
  1090. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1091. volatile u32 *buffer)
  1092. {
  1093. u32 count = 0, i;
  1094. const struct cs_section_def *sect = NULL;
  1095. const struct cs_extent_def *ext = NULL;
  1096. if (adev->gfx.rlc.cs_data == NULL)
  1097. return;
  1098. if (buffer == NULL)
  1099. return;
  1100. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1101. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1102. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1103. buffer[count++] = cpu_to_le32(0x80000000);
  1104. buffer[count++] = cpu_to_le32(0x80000000);
  1105. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1106. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1107. if (sect->id == SECT_CONTEXT) {
  1108. buffer[count++] =
  1109. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1110. buffer[count++] = cpu_to_le32(ext->reg_index -
  1111. PACKET3_SET_CONTEXT_REG_START);
  1112. for (i = 0; i < ext->reg_count; i++)
  1113. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1114. } else {
  1115. return;
  1116. }
  1117. }
  1118. }
  1119. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1120. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1121. PACKET3_SET_CONTEXT_REG_START);
  1122. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1123. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1124. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1125. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1126. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1127. buffer[count++] = cpu_to_le32(0);
  1128. }
  1129. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1130. {
  1131. const __le32 *fw_data;
  1132. volatile u32 *dst_ptr;
  1133. int me, i, max_me = 4;
  1134. u32 bo_offset = 0;
  1135. u32 table_offset, table_size;
  1136. if (adev->asic_type == CHIP_CARRIZO)
  1137. max_me = 5;
  1138. /* write the cp table buffer */
  1139. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1140. for (me = 0; me < max_me; me++) {
  1141. if (me == 0) {
  1142. const struct gfx_firmware_header_v1_0 *hdr =
  1143. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1144. fw_data = (const __le32 *)
  1145. (adev->gfx.ce_fw->data +
  1146. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1147. table_offset = le32_to_cpu(hdr->jt_offset);
  1148. table_size = le32_to_cpu(hdr->jt_size);
  1149. } else if (me == 1) {
  1150. const struct gfx_firmware_header_v1_0 *hdr =
  1151. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1152. fw_data = (const __le32 *)
  1153. (adev->gfx.pfp_fw->data +
  1154. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1155. table_offset = le32_to_cpu(hdr->jt_offset);
  1156. table_size = le32_to_cpu(hdr->jt_size);
  1157. } else if (me == 2) {
  1158. const struct gfx_firmware_header_v1_0 *hdr =
  1159. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1160. fw_data = (const __le32 *)
  1161. (adev->gfx.me_fw->data +
  1162. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1163. table_offset = le32_to_cpu(hdr->jt_offset);
  1164. table_size = le32_to_cpu(hdr->jt_size);
  1165. } else if (me == 3) {
  1166. const struct gfx_firmware_header_v1_0 *hdr =
  1167. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1168. fw_data = (const __le32 *)
  1169. (adev->gfx.mec_fw->data +
  1170. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1171. table_offset = le32_to_cpu(hdr->jt_offset);
  1172. table_size = le32_to_cpu(hdr->jt_size);
  1173. } else if (me == 4) {
  1174. const struct gfx_firmware_header_v1_0 *hdr =
  1175. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1176. fw_data = (const __le32 *)
  1177. (adev->gfx.mec2_fw->data +
  1178. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1179. table_offset = le32_to_cpu(hdr->jt_offset);
  1180. table_size = le32_to_cpu(hdr->jt_size);
  1181. }
  1182. for (i = 0; i < table_size; i ++) {
  1183. dst_ptr[bo_offset + i] =
  1184. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1185. }
  1186. bo_offset += table_size;
  1187. }
  1188. }
  1189. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1190. {
  1191. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1192. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1193. }
  1194. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1195. {
  1196. volatile u32 *dst_ptr;
  1197. u32 dws;
  1198. const struct cs_section_def *cs_data;
  1199. int r;
  1200. adev->gfx.rlc.cs_data = vi_cs_data;
  1201. cs_data = adev->gfx.rlc.cs_data;
  1202. if (cs_data) {
  1203. /* clear state block */
  1204. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1205. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1206. AMDGPU_GEM_DOMAIN_VRAM,
  1207. &adev->gfx.rlc.clear_state_obj,
  1208. &adev->gfx.rlc.clear_state_gpu_addr,
  1209. (void **)&adev->gfx.rlc.cs_ptr);
  1210. if (r) {
  1211. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1212. gfx_v8_0_rlc_fini(adev);
  1213. return r;
  1214. }
  1215. /* set up the cs buffer */
  1216. dst_ptr = adev->gfx.rlc.cs_ptr;
  1217. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1218. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1219. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1220. }
  1221. if ((adev->asic_type == CHIP_CARRIZO) ||
  1222. (adev->asic_type == CHIP_STONEY)) {
  1223. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1224. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1225. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1226. &adev->gfx.rlc.cp_table_obj,
  1227. &adev->gfx.rlc.cp_table_gpu_addr,
  1228. (void **)&adev->gfx.rlc.cp_table_ptr);
  1229. if (r) {
  1230. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1231. return r;
  1232. }
  1233. cz_init_cp_jump_table(adev);
  1234. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1235. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1236. }
  1237. return 0;
  1238. }
  1239. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1240. {
  1241. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1242. }
  1243. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1244. {
  1245. int r;
  1246. u32 *hpd;
  1247. size_t mec_hpd_size;
  1248. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1249. /* take ownership of the relevant compute queues */
  1250. amdgpu_gfx_compute_queue_acquire(adev);
  1251. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1252. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1253. AMDGPU_GEM_DOMAIN_GTT,
  1254. &adev->gfx.mec.hpd_eop_obj,
  1255. &adev->gfx.mec.hpd_eop_gpu_addr,
  1256. (void **)&hpd);
  1257. if (r) {
  1258. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1259. return r;
  1260. }
  1261. memset(hpd, 0, mec_hpd_size);
  1262. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1263. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1264. return 0;
  1265. }
  1266. static const u32 vgpr_init_compute_shader[] =
  1267. {
  1268. 0x7e000209, 0x7e020208,
  1269. 0x7e040207, 0x7e060206,
  1270. 0x7e080205, 0x7e0a0204,
  1271. 0x7e0c0203, 0x7e0e0202,
  1272. 0x7e100201, 0x7e120200,
  1273. 0x7e140209, 0x7e160208,
  1274. 0x7e180207, 0x7e1a0206,
  1275. 0x7e1c0205, 0x7e1e0204,
  1276. 0x7e200203, 0x7e220202,
  1277. 0x7e240201, 0x7e260200,
  1278. 0x7e280209, 0x7e2a0208,
  1279. 0x7e2c0207, 0x7e2e0206,
  1280. 0x7e300205, 0x7e320204,
  1281. 0x7e340203, 0x7e360202,
  1282. 0x7e380201, 0x7e3a0200,
  1283. 0x7e3c0209, 0x7e3e0208,
  1284. 0x7e400207, 0x7e420206,
  1285. 0x7e440205, 0x7e460204,
  1286. 0x7e480203, 0x7e4a0202,
  1287. 0x7e4c0201, 0x7e4e0200,
  1288. 0x7e500209, 0x7e520208,
  1289. 0x7e540207, 0x7e560206,
  1290. 0x7e580205, 0x7e5a0204,
  1291. 0x7e5c0203, 0x7e5e0202,
  1292. 0x7e600201, 0x7e620200,
  1293. 0x7e640209, 0x7e660208,
  1294. 0x7e680207, 0x7e6a0206,
  1295. 0x7e6c0205, 0x7e6e0204,
  1296. 0x7e700203, 0x7e720202,
  1297. 0x7e740201, 0x7e760200,
  1298. 0x7e780209, 0x7e7a0208,
  1299. 0x7e7c0207, 0x7e7e0206,
  1300. 0xbf8a0000, 0xbf810000,
  1301. };
  1302. static const u32 sgpr_init_compute_shader[] =
  1303. {
  1304. 0xbe8a0100, 0xbe8c0102,
  1305. 0xbe8e0104, 0xbe900106,
  1306. 0xbe920108, 0xbe940100,
  1307. 0xbe960102, 0xbe980104,
  1308. 0xbe9a0106, 0xbe9c0108,
  1309. 0xbe9e0100, 0xbea00102,
  1310. 0xbea20104, 0xbea40106,
  1311. 0xbea60108, 0xbea80100,
  1312. 0xbeaa0102, 0xbeac0104,
  1313. 0xbeae0106, 0xbeb00108,
  1314. 0xbeb20100, 0xbeb40102,
  1315. 0xbeb60104, 0xbeb80106,
  1316. 0xbeba0108, 0xbebc0100,
  1317. 0xbebe0102, 0xbec00104,
  1318. 0xbec20106, 0xbec40108,
  1319. 0xbec60100, 0xbec80102,
  1320. 0xbee60004, 0xbee70005,
  1321. 0xbeea0006, 0xbeeb0007,
  1322. 0xbee80008, 0xbee90009,
  1323. 0xbefc0000, 0xbf8a0000,
  1324. 0xbf810000, 0x00000000,
  1325. };
  1326. static const u32 vgpr_init_regs[] =
  1327. {
  1328. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1329. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1330. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1331. mmCOMPUTE_NUM_THREAD_Y, 1,
  1332. mmCOMPUTE_NUM_THREAD_Z, 1,
  1333. mmCOMPUTE_PGM_RSRC2, 20,
  1334. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1335. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1336. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1337. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1338. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1339. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1340. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1341. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1342. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1343. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1344. };
  1345. static const u32 sgpr1_init_regs[] =
  1346. {
  1347. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1348. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1349. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1350. mmCOMPUTE_NUM_THREAD_Y, 1,
  1351. mmCOMPUTE_NUM_THREAD_Z, 1,
  1352. mmCOMPUTE_PGM_RSRC2, 20,
  1353. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1354. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1355. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1356. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1357. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1358. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1359. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1360. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1361. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1362. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1363. };
  1364. static const u32 sgpr2_init_regs[] =
  1365. {
  1366. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1367. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1368. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1369. mmCOMPUTE_NUM_THREAD_Y, 1,
  1370. mmCOMPUTE_NUM_THREAD_Z, 1,
  1371. mmCOMPUTE_PGM_RSRC2, 20,
  1372. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1373. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1374. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1375. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1376. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1377. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1378. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1379. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1380. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1381. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1382. };
  1383. static const u32 sec_ded_counter_registers[] =
  1384. {
  1385. mmCPC_EDC_ATC_CNT,
  1386. mmCPC_EDC_SCRATCH_CNT,
  1387. mmCPC_EDC_UCODE_CNT,
  1388. mmCPF_EDC_ATC_CNT,
  1389. mmCPF_EDC_ROQ_CNT,
  1390. mmCPF_EDC_TAG_CNT,
  1391. mmCPG_EDC_ATC_CNT,
  1392. mmCPG_EDC_DMA_CNT,
  1393. mmCPG_EDC_TAG_CNT,
  1394. mmDC_EDC_CSINVOC_CNT,
  1395. mmDC_EDC_RESTORE_CNT,
  1396. mmDC_EDC_STATE_CNT,
  1397. mmGDS_EDC_CNT,
  1398. mmGDS_EDC_GRBM_CNT,
  1399. mmGDS_EDC_OA_DED,
  1400. mmSPI_EDC_CNT,
  1401. mmSQC_ATC_EDC_GATCL1_CNT,
  1402. mmSQC_EDC_CNT,
  1403. mmSQ_EDC_DED_CNT,
  1404. mmSQ_EDC_INFO,
  1405. mmSQ_EDC_SEC_CNT,
  1406. mmTCC_EDC_CNT,
  1407. mmTCP_ATC_EDC_GATCL1_CNT,
  1408. mmTCP_EDC_CNT,
  1409. mmTD_EDC_CNT
  1410. };
  1411. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1412. {
  1413. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1414. struct amdgpu_ib ib;
  1415. struct dma_fence *f = NULL;
  1416. int r, i;
  1417. u32 tmp;
  1418. unsigned total_size, vgpr_offset, sgpr_offset;
  1419. u64 gpu_addr;
  1420. /* only supported on CZ */
  1421. if (adev->asic_type != CHIP_CARRIZO)
  1422. return 0;
  1423. /* bail if the compute ring is not ready */
  1424. if (!ring->ready)
  1425. return 0;
  1426. tmp = RREG32(mmGB_EDC_MODE);
  1427. WREG32(mmGB_EDC_MODE, 0);
  1428. total_size =
  1429. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1430. total_size +=
  1431. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1432. total_size +=
  1433. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1434. total_size = ALIGN(total_size, 256);
  1435. vgpr_offset = total_size;
  1436. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1437. sgpr_offset = total_size;
  1438. total_size += sizeof(sgpr_init_compute_shader);
  1439. /* allocate an indirect buffer to put the commands in */
  1440. memset(&ib, 0, sizeof(ib));
  1441. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1442. if (r) {
  1443. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1444. return r;
  1445. }
  1446. /* load the compute shaders */
  1447. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1448. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1449. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1450. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1451. /* init the ib length to 0 */
  1452. ib.length_dw = 0;
  1453. /* VGPR */
  1454. /* write the register state for the compute dispatch */
  1455. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1456. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1457. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1458. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1459. }
  1460. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1461. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1462. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1463. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1464. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1465. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1466. /* write dispatch packet */
  1467. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1468. ib.ptr[ib.length_dw++] = 8; /* x */
  1469. ib.ptr[ib.length_dw++] = 1; /* y */
  1470. ib.ptr[ib.length_dw++] = 1; /* z */
  1471. ib.ptr[ib.length_dw++] =
  1472. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1473. /* write CS partial flush packet */
  1474. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1475. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1476. /* SGPR1 */
  1477. /* write the register state for the compute dispatch */
  1478. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1479. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1480. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1481. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1482. }
  1483. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1484. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1485. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1486. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1487. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1488. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1489. /* write dispatch packet */
  1490. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1491. ib.ptr[ib.length_dw++] = 8; /* x */
  1492. ib.ptr[ib.length_dw++] = 1; /* y */
  1493. ib.ptr[ib.length_dw++] = 1; /* z */
  1494. ib.ptr[ib.length_dw++] =
  1495. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1496. /* write CS partial flush packet */
  1497. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1498. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1499. /* SGPR2 */
  1500. /* write the register state for the compute dispatch */
  1501. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1502. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1503. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1504. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1505. }
  1506. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1507. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1508. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1509. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1510. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1511. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1512. /* write dispatch packet */
  1513. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1514. ib.ptr[ib.length_dw++] = 8; /* x */
  1515. ib.ptr[ib.length_dw++] = 1; /* y */
  1516. ib.ptr[ib.length_dw++] = 1; /* z */
  1517. ib.ptr[ib.length_dw++] =
  1518. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1519. /* write CS partial flush packet */
  1520. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1521. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1522. /* shedule the ib on the ring */
  1523. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1524. if (r) {
  1525. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1526. goto fail;
  1527. }
  1528. /* wait for the GPU to finish processing the IB */
  1529. r = dma_fence_wait(f, false);
  1530. if (r) {
  1531. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1532. goto fail;
  1533. }
  1534. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1535. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1536. WREG32(mmGB_EDC_MODE, tmp);
  1537. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1538. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1539. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1540. /* read back registers to clear the counters */
  1541. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1542. RREG32(sec_ded_counter_registers[i]);
  1543. fail:
  1544. amdgpu_ib_free(adev, &ib, NULL);
  1545. dma_fence_put(f);
  1546. return r;
  1547. }
  1548. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1549. {
  1550. u32 gb_addr_config;
  1551. u32 mc_shared_chmap, mc_arb_ramcfg;
  1552. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1553. u32 tmp;
  1554. int ret;
  1555. switch (adev->asic_type) {
  1556. case CHIP_TOPAZ:
  1557. adev->gfx.config.max_shader_engines = 1;
  1558. adev->gfx.config.max_tile_pipes = 2;
  1559. adev->gfx.config.max_cu_per_sh = 6;
  1560. adev->gfx.config.max_sh_per_se = 1;
  1561. adev->gfx.config.max_backends_per_se = 2;
  1562. adev->gfx.config.max_texture_channel_caches = 2;
  1563. adev->gfx.config.max_gprs = 256;
  1564. adev->gfx.config.max_gs_threads = 32;
  1565. adev->gfx.config.max_hw_contexts = 8;
  1566. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1567. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1568. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1569. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1570. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1571. break;
  1572. case CHIP_FIJI:
  1573. adev->gfx.config.max_shader_engines = 4;
  1574. adev->gfx.config.max_tile_pipes = 16;
  1575. adev->gfx.config.max_cu_per_sh = 16;
  1576. adev->gfx.config.max_sh_per_se = 1;
  1577. adev->gfx.config.max_backends_per_se = 4;
  1578. adev->gfx.config.max_texture_channel_caches = 16;
  1579. adev->gfx.config.max_gprs = 256;
  1580. adev->gfx.config.max_gs_threads = 32;
  1581. adev->gfx.config.max_hw_contexts = 8;
  1582. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1583. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1584. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1585. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1586. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1587. break;
  1588. case CHIP_POLARIS11:
  1589. case CHIP_POLARIS12:
  1590. ret = amdgpu_atombios_get_gfx_info(adev);
  1591. if (ret)
  1592. return ret;
  1593. adev->gfx.config.max_gprs = 256;
  1594. adev->gfx.config.max_gs_threads = 32;
  1595. adev->gfx.config.max_hw_contexts = 8;
  1596. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1597. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1598. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1599. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1600. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1601. break;
  1602. case CHIP_POLARIS10:
  1603. ret = amdgpu_atombios_get_gfx_info(adev);
  1604. if (ret)
  1605. return ret;
  1606. adev->gfx.config.max_gprs = 256;
  1607. adev->gfx.config.max_gs_threads = 32;
  1608. adev->gfx.config.max_hw_contexts = 8;
  1609. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1610. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1611. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1612. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1613. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1614. break;
  1615. case CHIP_TONGA:
  1616. adev->gfx.config.max_shader_engines = 4;
  1617. adev->gfx.config.max_tile_pipes = 8;
  1618. adev->gfx.config.max_cu_per_sh = 8;
  1619. adev->gfx.config.max_sh_per_se = 1;
  1620. adev->gfx.config.max_backends_per_se = 2;
  1621. adev->gfx.config.max_texture_channel_caches = 8;
  1622. adev->gfx.config.max_gprs = 256;
  1623. adev->gfx.config.max_gs_threads = 32;
  1624. adev->gfx.config.max_hw_contexts = 8;
  1625. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1626. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1627. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1628. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1629. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1630. break;
  1631. case CHIP_CARRIZO:
  1632. adev->gfx.config.max_shader_engines = 1;
  1633. adev->gfx.config.max_tile_pipes = 2;
  1634. adev->gfx.config.max_sh_per_se = 1;
  1635. adev->gfx.config.max_backends_per_se = 2;
  1636. adev->gfx.config.max_cu_per_sh = 8;
  1637. adev->gfx.config.max_texture_channel_caches = 2;
  1638. adev->gfx.config.max_gprs = 256;
  1639. adev->gfx.config.max_gs_threads = 32;
  1640. adev->gfx.config.max_hw_contexts = 8;
  1641. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1642. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1643. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1644. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1645. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1646. break;
  1647. case CHIP_STONEY:
  1648. adev->gfx.config.max_shader_engines = 1;
  1649. adev->gfx.config.max_tile_pipes = 2;
  1650. adev->gfx.config.max_sh_per_se = 1;
  1651. adev->gfx.config.max_backends_per_se = 1;
  1652. adev->gfx.config.max_cu_per_sh = 3;
  1653. adev->gfx.config.max_texture_channel_caches = 2;
  1654. adev->gfx.config.max_gprs = 256;
  1655. adev->gfx.config.max_gs_threads = 16;
  1656. adev->gfx.config.max_hw_contexts = 8;
  1657. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1658. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1659. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1660. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1661. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1662. break;
  1663. default:
  1664. adev->gfx.config.max_shader_engines = 2;
  1665. adev->gfx.config.max_tile_pipes = 4;
  1666. adev->gfx.config.max_cu_per_sh = 2;
  1667. adev->gfx.config.max_sh_per_se = 1;
  1668. adev->gfx.config.max_backends_per_se = 2;
  1669. adev->gfx.config.max_texture_channel_caches = 4;
  1670. adev->gfx.config.max_gprs = 256;
  1671. adev->gfx.config.max_gs_threads = 32;
  1672. adev->gfx.config.max_hw_contexts = 8;
  1673. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1674. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1675. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1676. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1677. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1678. break;
  1679. }
  1680. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1681. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1682. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1683. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1684. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1685. if (adev->flags & AMD_IS_APU) {
  1686. /* Get memory bank mapping mode. */
  1687. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1688. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1689. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1690. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1691. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1692. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1693. /* Validate settings in case only one DIMM installed. */
  1694. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1695. dimm00_addr_map = 0;
  1696. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1697. dimm01_addr_map = 0;
  1698. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1699. dimm10_addr_map = 0;
  1700. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1701. dimm11_addr_map = 0;
  1702. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1703. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1704. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1705. adev->gfx.config.mem_row_size_in_kb = 2;
  1706. else
  1707. adev->gfx.config.mem_row_size_in_kb = 1;
  1708. } else {
  1709. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1710. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1711. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1712. adev->gfx.config.mem_row_size_in_kb = 4;
  1713. }
  1714. adev->gfx.config.shader_engine_tile_size = 32;
  1715. adev->gfx.config.num_gpus = 1;
  1716. adev->gfx.config.multi_gpu_tile_size = 64;
  1717. /* fix up row size */
  1718. switch (adev->gfx.config.mem_row_size_in_kb) {
  1719. case 1:
  1720. default:
  1721. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1722. break;
  1723. case 2:
  1724. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1725. break;
  1726. case 4:
  1727. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1728. break;
  1729. }
  1730. adev->gfx.config.gb_addr_config = gb_addr_config;
  1731. return 0;
  1732. }
  1733. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1734. int mec, int pipe, int queue)
  1735. {
  1736. int r;
  1737. unsigned irq_type;
  1738. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1739. ring = &adev->gfx.compute_ring[ring_id];
  1740. /* mec0 is me1 */
  1741. ring->me = mec + 1;
  1742. ring->pipe = pipe;
  1743. ring->queue = queue;
  1744. ring->ring_obj = NULL;
  1745. ring->use_doorbell = true;
  1746. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1747. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1748. + (ring_id * GFX8_MEC_HPD_SIZE);
  1749. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1750. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1751. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1752. + ring->pipe;
  1753. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1754. r = amdgpu_ring_init(adev, ring, 1024,
  1755. &adev->gfx.eop_irq, irq_type);
  1756. if (r)
  1757. return r;
  1758. return 0;
  1759. }
  1760. static int gfx_v8_0_sw_init(void *handle)
  1761. {
  1762. int i, j, k, r, ring_id;
  1763. struct amdgpu_ring *ring;
  1764. struct amdgpu_kiq *kiq;
  1765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1766. switch (adev->asic_type) {
  1767. case CHIP_FIJI:
  1768. case CHIP_TONGA:
  1769. case CHIP_POLARIS11:
  1770. case CHIP_POLARIS12:
  1771. case CHIP_POLARIS10:
  1772. case CHIP_CARRIZO:
  1773. adev->gfx.mec.num_mec = 2;
  1774. break;
  1775. case CHIP_TOPAZ:
  1776. case CHIP_STONEY:
  1777. default:
  1778. adev->gfx.mec.num_mec = 1;
  1779. break;
  1780. }
  1781. adev->gfx.mec.num_pipe_per_mec = 4;
  1782. adev->gfx.mec.num_queue_per_pipe = 8;
  1783. /* KIQ event */
  1784. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1785. if (r)
  1786. return r;
  1787. /* EOP Event */
  1788. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1789. if (r)
  1790. return r;
  1791. /* Privileged reg */
  1792. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1793. &adev->gfx.priv_reg_irq);
  1794. if (r)
  1795. return r;
  1796. /* Privileged inst */
  1797. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1798. &adev->gfx.priv_inst_irq);
  1799. if (r)
  1800. return r;
  1801. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1802. gfx_v8_0_scratch_init(adev);
  1803. r = gfx_v8_0_init_microcode(adev);
  1804. if (r) {
  1805. DRM_ERROR("Failed to load gfx firmware!\n");
  1806. return r;
  1807. }
  1808. r = gfx_v8_0_rlc_init(adev);
  1809. if (r) {
  1810. DRM_ERROR("Failed to init rlc BOs!\n");
  1811. return r;
  1812. }
  1813. r = gfx_v8_0_mec_init(adev);
  1814. if (r) {
  1815. DRM_ERROR("Failed to init MEC BOs!\n");
  1816. return r;
  1817. }
  1818. /* set up the gfx ring */
  1819. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1820. ring = &adev->gfx.gfx_ring[i];
  1821. ring->ring_obj = NULL;
  1822. sprintf(ring->name, "gfx");
  1823. /* no gfx doorbells on iceland */
  1824. if (adev->asic_type != CHIP_TOPAZ) {
  1825. ring->use_doorbell = true;
  1826. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1827. }
  1828. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1829. AMDGPU_CP_IRQ_GFX_EOP);
  1830. if (r)
  1831. return r;
  1832. }
  1833. /* set up the compute queues - allocate horizontally across pipes */
  1834. ring_id = 0;
  1835. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1836. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1837. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1838. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1839. continue;
  1840. r = gfx_v8_0_compute_ring_init(adev,
  1841. ring_id,
  1842. i, k, j);
  1843. if (r)
  1844. return r;
  1845. ring_id++;
  1846. }
  1847. }
  1848. }
  1849. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1850. if (r) {
  1851. DRM_ERROR("Failed to init KIQ BOs!\n");
  1852. return r;
  1853. }
  1854. kiq = &adev->gfx.kiq;
  1855. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1856. if (r)
  1857. return r;
  1858. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1859. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1860. if (r)
  1861. return r;
  1862. /* reserve GDS, GWS and OA resource for gfx */
  1863. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1864. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1865. &adev->gds.gds_gfx_bo, NULL, NULL);
  1866. if (r)
  1867. return r;
  1868. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1869. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1870. &adev->gds.gws_gfx_bo, NULL, NULL);
  1871. if (r)
  1872. return r;
  1873. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1874. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1875. &adev->gds.oa_gfx_bo, NULL, NULL);
  1876. if (r)
  1877. return r;
  1878. adev->gfx.ce_ram_size = 0x8000;
  1879. r = gfx_v8_0_gpu_early_init(adev);
  1880. if (r)
  1881. return r;
  1882. return 0;
  1883. }
  1884. static int gfx_v8_0_sw_fini(void *handle)
  1885. {
  1886. int i;
  1887. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1888. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1889. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1890. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1891. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1892. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1893. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1894. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1895. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1896. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1897. amdgpu_gfx_kiq_fini(adev);
  1898. gfx_v8_0_mec_fini(adev);
  1899. gfx_v8_0_rlc_fini(adev);
  1900. gfx_v8_0_free_microcode(adev);
  1901. return 0;
  1902. }
  1903. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1904. {
  1905. uint32_t *modearray, *mod2array;
  1906. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1907. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1908. u32 reg_offset;
  1909. modearray = adev->gfx.config.tile_mode_array;
  1910. mod2array = adev->gfx.config.macrotile_mode_array;
  1911. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1912. modearray[reg_offset] = 0;
  1913. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1914. mod2array[reg_offset] = 0;
  1915. switch (adev->asic_type) {
  1916. case CHIP_TOPAZ:
  1917. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1918. PIPE_CONFIG(ADDR_SURF_P2) |
  1919. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1920. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1921. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1922. PIPE_CONFIG(ADDR_SURF_P2) |
  1923. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1924. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1925. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1926. PIPE_CONFIG(ADDR_SURF_P2) |
  1927. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1928. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1929. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1930. PIPE_CONFIG(ADDR_SURF_P2) |
  1931. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1932. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1933. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1934. PIPE_CONFIG(ADDR_SURF_P2) |
  1935. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1936. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1937. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1938. PIPE_CONFIG(ADDR_SURF_P2) |
  1939. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1940. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1941. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1942. PIPE_CONFIG(ADDR_SURF_P2) |
  1943. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1945. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1946. PIPE_CONFIG(ADDR_SURF_P2));
  1947. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1948. PIPE_CONFIG(ADDR_SURF_P2) |
  1949. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1950. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1951. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1952. PIPE_CONFIG(ADDR_SURF_P2) |
  1953. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1954. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1955. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1956. PIPE_CONFIG(ADDR_SURF_P2) |
  1957. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1958. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1959. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1960. PIPE_CONFIG(ADDR_SURF_P2) |
  1961. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1962. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1963. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1964. PIPE_CONFIG(ADDR_SURF_P2) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1967. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1968. PIPE_CONFIG(ADDR_SURF_P2) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1970. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1971. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1972. PIPE_CONFIG(ADDR_SURF_P2) |
  1973. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1975. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1976. PIPE_CONFIG(ADDR_SURF_P2) |
  1977. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1979. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1980. PIPE_CONFIG(ADDR_SURF_P2) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1983. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1984. PIPE_CONFIG(ADDR_SURF_P2) |
  1985. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1987. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1988. PIPE_CONFIG(ADDR_SURF_P2) |
  1989. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1991. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1992. PIPE_CONFIG(ADDR_SURF_P2) |
  1993. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1995. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1996. PIPE_CONFIG(ADDR_SURF_P2) |
  1997. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1999. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2000. PIPE_CONFIG(ADDR_SURF_P2) |
  2001. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2003. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2004. PIPE_CONFIG(ADDR_SURF_P2) |
  2005. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2007. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2008. PIPE_CONFIG(ADDR_SURF_P2) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2011. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2012. PIPE_CONFIG(ADDR_SURF_P2) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2015. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2016. PIPE_CONFIG(ADDR_SURF_P2) |
  2017. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2019. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2020. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2021. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2022. NUM_BANKS(ADDR_SURF_8_BANK));
  2023. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2024. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2025. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2026. NUM_BANKS(ADDR_SURF_8_BANK));
  2027. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2028. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2029. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2030. NUM_BANKS(ADDR_SURF_8_BANK));
  2031. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2032. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2033. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2034. NUM_BANKS(ADDR_SURF_8_BANK));
  2035. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2036. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2037. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2038. NUM_BANKS(ADDR_SURF_8_BANK));
  2039. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2042. NUM_BANKS(ADDR_SURF_8_BANK));
  2043. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2046. NUM_BANKS(ADDR_SURF_8_BANK));
  2047. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2048. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2049. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2050. NUM_BANKS(ADDR_SURF_16_BANK));
  2051. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2054. NUM_BANKS(ADDR_SURF_16_BANK));
  2055. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2058. NUM_BANKS(ADDR_SURF_16_BANK));
  2059. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2060. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2061. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2062. NUM_BANKS(ADDR_SURF_16_BANK));
  2063. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2064. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2065. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2066. NUM_BANKS(ADDR_SURF_16_BANK));
  2067. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2070. NUM_BANKS(ADDR_SURF_16_BANK));
  2071. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2072. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2073. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2074. NUM_BANKS(ADDR_SURF_8_BANK));
  2075. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2076. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2077. reg_offset != 23)
  2078. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2079. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2080. if (reg_offset != 7)
  2081. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2082. break;
  2083. case CHIP_FIJI:
  2084. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2085. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2086. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2087. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2088. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2089. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2090. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2091. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2092. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2093. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2094. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2095. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2096. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2097. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2098. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2099. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2100. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2101. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2102. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2103. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2104. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2105. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2106. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2108. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2109. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2110. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2111. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2112. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2113. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2114. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2115. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2116. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2117. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2118. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2119. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2122. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2123. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2126. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2127. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2129. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2130. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2131. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2133. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2134. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2135. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2137. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2138. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2139. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2142. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2143. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2144. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2145. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2146. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2147. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2150. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2151. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2152. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2154. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2155. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2156. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2157. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2158. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2159. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2160. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2162. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2163. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2164. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2165. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2166. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2167. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2168. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2169. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2170. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2171. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2172. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2174. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2175. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2176. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2177. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2178. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2179. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2180. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2181. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2182. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2183. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2184. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2186. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2188. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2190. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2191. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2192. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2193. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2194. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2195. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2196. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2198. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2199. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2200. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2202. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2203. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2204. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2205. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2206. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2207. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2208. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2209. NUM_BANKS(ADDR_SURF_8_BANK));
  2210. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2211. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2212. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2213. NUM_BANKS(ADDR_SURF_8_BANK));
  2214. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2217. NUM_BANKS(ADDR_SURF_8_BANK));
  2218. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2219. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2220. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2221. NUM_BANKS(ADDR_SURF_8_BANK));
  2222. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2225. NUM_BANKS(ADDR_SURF_8_BANK));
  2226. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2229. NUM_BANKS(ADDR_SURF_8_BANK));
  2230. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2231. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2232. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2233. NUM_BANKS(ADDR_SURF_8_BANK));
  2234. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2235. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2236. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2237. NUM_BANKS(ADDR_SURF_8_BANK));
  2238. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2241. NUM_BANKS(ADDR_SURF_8_BANK));
  2242. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2245. NUM_BANKS(ADDR_SURF_8_BANK));
  2246. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2249. NUM_BANKS(ADDR_SURF_8_BANK));
  2250. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2253. NUM_BANKS(ADDR_SURF_8_BANK));
  2254. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2255. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2256. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2257. NUM_BANKS(ADDR_SURF_8_BANK));
  2258. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2259. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2260. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2261. NUM_BANKS(ADDR_SURF_4_BANK));
  2262. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2263. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2264. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2265. if (reg_offset != 7)
  2266. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2267. break;
  2268. case CHIP_TONGA:
  2269. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2270. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2271. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2273. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2274. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2275. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2276. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2277. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2278. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2279. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2280. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2281. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2282. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2283. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2285. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2286. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2287. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2289. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2290. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2291. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2293. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2294. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2295. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2297. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2298. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2299. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2301. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2302. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2303. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2304. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2307. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2308. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2310. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2311. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2312. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2314. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2315. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2316. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2318. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2319. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2320. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2322. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2323. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2324. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2327. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2328. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2329. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2330. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2331. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2332. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2334. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2335. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2336. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2339. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2340. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2342. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2343. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2344. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2345. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2346. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2347. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2348. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2349. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2350. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2351. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2352. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2354. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2355. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2356. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2358. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2359. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2360. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2361. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2362. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2363. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2364. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2365. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2366. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2367. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2368. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2370. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2371. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2372. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2373. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2374. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2375. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2376. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2377. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2378. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2379. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2380. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2381. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2382. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2383. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2384. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2385. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2386. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2387. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2388. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2389. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2390. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2391. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2392. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2393. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2394. NUM_BANKS(ADDR_SURF_16_BANK));
  2395. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2396. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2397. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2398. NUM_BANKS(ADDR_SURF_16_BANK));
  2399. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2400. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2401. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2402. NUM_BANKS(ADDR_SURF_16_BANK));
  2403. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2404. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2405. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2406. NUM_BANKS(ADDR_SURF_16_BANK));
  2407. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2410. NUM_BANKS(ADDR_SURF_16_BANK));
  2411. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2412. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2413. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2414. NUM_BANKS(ADDR_SURF_16_BANK));
  2415. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2416. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2417. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2418. NUM_BANKS(ADDR_SURF_16_BANK));
  2419. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2422. NUM_BANKS(ADDR_SURF_16_BANK));
  2423. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2424. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2425. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2426. NUM_BANKS(ADDR_SURF_16_BANK));
  2427. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2428. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2429. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2430. NUM_BANKS(ADDR_SURF_16_BANK));
  2431. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2434. NUM_BANKS(ADDR_SURF_16_BANK));
  2435. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2436. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2437. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2438. NUM_BANKS(ADDR_SURF_8_BANK));
  2439. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2440. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2441. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2442. NUM_BANKS(ADDR_SURF_4_BANK));
  2443. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2446. NUM_BANKS(ADDR_SURF_4_BANK));
  2447. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2448. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2449. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2450. if (reg_offset != 7)
  2451. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2452. break;
  2453. case CHIP_POLARIS11:
  2454. case CHIP_POLARIS12:
  2455. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2456. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2457. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2458. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2459. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2460. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2461. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2462. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2463. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2464. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2465. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2466. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2467. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2468. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2469. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2470. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2471. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2472. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2473. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2474. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2475. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2476. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2477. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2478. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2479. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2480. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2481. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2483. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2484. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2485. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2487. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2488. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2489. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2492. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2493. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2496. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2497. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2500. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2501. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2504. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2505. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2508. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2509. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2512. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2513. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2515. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2516. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2517. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2519. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2520. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2521. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2522. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2523. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2524. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2525. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2526. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2527. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2528. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2529. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2530. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2531. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2532. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2533. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2534. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2535. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2536. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2537. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2538. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2539. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2540. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2541. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2542. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2543. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2544. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2545. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2546. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2547. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2548. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2549. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2550. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2551. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2552. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2553. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2554. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2556. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2557. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2558. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2559. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2561. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2562. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2563. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2565. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2566. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2567. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2568. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2569. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2570. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2571. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2573. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2574. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2575. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2577. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2578. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2579. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2580. NUM_BANKS(ADDR_SURF_16_BANK));
  2581. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2582. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2583. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2584. NUM_BANKS(ADDR_SURF_16_BANK));
  2585. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2586. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2587. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2588. NUM_BANKS(ADDR_SURF_16_BANK));
  2589. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2590. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2591. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2592. NUM_BANKS(ADDR_SURF_16_BANK));
  2593. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2594. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2595. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2596. NUM_BANKS(ADDR_SURF_16_BANK));
  2597. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2598. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2599. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2600. NUM_BANKS(ADDR_SURF_16_BANK));
  2601. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2604. NUM_BANKS(ADDR_SURF_16_BANK));
  2605. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2606. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2607. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2608. NUM_BANKS(ADDR_SURF_16_BANK));
  2609. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2610. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2611. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2612. NUM_BANKS(ADDR_SURF_16_BANK));
  2613. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2616. NUM_BANKS(ADDR_SURF_16_BANK));
  2617. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2618. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2619. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2620. NUM_BANKS(ADDR_SURF_16_BANK));
  2621. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2622. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2623. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2624. NUM_BANKS(ADDR_SURF_16_BANK));
  2625. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2628. NUM_BANKS(ADDR_SURF_8_BANK));
  2629. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2630. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2631. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2632. NUM_BANKS(ADDR_SURF_4_BANK));
  2633. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2634. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2635. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2636. if (reg_offset != 7)
  2637. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2638. break;
  2639. case CHIP_POLARIS10:
  2640. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2641. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2642. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2643. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2644. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2645. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2646. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2647. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2648. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2649. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2650. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2651. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2652. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2653. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2654. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2655. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2656. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2657. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2658. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2660. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2661. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2662. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2664. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2665. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2666. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2668. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2669. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2670. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2672. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2673. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2674. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2677. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2678. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2681. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2682. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2685. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2686. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2688. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2689. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2690. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2693. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2694. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2697. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2698. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2700. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2701. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2702. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2703. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2704. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2705. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2706. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2707. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2708. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2709. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2710. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2711. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2712. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2713. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2714. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2715. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2716. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2717. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2718. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2719. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2720. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2721. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2722. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2723. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2725. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2726. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2727. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2729. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2730. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2731. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2733. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2734. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2735. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2737. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2738. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2739. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2741. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2742. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2743. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2745. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2746. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2747. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2748. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2749. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2750. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2751. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2752. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2753. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2754. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2755. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2756. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2757. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2758. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2759. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2760. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2761. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2762. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2763. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2764. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2765. NUM_BANKS(ADDR_SURF_16_BANK));
  2766. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2767. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2768. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2769. NUM_BANKS(ADDR_SURF_16_BANK));
  2770. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2771. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2772. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2773. NUM_BANKS(ADDR_SURF_16_BANK));
  2774. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2775. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2776. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2777. NUM_BANKS(ADDR_SURF_16_BANK));
  2778. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2779. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2780. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2781. NUM_BANKS(ADDR_SURF_16_BANK));
  2782. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2783. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2784. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2785. NUM_BANKS(ADDR_SURF_16_BANK));
  2786. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2787. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2788. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2789. NUM_BANKS(ADDR_SURF_16_BANK));
  2790. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2791. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2792. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2793. NUM_BANKS(ADDR_SURF_16_BANK));
  2794. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2795. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2796. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2797. NUM_BANKS(ADDR_SURF_16_BANK));
  2798. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2799. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2800. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2801. NUM_BANKS(ADDR_SURF_16_BANK));
  2802. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2803. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2804. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2805. NUM_BANKS(ADDR_SURF_16_BANK));
  2806. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2807. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2808. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2809. NUM_BANKS(ADDR_SURF_8_BANK));
  2810. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2811. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2812. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2813. NUM_BANKS(ADDR_SURF_4_BANK));
  2814. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2815. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2816. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2817. NUM_BANKS(ADDR_SURF_4_BANK));
  2818. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2819. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2820. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2821. if (reg_offset != 7)
  2822. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2823. break;
  2824. case CHIP_STONEY:
  2825. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2826. PIPE_CONFIG(ADDR_SURF_P2) |
  2827. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2828. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2829. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2830. PIPE_CONFIG(ADDR_SURF_P2) |
  2831. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2832. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2833. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2834. PIPE_CONFIG(ADDR_SURF_P2) |
  2835. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2836. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2837. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2838. PIPE_CONFIG(ADDR_SURF_P2) |
  2839. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2841. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2842. PIPE_CONFIG(ADDR_SURF_P2) |
  2843. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2845. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2846. PIPE_CONFIG(ADDR_SURF_P2) |
  2847. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2849. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2850. PIPE_CONFIG(ADDR_SURF_P2) |
  2851. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2853. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2854. PIPE_CONFIG(ADDR_SURF_P2));
  2855. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2856. PIPE_CONFIG(ADDR_SURF_P2) |
  2857. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2858. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2859. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2862. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2863. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2866. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2867. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2870. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2871. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2874. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2875. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2878. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2879. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P2) |
  2881. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2882. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2883. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2884. PIPE_CONFIG(ADDR_SURF_P2) |
  2885. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2886. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2887. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2888. PIPE_CONFIG(ADDR_SURF_P2) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2890. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2891. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2892. PIPE_CONFIG(ADDR_SURF_P2) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2894. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2895. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2896. PIPE_CONFIG(ADDR_SURF_P2) |
  2897. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2898. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2899. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2900. PIPE_CONFIG(ADDR_SURF_P2) |
  2901. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2902. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2903. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2904. PIPE_CONFIG(ADDR_SURF_P2) |
  2905. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2906. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2907. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2908. PIPE_CONFIG(ADDR_SURF_P2) |
  2909. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2910. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2911. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2912. PIPE_CONFIG(ADDR_SURF_P2) |
  2913. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2915. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2916. PIPE_CONFIG(ADDR_SURF_P2) |
  2917. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2919. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2920. PIPE_CONFIG(ADDR_SURF_P2) |
  2921. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2922. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2923. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2924. PIPE_CONFIG(ADDR_SURF_P2) |
  2925. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2927. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2928. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2929. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2930. NUM_BANKS(ADDR_SURF_8_BANK));
  2931. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2932. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2933. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2934. NUM_BANKS(ADDR_SURF_8_BANK));
  2935. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2936. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2937. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2938. NUM_BANKS(ADDR_SURF_8_BANK));
  2939. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2940. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2941. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2942. NUM_BANKS(ADDR_SURF_8_BANK));
  2943. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2944. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2945. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2946. NUM_BANKS(ADDR_SURF_8_BANK));
  2947. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2948. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2949. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2950. NUM_BANKS(ADDR_SURF_8_BANK));
  2951. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2952. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2953. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2954. NUM_BANKS(ADDR_SURF_8_BANK));
  2955. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2956. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2957. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2958. NUM_BANKS(ADDR_SURF_16_BANK));
  2959. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2960. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2961. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2962. NUM_BANKS(ADDR_SURF_16_BANK));
  2963. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2964. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2965. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2966. NUM_BANKS(ADDR_SURF_16_BANK));
  2967. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2968. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2969. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2970. NUM_BANKS(ADDR_SURF_16_BANK));
  2971. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2974. NUM_BANKS(ADDR_SURF_16_BANK));
  2975. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2976. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2977. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2978. NUM_BANKS(ADDR_SURF_16_BANK));
  2979. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2982. NUM_BANKS(ADDR_SURF_8_BANK));
  2983. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2984. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2985. reg_offset != 23)
  2986. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2987. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2988. if (reg_offset != 7)
  2989. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2990. break;
  2991. default:
  2992. dev_warn(adev->dev,
  2993. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2994. adev->asic_type);
  2995. case CHIP_CARRIZO:
  2996. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2997. PIPE_CONFIG(ADDR_SURF_P2) |
  2998. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2999. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3000. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3001. PIPE_CONFIG(ADDR_SURF_P2) |
  3002. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3003. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3004. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3005. PIPE_CONFIG(ADDR_SURF_P2) |
  3006. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3007. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3008. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3009. PIPE_CONFIG(ADDR_SURF_P2) |
  3010. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3011. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3012. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3013. PIPE_CONFIG(ADDR_SURF_P2) |
  3014. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3015. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3016. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3017. PIPE_CONFIG(ADDR_SURF_P2) |
  3018. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3019. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3020. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3021. PIPE_CONFIG(ADDR_SURF_P2) |
  3022. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3023. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3024. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3025. PIPE_CONFIG(ADDR_SURF_P2));
  3026. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3030. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3034. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3038. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3042. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3046. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3050. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3054. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3055. PIPE_CONFIG(ADDR_SURF_P2) |
  3056. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3058. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3059. PIPE_CONFIG(ADDR_SURF_P2) |
  3060. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3062. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3063. PIPE_CONFIG(ADDR_SURF_P2) |
  3064. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3066. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3067. PIPE_CONFIG(ADDR_SURF_P2) |
  3068. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3070. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3071. PIPE_CONFIG(ADDR_SURF_P2) |
  3072. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3074. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3075. PIPE_CONFIG(ADDR_SURF_P2) |
  3076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3078. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3079. PIPE_CONFIG(ADDR_SURF_P2) |
  3080. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3082. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3083. PIPE_CONFIG(ADDR_SURF_P2) |
  3084. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3086. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3087. PIPE_CONFIG(ADDR_SURF_P2) |
  3088. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3090. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3091. PIPE_CONFIG(ADDR_SURF_P2) |
  3092. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3094. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3095. PIPE_CONFIG(ADDR_SURF_P2) |
  3096. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3098. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3101. NUM_BANKS(ADDR_SURF_8_BANK));
  3102. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3105. NUM_BANKS(ADDR_SURF_8_BANK));
  3106. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3109. NUM_BANKS(ADDR_SURF_8_BANK));
  3110. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3111. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3112. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3113. NUM_BANKS(ADDR_SURF_8_BANK));
  3114. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3115. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3116. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3117. NUM_BANKS(ADDR_SURF_8_BANK));
  3118. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3119. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3120. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3121. NUM_BANKS(ADDR_SURF_8_BANK));
  3122. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3123. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3124. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3125. NUM_BANKS(ADDR_SURF_8_BANK));
  3126. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3129. NUM_BANKS(ADDR_SURF_16_BANK));
  3130. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3133. NUM_BANKS(ADDR_SURF_16_BANK));
  3134. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3137. NUM_BANKS(ADDR_SURF_16_BANK));
  3138. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3141. NUM_BANKS(ADDR_SURF_16_BANK));
  3142. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3145. NUM_BANKS(ADDR_SURF_16_BANK));
  3146. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3149. NUM_BANKS(ADDR_SURF_16_BANK));
  3150. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3153. NUM_BANKS(ADDR_SURF_8_BANK));
  3154. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3155. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3156. reg_offset != 23)
  3157. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3158. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3159. if (reg_offset != 7)
  3160. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3161. break;
  3162. }
  3163. }
  3164. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3165. u32 se_num, u32 sh_num, u32 instance)
  3166. {
  3167. u32 data;
  3168. if (instance == 0xffffffff)
  3169. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3170. else
  3171. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3172. if (se_num == 0xffffffff)
  3173. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3174. else
  3175. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3176. if (sh_num == 0xffffffff)
  3177. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3178. else
  3179. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3180. WREG32(mmGRBM_GFX_INDEX, data);
  3181. }
  3182. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3183. {
  3184. u32 data, mask;
  3185. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3186. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3187. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3188. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3189. adev->gfx.config.max_sh_per_se);
  3190. return (~data) & mask;
  3191. }
  3192. static void
  3193. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3194. {
  3195. switch (adev->asic_type) {
  3196. case CHIP_FIJI:
  3197. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3198. RB_XSEL2(1) | PKR_MAP(2) |
  3199. PKR_XSEL(1) | PKR_YSEL(1) |
  3200. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3201. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3202. SE_PAIR_YSEL(2);
  3203. break;
  3204. case CHIP_TONGA:
  3205. case CHIP_POLARIS10:
  3206. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3207. SE_XSEL(1) | SE_YSEL(1);
  3208. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3209. SE_PAIR_YSEL(2);
  3210. break;
  3211. case CHIP_TOPAZ:
  3212. case CHIP_CARRIZO:
  3213. *rconf |= RB_MAP_PKR0(2);
  3214. *rconf1 |= 0x0;
  3215. break;
  3216. case CHIP_POLARIS11:
  3217. case CHIP_POLARIS12:
  3218. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3219. SE_XSEL(1) | SE_YSEL(1);
  3220. *rconf1 |= 0x0;
  3221. break;
  3222. case CHIP_STONEY:
  3223. *rconf |= 0x0;
  3224. *rconf1 |= 0x0;
  3225. break;
  3226. default:
  3227. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3228. break;
  3229. }
  3230. }
  3231. static void
  3232. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3233. u32 raster_config, u32 raster_config_1,
  3234. unsigned rb_mask, unsigned num_rb)
  3235. {
  3236. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3237. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3238. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3239. unsigned rb_per_se = num_rb / num_se;
  3240. unsigned se_mask[4];
  3241. unsigned se;
  3242. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3243. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3244. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3245. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3246. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3247. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3248. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3249. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3250. (!se_mask[2] && !se_mask[3]))) {
  3251. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3252. if (!se_mask[0] && !se_mask[1]) {
  3253. raster_config_1 |=
  3254. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3255. } else {
  3256. raster_config_1 |=
  3257. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3258. }
  3259. }
  3260. for (se = 0; se < num_se; se++) {
  3261. unsigned raster_config_se = raster_config;
  3262. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3263. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3264. int idx = (se / 2) * 2;
  3265. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3266. raster_config_se &= ~SE_MAP_MASK;
  3267. if (!se_mask[idx]) {
  3268. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3269. } else {
  3270. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3271. }
  3272. }
  3273. pkr0_mask &= rb_mask;
  3274. pkr1_mask &= rb_mask;
  3275. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3276. raster_config_se &= ~PKR_MAP_MASK;
  3277. if (!pkr0_mask) {
  3278. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3279. } else {
  3280. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3281. }
  3282. }
  3283. if (rb_per_se >= 2) {
  3284. unsigned rb0_mask = 1 << (se * rb_per_se);
  3285. unsigned rb1_mask = rb0_mask << 1;
  3286. rb0_mask &= rb_mask;
  3287. rb1_mask &= rb_mask;
  3288. if (!rb0_mask || !rb1_mask) {
  3289. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3290. if (!rb0_mask) {
  3291. raster_config_se |=
  3292. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3293. } else {
  3294. raster_config_se |=
  3295. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3296. }
  3297. }
  3298. if (rb_per_se > 2) {
  3299. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3300. rb1_mask = rb0_mask << 1;
  3301. rb0_mask &= rb_mask;
  3302. rb1_mask &= rb_mask;
  3303. if (!rb0_mask || !rb1_mask) {
  3304. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3305. if (!rb0_mask) {
  3306. raster_config_se |=
  3307. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3308. } else {
  3309. raster_config_se |=
  3310. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3311. }
  3312. }
  3313. }
  3314. }
  3315. /* GRBM_GFX_INDEX has a different offset on VI */
  3316. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3317. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3318. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3319. }
  3320. /* GRBM_GFX_INDEX has a different offset on VI */
  3321. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3322. }
  3323. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3324. {
  3325. int i, j;
  3326. u32 data;
  3327. u32 raster_config = 0, raster_config_1 = 0;
  3328. u32 active_rbs = 0;
  3329. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3330. adev->gfx.config.max_sh_per_se;
  3331. unsigned num_rb_pipes;
  3332. mutex_lock(&adev->grbm_idx_mutex);
  3333. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3334. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3335. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3336. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3337. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3338. rb_bitmap_width_per_sh);
  3339. }
  3340. }
  3341. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3342. adev->gfx.config.backend_enable_mask = active_rbs;
  3343. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3344. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3345. adev->gfx.config.max_shader_engines, 16);
  3346. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3347. if (!adev->gfx.config.backend_enable_mask ||
  3348. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3349. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3350. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3351. } else {
  3352. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3353. adev->gfx.config.backend_enable_mask,
  3354. num_rb_pipes);
  3355. }
  3356. /* cache the values for userspace */
  3357. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3358. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3359. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3360. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3361. RREG32(mmCC_RB_BACKEND_DISABLE);
  3362. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3363. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3364. adev->gfx.config.rb_config[i][j].raster_config =
  3365. RREG32(mmPA_SC_RASTER_CONFIG);
  3366. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3367. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3368. }
  3369. }
  3370. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3371. mutex_unlock(&adev->grbm_idx_mutex);
  3372. }
  3373. /**
  3374. * gfx_v8_0_init_compute_vmid - gart enable
  3375. *
  3376. * @adev: amdgpu_device pointer
  3377. *
  3378. * Initialize compute vmid sh_mem registers
  3379. *
  3380. */
  3381. #define DEFAULT_SH_MEM_BASES (0x6000)
  3382. #define FIRST_COMPUTE_VMID (8)
  3383. #define LAST_COMPUTE_VMID (16)
  3384. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3385. {
  3386. int i;
  3387. uint32_t sh_mem_config;
  3388. uint32_t sh_mem_bases;
  3389. /*
  3390. * Configure apertures:
  3391. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3392. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3393. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3394. */
  3395. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3396. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3397. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3398. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3399. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3400. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3401. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3402. mutex_lock(&adev->srbm_mutex);
  3403. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3404. vi_srbm_select(adev, 0, 0, 0, i);
  3405. /* CP and shaders */
  3406. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3407. WREG32(mmSH_MEM_APE1_BASE, 1);
  3408. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3409. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3410. }
  3411. vi_srbm_select(adev, 0, 0, 0, 0);
  3412. mutex_unlock(&adev->srbm_mutex);
  3413. }
  3414. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3415. {
  3416. switch (adev->asic_type) {
  3417. default:
  3418. adev->gfx.config.double_offchip_lds_buf = 1;
  3419. break;
  3420. case CHIP_CARRIZO:
  3421. case CHIP_STONEY:
  3422. adev->gfx.config.double_offchip_lds_buf = 0;
  3423. break;
  3424. }
  3425. }
  3426. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3427. {
  3428. u32 tmp, sh_static_mem_cfg;
  3429. int i;
  3430. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3431. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3432. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3433. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3434. gfx_v8_0_tiling_mode_table_init(adev);
  3435. gfx_v8_0_setup_rb(adev);
  3436. gfx_v8_0_get_cu_info(adev);
  3437. gfx_v8_0_config_init(adev);
  3438. /* XXX SH_MEM regs */
  3439. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3440. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3441. SWIZZLE_ENABLE, 1);
  3442. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3443. ELEMENT_SIZE, 1);
  3444. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3445. INDEX_STRIDE, 3);
  3446. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3447. mutex_lock(&adev->srbm_mutex);
  3448. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3449. vi_srbm_select(adev, 0, 0, 0, i);
  3450. /* CP and shaders */
  3451. if (i == 0) {
  3452. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3453. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3454. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3455. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3456. WREG32(mmSH_MEM_CONFIG, tmp);
  3457. WREG32(mmSH_MEM_BASES, 0);
  3458. } else {
  3459. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3460. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3461. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3462. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3463. WREG32(mmSH_MEM_CONFIG, tmp);
  3464. tmp = adev->mc.shared_aperture_start >> 48;
  3465. WREG32(mmSH_MEM_BASES, tmp);
  3466. }
  3467. WREG32(mmSH_MEM_APE1_BASE, 1);
  3468. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3469. }
  3470. vi_srbm_select(adev, 0, 0, 0, 0);
  3471. mutex_unlock(&adev->srbm_mutex);
  3472. gfx_v8_0_init_compute_vmid(adev);
  3473. mutex_lock(&adev->grbm_idx_mutex);
  3474. /*
  3475. * making sure that the following register writes will be broadcasted
  3476. * to all the shaders
  3477. */
  3478. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3479. WREG32(mmPA_SC_FIFO_SIZE,
  3480. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3481. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3482. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3483. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3484. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3485. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3486. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3487. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3488. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3489. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3490. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3491. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3492. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3493. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3494. mutex_unlock(&adev->grbm_idx_mutex);
  3495. }
  3496. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3497. {
  3498. u32 i, j, k;
  3499. u32 mask;
  3500. mutex_lock(&adev->grbm_idx_mutex);
  3501. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3502. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3503. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3504. for (k = 0; k < adev->usec_timeout; k++) {
  3505. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3506. break;
  3507. udelay(1);
  3508. }
  3509. }
  3510. }
  3511. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3512. mutex_unlock(&adev->grbm_idx_mutex);
  3513. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3514. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3515. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3516. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3517. for (k = 0; k < adev->usec_timeout; k++) {
  3518. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3519. break;
  3520. udelay(1);
  3521. }
  3522. }
  3523. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3524. bool enable)
  3525. {
  3526. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3527. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3528. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3529. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3530. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3531. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3532. }
  3533. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3534. {
  3535. /* csib */
  3536. WREG32(mmRLC_CSIB_ADDR_HI,
  3537. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3538. WREG32(mmRLC_CSIB_ADDR_LO,
  3539. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3540. WREG32(mmRLC_CSIB_LENGTH,
  3541. adev->gfx.rlc.clear_state_size);
  3542. }
  3543. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3544. int ind_offset,
  3545. int list_size,
  3546. int *unique_indices,
  3547. int *indices_count,
  3548. int max_indices,
  3549. int *ind_start_offsets,
  3550. int *offset_count,
  3551. int max_offset)
  3552. {
  3553. int indices;
  3554. bool new_entry = true;
  3555. for (; ind_offset < list_size; ind_offset++) {
  3556. if (new_entry) {
  3557. new_entry = false;
  3558. ind_start_offsets[*offset_count] = ind_offset;
  3559. *offset_count = *offset_count + 1;
  3560. BUG_ON(*offset_count >= max_offset);
  3561. }
  3562. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3563. new_entry = true;
  3564. continue;
  3565. }
  3566. ind_offset += 2;
  3567. /* look for the matching indice */
  3568. for (indices = 0;
  3569. indices < *indices_count;
  3570. indices++) {
  3571. if (unique_indices[indices] ==
  3572. register_list_format[ind_offset])
  3573. break;
  3574. }
  3575. if (indices >= *indices_count) {
  3576. unique_indices[*indices_count] =
  3577. register_list_format[ind_offset];
  3578. indices = *indices_count;
  3579. *indices_count = *indices_count + 1;
  3580. BUG_ON(*indices_count >= max_indices);
  3581. }
  3582. register_list_format[ind_offset] = indices;
  3583. }
  3584. }
  3585. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3586. {
  3587. int i, temp, data;
  3588. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3589. int indices_count = 0;
  3590. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3591. int offset_count = 0;
  3592. int list_size;
  3593. unsigned int *register_list_format =
  3594. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3595. if (!register_list_format)
  3596. return -ENOMEM;
  3597. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3598. adev->gfx.rlc.reg_list_format_size_bytes);
  3599. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3600. RLC_FormatDirectRegListLength,
  3601. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3602. unique_indices,
  3603. &indices_count,
  3604. sizeof(unique_indices) / sizeof(int),
  3605. indirect_start_offsets,
  3606. &offset_count,
  3607. sizeof(indirect_start_offsets)/sizeof(int));
  3608. /* save and restore list */
  3609. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3610. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3611. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3612. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3613. /* indirect list */
  3614. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3615. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3616. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3617. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3618. list_size = list_size >> 1;
  3619. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3620. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3621. /* starting offsets starts */
  3622. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3623. adev->gfx.rlc.starting_offsets_start);
  3624. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3625. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3626. indirect_start_offsets[i]);
  3627. /* unique indices */
  3628. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3629. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3630. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3631. if (unique_indices[i] != 0) {
  3632. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3633. WREG32(data + i, unique_indices[i] >> 20);
  3634. }
  3635. }
  3636. kfree(register_list_format);
  3637. return 0;
  3638. }
  3639. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3640. {
  3641. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3642. }
  3643. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3644. {
  3645. uint32_t data;
  3646. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3647. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3648. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3649. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3650. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3651. WREG32(mmRLC_PG_DELAY, data);
  3652. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3653. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3654. }
  3655. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3656. bool enable)
  3657. {
  3658. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3659. }
  3660. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3661. bool enable)
  3662. {
  3663. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3664. }
  3665. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3666. {
  3667. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3668. }
  3669. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3670. {
  3671. if ((adev->asic_type == CHIP_CARRIZO) ||
  3672. (adev->asic_type == CHIP_STONEY)) {
  3673. gfx_v8_0_init_csb(adev);
  3674. gfx_v8_0_init_save_restore_list(adev);
  3675. gfx_v8_0_enable_save_restore_machine(adev);
  3676. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3677. gfx_v8_0_init_power_gating(adev);
  3678. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3679. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3680. (adev->asic_type == CHIP_POLARIS12)) {
  3681. gfx_v8_0_init_csb(adev);
  3682. gfx_v8_0_init_save_restore_list(adev);
  3683. gfx_v8_0_enable_save_restore_machine(adev);
  3684. gfx_v8_0_init_power_gating(adev);
  3685. }
  3686. }
  3687. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3688. {
  3689. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3690. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3691. gfx_v8_0_wait_for_rlc_serdes(adev);
  3692. }
  3693. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3694. {
  3695. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3696. udelay(50);
  3697. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3698. udelay(50);
  3699. }
  3700. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3701. {
  3702. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3703. /* carrizo do enable cp interrupt after cp inited */
  3704. if (!(adev->flags & AMD_IS_APU))
  3705. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3706. udelay(50);
  3707. }
  3708. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3709. {
  3710. const struct rlc_firmware_header_v2_0 *hdr;
  3711. const __le32 *fw_data;
  3712. unsigned i, fw_size;
  3713. if (!adev->gfx.rlc_fw)
  3714. return -EINVAL;
  3715. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3716. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3717. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3718. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3719. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3720. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3721. for (i = 0; i < fw_size; i++)
  3722. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3723. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3724. return 0;
  3725. }
  3726. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3727. {
  3728. int r;
  3729. u32 tmp;
  3730. gfx_v8_0_rlc_stop(adev);
  3731. /* disable CG */
  3732. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3733. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3734. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3735. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3736. if (adev->asic_type == CHIP_POLARIS11 ||
  3737. adev->asic_type == CHIP_POLARIS10 ||
  3738. adev->asic_type == CHIP_POLARIS12) {
  3739. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3740. tmp &= ~0x3;
  3741. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3742. }
  3743. /* disable PG */
  3744. WREG32(mmRLC_PG_CNTL, 0);
  3745. gfx_v8_0_rlc_reset(adev);
  3746. gfx_v8_0_init_pg(adev);
  3747. if (!adev->pp_enabled) {
  3748. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3749. /* legacy rlc firmware loading */
  3750. r = gfx_v8_0_rlc_load_microcode(adev);
  3751. if (r)
  3752. return r;
  3753. } else {
  3754. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3755. AMDGPU_UCODE_ID_RLC_G);
  3756. if (r)
  3757. return -EINVAL;
  3758. }
  3759. }
  3760. gfx_v8_0_rlc_start(adev);
  3761. return 0;
  3762. }
  3763. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3764. {
  3765. int i;
  3766. u32 tmp = RREG32(mmCP_ME_CNTL);
  3767. if (enable) {
  3768. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3769. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3770. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3771. } else {
  3772. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3773. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3774. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3775. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3776. adev->gfx.gfx_ring[i].ready = false;
  3777. }
  3778. WREG32(mmCP_ME_CNTL, tmp);
  3779. udelay(50);
  3780. }
  3781. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3782. {
  3783. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3784. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3785. const struct gfx_firmware_header_v1_0 *me_hdr;
  3786. const __le32 *fw_data;
  3787. unsigned i, fw_size;
  3788. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3789. return -EINVAL;
  3790. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3791. adev->gfx.pfp_fw->data;
  3792. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3793. adev->gfx.ce_fw->data;
  3794. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3795. adev->gfx.me_fw->data;
  3796. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3797. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3798. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3799. gfx_v8_0_cp_gfx_enable(adev, false);
  3800. /* PFP */
  3801. fw_data = (const __le32 *)
  3802. (adev->gfx.pfp_fw->data +
  3803. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3804. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3805. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3806. for (i = 0; i < fw_size; i++)
  3807. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3808. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3809. /* CE */
  3810. fw_data = (const __le32 *)
  3811. (adev->gfx.ce_fw->data +
  3812. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3813. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3814. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3815. for (i = 0; i < fw_size; i++)
  3816. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3817. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3818. /* ME */
  3819. fw_data = (const __le32 *)
  3820. (adev->gfx.me_fw->data +
  3821. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3822. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3823. WREG32(mmCP_ME_RAM_WADDR, 0);
  3824. for (i = 0; i < fw_size; i++)
  3825. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3826. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3827. return 0;
  3828. }
  3829. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3830. {
  3831. u32 count = 0;
  3832. const struct cs_section_def *sect = NULL;
  3833. const struct cs_extent_def *ext = NULL;
  3834. /* begin clear state */
  3835. count += 2;
  3836. /* context control state */
  3837. count += 3;
  3838. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3839. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3840. if (sect->id == SECT_CONTEXT)
  3841. count += 2 + ext->reg_count;
  3842. else
  3843. return 0;
  3844. }
  3845. }
  3846. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3847. count += 4;
  3848. /* end clear state */
  3849. count += 2;
  3850. /* clear state */
  3851. count += 2;
  3852. return count;
  3853. }
  3854. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3855. {
  3856. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3857. const struct cs_section_def *sect = NULL;
  3858. const struct cs_extent_def *ext = NULL;
  3859. int r, i;
  3860. /* init the CP */
  3861. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3862. WREG32(mmCP_ENDIAN_SWAP, 0);
  3863. WREG32(mmCP_DEVICE_ID, 1);
  3864. gfx_v8_0_cp_gfx_enable(adev, true);
  3865. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3866. if (r) {
  3867. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3868. return r;
  3869. }
  3870. /* clear state buffer */
  3871. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3872. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3873. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3874. amdgpu_ring_write(ring, 0x80000000);
  3875. amdgpu_ring_write(ring, 0x80000000);
  3876. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3877. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3878. if (sect->id == SECT_CONTEXT) {
  3879. amdgpu_ring_write(ring,
  3880. PACKET3(PACKET3_SET_CONTEXT_REG,
  3881. ext->reg_count));
  3882. amdgpu_ring_write(ring,
  3883. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3884. for (i = 0; i < ext->reg_count; i++)
  3885. amdgpu_ring_write(ring, ext->extent[i]);
  3886. }
  3887. }
  3888. }
  3889. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3890. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3891. switch (adev->asic_type) {
  3892. case CHIP_TONGA:
  3893. case CHIP_POLARIS10:
  3894. amdgpu_ring_write(ring, 0x16000012);
  3895. amdgpu_ring_write(ring, 0x0000002A);
  3896. break;
  3897. case CHIP_POLARIS11:
  3898. case CHIP_POLARIS12:
  3899. amdgpu_ring_write(ring, 0x16000012);
  3900. amdgpu_ring_write(ring, 0x00000000);
  3901. break;
  3902. case CHIP_FIJI:
  3903. amdgpu_ring_write(ring, 0x3a00161a);
  3904. amdgpu_ring_write(ring, 0x0000002e);
  3905. break;
  3906. case CHIP_CARRIZO:
  3907. amdgpu_ring_write(ring, 0x00000002);
  3908. amdgpu_ring_write(ring, 0x00000000);
  3909. break;
  3910. case CHIP_TOPAZ:
  3911. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3912. 0x00000000 : 0x00000002);
  3913. amdgpu_ring_write(ring, 0x00000000);
  3914. break;
  3915. case CHIP_STONEY:
  3916. amdgpu_ring_write(ring, 0x00000000);
  3917. amdgpu_ring_write(ring, 0x00000000);
  3918. break;
  3919. default:
  3920. BUG();
  3921. }
  3922. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3923. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3924. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3925. amdgpu_ring_write(ring, 0);
  3926. /* init the CE partitions */
  3927. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3928. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3929. amdgpu_ring_write(ring, 0x8000);
  3930. amdgpu_ring_write(ring, 0x8000);
  3931. amdgpu_ring_commit(ring);
  3932. return 0;
  3933. }
  3934. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3935. {
  3936. u32 tmp;
  3937. /* no gfx doorbells on iceland */
  3938. if (adev->asic_type == CHIP_TOPAZ)
  3939. return;
  3940. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3941. if (ring->use_doorbell) {
  3942. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3943. DOORBELL_OFFSET, ring->doorbell_index);
  3944. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3945. DOORBELL_HIT, 0);
  3946. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3947. DOORBELL_EN, 1);
  3948. } else {
  3949. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3950. }
  3951. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3952. if (adev->flags & AMD_IS_APU)
  3953. return;
  3954. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3955. DOORBELL_RANGE_LOWER,
  3956. AMDGPU_DOORBELL_GFX_RING0);
  3957. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3958. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3959. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3960. }
  3961. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3962. {
  3963. struct amdgpu_ring *ring;
  3964. u32 tmp;
  3965. u32 rb_bufsz;
  3966. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3967. int r;
  3968. /* Set the write pointer delay */
  3969. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3970. /* set the RB to use vmid 0 */
  3971. WREG32(mmCP_RB_VMID, 0);
  3972. /* Set ring buffer size */
  3973. ring = &adev->gfx.gfx_ring[0];
  3974. rb_bufsz = order_base_2(ring->ring_size / 8);
  3975. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3976. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3977. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3978. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3979. #ifdef __BIG_ENDIAN
  3980. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3981. #endif
  3982. WREG32(mmCP_RB0_CNTL, tmp);
  3983. /* Initialize the ring buffer's read and write pointers */
  3984. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3985. ring->wptr = 0;
  3986. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3987. /* set the wb address wether it's enabled or not */
  3988. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3989. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3990. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3991. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3992. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3993. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3994. mdelay(1);
  3995. WREG32(mmCP_RB0_CNTL, tmp);
  3996. rb_addr = ring->gpu_addr >> 8;
  3997. WREG32(mmCP_RB0_BASE, rb_addr);
  3998. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3999. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4000. /* start the ring */
  4001. amdgpu_ring_clear_ring(ring);
  4002. gfx_v8_0_cp_gfx_start(adev);
  4003. ring->ready = true;
  4004. r = amdgpu_ring_test_ring(ring);
  4005. if (r)
  4006. ring->ready = false;
  4007. return r;
  4008. }
  4009. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4010. {
  4011. int i;
  4012. if (enable) {
  4013. WREG32(mmCP_MEC_CNTL, 0);
  4014. } else {
  4015. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4016. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4017. adev->gfx.compute_ring[i].ready = false;
  4018. adev->gfx.kiq.ring.ready = false;
  4019. }
  4020. udelay(50);
  4021. }
  4022. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4023. {
  4024. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4025. const __le32 *fw_data;
  4026. unsigned i, fw_size;
  4027. if (!adev->gfx.mec_fw)
  4028. return -EINVAL;
  4029. gfx_v8_0_cp_compute_enable(adev, false);
  4030. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4031. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4032. fw_data = (const __le32 *)
  4033. (adev->gfx.mec_fw->data +
  4034. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4035. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4036. /* MEC1 */
  4037. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4038. for (i = 0; i < fw_size; i++)
  4039. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4040. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4041. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4042. if (adev->gfx.mec2_fw) {
  4043. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4044. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4045. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4046. fw_data = (const __le32 *)
  4047. (adev->gfx.mec2_fw->data +
  4048. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4049. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4050. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4051. for (i = 0; i < fw_size; i++)
  4052. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4053. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4054. }
  4055. return 0;
  4056. }
  4057. /* KIQ functions */
  4058. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4059. {
  4060. uint32_t tmp;
  4061. struct amdgpu_device *adev = ring->adev;
  4062. /* tell RLC which is KIQ queue */
  4063. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4064. tmp &= 0xffffff00;
  4065. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4066. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4067. tmp |= 0x80;
  4068. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4069. }
  4070. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4071. {
  4072. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4073. uint32_t scratch, tmp = 0;
  4074. uint64_t queue_mask = 0;
  4075. int r, i;
  4076. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4077. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4078. continue;
  4079. /* This situation may be hit in the future if a new HW
  4080. * generation exposes more than 64 queues. If so, the
  4081. * definition of queue_mask needs updating */
  4082. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4083. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4084. break;
  4085. }
  4086. queue_mask |= (1ull << i);
  4087. }
  4088. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4089. if (r) {
  4090. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4091. return r;
  4092. }
  4093. WREG32(scratch, 0xCAFEDEAD);
  4094. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4095. if (r) {
  4096. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4097. amdgpu_gfx_scratch_free(adev, scratch);
  4098. return r;
  4099. }
  4100. /* set resources */
  4101. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4102. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4103. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4104. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4105. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4106. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4107. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4108. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4109. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4110. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4111. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4112. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4113. /* map queues */
  4114. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4115. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4116. amdgpu_ring_write(kiq_ring,
  4117. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4118. amdgpu_ring_write(kiq_ring,
  4119. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4120. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4121. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4122. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4123. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4124. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4125. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4126. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4127. }
  4128. /* write to scratch for completion */
  4129. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4130. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4131. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4132. amdgpu_ring_commit(kiq_ring);
  4133. for (i = 0; i < adev->usec_timeout; i++) {
  4134. tmp = RREG32(scratch);
  4135. if (tmp == 0xDEADBEEF)
  4136. break;
  4137. DRM_UDELAY(1);
  4138. }
  4139. if (i >= adev->usec_timeout) {
  4140. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4141. scratch, tmp);
  4142. r = -EINVAL;
  4143. }
  4144. amdgpu_gfx_scratch_free(adev, scratch);
  4145. return r;
  4146. }
  4147. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4148. {
  4149. int i, r = 0;
  4150. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4151. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4152. for (i = 0; i < adev->usec_timeout; i++) {
  4153. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4154. break;
  4155. udelay(1);
  4156. }
  4157. if (i == adev->usec_timeout)
  4158. r = -ETIMEDOUT;
  4159. }
  4160. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4161. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4162. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4163. return r;
  4164. }
  4165. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4166. {
  4167. struct amdgpu_device *adev = ring->adev;
  4168. struct vi_mqd *mqd = ring->mqd_ptr;
  4169. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4170. uint32_t tmp;
  4171. mqd->header = 0xC0310800;
  4172. mqd->compute_pipelinestat_enable = 0x00000001;
  4173. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4174. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4175. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4176. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4177. mqd->compute_misc_reserved = 0x00000003;
  4178. if (!(adev->flags & AMD_IS_APU)) {
  4179. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4180. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4181. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4182. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4183. }
  4184. eop_base_addr = ring->eop_gpu_addr >> 8;
  4185. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4186. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4187. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4188. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4189. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4190. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4191. mqd->cp_hqd_eop_control = tmp;
  4192. /* enable doorbell? */
  4193. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4194. CP_HQD_PQ_DOORBELL_CONTROL,
  4195. DOORBELL_EN,
  4196. ring->use_doorbell ? 1 : 0);
  4197. mqd->cp_hqd_pq_doorbell_control = tmp;
  4198. /* set the pointer to the MQD */
  4199. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4200. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4201. /* set MQD vmid to 0 */
  4202. tmp = RREG32(mmCP_MQD_CONTROL);
  4203. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4204. mqd->cp_mqd_control = tmp;
  4205. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4206. hqd_gpu_addr = ring->gpu_addr >> 8;
  4207. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4208. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4209. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4210. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4211. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4212. (order_base_2(ring->ring_size / 4) - 1));
  4213. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4214. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4215. #ifdef __BIG_ENDIAN
  4216. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4217. #endif
  4218. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4219. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4220. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4221. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4222. mqd->cp_hqd_pq_control = tmp;
  4223. /* set the wb address whether it's enabled or not */
  4224. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4225. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4226. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4227. upper_32_bits(wb_gpu_addr) & 0xffff;
  4228. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4229. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4230. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4231. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4232. tmp = 0;
  4233. /* enable the doorbell if requested */
  4234. if (ring->use_doorbell) {
  4235. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4236. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4237. DOORBELL_OFFSET, ring->doorbell_index);
  4238. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4239. DOORBELL_EN, 1);
  4240. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4241. DOORBELL_SOURCE, 0);
  4242. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4243. DOORBELL_HIT, 0);
  4244. }
  4245. mqd->cp_hqd_pq_doorbell_control = tmp;
  4246. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4247. ring->wptr = 0;
  4248. mqd->cp_hqd_pq_wptr = ring->wptr;
  4249. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4250. /* set the vmid for the queue */
  4251. mqd->cp_hqd_vmid = 0;
  4252. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4253. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4254. mqd->cp_hqd_persistent_state = tmp;
  4255. /* set MTYPE */
  4256. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4257. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4258. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4259. mqd->cp_hqd_ib_control = tmp;
  4260. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4261. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4262. mqd->cp_hqd_iq_timer = tmp;
  4263. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4264. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4265. mqd->cp_hqd_ctx_save_control = tmp;
  4266. /* defaults */
  4267. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4268. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4269. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4270. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4271. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4272. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4273. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4274. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4275. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4276. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4277. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4278. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4279. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4280. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4281. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4282. /* activate the queue */
  4283. mqd->cp_hqd_active = 1;
  4284. return 0;
  4285. }
  4286. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4287. struct vi_mqd *mqd)
  4288. {
  4289. uint32_t mqd_reg;
  4290. uint32_t *mqd_data;
  4291. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4292. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4293. /* disable wptr polling */
  4294. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4295. /* program all HQD registers */
  4296. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4297. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4298. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4299. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4300. * on ASICs that do not support context-save.
  4301. * EOP writes/reads can start anywhere in the ring.
  4302. */
  4303. if (adev->asic_type != CHIP_TONGA) {
  4304. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4305. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4306. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4307. }
  4308. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4309. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4310. /* activate the HQD */
  4311. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4312. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4313. return 0;
  4314. }
  4315. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4316. {
  4317. struct amdgpu_device *adev = ring->adev;
  4318. struct vi_mqd *mqd = ring->mqd_ptr;
  4319. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4320. gfx_v8_0_kiq_setting(ring);
  4321. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4322. /* reset MQD to a clean status */
  4323. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4324. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4325. /* reset ring buffer */
  4326. ring->wptr = 0;
  4327. amdgpu_ring_clear_ring(ring);
  4328. mutex_lock(&adev->srbm_mutex);
  4329. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4330. gfx_v8_0_mqd_commit(adev, mqd);
  4331. vi_srbm_select(adev, 0, 0, 0, 0);
  4332. mutex_unlock(&adev->srbm_mutex);
  4333. } else {
  4334. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4335. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4336. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4337. mutex_lock(&adev->srbm_mutex);
  4338. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4339. gfx_v8_0_mqd_init(ring);
  4340. gfx_v8_0_mqd_commit(adev, mqd);
  4341. vi_srbm_select(adev, 0, 0, 0, 0);
  4342. mutex_unlock(&adev->srbm_mutex);
  4343. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4344. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4345. }
  4346. return 0;
  4347. }
  4348. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4349. {
  4350. struct amdgpu_device *adev = ring->adev;
  4351. struct vi_mqd *mqd = ring->mqd_ptr;
  4352. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4353. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4354. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4355. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4356. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4357. mutex_lock(&adev->srbm_mutex);
  4358. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4359. gfx_v8_0_mqd_init(ring);
  4360. vi_srbm_select(adev, 0, 0, 0, 0);
  4361. mutex_unlock(&adev->srbm_mutex);
  4362. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4363. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4364. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4365. /* reset MQD to a clean status */
  4366. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4367. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4368. /* reset ring buffer */
  4369. ring->wptr = 0;
  4370. amdgpu_ring_clear_ring(ring);
  4371. } else {
  4372. amdgpu_ring_clear_ring(ring);
  4373. }
  4374. return 0;
  4375. }
  4376. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4377. {
  4378. if (adev->asic_type > CHIP_TONGA) {
  4379. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4380. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4381. }
  4382. /* enable doorbells */
  4383. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4384. }
  4385. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4386. {
  4387. struct amdgpu_ring *ring = NULL;
  4388. int r = 0, i;
  4389. gfx_v8_0_cp_compute_enable(adev, true);
  4390. ring = &adev->gfx.kiq.ring;
  4391. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4392. if (unlikely(r != 0))
  4393. goto done;
  4394. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4395. if (!r) {
  4396. r = gfx_v8_0_kiq_init_queue(ring);
  4397. amdgpu_bo_kunmap(ring->mqd_obj);
  4398. ring->mqd_ptr = NULL;
  4399. }
  4400. amdgpu_bo_unreserve(ring->mqd_obj);
  4401. if (r)
  4402. goto done;
  4403. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4404. ring = &adev->gfx.compute_ring[i];
  4405. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4406. if (unlikely(r != 0))
  4407. goto done;
  4408. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4409. if (!r) {
  4410. r = gfx_v8_0_kcq_init_queue(ring);
  4411. amdgpu_bo_kunmap(ring->mqd_obj);
  4412. ring->mqd_ptr = NULL;
  4413. }
  4414. amdgpu_bo_unreserve(ring->mqd_obj);
  4415. if (r)
  4416. goto done;
  4417. }
  4418. gfx_v8_0_set_mec_doorbell_range(adev);
  4419. r = gfx_v8_0_kiq_kcq_enable(adev);
  4420. if (r)
  4421. goto done;
  4422. /* Test KIQ */
  4423. ring = &adev->gfx.kiq.ring;
  4424. ring->ready = true;
  4425. r = amdgpu_ring_test_ring(ring);
  4426. if (r) {
  4427. ring->ready = false;
  4428. goto done;
  4429. }
  4430. /* Test KCQs */
  4431. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4432. ring = &adev->gfx.compute_ring[i];
  4433. ring->ready = true;
  4434. r = amdgpu_ring_test_ring(ring);
  4435. if (r)
  4436. ring->ready = false;
  4437. }
  4438. done:
  4439. return r;
  4440. }
  4441. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4442. {
  4443. int r;
  4444. if (!(adev->flags & AMD_IS_APU))
  4445. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4446. if (!adev->pp_enabled) {
  4447. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4448. /* legacy firmware loading */
  4449. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4450. if (r)
  4451. return r;
  4452. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4453. if (r)
  4454. return r;
  4455. } else {
  4456. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4457. AMDGPU_UCODE_ID_CP_CE);
  4458. if (r)
  4459. return -EINVAL;
  4460. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4461. AMDGPU_UCODE_ID_CP_PFP);
  4462. if (r)
  4463. return -EINVAL;
  4464. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4465. AMDGPU_UCODE_ID_CP_ME);
  4466. if (r)
  4467. return -EINVAL;
  4468. if (adev->asic_type == CHIP_TOPAZ) {
  4469. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4470. if (r)
  4471. return r;
  4472. } else {
  4473. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4474. AMDGPU_UCODE_ID_CP_MEC1);
  4475. if (r)
  4476. return -EINVAL;
  4477. }
  4478. }
  4479. }
  4480. r = gfx_v8_0_cp_gfx_resume(adev);
  4481. if (r)
  4482. return r;
  4483. r = gfx_v8_0_kiq_resume(adev);
  4484. if (r)
  4485. return r;
  4486. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4487. return 0;
  4488. }
  4489. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4490. {
  4491. gfx_v8_0_cp_gfx_enable(adev, enable);
  4492. gfx_v8_0_cp_compute_enable(adev, enable);
  4493. }
  4494. static int gfx_v8_0_hw_init(void *handle)
  4495. {
  4496. int r;
  4497. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4498. gfx_v8_0_init_golden_registers(adev);
  4499. gfx_v8_0_gpu_init(adev);
  4500. r = gfx_v8_0_rlc_resume(adev);
  4501. if (r)
  4502. return r;
  4503. r = gfx_v8_0_cp_resume(adev);
  4504. return r;
  4505. }
  4506. static int gfx_v8_0_hw_fini(void *handle)
  4507. {
  4508. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4509. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4510. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4511. if (amdgpu_sriov_vf(adev)) {
  4512. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4513. return 0;
  4514. }
  4515. gfx_v8_0_cp_enable(adev, false);
  4516. gfx_v8_0_rlc_stop(adev);
  4517. amdgpu_set_powergating_state(adev,
  4518. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4519. return 0;
  4520. }
  4521. static int gfx_v8_0_suspend(void *handle)
  4522. {
  4523. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4524. adev->gfx.in_suspend = true;
  4525. return gfx_v8_0_hw_fini(adev);
  4526. }
  4527. static int gfx_v8_0_resume(void *handle)
  4528. {
  4529. int r;
  4530. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4531. r = gfx_v8_0_hw_init(adev);
  4532. adev->gfx.in_suspend = false;
  4533. return r;
  4534. }
  4535. static bool gfx_v8_0_is_idle(void *handle)
  4536. {
  4537. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4538. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4539. return false;
  4540. else
  4541. return true;
  4542. }
  4543. static int gfx_v8_0_wait_for_idle(void *handle)
  4544. {
  4545. unsigned i;
  4546. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4547. for (i = 0; i < adev->usec_timeout; i++) {
  4548. if (gfx_v8_0_is_idle(handle))
  4549. return 0;
  4550. udelay(1);
  4551. }
  4552. return -ETIMEDOUT;
  4553. }
  4554. static bool gfx_v8_0_check_soft_reset(void *handle)
  4555. {
  4556. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4557. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4558. u32 tmp;
  4559. /* GRBM_STATUS */
  4560. tmp = RREG32(mmGRBM_STATUS);
  4561. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4562. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4563. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4564. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4565. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4566. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4567. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4568. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4569. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4570. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4571. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4572. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4573. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4574. }
  4575. /* GRBM_STATUS2 */
  4576. tmp = RREG32(mmGRBM_STATUS2);
  4577. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4578. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4579. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4580. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4581. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4582. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4583. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4584. SOFT_RESET_CPF, 1);
  4585. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4586. SOFT_RESET_CPC, 1);
  4587. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4588. SOFT_RESET_CPG, 1);
  4589. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4590. SOFT_RESET_GRBM, 1);
  4591. }
  4592. /* SRBM_STATUS */
  4593. tmp = RREG32(mmSRBM_STATUS);
  4594. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4595. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4596. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4597. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4598. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4599. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4600. if (grbm_soft_reset || srbm_soft_reset) {
  4601. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4602. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4603. return true;
  4604. } else {
  4605. adev->gfx.grbm_soft_reset = 0;
  4606. adev->gfx.srbm_soft_reset = 0;
  4607. return false;
  4608. }
  4609. }
  4610. static int gfx_v8_0_pre_soft_reset(void *handle)
  4611. {
  4612. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4613. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4614. if ((!adev->gfx.grbm_soft_reset) &&
  4615. (!adev->gfx.srbm_soft_reset))
  4616. return 0;
  4617. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4618. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4619. /* stop the rlc */
  4620. gfx_v8_0_rlc_stop(adev);
  4621. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4622. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4623. /* Disable GFX parsing/prefetching */
  4624. gfx_v8_0_cp_gfx_enable(adev, false);
  4625. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4626. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4627. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4628. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4629. int i;
  4630. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4631. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4632. mutex_lock(&adev->srbm_mutex);
  4633. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4634. gfx_v8_0_deactivate_hqd(adev, 2);
  4635. vi_srbm_select(adev, 0, 0, 0, 0);
  4636. mutex_unlock(&adev->srbm_mutex);
  4637. }
  4638. /* Disable MEC parsing/prefetching */
  4639. gfx_v8_0_cp_compute_enable(adev, false);
  4640. }
  4641. return 0;
  4642. }
  4643. static int gfx_v8_0_soft_reset(void *handle)
  4644. {
  4645. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4646. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4647. u32 tmp;
  4648. if ((!adev->gfx.grbm_soft_reset) &&
  4649. (!adev->gfx.srbm_soft_reset))
  4650. return 0;
  4651. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4652. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4653. if (grbm_soft_reset || srbm_soft_reset) {
  4654. tmp = RREG32(mmGMCON_DEBUG);
  4655. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4656. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4657. WREG32(mmGMCON_DEBUG, tmp);
  4658. udelay(50);
  4659. }
  4660. if (grbm_soft_reset) {
  4661. tmp = RREG32(mmGRBM_SOFT_RESET);
  4662. tmp |= grbm_soft_reset;
  4663. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4664. WREG32(mmGRBM_SOFT_RESET, tmp);
  4665. tmp = RREG32(mmGRBM_SOFT_RESET);
  4666. udelay(50);
  4667. tmp &= ~grbm_soft_reset;
  4668. WREG32(mmGRBM_SOFT_RESET, tmp);
  4669. tmp = RREG32(mmGRBM_SOFT_RESET);
  4670. }
  4671. if (srbm_soft_reset) {
  4672. tmp = RREG32(mmSRBM_SOFT_RESET);
  4673. tmp |= srbm_soft_reset;
  4674. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4675. WREG32(mmSRBM_SOFT_RESET, tmp);
  4676. tmp = RREG32(mmSRBM_SOFT_RESET);
  4677. udelay(50);
  4678. tmp &= ~srbm_soft_reset;
  4679. WREG32(mmSRBM_SOFT_RESET, tmp);
  4680. tmp = RREG32(mmSRBM_SOFT_RESET);
  4681. }
  4682. if (grbm_soft_reset || srbm_soft_reset) {
  4683. tmp = RREG32(mmGMCON_DEBUG);
  4684. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4685. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4686. WREG32(mmGMCON_DEBUG, tmp);
  4687. }
  4688. /* Wait a little for things to settle down */
  4689. udelay(50);
  4690. return 0;
  4691. }
  4692. static int gfx_v8_0_post_soft_reset(void *handle)
  4693. {
  4694. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4695. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4696. if ((!adev->gfx.grbm_soft_reset) &&
  4697. (!adev->gfx.srbm_soft_reset))
  4698. return 0;
  4699. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4700. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4701. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4702. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4703. gfx_v8_0_cp_gfx_resume(adev);
  4704. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4705. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4706. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4707. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4708. int i;
  4709. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4710. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4711. mutex_lock(&adev->srbm_mutex);
  4712. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4713. gfx_v8_0_deactivate_hqd(adev, 2);
  4714. vi_srbm_select(adev, 0, 0, 0, 0);
  4715. mutex_unlock(&adev->srbm_mutex);
  4716. }
  4717. gfx_v8_0_kiq_resume(adev);
  4718. }
  4719. gfx_v8_0_rlc_start(adev);
  4720. return 0;
  4721. }
  4722. /**
  4723. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4724. *
  4725. * @adev: amdgpu_device pointer
  4726. *
  4727. * Fetches a GPU clock counter snapshot.
  4728. * Returns the 64 bit clock counter snapshot.
  4729. */
  4730. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4731. {
  4732. uint64_t clock;
  4733. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4734. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4735. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4736. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4737. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4738. return clock;
  4739. }
  4740. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4741. uint32_t vmid,
  4742. uint32_t gds_base, uint32_t gds_size,
  4743. uint32_t gws_base, uint32_t gws_size,
  4744. uint32_t oa_base, uint32_t oa_size)
  4745. {
  4746. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4747. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4748. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4749. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4750. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4751. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4752. /* GDS Base */
  4753. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4754. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4755. WRITE_DATA_DST_SEL(0)));
  4756. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4757. amdgpu_ring_write(ring, 0);
  4758. amdgpu_ring_write(ring, gds_base);
  4759. /* GDS Size */
  4760. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4761. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4762. WRITE_DATA_DST_SEL(0)));
  4763. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4764. amdgpu_ring_write(ring, 0);
  4765. amdgpu_ring_write(ring, gds_size);
  4766. /* GWS */
  4767. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4768. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4769. WRITE_DATA_DST_SEL(0)));
  4770. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4771. amdgpu_ring_write(ring, 0);
  4772. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4773. /* OA */
  4774. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4775. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4776. WRITE_DATA_DST_SEL(0)));
  4777. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4778. amdgpu_ring_write(ring, 0);
  4779. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4780. }
  4781. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4782. {
  4783. WREG32(mmSQ_IND_INDEX,
  4784. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4785. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4786. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4787. (SQ_IND_INDEX__FORCE_READ_MASK));
  4788. return RREG32(mmSQ_IND_DATA);
  4789. }
  4790. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4791. uint32_t wave, uint32_t thread,
  4792. uint32_t regno, uint32_t num, uint32_t *out)
  4793. {
  4794. WREG32(mmSQ_IND_INDEX,
  4795. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4796. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4797. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4798. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4799. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4800. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4801. while (num--)
  4802. *(out++) = RREG32(mmSQ_IND_DATA);
  4803. }
  4804. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4805. {
  4806. /* type 0 wave data */
  4807. dst[(*no_fields)++] = 0;
  4808. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4809. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4810. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4811. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4812. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4813. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4814. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4815. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4816. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4817. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4818. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4819. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4820. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4821. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4822. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4823. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4824. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4825. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4826. }
  4827. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4828. uint32_t wave, uint32_t start,
  4829. uint32_t size, uint32_t *dst)
  4830. {
  4831. wave_read_regs(
  4832. adev, simd, wave, 0,
  4833. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4834. }
  4835. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4836. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4837. .select_se_sh = &gfx_v8_0_select_se_sh,
  4838. .read_wave_data = &gfx_v8_0_read_wave_data,
  4839. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4840. };
  4841. static int gfx_v8_0_early_init(void *handle)
  4842. {
  4843. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4844. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4845. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4846. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4847. gfx_v8_0_set_ring_funcs(adev);
  4848. gfx_v8_0_set_irq_funcs(adev);
  4849. gfx_v8_0_set_gds_init(adev);
  4850. gfx_v8_0_set_rlc_funcs(adev);
  4851. return 0;
  4852. }
  4853. static int gfx_v8_0_late_init(void *handle)
  4854. {
  4855. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4856. int r;
  4857. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4858. if (r)
  4859. return r;
  4860. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4861. if (r)
  4862. return r;
  4863. /* requires IBs so do in late init after IB pool is initialized */
  4864. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4865. if (r)
  4866. return r;
  4867. amdgpu_set_powergating_state(adev,
  4868. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4869. return 0;
  4870. }
  4871. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4872. bool enable)
  4873. {
  4874. if ((adev->asic_type == CHIP_POLARIS11) ||
  4875. (adev->asic_type == CHIP_POLARIS12))
  4876. /* Send msg to SMU via Powerplay */
  4877. amdgpu_set_powergating_state(adev,
  4878. AMD_IP_BLOCK_TYPE_SMC,
  4879. enable ?
  4880. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4881. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4882. }
  4883. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4884. bool enable)
  4885. {
  4886. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4887. }
  4888. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4889. bool enable)
  4890. {
  4891. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4892. }
  4893. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4894. bool enable)
  4895. {
  4896. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4897. }
  4898. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4899. bool enable)
  4900. {
  4901. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4902. /* Read any GFX register to wake up GFX. */
  4903. if (!enable)
  4904. RREG32(mmDB_RENDER_CONTROL);
  4905. }
  4906. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4907. bool enable)
  4908. {
  4909. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4910. cz_enable_gfx_cg_power_gating(adev, true);
  4911. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4912. cz_enable_gfx_pipeline_power_gating(adev, true);
  4913. } else {
  4914. cz_enable_gfx_cg_power_gating(adev, false);
  4915. cz_enable_gfx_pipeline_power_gating(adev, false);
  4916. }
  4917. }
  4918. static int gfx_v8_0_set_powergating_state(void *handle,
  4919. enum amd_powergating_state state)
  4920. {
  4921. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4922. bool enable = (state == AMD_PG_STATE_GATE);
  4923. if (amdgpu_sriov_vf(adev))
  4924. return 0;
  4925. switch (adev->asic_type) {
  4926. case CHIP_CARRIZO:
  4927. case CHIP_STONEY:
  4928. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4929. cz_enable_sck_slow_down_on_power_up(adev, true);
  4930. cz_enable_sck_slow_down_on_power_down(adev, true);
  4931. } else {
  4932. cz_enable_sck_slow_down_on_power_up(adev, false);
  4933. cz_enable_sck_slow_down_on_power_down(adev, false);
  4934. }
  4935. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4936. cz_enable_cp_power_gating(adev, true);
  4937. else
  4938. cz_enable_cp_power_gating(adev, false);
  4939. cz_update_gfx_cg_power_gating(adev, enable);
  4940. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4941. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4942. else
  4943. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4944. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4945. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4946. else
  4947. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4948. break;
  4949. case CHIP_POLARIS11:
  4950. case CHIP_POLARIS12:
  4951. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4952. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4953. else
  4954. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4955. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4956. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4957. else
  4958. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4959. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4960. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4961. else
  4962. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4963. break;
  4964. default:
  4965. break;
  4966. }
  4967. return 0;
  4968. }
  4969. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  4970. {
  4971. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4972. int data;
  4973. if (amdgpu_sriov_vf(adev))
  4974. *flags = 0;
  4975. /* AMD_CG_SUPPORT_GFX_MGCG */
  4976. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4977. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  4978. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  4979. /* AMD_CG_SUPPORT_GFX_CGLG */
  4980. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4981. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  4982. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  4983. /* AMD_CG_SUPPORT_GFX_CGLS */
  4984. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  4985. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  4986. /* AMD_CG_SUPPORT_GFX_CGTS */
  4987. data = RREG32(mmCGTS_SM_CTRL_REG);
  4988. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  4989. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  4990. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  4991. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  4992. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  4993. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  4994. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4995. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  4996. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  4997. /* AMD_CG_SUPPORT_GFX_CP_LS */
  4998. data = RREG32(mmCP_MEM_SLP_CNTL);
  4999. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5000. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5001. }
  5002. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5003. uint32_t reg_addr, uint32_t cmd)
  5004. {
  5005. uint32_t data;
  5006. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5007. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5008. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5009. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5010. if (adev->asic_type == CHIP_STONEY)
  5011. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5012. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5013. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5014. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5015. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5016. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5017. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5018. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5019. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5020. else
  5021. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5022. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5023. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5024. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5025. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5026. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5027. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5028. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5029. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5030. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5031. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5032. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5033. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5034. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5035. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5036. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5037. }
  5038. #define MSG_ENTER_RLC_SAFE_MODE 1
  5039. #define MSG_EXIT_RLC_SAFE_MODE 0
  5040. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5041. #define RLC_GPR_REG2__REQ__SHIFT 0
  5042. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5043. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5044. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5045. {
  5046. u32 data;
  5047. unsigned i;
  5048. data = RREG32(mmRLC_CNTL);
  5049. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5050. return;
  5051. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5052. data |= RLC_SAFE_MODE__CMD_MASK;
  5053. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5054. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5055. WREG32(mmRLC_SAFE_MODE, data);
  5056. for (i = 0; i < adev->usec_timeout; i++) {
  5057. if ((RREG32(mmRLC_GPM_STAT) &
  5058. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5059. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5060. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5061. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5062. break;
  5063. udelay(1);
  5064. }
  5065. for (i = 0; i < adev->usec_timeout; i++) {
  5066. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5067. break;
  5068. udelay(1);
  5069. }
  5070. adev->gfx.rlc.in_safe_mode = true;
  5071. }
  5072. }
  5073. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5074. {
  5075. u32 data = 0;
  5076. unsigned i;
  5077. data = RREG32(mmRLC_CNTL);
  5078. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5079. return;
  5080. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5081. if (adev->gfx.rlc.in_safe_mode) {
  5082. data |= RLC_SAFE_MODE__CMD_MASK;
  5083. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5084. WREG32(mmRLC_SAFE_MODE, data);
  5085. adev->gfx.rlc.in_safe_mode = false;
  5086. }
  5087. }
  5088. for (i = 0; i < adev->usec_timeout; i++) {
  5089. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5090. break;
  5091. udelay(1);
  5092. }
  5093. }
  5094. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5095. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5096. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5097. };
  5098. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5099. bool enable)
  5100. {
  5101. uint32_t temp, data;
  5102. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5103. /* It is disabled by HW by default */
  5104. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5105. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5106. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5107. /* 1 - RLC memory Light sleep */
  5108. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5109. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5110. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5111. }
  5112. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5113. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5114. if (adev->flags & AMD_IS_APU)
  5115. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5116. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5117. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5118. else
  5119. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5120. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5121. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5122. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5123. if (temp != data)
  5124. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5125. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5126. gfx_v8_0_wait_for_rlc_serdes(adev);
  5127. /* 5 - clear mgcg override */
  5128. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5129. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5130. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5131. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5132. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5133. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5134. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5135. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5136. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5137. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5138. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5139. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5140. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5141. if (temp != data)
  5142. WREG32(mmCGTS_SM_CTRL_REG, data);
  5143. }
  5144. udelay(50);
  5145. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5146. gfx_v8_0_wait_for_rlc_serdes(adev);
  5147. } else {
  5148. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5149. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5150. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5151. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5152. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5153. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5154. if (temp != data)
  5155. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5156. /* 2 - disable MGLS in RLC */
  5157. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5158. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5159. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5160. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5161. }
  5162. /* 3 - disable MGLS in CP */
  5163. data = RREG32(mmCP_MEM_SLP_CNTL);
  5164. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5165. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5166. WREG32(mmCP_MEM_SLP_CNTL, data);
  5167. }
  5168. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5169. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5170. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5171. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5172. if (temp != data)
  5173. WREG32(mmCGTS_SM_CTRL_REG, data);
  5174. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5175. gfx_v8_0_wait_for_rlc_serdes(adev);
  5176. /* 6 - set mgcg override */
  5177. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5178. udelay(50);
  5179. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5180. gfx_v8_0_wait_for_rlc_serdes(adev);
  5181. }
  5182. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5183. }
  5184. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5185. bool enable)
  5186. {
  5187. uint32_t temp, temp1, data, data1;
  5188. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5189. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5190. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5191. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5192. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5193. if (temp1 != data1)
  5194. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5195. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5196. gfx_v8_0_wait_for_rlc_serdes(adev);
  5197. /* 2 - clear cgcg override */
  5198. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5199. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5200. gfx_v8_0_wait_for_rlc_serdes(adev);
  5201. /* 3 - write cmd to set CGLS */
  5202. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5203. /* 4 - enable cgcg */
  5204. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5205. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5206. /* enable cgls*/
  5207. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5208. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5209. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5210. if (temp1 != data1)
  5211. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5212. } else {
  5213. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5214. }
  5215. if (temp != data)
  5216. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5217. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5218. * Cmp_busy/GFX_Idle interrupts
  5219. */
  5220. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5221. } else {
  5222. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5223. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5224. /* TEST CGCG */
  5225. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5226. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5227. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5228. if (temp1 != data1)
  5229. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5230. /* read gfx register to wake up cgcg */
  5231. RREG32(mmCB_CGTT_SCLK_CTRL);
  5232. RREG32(mmCB_CGTT_SCLK_CTRL);
  5233. RREG32(mmCB_CGTT_SCLK_CTRL);
  5234. RREG32(mmCB_CGTT_SCLK_CTRL);
  5235. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5236. gfx_v8_0_wait_for_rlc_serdes(adev);
  5237. /* write cmd to Set CGCG Overrride */
  5238. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5239. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5240. gfx_v8_0_wait_for_rlc_serdes(adev);
  5241. /* write cmd to Clear CGLS */
  5242. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5243. /* disable cgcg, cgls should be disabled too. */
  5244. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5245. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5246. if (temp != data)
  5247. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5248. /* enable interrupts again for PG */
  5249. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5250. }
  5251. gfx_v8_0_wait_for_rlc_serdes(adev);
  5252. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5253. }
  5254. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5255. bool enable)
  5256. {
  5257. if (enable) {
  5258. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5259. * === MGCG + MGLS + TS(CG/LS) ===
  5260. */
  5261. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5262. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5263. } else {
  5264. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5265. * === CGCG + CGLS ===
  5266. */
  5267. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5268. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5269. }
  5270. return 0;
  5271. }
  5272. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5273. enum amd_clockgating_state state)
  5274. {
  5275. uint32_t msg_id, pp_state = 0;
  5276. uint32_t pp_support_state = 0;
  5277. void *pp_handle = adev->powerplay.pp_handle;
  5278. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5279. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5280. pp_support_state = PP_STATE_SUPPORT_LS;
  5281. pp_state = PP_STATE_LS;
  5282. }
  5283. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5284. pp_support_state |= PP_STATE_SUPPORT_CG;
  5285. pp_state |= PP_STATE_CG;
  5286. }
  5287. if (state == AMD_CG_STATE_UNGATE)
  5288. pp_state = 0;
  5289. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5290. PP_BLOCK_GFX_CG,
  5291. pp_support_state,
  5292. pp_state);
  5293. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5294. }
  5295. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5296. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5297. pp_support_state = PP_STATE_SUPPORT_LS;
  5298. pp_state = PP_STATE_LS;
  5299. }
  5300. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5301. pp_support_state |= PP_STATE_SUPPORT_CG;
  5302. pp_state |= PP_STATE_CG;
  5303. }
  5304. if (state == AMD_CG_STATE_UNGATE)
  5305. pp_state = 0;
  5306. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5307. PP_BLOCK_GFX_MG,
  5308. pp_support_state,
  5309. pp_state);
  5310. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5311. }
  5312. return 0;
  5313. }
  5314. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5315. enum amd_clockgating_state state)
  5316. {
  5317. uint32_t msg_id, pp_state = 0;
  5318. uint32_t pp_support_state = 0;
  5319. void *pp_handle = adev->powerplay.pp_handle;
  5320. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5321. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5322. pp_support_state = PP_STATE_SUPPORT_LS;
  5323. pp_state = PP_STATE_LS;
  5324. }
  5325. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5326. pp_support_state |= PP_STATE_SUPPORT_CG;
  5327. pp_state |= PP_STATE_CG;
  5328. }
  5329. if (state == AMD_CG_STATE_UNGATE)
  5330. pp_state = 0;
  5331. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5332. PP_BLOCK_GFX_CG,
  5333. pp_support_state,
  5334. pp_state);
  5335. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5336. }
  5337. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5338. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5339. pp_support_state = PP_STATE_SUPPORT_LS;
  5340. pp_state = PP_STATE_LS;
  5341. }
  5342. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5343. pp_support_state |= PP_STATE_SUPPORT_CG;
  5344. pp_state |= PP_STATE_CG;
  5345. }
  5346. if (state == AMD_CG_STATE_UNGATE)
  5347. pp_state = 0;
  5348. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5349. PP_BLOCK_GFX_3D,
  5350. pp_support_state,
  5351. pp_state);
  5352. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5353. }
  5354. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5355. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5356. pp_support_state = PP_STATE_SUPPORT_LS;
  5357. pp_state = PP_STATE_LS;
  5358. }
  5359. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5360. pp_support_state |= PP_STATE_SUPPORT_CG;
  5361. pp_state |= PP_STATE_CG;
  5362. }
  5363. if (state == AMD_CG_STATE_UNGATE)
  5364. pp_state = 0;
  5365. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5366. PP_BLOCK_GFX_MG,
  5367. pp_support_state,
  5368. pp_state);
  5369. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5370. }
  5371. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5372. pp_support_state = PP_STATE_SUPPORT_LS;
  5373. if (state == AMD_CG_STATE_UNGATE)
  5374. pp_state = 0;
  5375. else
  5376. pp_state = PP_STATE_LS;
  5377. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5378. PP_BLOCK_GFX_RLC,
  5379. pp_support_state,
  5380. pp_state);
  5381. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5382. }
  5383. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5384. pp_support_state = PP_STATE_SUPPORT_LS;
  5385. if (state == AMD_CG_STATE_UNGATE)
  5386. pp_state = 0;
  5387. else
  5388. pp_state = PP_STATE_LS;
  5389. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5390. PP_BLOCK_GFX_CP,
  5391. pp_support_state,
  5392. pp_state);
  5393. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5394. }
  5395. return 0;
  5396. }
  5397. static int gfx_v8_0_set_clockgating_state(void *handle,
  5398. enum amd_clockgating_state state)
  5399. {
  5400. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5401. if (amdgpu_sriov_vf(adev))
  5402. return 0;
  5403. switch (adev->asic_type) {
  5404. case CHIP_FIJI:
  5405. case CHIP_CARRIZO:
  5406. case CHIP_STONEY:
  5407. gfx_v8_0_update_gfx_clock_gating(adev,
  5408. state == AMD_CG_STATE_GATE);
  5409. break;
  5410. case CHIP_TONGA:
  5411. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5412. break;
  5413. case CHIP_POLARIS10:
  5414. case CHIP_POLARIS11:
  5415. case CHIP_POLARIS12:
  5416. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5417. break;
  5418. default:
  5419. break;
  5420. }
  5421. return 0;
  5422. }
  5423. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5424. {
  5425. return ring->adev->wb.wb[ring->rptr_offs];
  5426. }
  5427. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5428. {
  5429. struct amdgpu_device *adev = ring->adev;
  5430. if (ring->use_doorbell)
  5431. /* XXX check if swapping is necessary on BE */
  5432. return ring->adev->wb.wb[ring->wptr_offs];
  5433. else
  5434. return RREG32(mmCP_RB0_WPTR);
  5435. }
  5436. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5437. {
  5438. struct amdgpu_device *adev = ring->adev;
  5439. if (ring->use_doorbell) {
  5440. /* XXX check if swapping is necessary on BE */
  5441. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5442. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5443. } else {
  5444. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5445. (void)RREG32(mmCP_RB0_WPTR);
  5446. }
  5447. }
  5448. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5449. {
  5450. u32 ref_and_mask, reg_mem_engine;
  5451. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5452. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5453. switch (ring->me) {
  5454. case 1:
  5455. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5456. break;
  5457. case 2:
  5458. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5459. break;
  5460. default:
  5461. return;
  5462. }
  5463. reg_mem_engine = 0;
  5464. } else {
  5465. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5466. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5467. }
  5468. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5469. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5470. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5471. reg_mem_engine));
  5472. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5473. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5474. amdgpu_ring_write(ring, ref_and_mask);
  5475. amdgpu_ring_write(ring, ref_and_mask);
  5476. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5477. }
  5478. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5479. {
  5480. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5481. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5482. EVENT_INDEX(4));
  5483. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5484. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5485. EVENT_INDEX(0));
  5486. }
  5487. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5488. {
  5489. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5490. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5491. WRITE_DATA_DST_SEL(0) |
  5492. WR_CONFIRM));
  5493. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5494. amdgpu_ring_write(ring, 0);
  5495. amdgpu_ring_write(ring, 1);
  5496. }
  5497. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5498. struct amdgpu_ib *ib,
  5499. unsigned vm_id, bool ctx_switch)
  5500. {
  5501. u32 header, control = 0;
  5502. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5503. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5504. else
  5505. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5506. control |= ib->length_dw | (vm_id << 24);
  5507. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5508. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5509. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5510. gfx_v8_0_ring_emit_de_meta(ring);
  5511. }
  5512. amdgpu_ring_write(ring, header);
  5513. amdgpu_ring_write(ring,
  5514. #ifdef __BIG_ENDIAN
  5515. (2 << 0) |
  5516. #endif
  5517. (ib->gpu_addr & 0xFFFFFFFC));
  5518. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5519. amdgpu_ring_write(ring, control);
  5520. }
  5521. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5522. struct amdgpu_ib *ib,
  5523. unsigned vm_id, bool ctx_switch)
  5524. {
  5525. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5526. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5527. amdgpu_ring_write(ring,
  5528. #ifdef __BIG_ENDIAN
  5529. (2 << 0) |
  5530. #endif
  5531. (ib->gpu_addr & 0xFFFFFFFC));
  5532. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5533. amdgpu_ring_write(ring, control);
  5534. }
  5535. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5536. u64 seq, unsigned flags)
  5537. {
  5538. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5539. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5540. /* EVENT_WRITE_EOP - flush caches, send int */
  5541. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5542. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5543. EOP_TC_ACTION_EN |
  5544. EOP_TC_WB_ACTION_EN |
  5545. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5546. EVENT_INDEX(5)));
  5547. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5548. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5549. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5550. amdgpu_ring_write(ring, lower_32_bits(seq));
  5551. amdgpu_ring_write(ring, upper_32_bits(seq));
  5552. }
  5553. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5554. {
  5555. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5556. uint32_t seq = ring->fence_drv.sync_seq;
  5557. uint64_t addr = ring->fence_drv.gpu_addr;
  5558. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5559. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5560. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5561. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5562. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5563. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5564. amdgpu_ring_write(ring, seq);
  5565. amdgpu_ring_write(ring, 0xffffffff);
  5566. amdgpu_ring_write(ring, 4); /* poll interval */
  5567. }
  5568. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5569. unsigned vm_id, uint64_t pd_addr)
  5570. {
  5571. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5572. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5573. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5574. WRITE_DATA_DST_SEL(0)) |
  5575. WR_CONFIRM);
  5576. if (vm_id < 8) {
  5577. amdgpu_ring_write(ring,
  5578. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5579. } else {
  5580. amdgpu_ring_write(ring,
  5581. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5582. }
  5583. amdgpu_ring_write(ring, 0);
  5584. amdgpu_ring_write(ring, pd_addr >> 12);
  5585. /* bits 0-15 are the VM contexts0-15 */
  5586. /* invalidate the cache */
  5587. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5588. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5589. WRITE_DATA_DST_SEL(0)));
  5590. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5591. amdgpu_ring_write(ring, 0);
  5592. amdgpu_ring_write(ring, 1 << vm_id);
  5593. /* wait for the invalidate to complete */
  5594. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5595. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5596. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5597. WAIT_REG_MEM_ENGINE(0))); /* me */
  5598. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5599. amdgpu_ring_write(ring, 0);
  5600. amdgpu_ring_write(ring, 0); /* ref */
  5601. amdgpu_ring_write(ring, 0); /* mask */
  5602. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5603. /* compute doesn't have PFP */
  5604. if (usepfp) {
  5605. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5606. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5607. amdgpu_ring_write(ring, 0x0);
  5608. }
  5609. }
  5610. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5611. {
  5612. return ring->adev->wb.wb[ring->wptr_offs];
  5613. }
  5614. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5615. {
  5616. struct amdgpu_device *adev = ring->adev;
  5617. /* XXX check if swapping is necessary on BE */
  5618. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5619. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5620. }
  5621. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5622. u64 addr, u64 seq,
  5623. unsigned flags)
  5624. {
  5625. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5626. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5627. /* RELEASE_MEM - flush caches, send int */
  5628. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5629. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5630. EOP_TC_ACTION_EN |
  5631. EOP_TC_WB_ACTION_EN |
  5632. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5633. EVENT_INDEX(5)));
  5634. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5635. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5636. amdgpu_ring_write(ring, upper_32_bits(addr));
  5637. amdgpu_ring_write(ring, lower_32_bits(seq));
  5638. amdgpu_ring_write(ring, upper_32_bits(seq));
  5639. }
  5640. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5641. u64 seq, unsigned int flags)
  5642. {
  5643. /* we only allocate 32bit for each seq wb address */
  5644. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5645. /* write fence seq to the "addr" */
  5646. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5647. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5648. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5649. amdgpu_ring_write(ring, lower_32_bits(addr));
  5650. amdgpu_ring_write(ring, upper_32_bits(addr));
  5651. amdgpu_ring_write(ring, lower_32_bits(seq));
  5652. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5653. /* set register to trigger INT */
  5654. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5655. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5656. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5657. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5658. amdgpu_ring_write(ring, 0);
  5659. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5660. }
  5661. }
  5662. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5663. {
  5664. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5665. amdgpu_ring_write(ring, 0);
  5666. }
  5667. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5668. {
  5669. uint32_t dw2 = 0;
  5670. if (amdgpu_sriov_vf(ring->adev))
  5671. gfx_v8_0_ring_emit_ce_meta(ring);
  5672. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5673. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5674. gfx_v8_0_ring_emit_vgt_flush(ring);
  5675. /* set load_global_config & load_global_uconfig */
  5676. dw2 |= 0x8001;
  5677. /* set load_cs_sh_regs */
  5678. dw2 |= 0x01000000;
  5679. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5680. dw2 |= 0x10002;
  5681. /* set load_ce_ram if preamble presented */
  5682. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5683. dw2 |= 0x10000000;
  5684. } else {
  5685. /* still load_ce_ram if this is the first time preamble presented
  5686. * although there is no context switch happens.
  5687. */
  5688. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5689. dw2 |= 0x10000000;
  5690. }
  5691. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5692. amdgpu_ring_write(ring, dw2);
  5693. amdgpu_ring_write(ring, 0);
  5694. }
  5695. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5696. {
  5697. unsigned ret;
  5698. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5699. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5700. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5701. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5702. ret = ring->wptr & ring->buf_mask;
  5703. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5704. return ret;
  5705. }
  5706. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5707. {
  5708. unsigned cur;
  5709. BUG_ON(offset > ring->buf_mask);
  5710. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5711. cur = (ring->wptr & ring->buf_mask) - 1;
  5712. if (likely(cur > offset))
  5713. ring->ring[offset] = cur - offset;
  5714. else
  5715. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5716. }
  5717. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5718. {
  5719. struct amdgpu_device *adev = ring->adev;
  5720. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5721. amdgpu_ring_write(ring, 0 | /* src: register*/
  5722. (5 << 8) | /* dst: memory */
  5723. (1 << 20)); /* write confirm */
  5724. amdgpu_ring_write(ring, reg);
  5725. amdgpu_ring_write(ring, 0);
  5726. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5727. adev->virt.reg_val_offs * 4));
  5728. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5729. adev->virt.reg_val_offs * 4));
  5730. }
  5731. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5732. uint32_t val)
  5733. {
  5734. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5735. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5736. amdgpu_ring_write(ring, reg);
  5737. amdgpu_ring_write(ring, 0);
  5738. amdgpu_ring_write(ring, val);
  5739. }
  5740. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5741. enum amdgpu_interrupt_state state)
  5742. {
  5743. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5744. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5745. }
  5746. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5747. int me, int pipe,
  5748. enum amdgpu_interrupt_state state)
  5749. {
  5750. u32 mec_int_cntl, mec_int_cntl_reg;
  5751. /*
  5752. * amdgpu controls only the first MEC. That's why this function only
  5753. * handles the setting of interrupts for this specific MEC. All other
  5754. * pipes' interrupts are set by amdkfd.
  5755. */
  5756. if (me == 1) {
  5757. switch (pipe) {
  5758. case 0:
  5759. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5760. break;
  5761. case 1:
  5762. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5763. break;
  5764. case 2:
  5765. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5766. break;
  5767. case 3:
  5768. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5769. break;
  5770. default:
  5771. DRM_DEBUG("invalid pipe %d\n", pipe);
  5772. return;
  5773. }
  5774. } else {
  5775. DRM_DEBUG("invalid me %d\n", me);
  5776. return;
  5777. }
  5778. switch (state) {
  5779. case AMDGPU_IRQ_STATE_DISABLE:
  5780. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5781. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5782. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5783. break;
  5784. case AMDGPU_IRQ_STATE_ENABLE:
  5785. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5786. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5787. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5788. break;
  5789. default:
  5790. break;
  5791. }
  5792. }
  5793. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5794. struct amdgpu_irq_src *source,
  5795. unsigned type,
  5796. enum amdgpu_interrupt_state state)
  5797. {
  5798. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5799. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5800. return 0;
  5801. }
  5802. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5803. struct amdgpu_irq_src *source,
  5804. unsigned type,
  5805. enum amdgpu_interrupt_state state)
  5806. {
  5807. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5808. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5809. return 0;
  5810. }
  5811. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5812. struct amdgpu_irq_src *src,
  5813. unsigned type,
  5814. enum amdgpu_interrupt_state state)
  5815. {
  5816. switch (type) {
  5817. case AMDGPU_CP_IRQ_GFX_EOP:
  5818. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5819. break;
  5820. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5821. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5822. break;
  5823. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5824. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5825. break;
  5826. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5827. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5828. break;
  5829. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5830. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5831. break;
  5832. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5833. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5834. break;
  5835. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5836. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5837. break;
  5838. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5839. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5840. break;
  5841. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5842. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5843. break;
  5844. default:
  5845. break;
  5846. }
  5847. return 0;
  5848. }
  5849. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5850. struct amdgpu_irq_src *source,
  5851. struct amdgpu_iv_entry *entry)
  5852. {
  5853. int i;
  5854. u8 me_id, pipe_id, queue_id;
  5855. struct amdgpu_ring *ring;
  5856. DRM_DEBUG("IH: CP EOP\n");
  5857. me_id = (entry->ring_id & 0x0c) >> 2;
  5858. pipe_id = (entry->ring_id & 0x03) >> 0;
  5859. queue_id = (entry->ring_id & 0x70) >> 4;
  5860. switch (me_id) {
  5861. case 0:
  5862. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5863. break;
  5864. case 1:
  5865. case 2:
  5866. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5867. ring = &adev->gfx.compute_ring[i];
  5868. /* Per-queue interrupt is supported for MEC starting from VI.
  5869. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5870. */
  5871. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5872. amdgpu_fence_process(ring);
  5873. }
  5874. break;
  5875. }
  5876. return 0;
  5877. }
  5878. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5879. struct amdgpu_irq_src *source,
  5880. struct amdgpu_iv_entry *entry)
  5881. {
  5882. DRM_ERROR("Illegal register access in command stream\n");
  5883. schedule_work(&adev->reset_work);
  5884. return 0;
  5885. }
  5886. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5887. struct amdgpu_irq_src *source,
  5888. struct amdgpu_iv_entry *entry)
  5889. {
  5890. DRM_ERROR("Illegal instruction in command stream\n");
  5891. schedule_work(&adev->reset_work);
  5892. return 0;
  5893. }
  5894. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  5895. struct amdgpu_irq_src *src,
  5896. unsigned int type,
  5897. enum amdgpu_interrupt_state state)
  5898. {
  5899. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  5900. switch (type) {
  5901. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  5902. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  5903. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5904. if (ring->me == 1)
  5905. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  5906. ring->pipe,
  5907. GENERIC2_INT_ENABLE,
  5908. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5909. else
  5910. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  5911. ring->pipe,
  5912. GENERIC2_INT_ENABLE,
  5913. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5914. break;
  5915. default:
  5916. BUG(); /* kiq only support GENERIC2_INT now */
  5917. break;
  5918. }
  5919. return 0;
  5920. }
  5921. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  5922. struct amdgpu_irq_src *source,
  5923. struct amdgpu_iv_entry *entry)
  5924. {
  5925. u8 me_id, pipe_id, queue_id;
  5926. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  5927. me_id = (entry->ring_id & 0x0c) >> 2;
  5928. pipe_id = (entry->ring_id & 0x03) >> 0;
  5929. queue_id = (entry->ring_id & 0x70) >> 4;
  5930. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  5931. me_id, pipe_id, queue_id);
  5932. amdgpu_fence_process(ring);
  5933. return 0;
  5934. }
  5935. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5936. .name = "gfx_v8_0",
  5937. .early_init = gfx_v8_0_early_init,
  5938. .late_init = gfx_v8_0_late_init,
  5939. .sw_init = gfx_v8_0_sw_init,
  5940. .sw_fini = gfx_v8_0_sw_fini,
  5941. .hw_init = gfx_v8_0_hw_init,
  5942. .hw_fini = gfx_v8_0_hw_fini,
  5943. .suspend = gfx_v8_0_suspend,
  5944. .resume = gfx_v8_0_resume,
  5945. .is_idle = gfx_v8_0_is_idle,
  5946. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5947. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5948. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5949. .soft_reset = gfx_v8_0_soft_reset,
  5950. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5951. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5952. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5953. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  5954. };
  5955. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5956. .type = AMDGPU_RING_TYPE_GFX,
  5957. .align_mask = 0xff,
  5958. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5959. .support_64bit_ptrs = false,
  5960. .get_rptr = gfx_v8_0_ring_get_rptr,
  5961. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5962. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5963. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  5964. 5 + /* COND_EXEC */
  5965. 7 + /* PIPELINE_SYNC */
  5966. 19 + /* VM_FLUSH */
  5967. 8 + /* FENCE for VM_FLUSH */
  5968. 20 + /* GDS switch */
  5969. 4 + /* double SWITCH_BUFFER,
  5970. the first COND_EXEC jump to the place just
  5971. prior to this double SWITCH_BUFFER */
  5972. 5 + /* COND_EXEC */
  5973. 7 + /* HDP_flush */
  5974. 4 + /* VGT_flush */
  5975. 14 + /* CE_META */
  5976. 31 + /* DE_META */
  5977. 3 + /* CNTX_CTRL */
  5978. 5 + /* HDP_INVL */
  5979. 8 + 8 + /* FENCE x2 */
  5980. 2, /* SWITCH_BUFFER */
  5981. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  5982. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5983. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5984. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5985. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5986. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5987. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5988. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5989. .test_ring = gfx_v8_0_ring_test_ring,
  5990. .test_ib = gfx_v8_0_ring_test_ib,
  5991. .insert_nop = amdgpu_ring_insert_nop,
  5992. .pad_ib = amdgpu_ring_generic_pad_ib,
  5993. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5994. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5995. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  5996. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  5997. };
  5998. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5999. .type = AMDGPU_RING_TYPE_COMPUTE,
  6000. .align_mask = 0xff,
  6001. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6002. .support_64bit_ptrs = false,
  6003. .get_rptr = gfx_v8_0_ring_get_rptr,
  6004. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6005. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6006. .emit_frame_size =
  6007. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6008. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6009. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6010. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6011. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6012. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6013. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6014. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6015. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6016. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6017. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6018. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6019. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6020. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6021. .test_ring = gfx_v8_0_ring_test_ring,
  6022. .test_ib = gfx_v8_0_ring_test_ib,
  6023. .insert_nop = amdgpu_ring_insert_nop,
  6024. .pad_ib = amdgpu_ring_generic_pad_ib,
  6025. };
  6026. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6027. .type = AMDGPU_RING_TYPE_KIQ,
  6028. .align_mask = 0xff,
  6029. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6030. .support_64bit_ptrs = false,
  6031. .get_rptr = gfx_v8_0_ring_get_rptr,
  6032. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6033. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6034. .emit_frame_size =
  6035. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6036. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6037. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6038. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6039. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6040. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6041. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6042. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6043. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6044. .test_ring = gfx_v8_0_ring_test_ring,
  6045. .test_ib = gfx_v8_0_ring_test_ib,
  6046. .insert_nop = amdgpu_ring_insert_nop,
  6047. .pad_ib = amdgpu_ring_generic_pad_ib,
  6048. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6049. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6050. };
  6051. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6052. {
  6053. int i;
  6054. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6055. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6056. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6057. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6058. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6059. }
  6060. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6061. .set = gfx_v8_0_set_eop_interrupt_state,
  6062. .process = gfx_v8_0_eop_irq,
  6063. };
  6064. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6065. .set = gfx_v8_0_set_priv_reg_fault_state,
  6066. .process = gfx_v8_0_priv_reg_irq,
  6067. };
  6068. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6069. .set = gfx_v8_0_set_priv_inst_fault_state,
  6070. .process = gfx_v8_0_priv_inst_irq,
  6071. };
  6072. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6073. .set = gfx_v8_0_kiq_set_interrupt_state,
  6074. .process = gfx_v8_0_kiq_irq,
  6075. };
  6076. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6077. {
  6078. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6079. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6080. adev->gfx.priv_reg_irq.num_types = 1;
  6081. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6082. adev->gfx.priv_inst_irq.num_types = 1;
  6083. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6084. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6085. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6086. }
  6087. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6088. {
  6089. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6090. }
  6091. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6092. {
  6093. /* init asci gds info */
  6094. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6095. adev->gds.gws.total_size = 64;
  6096. adev->gds.oa.total_size = 16;
  6097. if (adev->gds.mem.total_size == 64 * 1024) {
  6098. adev->gds.mem.gfx_partition_size = 4096;
  6099. adev->gds.mem.cs_partition_size = 4096;
  6100. adev->gds.gws.gfx_partition_size = 4;
  6101. adev->gds.gws.cs_partition_size = 4;
  6102. adev->gds.oa.gfx_partition_size = 4;
  6103. adev->gds.oa.cs_partition_size = 1;
  6104. } else {
  6105. adev->gds.mem.gfx_partition_size = 1024;
  6106. adev->gds.mem.cs_partition_size = 1024;
  6107. adev->gds.gws.gfx_partition_size = 16;
  6108. adev->gds.gws.cs_partition_size = 16;
  6109. adev->gds.oa.gfx_partition_size = 4;
  6110. adev->gds.oa.cs_partition_size = 4;
  6111. }
  6112. }
  6113. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6114. u32 bitmap)
  6115. {
  6116. u32 data;
  6117. if (!bitmap)
  6118. return;
  6119. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6120. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6121. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6122. }
  6123. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6124. {
  6125. u32 data, mask;
  6126. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6127. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6128. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6129. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6130. }
  6131. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6132. {
  6133. int i, j, k, counter, active_cu_number = 0;
  6134. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6135. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6136. unsigned disable_masks[4 * 2];
  6137. u32 ao_cu_num;
  6138. memset(cu_info, 0, sizeof(*cu_info));
  6139. if (adev->flags & AMD_IS_APU)
  6140. ao_cu_num = 2;
  6141. else
  6142. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6143. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6144. mutex_lock(&adev->grbm_idx_mutex);
  6145. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6146. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6147. mask = 1;
  6148. ao_bitmap = 0;
  6149. counter = 0;
  6150. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6151. if (i < 4 && j < 2)
  6152. gfx_v8_0_set_user_cu_inactive_bitmap(
  6153. adev, disable_masks[i * 2 + j]);
  6154. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6155. cu_info->bitmap[i][j] = bitmap;
  6156. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6157. if (bitmap & mask) {
  6158. if (counter < ao_cu_num)
  6159. ao_bitmap |= mask;
  6160. counter ++;
  6161. }
  6162. mask <<= 1;
  6163. }
  6164. active_cu_number += counter;
  6165. if (i < 2 && j < 2)
  6166. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6167. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6168. }
  6169. }
  6170. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6171. mutex_unlock(&adev->grbm_idx_mutex);
  6172. cu_info->number = active_cu_number;
  6173. cu_info->ao_cu_mask = ao_cu_mask;
  6174. }
  6175. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6176. {
  6177. .type = AMD_IP_BLOCK_TYPE_GFX,
  6178. .major = 8,
  6179. .minor = 0,
  6180. .rev = 0,
  6181. .funcs = &gfx_v8_0_ip_funcs,
  6182. };
  6183. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6184. {
  6185. .type = AMD_IP_BLOCK_TYPE_GFX,
  6186. .major = 8,
  6187. .minor = 1,
  6188. .rev = 0,
  6189. .funcs = &gfx_v8_0_ip_funcs,
  6190. };
  6191. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6192. {
  6193. uint64_t ce_payload_addr;
  6194. int cnt_ce;
  6195. static union {
  6196. struct vi_ce_ib_state regular;
  6197. struct vi_ce_ib_state_chained_ib chained;
  6198. } ce_payload = {};
  6199. if (ring->adev->virt.chained_ib_support) {
  6200. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6201. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6202. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6203. } else {
  6204. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6205. offsetof(struct vi_gfx_meta_data, ce_payload);
  6206. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6207. }
  6208. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6209. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6210. WRITE_DATA_DST_SEL(8) |
  6211. WR_CONFIRM) |
  6212. WRITE_DATA_CACHE_POLICY(0));
  6213. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6214. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6215. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6216. }
  6217. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6218. {
  6219. uint64_t de_payload_addr, gds_addr, csa_addr;
  6220. int cnt_de;
  6221. static union {
  6222. struct vi_de_ib_state regular;
  6223. struct vi_de_ib_state_chained_ib chained;
  6224. } de_payload = {};
  6225. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6226. gds_addr = csa_addr + 4096;
  6227. if (ring->adev->virt.chained_ib_support) {
  6228. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6229. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6230. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6231. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6232. } else {
  6233. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6234. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6235. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6236. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6237. }
  6238. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6239. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6240. WRITE_DATA_DST_SEL(8) |
  6241. WR_CONFIRM) |
  6242. WRITE_DATA_CACHE_POLICY(0));
  6243. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6244. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6245. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6246. }