amdgpu_device.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  60. #define AMDGPU_RESUME_MS 2000
  61. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  62. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  63. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  64. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
  65. static int amdgpu_debugfs_vbios_version_init(struct amdgpu_device *adev);
  66. static const char *amdgpu_asic_name[] = {
  67. "TAHITI",
  68. "PITCAIRN",
  69. "VERDE",
  70. "OLAND",
  71. "HAINAN",
  72. "BONAIRE",
  73. "KAVERI",
  74. "KABINI",
  75. "HAWAII",
  76. "MULLINS",
  77. "TOPAZ",
  78. "TONGA",
  79. "FIJI",
  80. "CARRIZO",
  81. "STONEY",
  82. "POLARIS10",
  83. "POLARIS11",
  84. "POLARIS12",
  85. "VEGA10",
  86. "RAVEN",
  87. "LAST",
  88. };
  89. bool amdgpu_device_is_px(struct drm_device *dev)
  90. {
  91. struct amdgpu_device *adev = dev->dev_private;
  92. if (adev->flags & AMD_IS_PX)
  93. return true;
  94. return false;
  95. }
  96. /*
  97. * MMIO register access helper functions.
  98. */
  99. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  100. uint32_t acc_flags)
  101. {
  102. uint32_t ret;
  103. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  104. BUG_ON(in_interrupt());
  105. return amdgpu_virt_kiq_rreg(adev, reg);
  106. }
  107. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  108. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  109. else {
  110. unsigned long flags;
  111. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  112. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  113. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  114. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  115. }
  116. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  117. return ret;
  118. }
  119. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  120. uint32_t acc_flags)
  121. {
  122. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  123. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  124. adev->last_mm_index = v;
  125. }
  126. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  127. BUG_ON(in_interrupt());
  128. return amdgpu_virt_kiq_wreg(adev, reg, v);
  129. }
  130. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  131. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  132. else {
  133. unsigned long flags;
  134. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  135. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  136. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  137. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  138. }
  139. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  140. udelay(500);
  141. }
  142. }
  143. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  144. {
  145. if ((reg * 4) < adev->rio_mem_size)
  146. return ioread32(adev->rio_mem + (reg * 4));
  147. else {
  148. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  149. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  150. }
  151. }
  152. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  153. {
  154. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  155. adev->last_mm_index = v;
  156. }
  157. if ((reg * 4) < adev->rio_mem_size)
  158. iowrite32(v, adev->rio_mem + (reg * 4));
  159. else {
  160. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  161. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  162. }
  163. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  164. udelay(500);
  165. }
  166. }
  167. /**
  168. * amdgpu_mm_rdoorbell - read a doorbell dword
  169. *
  170. * @adev: amdgpu_device pointer
  171. * @index: doorbell index
  172. *
  173. * Returns the value in the doorbell aperture at the
  174. * requested doorbell index (CIK).
  175. */
  176. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  177. {
  178. if (index < adev->doorbell.num_doorbells) {
  179. return readl(adev->doorbell.ptr + index);
  180. } else {
  181. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  182. return 0;
  183. }
  184. }
  185. /**
  186. * amdgpu_mm_wdoorbell - write a doorbell dword
  187. *
  188. * @adev: amdgpu_device pointer
  189. * @index: doorbell index
  190. * @v: value to write
  191. *
  192. * Writes @v to the doorbell aperture at the
  193. * requested doorbell index (CIK).
  194. */
  195. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  196. {
  197. if (index < adev->doorbell.num_doorbells) {
  198. writel(v, adev->doorbell.ptr + index);
  199. } else {
  200. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  201. }
  202. }
  203. /**
  204. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  205. *
  206. * @adev: amdgpu_device pointer
  207. * @index: doorbell index
  208. *
  209. * Returns the value in the doorbell aperture at the
  210. * requested doorbell index (VEGA10+).
  211. */
  212. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  213. {
  214. if (index < adev->doorbell.num_doorbells) {
  215. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  216. } else {
  217. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  218. return 0;
  219. }
  220. }
  221. /**
  222. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  223. *
  224. * @adev: amdgpu_device pointer
  225. * @index: doorbell index
  226. * @v: value to write
  227. *
  228. * Writes @v to the doorbell aperture at the
  229. * requested doorbell index (VEGA10+).
  230. */
  231. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  232. {
  233. if (index < adev->doorbell.num_doorbells) {
  234. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  235. } else {
  236. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  237. }
  238. }
  239. /**
  240. * amdgpu_invalid_rreg - dummy reg read function
  241. *
  242. * @adev: amdgpu device pointer
  243. * @reg: offset of register
  244. *
  245. * Dummy register read function. Used for register blocks
  246. * that certain asics don't have (all asics).
  247. * Returns the value in the register.
  248. */
  249. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  250. {
  251. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  252. BUG();
  253. return 0;
  254. }
  255. /**
  256. * amdgpu_invalid_wreg - dummy reg write function
  257. *
  258. * @adev: amdgpu device pointer
  259. * @reg: offset of register
  260. * @v: value to write to the register
  261. *
  262. * Dummy register read function. Used for register blocks
  263. * that certain asics don't have (all asics).
  264. */
  265. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  266. {
  267. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  268. reg, v);
  269. BUG();
  270. }
  271. /**
  272. * amdgpu_block_invalid_rreg - dummy reg read function
  273. *
  274. * @adev: amdgpu device pointer
  275. * @block: offset of instance
  276. * @reg: offset of register
  277. *
  278. * Dummy register read function. Used for register blocks
  279. * that certain asics don't have (all asics).
  280. * Returns the value in the register.
  281. */
  282. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  283. uint32_t block, uint32_t reg)
  284. {
  285. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  286. reg, block);
  287. BUG();
  288. return 0;
  289. }
  290. /**
  291. * amdgpu_block_invalid_wreg - dummy reg write function
  292. *
  293. * @adev: amdgpu device pointer
  294. * @block: offset of instance
  295. * @reg: offset of register
  296. * @v: value to write to the register
  297. *
  298. * Dummy register read function. Used for register blocks
  299. * that certain asics don't have (all asics).
  300. */
  301. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  302. uint32_t block,
  303. uint32_t reg, uint32_t v)
  304. {
  305. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  306. reg, block, v);
  307. BUG();
  308. }
  309. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  310. {
  311. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  312. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  313. &adev->vram_scratch.robj,
  314. &adev->vram_scratch.gpu_addr,
  315. (void **)&adev->vram_scratch.ptr);
  316. }
  317. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  318. {
  319. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  320. }
  321. /**
  322. * amdgpu_program_register_sequence - program an array of registers.
  323. *
  324. * @adev: amdgpu_device pointer
  325. * @registers: pointer to the register array
  326. * @array_size: size of the register array
  327. *
  328. * Programs an array or registers with and and or masks.
  329. * This is a helper for setting golden registers.
  330. */
  331. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  332. const u32 *registers,
  333. const u32 array_size)
  334. {
  335. u32 tmp, reg, and_mask, or_mask;
  336. int i;
  337. if (array_size % 3)
  338. return;
  339. for (i = 0; i < array_size; i +=3) {
  340. reg = registers[i + 0];
  341. and_mask = registers[i + 1];
  342. or_mask = registers[i + 2];
  343. if (and_mask == 0xffffffff) {
  344. tmp = or_mask;
  345. } else {
  346. tmp = RREG32(reg);
  347. tmp &= ~and_mask;
  348. tmp |= or_mask;
  349. }
  350. WREG32(reg, tmp);
  351. }
  352. }
  353. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  354. {
  355. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  356. }
  357. /*
  358. * GPU doorbell aperture helpers function.
  359. */
  360. /**
  361. * amdgpu_doorbell_init - Init doorbell driver information.
  362. *
  363. * @adev: amdgpu_device pointer
  364. *
  365. * Init doorbell driver information (CIK)
  366. * Returns 0 on success, error on failure.
  367. */
  368. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  369. {
  370. /* doorbell bar mapping */
  371. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  372. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  373. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  374. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  375. if (adev->doorbell.num_doorbells == 0)
  376. return -EINVAL;
  377. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  378. adev->doorbell.num_doorbells *
  379. sizeof(u32));
  380. if (adev->doorbell.ptr == NULL)
  381. return -ENOMEM;
  382. return 0;
  383. }
  384. /**
  385. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  386. *
  387. * @adev: amdgpu_device pointer
  388. *
  389. * Tear down doorbell driver information (CIK)
  390. */
  391. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  392. {
  393. iounmap(adev->doorbell.ptr);
  394. adev->doorbell.ptr = NULL;
  395. }
  396. /**
  397. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  398. * setup amdkfd
  399. *
  400. * @adev: amdgpu_device pointer
  401. * @aperture_base: output returning doorbell aperture base physical address
  402. * @aperture_size: output returning doorbell aperture size in bytes
  403. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  404. *
  405. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  406. * takes doorbells required for its own rings and reports the setup to amdkfd.
  407. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  408. */
  409. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  410. phys_addr_t *aperture_base,
  411. size_t *aperture_size,
  412. size_t *start_offset)
  413. {
  414. /*
  415. * The first num_doorbells are used by amdgpu.
  416. * amdkfd takes whatever's left in the aperture.
  417. */
  418. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  419. *aperture_base = adev->doorbell.base;
  420. *aperture_size = adev->doorbell.size;
  421. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  422. } else {
  423. *aperture_base = 0;
  424. *aperture_size = 0;
  425. *start_offset = 0;
  426. }
  427. }
  428. /*
  429. * amdgpu_wb_*()
  430. * Writeback is the method by which the GPU updates special pages in memory
  431. * with the status of certain GPU events (fences, ring pointers,etc.).
  432. */
  433. /**
  434. * amdgpu_wb_fini - Disable Writeback and free memory
  435. *
  436. * @adev: amdgpu_device pointer
  437. *
  438. * Disables Writeback and frees the Writeback memory (all asics).
  439. * Used at driver shutdown.
  440. */
  441. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  442. {
  443. if (adev->wb.wb_obj) {
  444. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  445. &adev->wb.gpu_addr,
  446. (void **)&adev->wb.wb);
  447. adev->wb.wb_obj = NULL;
  448. }
  449. }
  450. /**
  451. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  452. *
  453. * @adev: amdgpu_device pointer
  454. *
  455. * Initializes writeback and allocates writeback memory (all asics).
  456. * Used at driver startup.
  457. * Returns 0 on success or an -error on failure.
  458. */
  459. static int amdgpu_wb_init(struct amdgpu_device *adev)
  460. {
  461. int r;
  462. if (adev->wb.wb_obj == NULL) {
  463. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  464. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  465. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  466. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  467. (void **)&adev->wb.wb);
  468. if (r) {
  469. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  470. return r;
  471. }
  472. adev->wb.num_wb = AMDGPU_MAX_WB;
  473. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  474. /* clear wb memory */
  475. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  476. }
  477. return 0;
  478. }
  479. /**
  480. * amdgpu_wb_get - Allocate a wb entry
  481. *
  482. * @adev: amdgpu_device pointer
  483. * @wb: wb index
  484. *
  485. * Allocate a wb slot for use by the driver (all asics).
  486. * Returns 0 on success or -EINVAL on failure.
  487. */
  488. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  489. {
  490. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  491. if (offset < adev->wb.num_wb) {
  492. __set_bit(offset, adev->wb.used);
  493. *wb = offset * 8; /* convert to dw offset */
  494. return 0;
  495. } else {
  496. return -EINVAL;
  497. }
  498. }
  499. /**
  500. * amdgpu_wb_free - Free a wb entry
  501. *
  502. * @adev: amdgpu_device pointer
  503. * @wb: wb index
  504. *
  505. * Free a wb slot allocated for use by the driver (all asics)
  506. */
  507. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  508. {
  509. if (wb < adev->wb.num_wb)
  510. __clear_bit(wb, adev->wb.used);
  511. }
  512. /**
  513. * amdgpu_vram_location - try to find VRAM location
  514. * @adev: amdgpu device structure holding all necessary informations
  515. * @mc: memory controller structure holding memory informations
  516. * @base: base address at which to put VRAM
  517. *
  518. * Function will try to place VRAM at base address provided
  519. * as parameter (which is so far either PCI aperture address or
  520. * for IGP TOM base address).
  521. *
  522. * If there is not enough space to fit the unvisible VRAM in the 32bits
  523. * address space then we limit the VRAM size to the aperture.
  524. *
  525. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  526. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  527. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  528. * not IGP.
  529. *
  530. * Note: we use mc_vram_size as on some board we need to program the mc to
  531. * cover the whole aperture even if VRAM size is inferior to aperture size
  532. * Novell bug 204882 + along with lots of ubuntu ones
  533. *
  534. * Note: when limiting vram it's safe to overwritte real_vram_size because
  535. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  536. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  537. * ones)
  538. *
  539. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  540. * explicitly check for that though.
  541. *
  542. * FIXME: when reducing VRAM size align new size on power of 2.
  543. */
  544. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  545. {
  546. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  547. mc->vram_start = base;
  548. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  549. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  550. mc->real_vram_size = mc->aper_size;
  551. mc->mc_vram_size = mc->aper_size;
  552. }
  553. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  554. if (limit && limit < mc->real_vram_size)
  555. mc->real_vram_size = limit;
  556. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  557. mc->mc_vram_size >> 20, mc->vram_start,
  558. mc->vram_end, mc->real_vram_size >> 20);
  559. }
  560. /**
  561. * amdgpu_gart_location - try to find GTT location
  562. * @adev: amdgpu device structure holding all necessary informations
  563. * @mc: memory controller structure holding memory informations
  564. *
  565. * Function will place try to place GTT before or after VRAM.
  566. *
  567. * If GTT size is bigger than space left then we ajust GTT size.
  568. * Thus function will never fails.
  569. *
  570. * FIXME: when reducing GTT size align new size on power of 2.
  571. */
  572. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  573. {
  574. u64 size_af, size_bf;
  575. size_af = adev->mc.mc_mask - mc->vram_end;
  576. size_bf = mc->vram_start;
  577. if (size_bf > size_af) {
  578. if (mc->gart_size > size_bf) {
  579. dev_warn(adev->dev, "limiting GTT\n");
  580. mc->gart_size = size_bf;
  581. }
  582. mc->gart_start = 0;
  583. } else {
  584. if (mc->gart_size > size_af) {
  585. dev_warn(adev->dev, "limiting GTT\n");
  586. mc->gart_size = size_af;
  587. }
  588. mc->gart_start = mc->vram_end + 1;
  589. }
  590. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  591. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  592. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  593. }
  594. /*
  595. * GPU helpers function.
  596. */
  597. /**
  598. * amdgpu_need_post - check if the hw need post or not
  599. *
  600. * @adev: amdgpu_device pointer
  601. *
  602. * Check if the asic has been initialized (all asics) at driver startup
  603. * or post is needed if hw reset is performed.
  604. * Returns true if need or false if not.
  605. */
  606. bool amdgpu_need_post(struct amdgpu_device *adev)
  607. {
  608. uint32_t reg;
  609. if (adev->has_hw_reset) {
  610. adev->has_hw_reset = false;
  611. return true;
  612. }
  613. /* bios scratch used on CIK+ */
  614. if (adev->asic_type >= CHIP_BONAIRE)
  615. return amdgpu_atombios_scratch_need_asic_init(adev);
  616. /* check MEM_SIZE for older asics */
  617. reg = amdgpu_asic_get_config_memsize(adev);
  618. if ((reg != 0) && (reg != 0xffffffff))
  619. return false;
  620. return true;
  621. }
  622. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  623. {
  624. if (amdgpu_sriov_vf(adev))
  625. return false;
  626. if (amdgpu_passthrough(adev)) {
  627. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  628. * some old smc fw still need driver do vPost otherwise gpu hang, while
  629. * those smc fw version above 22.15 doesn't have this flaw, so we force
  630. * vpost executed for smc version below 22.15
  631. */
  632. if (adev->asic_type == CHIP_FIJI) {
  633. int err;
  634. uint32_t fw_ver;
  635. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  636. /* force vPost if error occured */
  637. if (err)
  638. return true;
  639. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  640. if (fw_ver < 0x00160e00)
  641. return true;
  642. }
  643. }
  644. return amdgpu_need_post(adev);
  645. }
  646. /**
  647. * amdgpu_dummy_page_init - init dummy page used by the driver
  648. *
  649. * @adev: amdgpu_device pointer
  650. *
  651. * Allocate the dummy page used by the driver (all asics).
  652. * This dummy page is used by the driver as a filler for gart entries
  653. * when pages are taken out of the GART
  654. * Returns 0 on sucess, -ENOMEM on failure.
  655. */
  656. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  657. {
  658. if (adev->dummy_page.page)
  659. return 0;
  660. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  661. if (adev->dummy_page.page == NULL)
  662. return -ENOMEM;
  663. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  664. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  665. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  666. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  667. __free_page(adev->dummy_page.page);
  668. adev->dummy_page.page = NULL;
  669. return -ENOMEM;
  670. }
  671. return 0;
  672. }
  673. /**
  674. * amdgpu_dummy_page_fini - free dummy page used by the driver
  675. *
  676. * @adev: amdgpu_device pointer
  677. *
  678. * Frees the dummy page used by the driver (all asics).
  679. */
  680. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  681. {
  682. if (adev->dummy_page.page == NULL)
  683. return;
  684. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  685. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  686. __free_page(adev->dummy_page.page);
  687. adev->dummy_page.page = NULL;
  688. }
  689. /* ATOM accessor methods */
  690. /*
  691. * ATOM is an interpreted byte code stored in tables in the vbios. The
  692. * driver registers callbacks to access registers and the interpreter
  693. * in the driver parses the tables and executes then to program specific
  694. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  695. * atombios.h, and atom.c
  696. */
  697. /**
  698. * cail_pll_read - read PLL register
  699. *
  700. * @info: atom card_info pointer
  701. * @reg: PLL register offset
  702. *
  703. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  704. * Returns the value of the PLL register.
  705. */
  706. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  707. {
  708. return 0;
  709. }
  710. /**
  711. * cail_pll_write - write PLL register
  712. *
  713. * @info: atom card_info pointer
  714. * @reg: PLL register offset
  715. * @val: value to write to the pll register
  716. *
  717. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  718. */
  719. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  720. {
  721. }
  722. /**
  723. * cail_mc_read - read MC (Memory Controller) register
  724. *
  725. * @info: atom card_info pointer
  726. * @reg: MC register offset
  727. *
  728. * Provides an MC register accessor for the atom interpreter (r4xx+).
  729. * Returns the value of the MC register.
  730. */
  731. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  732. {
  733. return 0;
  734. }
  735. /**
  736. * cail_mc_write - write MC (Memory Controller) register
  737. *
  738. * @info: atom card_info pointer
  739. * @reg: MC register offset
  740. * @val: value to write to the pll register
  741. *
  742. * Provides a MC register accessor for the atom interpreter (r4xx+).
  743. */
  744. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  745. {
  746. }
  747. /**
  748. * cail_reg_write - write MMIO register
  749. *
  750. * @info: atom card_info pointer
  751. * @reg: MMIO register offset
  752. * @val: value to write to the pll register
  753. *
  754. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  755. */
  756. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  757. {
  758. struct amdgpu_device *adev = info->dev->dev_private;
  759. WREG32(reg, val);
  760. }
  761. /**
  762. * cail_reg_read - read MMIO register
  763. *
  764. * @info: atom card_info pointer
  765. * @reg: MMIO register offset
  766. *
  767. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  768. * Returns the value of the MMIO register.
  769. */
  770. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  771. {
  772. struct amdgpu_device *adev = info->dev->dev_private;
  773. uint32_t r;
  774. r = RREG32(reg);
  775. return r;
  776. }
  777. /**
  778. * cail_ioreg_write - write IO register
  779. *
  780. * @info: atom card_info pointer
  781. * @reg: IO register offset
  782. * @val: value to write to the pll register
  783. *
  784. * Provides a IO register accessor for the atom interpreter (r4xx+).
  785. */
  786. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  787. {
  788. struct amdgpu_device *adev = info->dev->dev_private;
  789. WREG32_IO(reg, val);
  790. }
  791. /**
  792. * cail_ioreg_read - read IO register
  793. *
  794. * @info: atom card_info pointer
  795. * @reg: IO register offset
  796. *
  797. * Provides an IO register accessor for the atom interpreter (r4xx+).
  798. * Returns the value of the IO register.
  799. */
  800. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  801. {
  802. struct amdgpu_device *adev = info->dev->dev_private;
  803. uint32_t r;
  804. r = RREG32_IO(reg);
  805. return r;
  806. }
  807. /**
  808. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  809. *
  810. * @adev: amdgpu_device pointer
  811. *
  812. * Frees the driver info and register access callbacks for the ATOM
  813. * interpreter (r4xx+).
  814. * Called at driver shutdown.
  815. */
  816. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  817. {
  818. if (adev->mode_info.atom_context) {
  819. kfree(adev->mode_info.atom_context->scratch);
  820. kfree(adev->mode_info.atom_context->iio);
  821. }
  822. kfree(adev->mode_info.atom_context);
  823. adev->mode_info.atom_context = NULL;
  824. kfree(adev->mode_info.atom_card_info);
  825. adev->mode_info.atom_card_info = NULL;
  826. }
  827. /**
  828. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  829. *
  830. * @adev: amdgpu_device pointer
  831. *
  832. * Initializes the driver info and register access callbacks for the
  833. * ATOM interpreter (r4xx+).
  834. * Returns 0 on sucess, -ENOMEM on failure.
  835. * Called at driver startup.
  836. */
  837. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  838. {
  839. struct card_info *atom_card_info =
  840. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  841. if (!atom_card_info)
  842. return -ENOMEM;
  843. adev->mode_info.atom_card_info = atom_card_info;
  844. atom_card_info->dev = adev->ddev;
  845. atom_card_info->reg_read = cail_reg_read;
  846. atom_card_info->reg_write = cail_reg_write;
  847. /* needed for iio ops */
  848. if (adev->rio_mem) {
  849. atom_card_info->ioreg_read = cail_ioreg_read;
  850. atom_card_info->ioreg_write = cail_ioreg_write;
  851. } else {
  852. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  853. atom_card_info->ioreg_read = cail_reg_read;
  854. atom_card_info->ioreg_write = cail_reg_write;
  855. }
  856. atom_card_info->mc_read = cail_mc_read;
  857. atom_card_info->mc_write = cail_mc_write;
  858. atom_card_info->pll_read = cail_pll_read;
  859. atom_card_info->pll_write = cail_pll_write;
  860. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  861. if (!adev->mode_info.atom_context) {
  862. amdgpu_atombios_fini(adev);
  863. return -ENOMEM;
  864. }
  865. mutex_init(&adev->mode_info.atom_context->mutex);
  866. if (adev->is_atom_fw) {
  867. amdgpu_atomfirmware_scratch_regs_init(adev);
  868. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  869. } else {
  870. amdgpu_atombios_scratch_regs_init(adev);
  871. amdgpu_atombios_allocate_fb_scratch(adev);
  872. }
  873. return 0;
  874. }
  875. /* if we get transitioned to only one device, take VGA back */
  876. /**
  877. * amdgpu_vga_set_decode - enable/disable vga decode
  878. *
  879. * @cookie: amdgpu_device pointer
  880. * @state: enable/disable vga decode
  881. *
  882. * Enable/disable vga decode (all asics).
  883. * Returns VGA resource flags.
  884. */
  885. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  886. {
  887. struct amdgpu_device *adev = cookie;
  888. amdgpu_asic_set_vga_state(adev, state);
  889. if (state)
  890. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  891. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  892. else
  893. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  894. }
  895. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  896. {
  897. /* defines number of bits in page table versus page directory,
  898. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  899. * page table and the remaining bits are in the page directory */
  900. if (amdgpu_vm_block_size == -1)
  901. return;
  902. if (amdgpu_vm_block_size < 9) {
  903. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  904. amdgpu_vm_block_size);
  905. goto def_value;
  906. }
  907. if (amdgpu_vm_block_size > 24 ||
  908. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  909. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  910. amdgpu_vm_block_size);
  911. goto def_value;
  912. }
  913. return;
  914. def_value:
  915. amdgpu_vm_block_size = -1;
  916. }
  917. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  918. {
  919. /* no need to check the default value */
  920. if (amdgpu_vm_size == -1)
  921. return;
  922. if (!is_power_of_2(amdgpu_vm_size)) {
  923. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  924. amdgpu_vm_size);
  925. goto def_value;
  926. }
  927. if (amdgpu_vm_size < 1) {
  928. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  929. amdgpu_vm_size);
  930. goto def_value;
  931. }
  932. /*
  933. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  934. */
  935. if (amdgpu_vm_size > 1024) {
  936. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  937. amdgpu_vm_size);
  938. goto def_value;
  939. }
  940. return;
  941. def_value:
  942. amdgpu_vm_size = -1;
  943. }
  944. /**
  945. * amdgpu_check_arguments - validate module params
  946. *
  947. * @adev: amdgpu_device pointer
  948. *
  949. * Validates certain module parameters and updates
  950. * the associated values used by the driver (all asics).
  951. */
  952. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  953. {
  954. if (amdgpu_sched_jobs < 4) {
  955. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  956. amdgpu_sched_jobs);
  957. amdgpu_sched_jobs = 4;
  958. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  959. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  960. amdgpu_sched_jobs);
  961. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  962. }
  963. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  964. /* gart size must be greater or equal to 32M */
  965. dev_warn(adev->dev, "gart size (%d) too small\n",
  966. amdgpu_gart_size);
  967. amdgpu_gart_size = -1;
  968. }
  969. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  970. /* gtt size must be greater or equal to 32M */
  971. dev_warn(adev->dev, "gtt size (%d) too small\n",
  972. amdgpu_gtt_size);
  973. amdgpu_gtt_size = -1;
  974. }
  975. /* valid range is between 4 and 9 inclusive */
  976. if (amdgpu_vm_fragment_size != -1 &&
  977. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  978. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  979. amdgpu_vm_fragment_size = -1;
  980. }
  981. amdgpu_check_vm_size(adev);
  982. amdgpu_check_block_size(adev);
  983. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  984. !is_power_of_2(amdgpu_vram_page_split))) {
  985. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  986. amdgpu_vram_page_split);
  987. amdgpu_vram_page_split = 1024;
  988. }
  989. }
  990. /**
  991. * amdgpu_switcheroo_set_state - set switcheroo state
  992. *
  993. * @pdev: pci dev pointer
  994. * @state: vga_switcheroo state
  995. *
  996. * Callback for the switcheroo driver. Suspends or resumes the
  997. * the asics before or after it is powered up using ACPI methods.
  998. */
  999. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1000. {
  1001. struct drm_device *dev = pci_get_drvdata(pdev);
  1002. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1003. return;
  1004. if (state == VGA_SWITCHEROO_ON) {
  1005. pr_info("amdgpu: switched on\n");
  1006. /* don't suspend or resume card normally */
  1007. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1008. amdgpu_device_resume(dev, true, true);
  1009. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1010. drm_kms_helper_poll_enable(dev);
  1011. } else {
  1012. pr_info("amdgpu: switched off\n");
  1013. drm_kms_helper_poll_disable(dev);
  1014. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1015. amdgpu_device_suspend(dev, true, true);
  1016. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1017. }
  1018. }
  1019. /**
  1020. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1021. *
  1022. * @pdev: pci dev pointer
  1023. *
  1024. * Callback for the switcheroo driver. Check of the switcheroo
  1025. * state can be changed.
  1026. * Returns true if the state can be changed, false if not.
  1027. */
  1028. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1029. {
  1030. struct drm_device *dev = pci_get_drvdata(pdev);
  1031. /*
  1032. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1033. * locking inversion with the driver load path. And the access here is
  1034. * completely racy anyway. So don't bother with locking for now.
  1035. */
  1036. return dev->open_count == 0;
  1037. }
  1038. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1039. .set_gpu_state = amdgpu_switcheroo_set_state,
  1040. .reprobe = NULL,
  1041. .can_switch = amdgpu_switcheroo_can_switch,
  1042. };
  1043. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1044. enum amd_ip_block_type block_type,
  1045. enum amd_clockgating_state state)
  1046. {
  1047. int i, r = 0;
  1048. for (i = 0; i < adev->num_ip_blocks; i++) {
  1049. if (!adev->ip_blocks[i].status.valid)
  1050. continue;
  1051. if (adev->ip_blocks[i].version->type != block_type)
  1052. continue;
  1053. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1054. continue;
  1055. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1056. (void *)adev, state);
  1057. if (r)
  1058. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1059. adev->ip_blocks[i].version->funcs->name, r);
  1060. }
  1061. return r;
  1062. }
  1063. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1064. enum amd_ip_block_type block_type,
  1065. enum amd_powergating_state state)
  1066. {
  1067. int i, r = 0;
  1068. for (i = 0; i < adev->num_ip_blocks; i++) {
  1069. if (!adev->ip_blocks[i].status.valid)
  1070. continue;
  1071. if (adev->ip_blocks[i].version->type != block_type)
  1072. continue;
  1073. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1074. continue;
  1075. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1076. (void *)adev, state);
  1077. if (r)
  1078. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1079. adev->ip_blocks[i].version->funcs->name, r);
  1080. }
  1081. return r;
  1082. }
  1083. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1084. {
  1085. int i;
  1086. for (i = 0; i < adev->num_ip_blocks; i++) {
  1087. if (!adev->ip_blocks[i].status.valid)
  1088. continue;
  1089. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1090. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1091. }
  1092. }
  1093. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1094. enum amd_ip_block_type block_type)
  1095. {
  1096. int i, r;
  1097. for (i = 0; i < adev->num_ip_blocks; i++) {
  1098. if (!adev->ip_blocks[i].status.valid)
  1099. continue;
  1100. if (adev->ip_blocks[i].version->type == block_type) {
  1101. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1102. if (r)
  1103. return r;
  1104. break;
  1105. }
  1106. }
  1107. return 0;
  1108. }
  1109. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1110. enum amd_ip_block_type block_type)
  1111. {
  1112. int i;
  1113. for (i = 0; i < adev->num_ip_blocks; i++) {
  1114. if (!adev->ip_blocks[i].status.valid)
  1115. continue;
  1116. if (adev->ip_blocks[i].version->type == block_type)
  1117. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1118. }
  1119. return true;
  1120. }
  1121. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1122. enum amd_ip_block_type type)
  1123. {
  1124. int i;
  1125. for (i = 0; i < adev->num_ip_blocks; i++)
  1126. if (adev->ip_blocks[i].version->type == type)
  1127. return &adev->ip_blocks[i];
  1128. return NULL;
  1129. }
  1130. /**
  1131. * amdgpu_ip_block_version_cmp
  1132. *
  1133. * @adev: amdgpu_device pointer
  1134. * @type: enum amd_ip_block_type
  1135. * @major: major version
  1136. * @minor: minor version
  1137. *
  1138. * return 0 if equal or greater
  1139. * return 1 if smaller or the ip_block doesn't exist
  1140. */
  1141. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1142. enum amd_ip_block_type type,
  1143. u32 major, u32 minor)
  1144. {
  1145. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1146. if (ip_block && ((ip_block->version->major > major) ||
  1147. ((ip_block->version->major == major) &&
  1148. (ip_block->version->minor >= minor))))
  1149. return 0;
  1150. return 1;
  1151. }
  1152. /**
  1153. * amdgpu_ip_block_add
  1154. *
  1155. * @adev: amdgpu_device pointer
  1156. * @ip_block_version: pointer to the IP to add
  1157. *
  1158. * Adds the IP block driver information to the collection of IPs
  1159. * on the asic.
  1160. */
  1161. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1162. const struct amdgpu_ip_block_version *ip_block_version)
  1163. {
  1164. if (!ip_block_version)
  1165. return -EINVAL;
  1166. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1167. ip_block_version->funcs->name);
  1168. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1169. return 0;
  1170. }
  1171. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1172. {
  1173. adev->enable_virtual_display = false;
  1174. if (amdgpu_virtual_display) {
  1175. struct drm_device *ddev = adev->ddev;
  1176. const char *pci_address_name = pci_name(ddev->pdev);
  1177. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1178. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1179. pciaddstr_tmp = pciaddstr;
  1180. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1181. pciaddname = strsep(&pciaddname_tmp, ",");
  1182. if (!strcmp("all", pciaddname)
  1183. || !strcmp(pci_address_name, pciaddname)) {
  1184. long num_crtc;
  1185. int res = -1;
  1186. adev->enable_virtual_display = true;
  1187. if (pciaddname_tmp)
  1188. res = kstrtol(pciaddname_tmp, 10,
  1189. &num_crtc);
  1190. if (!res) {
  1191. if (num_crtc < 1)
  1192. num_crtc = 1;
  1193. if (num_crtc > 6)
  1194. num_crtc = 6;
  1195. adev->mode_info.num_crtc = num_crtc;
  1196. } else {
  1197. adev->mode_info.num_crtc = 1;
  1198. }
  1199. break;
  1200. }
  1201. }
  1202. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1203. amdgpu_virtual_display, pci_address_name,
  1204. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1205. kfree(pciaddstr);
  1206. }
  1207. }
  1208. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1209. {
  1210. const char *chip_name;
  1211. char fw_name[30];
  1212. int err;
  1213. const struct gpu_info_firmware_header_v1_0 *hdr;
  1214. adev->firmware.gpu_info_fw = NULL;
  1215. switch (adev->asic_type) {
  1216. case CHIP_TOPAZ:
  1217. case CHIP_TONGA:
  1218. case CHIP_FIJI:
  1219. case CHIP_POLARIS11:
  1220. case CHIP_POLARIS10:
  1221. case CHIP_POLARIS12:
  1222. case CHIP_CARRIZO:
  1223. case CHIP_STONEY:
  1224. #ifdef CONFIG_DRM_AMDGPU_SI
  1225. case CHIP_VERDE:
  1226. case CHIP_TAHITI:
  1227. case CHIP_PITCAIRN:
  1228. case CHIP_OLAND:
  1229. case CHIP_HAINAN:
  1230. #endif
  1231. #ifdef CONFIG_DRM_AMDGPU_CIK
  1232. case CHIP_BONAIRE:
  1233. case CHIP_HAWAII:
  1234. case CHIP_KAVERI:
  1235. case CHIP_KABINI:
  1236. case CHIP_MULLINS:
  1237. #endif
  1238. default:
  1239. return 0;
  1240. case CHIP_VEGA10:
  1241. chip_name = "vega10";
  1242. break;
  1243. case CHIP_RAVEN:
  1244. chip_name = "raven";
  1245. break;
  1246. }
  1247. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1248. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1249. if (err) {
  1250. dev_err(adev->dev,
  1251. "Failed to load gpu_info firmware \"%s\"\n",
  1252. fw_name);
  1253. goto out;
  1254. }
  1255. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1256. if (err) {
  1257. dev_err(adev->dev,
  1258. "Failed to validate gpu_info firmware \"%s\"\n",
  1259. fw_name);
  1260. goto out;
  1261. }
  1262. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1263. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1264. switch (hdr->version_major) {
  1265. case 1:
  1266. {
  1267. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1268. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1269. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1270. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1271. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1272. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1273. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1274. adev->gfx.config.max_texture_channel_caches =
  1275. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1276. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1277. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1278. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1279. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1280. adev->gfx.config.double_offchip_lds_buf =
  1281. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1282. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1283. adev->gfx.cu_info.max_waves_per_simd =
  1284. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1285. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1286. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1287. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1288. break;
  1289. }
  1290. default:
  1291. dev_err(adev->dev,
  1292. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1293. err = -EINVAL;
  1294. goto out;
  1295. }
  1296. out:
  1297. return err;
  1298. }
  1299. static int amdgpu_early_init(struct amdgpu_device *adev)
  1300. {
  1301. int i, r;
  1302. amdgpu_device_enable_virtual_display(adev);
  1303. switch (adev->asic_type) {
  1304. case CHIP_TOPAZ:
  1305. case CHIP_TONGA:
  1306. case CHIP_FIJI:
  1307. case CHIP_POLARIS11:
  1308. case CHIP_POLARIS10:
  1309. case CHIP_POLARIS12:
  1310. case CHIP_CARRIZO:
  1311. case CHIP_STONEY:
  1312. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1313. adev->family = AMDGPU_FAMILY_CZ;
  1314. else
  1315. adev->family = AMDGPU_FAMILY_VI;
  1316. r = vi_set_ip_blocks(adev);
  1317. if (r)
  1318. return r;
  1319. break;
  1320. #ifdef CONFIG_DRM_AMDGPU_SI
  1321. case CHIP_VERDE:
  1322. case CHIP_TAHITI:
  1323. case CHIP_PITCAIRN:
  1324. case CHIP_OLAND:
  1325. case CHIP_HAINAN:
  1326. adev->family = AMDGPU_FAMILY_SI;
  1327. r = si_set_ip_blocks(adev);
  1328. if (r)
  1329. return r;
  1330. break;
  1331. #endif
  1332. #ifdef CONFIG_DRM_AMDGPU_CIK
  1333. case CHIP_BONAIRE:
  1334. case CHIP_HAWAII:
  1335. case CHIP_KAVERI:
  1336. case CHIP_KABINI:
  1337. case CHIP_MULLINS:
  1338. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1339. adev->family = AMDGPU_FAMILY_CI;
  1340. else
  1341. adev->family = AMDGPU_FAMILY_KV;
  1342. r = cik_set_ip_blocks(adev);
  1343. if (r)
  1344. return r;
  1345. break;
  1346. #endif
  1347. case CHIP_VEGA10:
  1348. case CHIP_RAVEN:
  1349. if (adev->asic_type == CHIP_RAVEN)
  1350. adev->family = AMDGPU_FAMILY_RV;
  1351. else
  1352. adev->family = AMDGPU_FAMILY_AI;
  1353. r = soc15_set_ip_blocks(adev);
  1354. if (r)
  1355. return r;
  1356. break;
  1357. default:
  1358. /* FIXME: not supported yet */
  1359. return -EINVAL;
  1360. }
  1361. r = amdgpu_device_parse_gpu_info_fw(adev);
  1362. if (r)
  1363. return r;
  1364. if (amdgpu_sriov_vf(adev)) {
  1365. r = amdgpu_virt_request_full_gpu(adev, true);
  1366. if (r)
  1367. return r;
  1368. }
  1369. for (i = 0; i < adev->num_ip_blocks; i++) {
  1370. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1371. DRM_ERROR("disabled ip block: %d <%s>\n",
  1372. i, adev->ip_blocks[i].version->funcs->name);
  1373. adev->ip_blocks[i].status.valid = false;
  1374. } else {
  1375. if (adev->ip_blocks[i].version->funcs->early_init) {
  1376. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1377. if (r == -ENOENT) {
  1378. adev->ip_blocks[i].status.valid = false;
  1379. } else if (r) {
  1380. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1381. adev->ip_blocks[i].version->funcs->name, r);
  1382. return r;
  1383. } else {
  1384. adev->ip_blocks[i].status.valid = true;
  1385. }
  1386. } else {
  1387. adev->ip_blocks[i].status.valid = true;
  1388. }
  1389. }
  1390. }
  1391. adev->cg_flags &= amdgpu_cg_mask;
  1392. adev->pg_flags &= amdgpu_pg_mask;
  1393. return 0;
  1394. }
  1395. static int amdgpu_init(struct amdgpu_device *adev)
  1396. {
  1397. int i, r;
  1398. for (i = 0; i < adev->num_ip_blocks; i++) {
  1399. if (!adev->ip_blocks[i].status.valid)
  1400. continue;
  1401. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1402. if (r) {
  1403. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1404. adev->ip_blocks[i].version->funcs->name, r);
  1405. return r;
  1406. }
  1407. adev->ip_blocks[i].status.sw = true;
  1408. /* need to do gmc hw init early so we can allocate gpu mem */
  1409. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1410. r = amdgpu_vram_scratch_init(adev);
  1411. if (r) {
  1412. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1413. return r;
  1414. }
  1415. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1416. if (r) {
  1417. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1418. return r;
  1419. }
  1420. r = amdgpu_wb_init(adev);
  1421. if (r) {
  1422. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1423. return r;
  1424. }
  1425. adev->ip_blocks[i].status.hw = true;
  1426. /* right after GMC hw init, we create CSA */
  1427. if (amdgpu_sriov_vf(adev)) {
  1428. r = amdgpu_allocate_static_csa(adev);
  1429. if (r) {
  1430. DRM_ERROR("allocate CSA failed %d\n", r);
  1431. return r;
  1432. }
  1433. }
  1434. }
  1435. }
  1436. for (i = 0; i < adev->num_ip_blocks; i++) {
  1437. if (!adev->ip_blocks[i].status.sw)
  1438. continue;
  1439. /* gmc hw init is done early */
  1440. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1441. continue;
  1442. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1443. if (r) {
  1444. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1445. adev->ip_blocks[i].version->funcs->name, r);
  1446. return r;
  1447. }
  1448. adev->ip_blocks[i].status.hw = true;
  1449. }
  1450. return 0;
  1451. }
  1452. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1453. {
  1454. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1455. }
  1456. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1457. {
  1458. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1459. AMDGPU_RESET_MAGIC_NUM);
  1460. }
  1461. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1462. {
  1463. int i = 0, r;
  1464. for (i = 0; i < adev->num_ip_blocks; i++) {
  1465. if (!adev->ip_blocks[i].status.valid)
  1466. continue;
  1467. /* skip CG for VCE/UVD, it's handled specially */
  1468. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1469. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1470. /* enable clockgating to save power */
  1471. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1472. AMD_CG_STATE_GATE);
  1473. if (r) {
  1474. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1475. adev->ip_blocks[i].version->funcs->name, r);
  1476. return r;
  1477. }
  1478. }
  1479. }
  1480. return 0;
  1481. }
  1482. static int amdgpu_late_init(struct amdgpu_device *adev)
  1483. {
  1484. int i = 0, r;
  1485. for (i = 0; i < adev->num_ip_blocks; i++) {
  1486. if (!adev->ip_blocks[i].status.valid)
  1487. continue;
  1488. if (adev->ip_blocks[i].version->funcs->late_init) {
  1489. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1490. if (r) {
  1491. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1492. adev->ip_blocks[i].version->funcs->name, r);
  1493. return r;
  1494. }
  1495. adev->ip_blocks[i].status.late_initialized = true;
  1496. }
  1497. }
  1498. mod_delayed_work(system_wq, &adev->late_init_work,
  1499. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1500. amdgpu_fill_reset_magic(adev);
  1501. return 0;
  1502. }
  1503. static int amdgpu_fini(struct amdgpu_device *adev)
  1504. {
  1505. int i, r;
  1506. /* need to disable SMC first */
  1507. for (i = 0; i < adev->num_ip_blocks; i++) {
  1508. if (!adev->ip_blocks[i].status.hw)
  1509. continue;
  1510. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1511. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1512. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1513. AMD_CG_STATE_UNGATE);
  1514. if (r) {
  1515. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1516. adev->ip_blocks[i].version->funcs->name, r);
  1517. return r;
  1518. }
  1519. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1520. /* XXX handle errors */
  1521. if (r) {
  1522. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1523. adev->ip_blocks[i].version->funcs->name, r);
  1524. }
  1525. adev->ip_blocks[i].status.hw = false;
  1526. break;
  1527. }
  1528. }
  1529. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1530. if (!adev->ip_blocks[i].status.hw)
  1531. continue;
  1532. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1533. amdgpu_wb_fini(adev);
  1534. amdgpu_vram_scratch_fini(adev);
  1535. }
  1536. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1537. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1538. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1539. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1540. AMD_CG_STATE_UNGATE);
  1541. if (r) {
  1542. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1543. adev->ip_blocks[i].version->funcs->name, r);
  1544. return r;
  1545. }
  1546. }
  1547. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1548. /* XXX handle errors */
  1549. if (r) {
  1550. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1551. adev->ip_blocks[i].version->funcs->name, r);
  1552. }
  1553. adev->ip_blocks[i].status.hw = false;
  1554. }
  1555. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1556. if (!adev->ip_blocks[i].status.sw)
  1557. continue;
  1558. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1559. /* XXX handle errors */
  1560. if (r) {
  1561. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1562. adev->ip_blocks[i].version->funcs->name, r);
  1563. }
  1564. adev->ip_blocks[i].status.sw = false;
  1565. adev->ip_blocks[i].status.valid = false;
  1566. }
  1567. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1568. if (!adev->ip_blocks[i].status.late_initialized)
  1569. continue;
  1570. if (adev->ip_blocks[i].version->funcs->late_fini)
  1571. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1572. adev->ip_blocks[i].status.late_initialized = false;
  1573. }
  1574. if (amdgpu_sriov_vf(adev)) {
  1575. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1576. amdgpu_virt_release_full_gpu(adev, false);
  1577. }
  1578. return 0;
  1579. }
  1580. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1581. {
  1582. struct amdgpu_device *adev =
  1583. container_of(work, struct amdgpu_device, late_init_work.work);
  1584. amdgpu_late_set_cg_state(adev);
  1585. }
  1586. int amdgpu_suspend(struct amdgpu_device *adev)
  1587. {
  1588. int i, r;
  1589. if (amdgpu_sriov_vf(adev))
  1590. amdgpu_virt_request_full_gpu(adev, false);
  1591. /* ungate SMC block first */
  1592. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1593. AMD_CG_STATE_UNGATE);
  1594. if (r) {
  1595. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1596. }
  1597. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1598. if (!adev->ip_blocks[i].status.valid)
  1599. continue;
  1600. /* ungate blocks so that suspend can properly shut them down */
  1601. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1602. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1603. AMD_CG_STATE_UNGATE);
  1604. if (r) {
  1605. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1606. adev->ip_blocks[i].version->funcs->name, r);
  1607. }
  1608. }
  1609. /* XXX handle errors */
  1610. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1611. /* XXX handle errors */
  1612. if (r) {
  1613. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1614. adev->ip_blocks[i].version->funcs->name, r);
  1615. }
  1616. }
  1617. if (amdgpu_sriov_vf(adev))
  1618. amdgpu_virt_release_full_gpu(adev, false);
  1619. return 0;
  1620. }
  1621. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1622. {
  1623. int i, r;
  1624. static enum amd_ip_block_type ip_order[] = {
  1625. AMD_IP_BLOCK_TYPE_GMC,
  1626. AMD_IP_BLOCK_TYPE_COMMON,
  1627. AMD_IP_BLOCK_TYPE_IH,
  1628. };
  1629. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1630. int j;
  1631. struct amdgpu_ip_block *block;
  1632. for (j = 0; j < adev->num_ip_blocks; j++) {
  1633. block = &adev->ip_blocks[j];
  1634. if (block->version->type != ip_order[i] ||
  1635. !block->status.valid)
  1636. continue;
  1637. r = block->version->funcs->hw_init(adev);
  1638. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1639. }
  1640. }
  1641. return 0;
  1642. }
  1643. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1644. {
  1645. int i, r;
  1646. static enum amd_ip_block_type ip_order[] = {
  1647. AMD_IP_BLOCK_TYPE_SMC,
  1648. AMD_IP_BLOCK_TYPE_DCE,
  1649. AMD_IP_BLOCK_TYPE_GFX,
  1650. AMD_IP_BLOCK_TYPE_SDMA,
  1651. AMD_IP_BLOCK_TYPE_UVD,
  1652. AMD_IP_BLOCK_TYPE_VCE
  1653. };
  1654. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1655. int j;
  1656. struct amdgpu_ip_block *block;
  1657. for (j = 0; j < adev->num_ip_blocks; j++) {
  1658. block = &adev->ip_blocks[j];
  1659. if (block->version->type != ip_order[i] ||
  1660. !block->status.valid)
  1661. continue;
  1662. r = block->version->funcs->hw_init(adev);
  1663. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1664. }
  1665. }
  1666. return 0;
  1667. }
  1668. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1669. {
  1670. int i, r;
  1671. for (i = 0; i < adev->num_ip_blocks; i++) {
  1672. if (!adev->ip_blocks[i].status.valid)
  1673. continue;
  1674. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1675. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1676. adev->ip_blocks[i].version->type ==
  1677. AMD_IP_BLOCK_TYPE_IH) {
  1678. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1679. if (r) {
  1680. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1681. adev->ip_blocks[i].version->funcs->name, r);
  1682. return r;
  1683. }
  1684. }
  1685. }
  1686. return 0;
  1687. }
  1688. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1689. {
  1690. int i, r;
  1691. for (i = 0; i < adev->num_ip_blocks; i++) {
  1692. if (!adev->ip_blocks[i].status.valid)
  1693. continue;
  1694. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1695. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1696. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1697. continue;
  1698. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1699. if (r) {
  1700. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1701. adev->ip_blocks[i].version->funcs->name, r);
  1702. return r;
  1703. }
  1704. }
  1705. return 0;
  1706. }
  1707. static int amdgpu_resume(struct amdgpu_device *adev)
  1708. {
  1709. int r;
  1710. r = amdgpu_resume_phase1(adev);
  1711. if (r)
  1712. return r;
  1713. r = amdgpu_resume_phase2(adev);
  1714. return r;
  1715. }
  1716. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1717. {
  1718. if (adev->is_atom_fw) {
  1719. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1720. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1721. } else {
  1722. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1723. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1724. }
  1725. }
  1726. /**
  1727. * amdgpu_device_init - initialize the driver
  1728. *
  1729. * @adev: amdgpu_device pointer
  1730. * @pdev: drm dev pointer
  1731. * @pdev: pci dev pointer
  1732. * @flags: driver flags
  1733. *
  1734. * Initializes the driver info and hw (all asics).
  1735. * Returns 0 for success or an error on failure.
  1736. * Called at driver startup.
  1737. */
  1738. int amdgpu_device_init(struct amdgpu_device *adev,
  1739. struct drm_device *ddev,
  1740. struct pci_dev *pdev,
  1741. uint32_t flags)
  1742. {
  1743. int r, i;
  1744. bool runtime = false;
  1745. u32 max_MBps;
  1746. adev->shutdown = false;
  1747. adev->dev = &pdev->dev;
  1748. adev->ddev = ddev;
  1749. adev->pdev = pdev;
  1750. adev->flags = flags;
  1751. adev->asic_type = flags & AMD_ASIC_MASK;
  1752. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1753. adev->mc.gart_size = 512 * 1024 * 1024;
  1754. adev->accel_working = false;
  1755. adev->num_rings = 0;
  1756. adev->mman.buffer_funcs = NULL;
  1757. adev->mman.buffer_funcs_ring = NULL;
  1758. adev->vm_manager.vm_pte_funcs = NULL;
  1759. adev->vm_manager.vm_pte_num_rings = 0;
  1760. adev->gart.gart_funcs = NULL;
  1761. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1762. adev->smc_rreg = &amdgpu_invalid_rreg;
  1763. adev->smc_wreg = &amdgpu_invalid_wreg;
  1764. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1765. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1766. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1767. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1768. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1769. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1770. adev->didt_rreg = &amdgpu_invalid_rreg;
  1771. adev->didt_wreg = &amdgpu_invalid_wreg;
  1772. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1773. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1774. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1775. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1776. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1777. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1778. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1779. /* mutex initialization are all done here so we
  1780. * can recall function without having locking issues */
  1781. atomic_set(&adev->irq.ih.lock, 0);
  1782. mutex_init(&adev->firmware.mutex);
  1783. mutex_init(&adev->pm.mutex);
  1784. mutex_init(&adev->gfx.gpu_clock_mutex);
  1785. mutex_init(&adev->srbm_mutex);
  1786. mutex_init(&adev->grbm_idx_mutex);
  1787. mutex_init(&adev->mn_lock);
  1788. hash_init(adev->mn_hash);
  1789. amdgpu_check_arguments(adev);
  1790. spin_lock_init(&adev->mmio_idx_lock);
  1791. spin_lock_init(&adev->smc_idx_lock);
  1792. spin_lock_init(&adev->pcie_idx_lock);
  1793. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1794. spin_lock_init(&adev->didt_idx_lock);
  1795. spin_lock_init(&adev->gc_cac_idx_lock);
  1796. spin_lock_init(&adev->se_cac_idx_lock);
  1797. spin_lock_init(&adev->audio_endpt_idx_lock);
  1798. spin_lock_init(&adev->mm_stats.lock);
  1799. INIT_LIST_HEAD(&adev->shadow_list);
  1800. mutex_init(&adev->shadow_list_lock);
  1801. INIT_LIST_HEAD(&adev->gtt_list);
  1802. spin_lock_init(&adev->gtt_list_lock);
  1803. INIT_LIST_HEAD(&adev->ring_lru_list);
  1804. spin_lock_init(&adev->ring_lru_list_lock);
  1805. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1806. /* Registers mapping */
  1807. /* TODO: block userspace mapping of io register */
  1808. if (adev->asic_type >= CHIP_BONAIRE) {
  1809. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1810. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1811. } else {
  1812. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1813. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1814. }
  1815. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1816. if (adev->rmmio == NULL) {
  1817. return -ENOMEM;
  1818. }
  1819. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1820. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1821. if (adev->asic_type >= CHIP_BONAIRE)
  1822. /* doorbell bar mapping */
  1823. amdgpu_doorbell_init(adev);
  1824. /* io port mapping */
  1825. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1826. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1827. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1828. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1829. break;
  1830. }
  1831. }
  1832. if (adev->rio_mem == NULL)
  1833. DRM_INFO("PCI I/O BAR is not found.\n");
  1834. /* early init functions */
  1835. r = amdgpu_early_init(adev);
  1836. if (r)
  1837. return r;
  1838. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1839. /* this will fail for cards that aren't VGA class devices, just
  1840. * ignore it */
  1841. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1842. if (amdgpu_runtime_pm == 1)
  1843. runtime = true;
  1844. if (amdgpu_device_is_px(ddev))
  1845. runtime = true;
  1846. if (!pci_is_thunderbolt_attached(adev->pdev))
  1847. vga_switcheroo_register_client(adev->pdev,
  1848. &amdgpu_switcheroo_ops, runtime);
  1849. if (runtime)
  1850. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1851. /* Read BIOS */
  1852. if (!amdgpu_get_bios(adev)) {
  1853. r = -EINVAL;
  1854. goto failed;
  1855. }
  1856. r = amdgpu_atombios_init(adev);
  1857. if (r) {
  1858. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1859. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1860. goto failed;
  1861. }
  1862. /* detect if we are with an SRIOV vbios */
  1863. amdgpu_device_detect_sriov_bios(adev);
  1864. /* Post card if necessary */
  1865. if (amdgpu_vpost_needed(adev)) {
  1866. if (!adev->bios) {
  1867. dev_err(adev->dev, "no vBIOS found\n");
  1868. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1869. r = -EINVAL;
  1870. goto failed;
  1871. }
  1872. DRM_INFO("GPU posting now...\n");
  1873. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1874. if (r) {
  1875. dev_err(adev->dev, "gpu post error!\n");
  1876. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1877. goto failed;
  1878. }
  1879. } else {
  1880. DRM_INFO("GPU post is not needed\n");
  1881. }
  1882. if (adev->is_atom_fw) {
  1883. /* Initialize clocks */
  1884. r = amdgpu_atomfirmware_get_clock_info(adev);
  1885. if (r) {
  1886. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1887. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1888. goto failed;
  1889. }
  1890. } else {
  1891. /* Initialize clocks */
  1892. r = amdgpu_atombios_get_clock_info(adev);
  1893. if (r) {
  1894. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1895. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1896. goto failed;
  1897. }
  1898. /* init i2c buses */
  1899. amdgpu_atombios_i2c_init(adev);
  1900. }
  1901. /* Fence driver */
  1902. r = amdgpu_fence_driver_init(adev);
  1903. if (r) {
  1904. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1905. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1906. goto failed;
  1907. }
  1908. /* init the mode config */
  1909. drm_mode_config_init(adev->ddev);
  1910. r = amdgpu_init(adev);
  1911. if (r) {
  1912. dev_err(adev->dev, "amdgpu_init failed\n");
  1913. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1914. amdgpu_fini(adev);
  1915. goto failed;
  1916. }
  1917. adev->accel_working = true;
  1918. amdgpu_vm_check_compute_bug(adev);
  1919. /* Initialize the buffer migration limit. */
  1920. if (amdgpu_moverate >= 0)
  1921. max_MBps = amdgpu_moverate;
  1922. else
  1923. max_MBps = 8; /* Allow 8 MB/s. */
  1924. /* Get a log2 for easy divisions. */
  1925. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1926. r = amdgpu_ib_pool_init(adev);
  1927. if (r) {
  1928. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1929. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1930. goto failed;
  1931. }
  1932. r = amdgpu_ib_ring_tests(adev);
  1933. if (r)
  1934. DRM_ERROR("ib ring test failed (%d).\n", r);
  1935. amdgpu_fbdev_init(adev);
  1936. r = amdgpu_gem_debugfs_init(adev);
  1937. if (r)
  1938. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1939. r = amdgpu_debugfs_regs_init(adev);
  1940. if (r)
  1941. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1942. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1943. if (r)
  1944. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1945. r = amdgpu_debugfs_firmware_init(adev);
  1946. if (r)
  1947. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1948. r = amdgpu_debugfs_vbios_dump_init(adev);
  1949. if (r)
  1950. DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
  1951. r = amdgpu_debugfs_vbios_version_init(adev);
  1952. if (r)
  1953. DRM_ERROR("Creating vbios version debugfs failed (%d).\n", r);
  1954. if ((amdgpu_testing & 1)) {
  1955. if (adev->accel_working)
  1956. amdgpu_test_moves(adev);
  1957. else
  1958. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1959. }
  1960. if (amdgpu_benchmarking) {
  1961. if (adev->accel_working)
  1962. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1963. else
  1964. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1965. }
  1966. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1967. * explicit gating rather than handling it automatically.
  1968. */
  1969. r = amdgpu_late_init(adev);
  1970. if (r) {
  1971. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1972. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  1973. goto failed;
  1974. }
  1975. return 0;
  1976. failed:
  1977. amdgpu_vf_error_trans_all(adev);
  1978. if (runtime)
  1979. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1980. return r;
  1981. }
  1982. /**
  1983. * amdgpu_device_fini - tear down the driver
  1984. *
  1985. * @adev: amdgpu_device pointer
  1986. *
  1987. * Tear down the driver info (all asics).
  1988. * Called at driver shutdown.
  1989. */
  1990. void amdgpu_device_fini(struct amdgpu_device *adev)
  1991. {
  1992. int r;
  1993. DRM_INFO("amdgpu: finishing device.\n");
  1994. adev->shutdown = true;
  1995. if (adev->mode_info.mode_config_initialized)
  1996. drm_crtc_force_disable_all(adev->ddev);
  1997. /* evict vram memory */
  1998. amdgpu_bo_evict_vram(adev);
  1999. amdgpu_ib_pool_fini(adev);
  2000. amdgpu_fence_driver_fini(adev);
  2001. amdgpu_fbdev_fini(adev);
  2002. r = amdgpu_fini(adev);
  2003. if (adev->firmware.gpu_info_fw) {
  2004. release_firmware(adev->firmware.gpu_info_fw);
  2005. adev->firmware.gpu_info_fw = NULL;
  2006. }
  2007. adev->accel_working = false;
  2008. cancel_delayed_work_sync(&adev->late_init_work);
  2009. /* free i2c buses */
  2010. amdgpu_i2c_fini(adev);
  2011. amdgpu_atombios_fini(adev);
  2012. kfree(adev->bios);
  2013. adev->bios = NULL;
  2014. if (!pci_is_thunderbolt_attached(adev->pdev))
  2015. vga_switcheroo_unregister_client(adev->pdev);
  2016. if (adev->flags & AMD_IS_PX)
  2017. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2018. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2019. if (adev->rio_mem)
  2020. pci_iounmap(adev->pdev, adev->rio_mem);
  2021. adev->rio_mem = NULL;
  2022. iounmap(adev->rmmio);
  2023. adev->rmmio = NULL;
  2024. if (adev->asic_type >= CHIP_BONAIRE)
  2025. amdgpu_doorbell_fini(adev);
  2026. amdgpu_debugfs_regs_cleanup(adev);
  2027. }
  2028. /*
  2029. * Suspend & resume.
  2030. */
  2031. /**
  2032. * amdgpu_device_suspend - initiate device suspend
  2033. *
  2034. * @pdev: drm dev pointer
  2035. * @state: suspend state
  2036. *
  2037. * Puts the hw in the suspend state (all asics).
  2038. * Returns 0 for success or an error on failure.
  2039. * Called at driver suspend.
  2040. */
  2041. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2042. {
  2043. struct amdgpu_device *adev;
  2044. struct drm_crtc *crtc;
  2045. struct drm_connector *connector;
  2046. int r;
  2047. if (dev == NULL || dev->dev_private == NULL) {
  2048. return -ENODEV;
  2049. }
  2050. adev = dev->dev_private;
  2051. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2052. return 0;
  2053. drm_kms_helper_poll_disable(dev);
  2054. /* turn off display hw */
  2055. drm_modeset_lock_all(dev);
  2056. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2057. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2058. }
  2059. drm_modeset_unlock_all(dev);
  2060. amdgpu_amdkfd_suspend(adev);
  2061. /* unpin the front buffers and cursors */
  2062. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2063. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2064. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2065. struct amdgpu_bo *robj;
  2066. if (amdgpu_crtc->cursor_bo) {
  2067. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2068. r = amdgpu_bo_reserve(aobj, true);
  2069. if (r == 0) {
  2070. amdgpu_bo_unpin(aobj);
  2071. amdgpu_bo_unreserve(aobj);
  2072. }
  2073. }
  2074. if (rfb == NULL || rfb->obj == NULL) {
  2075. continue;
  2076. }
  2077. robj = gem_to_amdgpu_bo(rfb->obj);
  2078. /* don't unpin kernel fb objects */
  2079. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2080. r = amdgpu_bo_reserve(robj, true);
  2081. if (r == 0) {
  2082. amdgpu_bo_unpin(robj);
  2083. amdgpu_bo_unreserve(robj);
  2084. }
  2085. }
  2086. }
  2087. /* evict vram memory */
  2088. amdgpu_bo_evict_vram(adev);
  2089. amdgpu_fence_driver_suspend(adev);
  2090. r = amdgpu_suspend(adev);
  2091. /* evict remaining vram memory
  2092. * This second call to evict vram is to evict the gart page table
  2093. * using the CPU.
  2094. */
  2095. amdgpu_bo_evict_vram(adev);
  2096. amdgpu_atombios_scratch_regs_save(adev);
  2097. pci_save_state(dev->pdev);
  2098. if (suspend) {
  2099. /* Shut down the device */
  2100. pci_disable_device(dev->pdev);
  2101. pci_set_power_state(dev->pdev, PCI_D3hot);
  2102. } else {
  2103. r = amdgpu_asic_reset(adev);
  2104. if (r)
  2105. DRM_ERROR("amdgpu asic reset failed\n");
  2106. }
  2107. if (fbcon) {
  2108. console_lock();
  2109. amdgpu_fbdev_set_suspend(adev, 1);
  2110. console_unlock();
  2111. }
  2112. return 0;
  2113. }
  2114. /**
  2115. * amdgpu_device_resume - initiate device resume
  2116. *
  2117. * @pdev: drm dev pointer
  2118. *
  2119. * Bring the hw back to operating state (all asics).
  2120. * Returns 0 for success or an error on failure.
  2121. * Called at driver resume.
  2122. */
  2123. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2124. {
  2125. struct drm_connector *connector;
  2126. struct amdgpu_device *adev = dev->dev_private;
  2127. struct drm_crtc *crtc;
  2128. int r = 0;
  2129. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2130. return 0;
  2131. if (fbcon)
  2132. console_lock();
  2133. if (resume) {
  2134. pci_set_power_state(dev->pdev, PCI_D0);
  2135. pci_restore_state(dev->pdev);
  2136. r = pci_enable_device(dev->pdev);
  2137. if (r)
  2138. goto unlock;
  2139. }
  2140. amdgpu_atombios_scratch_regs_restore(adev);
  2141. /* post card */
  2142. if (amdgpu_need_post(adev)) {
  2143. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2144. if (r)
  2145. DRM_ERROR("amdgpu asic init failed\n");
  2146. }
  2147. r = amdgpu_resume(adev);
  2148. if (r) {
  2149. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2150. goto unlock;
  2151. }
  2152. amdgpu_fence_driver_resume(adev);
  2153. if (resume) {
  2154. r = amdgpu_ib_ring_tests(adev);
  2155. if (r)
  2156. DRM_ERROR("ib ring test failed (%d).\n", r);
  2157. }
  2158. r = amdgpu_late_init(adev);
  2159. if (r)
  2160. goto unlock;
  2161. /* pin cursors */
  2162. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2163. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2164. if (amdgpu_crtc->cursor_bo) {
  2165. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2166. r = amdgpu_bo_reserve(aobj, true);
  2167. if (r == 0) {
  2168. r = amdgpu_bo_pin(aobj,
  2169. AMDGPU_GEM_DOMAIN_VRAM,
  2170. &amdgpu_crtc->cursor_addr);
  2171. if (r != 0)
  2172. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2173. amdgpu_bo_unreserve(aobj);
  2174. }
  2175. }
  2176. }
  2177. r = amdgpu_amdkfd_resume(adev);
  2178. if (r)
  2179. return r;
  2180. /* blat the mode back in */
  2181. if (fbcon) {
  2182. drm_helper_resume_force_mode(dev);
  2183. /* turn on display hw */
  2184. drm_modeset_lock_all(dev);
  2185. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2186. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2187. }
  2188. drm_modeset_unlock_all(dev);
  2189. }
  2190. drm_kms_helper_poll_enable(dev);
  2191. /*
  2192. * Most of the connector probing functions try to acquire runtime pm
  2193. * refs to ensure that the GPU is powered on when connector polling is
  2194. * performed. Since we're calling this from a runtime PM callback,
  2195. * trying to acquire rpm refs will cause us to deadlock.
  2196. *
  2197. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2198. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2199. */
  2200. #ifdef CONFIG_PM
  2201. dev->dev->power.disable_depth++;
  2202. #endif
  2203. drm_helper_hpd_irq_event(dev);
  2204. #ifdef CONFIG_PM
  2205. dev->dev->power.disable_depth--;
  2206. #endif
  2207. if (fbcon)
  2208. amdgpu_fbdev_set_suspend(adev, 0);
  2209. unlock:
  2210. if (fbcon)
  2211. console_unlock();
  2212. return r;
  2213. }
  2214. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2215. {
  2216. int i;
  2217. bool asic_hang = false;
  2218. for (i = 0; i < adev->num_ip_blocks; i++) {
  2219. if (!adev->ip_blocks[i].status.valid)
  2220. continue;
  2221. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2222. adev->ip_blocks[i].status.hang =
  2223. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2224. if (adev->ip_blocks[i].status.hang) {
  2225. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2226. asic_hang = true;
  2227. }
  2228. }
  2229. return asic_hang;
  2230. }
  2231. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2232. {
  2233. int i, r = 0;
  2234. for (i = 0; i < adev->num_ip_blocks; i++) {
  2235. if (!adev->ip_blocks[i].status.valid)
  2236. continue;
  2237. if (adev->ip_blocks[i].status.hang &&
  2238. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2239. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2240. if (r)
  2241. return r;
  2242. }
  2243. }
  2244. return 0;
  2245. }
  2246. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2247. {
  2248. int i;
  2249. for (i = 0; i < adev->num_ip_blocks; i++) {
  2250. if (!adev->ip_blocks[i].status.valid)
  2251. continue;
  2252. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2253. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2254. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2255. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2256. if (adev->ip_blocks[i].status.hang) {
  2257. DRM_INFO("Some block need full reset!\n");
  2258. return true;
  2259. }
  2260. }
  2261. }
  2262. return false;
  2263. }
  2264. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2265. {
  2266. int i, r = 0;
  2267. for (i = 0; i < adev->num_ip_blocks; i++) {
  2268. if (!adev->ip_blocks[i].status.valid)
  2269. continue;
  2270. if (adev->ip_blocks[i].status.hang &&
  2271. adev->ip_blocks[i].version->funcs->soft_reset) {
  2272. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2273. if (r)
  2274. return r;
  2275. }
  2276. }
  2277. return 0;
  2278. }
  2279. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2280. {
  2281. int i, r = 0;
  2282. for (i = 0; i < adev->num_ip_blocks; i++) {
  2283. if (!adev->ip_blocks[i].status.valid)
  2284. continue;
  2285. if (adev->ip_blocks[i].status.hang &&
  2286. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2287. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2288. if (r)
  2289. return r;
  2290. }
  2291. return 0;
  2292. }
  2293. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2294. {
  2295. if (adev->flags & AMD_IS_APU)
  2296. return false;
  2297. return amdgpu_lockup_timeout > 0 ? true : false;
  2298. }
  2299. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2300. struct amdgpu_ring *ring,
  2301. struct amdgpu_bo *bo,
  2302. struct dma_fence **fence)
  2303. {
  2304. uint32_t domain;
  2305. int r;
  2306. if (!bo->shadow)
  2307. return 0;
  2308. r = amdgpu_bo_reserve(bo, true);
  2309. if (r)
  2310. return r;
  2311. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2312. /* if bo has been evicted, then no need to recover */
  2313. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2314. r = amdgpu_bo_validate(bo->shadow);
  2315. if (r) {
  2316. DRM_ERROR("bo validate failed!\n");
  2317. goto err;
  2318. }
  2319. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2320. NULL, fence, true);
  2321. if (r) {
  2322. DRM_ERROR("recover page table failed!\n");
  2323. goto err;
  2324. }
  2325. }
  2326. err:
  2327. amdgpu_bo_unreserve(bo);
  2328. return r;
  2329. }
  2330. /**
  2331. * amdgpu_sriov_gpu_reset - reset the asic
  2332. *
  2333. * @adev: amdgpu device pointer
  2334. * @job: which job trigger hang
  2335. *
  2336. * Attempt the reset the GPU if it has hung (all asics).
  2337. * for SRIOV case.
  2338. * Returns 0 for success or an error on failure.
  2339. */
  2340. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2341. {
  2342. int i, j, r = 0;
  2343. int resched;
  2344. struct amdgpu_bo *bo, *tmp;
  2345. struct amdgpu_ring *ring;
  2346. struct dma_fence *fence = NULL, *next = NULL;
  2347. mutex_lock(&adev->virt.lock_reset);
  2348. atomic_inc(&adev->gpu_reset_counter);
  2349. adev->gfx.in_reset = true;
  2350. /* block TTM */
  2351. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2352. /* we start from the ring trigger GPU hang */
  2353. j = job ? job->ring->idx : 0;
  2354. /* block scheduler */
  2355. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2356. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2357. if (!ring || !ring->sched.thread)
  2358. continue;
  2359. kthread_park(ring->sched.thread);
  2360. if (job && j != i)
  2361. continue;
  2362. /* here give the last chance to check if job removed from mirror-list
  2363. * since we already pay some time on kthread_park */
  2364. if (job && list_empty(&job->base.node)) {
  2365. kthread_unpark(ring->sched.thread);
  2366. goto give_up_reset;
  2367. }
  2368. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2369. amd_sched_job_kickout(&job->base);
  2370. /* only do job_reset on the hang ring if @job not NULL */
  2371. amd_sched_hw_job_reset(&ring->sched);
  2372. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2373. amdgpu_fence_driver_force_completion_ring(ring);
  2374. }
  2375. /* request to take full control of GPU before re-initialization */
  2376. if (job)
  2377. amdgpu_virt_reset_gpu(adev);
  2378. else
  2379. amdgpu_virt_request_full_gpu(adev, true);
  2380. /* Resume IP prior to SMC */
  2381. amdgpu_sriov_reinit_early(adev);
  2382. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2383. amdgpu_ttm_recover_gart(adev);
  2384. /* now we are okay to resume SMC/CP/SDMA */
  2385. amdgpu_sriov_reinit_late(adev);
  2386. amdgpu_irq_gpu_reset_resume_helper(adev);
  2387. if (amdgpu_ib_ring_tests(adev))
  2388. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2389. /* release full control of GPU after ib test */
  2390. amdgpu_virt_release_full_gpu(adev, true);
  2391. DRM_INFO("recover vram bo from shadow\n");
  2392. ring = adev->mman.buffer_funcs_ring;
  2393. mutex_lock(&adev->shadow_list_lock);
  2394. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2395. next = NULL;
  2396. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2397. if (fence) {
  2398. r = dma_fence_wait(fence, false);
  2399. if (r) {
  2400. WARN(r, "recovery from shadow isn't completed\n");
  2401. break;
  2402. }
  2403. }
  2404. dma_fence_put(fence);
  2405. fence = next;
  2406. }
  2407. mutex_unlock(&adev->shadow_list_lock);
  2408. if (fence) {
  2409. r = dma_fence_wait(fence, false);
  2410. if (r)
  2411. WARN(r, "recovery from shadow isn't completed\n");
  2412. }
  2413. dma_fence_put(fence);
  2414. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2415. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2416. if (!ring || !ring->sched.thread)
  2417. continue;
  2418. if (job && j != i) {
  2419. kthread_unpark(ring->sched.thread);
  2420. continue;
  2421. }
  2422. amd_sched_job_recovery(&ring->sched);
  2423. kthread_unpark(ring->sched.thread);
  2424. }
  2425. drm_helper_resume_force_mode(adev->ddev);
  2426. give_up_reset:
  2427. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2428. if (r) {
  2429. /* bad news, how to tell it to userspace ? */
  2430. dev_info(adev->dev, "GPU reset failed\n");
  2431. } else {
  2432. dev_info(adev->dev, "GPU reset successed!\n");
  2433. }
  2434. adev->gfx.in_reset = false;
  2435. mutex_unlock(&adev->virt.lock_reset);
  2436. return r;
  2437. }
  2438. /**
  2439. * amdgpu_gpu_reset - reset the asic
  2440. *
  2441. * @adev: amdgpu device pointer
  2442. *
  2443. * Attempt the reset the GPU if it has hung (all asics).
  2444. * Returns 0 for success or an error on failure.
  2445. */
  2446. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2447. {
  2448. int i, r;
  2449. int resched;
  2450. bool need_full_reset, vram_lost = false;
  2451. if (!amdgpu_check_soft_reset(adev)) {
  2452. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2453. return 0;
  2454. }
  2455. atomic_inc(&adev->gpu_reset_counter);
  2456. /* block TTM */
  2457. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2458. /* block scheduler */
  2459. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2460. struct amdgpu_ring *ring = adev->rings[i];
  2461. if (!ring || !ring->sched.thread)
  2462. continue;
  2463. kthread_park(ring->sched.thread);
  2464. amd_sched_hw_job_reset(&ring->sched);
  2465. }
  2466. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2467. amdgpu_fence_driver_force_completion(adev);
  2468. need_full_reset = amdgpu_need_full_reset(adev);
  2469. if (!need_full_reset) {
  2470. amdgpu_pre_soft_reset(adev);
  2471. r = amdgpu_soft_reset(adev);
  2472. amdgpu_post_soft_reset(adev);
  2473. if (r || amdgpu_check_soft_reset(adev)) {
  2474. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2475. need_full_reset = true;
  2476. }
  2477. }
  2478. if (need_full_reset) {
  2479. r = amdgpu_suspend(adev);
  2480. retry:
  2481. amdgpu_atombios_scratch_regs_save(adev);
  2482. r = amdgpu_asic_reset(adev);
  2483. amdgpu_atombios_scratch_regs_restore(adev);
  2484. /* post card */
  2485. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2486. if (!r) {
  2487. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2488. r = amdgpu_resume_phase1(adev);
  2489. if (r)
  2490. goto out;
  2491. vram_lost = amdgpu_check_vram_lost(adev);
  2492. if (vram_lost) {
  2493. DRM_ERROR("VRAM is lost!\n");
  2494. atomic_inc(&adev->vram_lost_counter);
  2495. }
  2496. r = amdgpu_ttm_recover_gart(adev);
  2497. if (r)
  2498. goto out;
  2499. r = amdgpu_resume_phase2(adev);
  2500. if (r)
  2501. goto out;
  2502. if (vram_lost)
  2503. amdgpu_fill_reset_magic(adev);
  2504. }
  2505. }
  2506. out:
  2507. if (!r) {
  2508. amdgpu_irq_gpu_reset_resume_helper(adev);
  2509. r = amdgpu_ib_ring_tests(adev);
  2510. if (r) {
  2511. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2512. r = amdgpu_suspend(adev);
  2513. need_full_reset = true;
  2514. goto retry;
  2515. }
  2516. /**
  2517. * recovery vm page tables, since we cannot depend on VRAM is
  2518. * consistent after gpu full reset.
  2519. */
  2520. if (need_full_reset && amdgpu_need_backup(adev)) {
  2521. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2522. struct amdgpu_bo *bo, *tmp;
  2523. struct dma_fence *fence = NULL, *next = NULL;
  2524. DRM_INFO("recover vram bo from shadow\n");
  2525. mutex_lock(&adev->shadow_list_lock);
  2526. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2527. next = NULL;
  2528. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2529. if (fence) {
  2530. r = dma_fence_wait(fence, false);
  2531. if (r) {
  2532. WARN(r, "recovery from shadow isn't completed\n");
  2533. break;
  2534. }
  2535. }
  2536. dma_fence_put(fence);
  2537. fence = next;
  2538. }
  2539. mutex_unlock(&adev->shadow_list_lock);
  2540. if (fence) {
  2541. r = dma_fence_wait(fence, false);
  2542. if (r)
  2543. WARN(r, "recovery from shadow isn't completed\n");
  2544. }
  2545. dma_fence_put(fence);
  2546. }
  2547. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2548. struct amdgpu_ring *ring = adev->rings[i];
  2549. if (!ring || !ring->sched.thread)
  2550. continue;
  2551. amd_sched_job_recovery(&ring->sched);
  2552. kthread_unpark(ring->sched.thread);
  2553. }
  2554. } else {
  2555. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2556. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2557. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2558. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2559. kthread_unpark(adev->rings[i]->sched.thread);
  2560. }
  2561. }
  2562. }
  2563. drm_helper_resume_force_mode(adev->ddev);
  2564. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2565. if (r) {
  2566. /* bad news, how to tell it to userspace ? */
  2567. dev_info(adev->dev, "GPU reset failed\n");
  2568. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2569. }
  2570. else {
  2571. dev_info(adev->dev, "GPU reset successed!\n");
  2572. }
  2573. amdgpu_vf_error_trans_all(adev);
  2574. return r;
  2575. }
  2576. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2577. {
  2578. u32 mask;
  2579. int ret;
  2580. if (amdgpu_pcie_gen_cap)
  2581. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2582. if (amdgpu_pcie_lane_cap)
  2583. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2584. /* covers APUs as well */
  2585. if (pci_is_root_bus(adev->pdev->bus)) {
  2586. if (adev->pm.pcie_gen_mask == 0)
  2587. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2588. if (adev->pm.pcie_mlw_mask == 0)
  2589. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2590. return;
  2591. }
  2592. if (adev->pm.pcie_gen_mask == 0) {
  2593. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2594. if (!ret) {
  2595. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2596. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2597. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2598. if (mask & DRM_PCIE_SPEED_25)
  2599. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2600. if (mask & DRM_PCIE_SPEED_50)
  2601. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2602. if (mask & DRM_PCIE_SPEED_80)
  2603. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2604. } else {
  2605. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2606. }
  2607. }
  2608. if (adev->pm.pcie_mlw_mask == 0) {
  2609. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2610. if (!ret) {
  2611. switch (mask) {
  2612. case 32:
  2613. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2614. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2615. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2616. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2617. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2618. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2619. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2620. break;
  2621. case 16:
  2622. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2623. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2624. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2625. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2626. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2627. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2628. break;
  2629. case 12:
  2630. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2631. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2632. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2633. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2634. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2635. break;
  2636. case 8:
  2637. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2638. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2639. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2640. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2641. break;
  2642. case 4:
  2643. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2644. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2645. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2646. break;
  2647. case 2:
  2648. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2649. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2650. break;
  2651. case 1:
  2652. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2653. break;
  2654. default:
  2655. break;
  2656. }
  2657. } else {
  2658. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2659. }
  2660. }
  2661. }
  2662. /*
  2663. * Debugfs
  2664. */
  2665. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2666. const struct drm_info_list *files,
  2667. unsigned nfiles)
  2668. {
  2669. unsigned i;
  2670. for (i = 0; i < adev->debugfs_count; i++) {
  2671. if (adev->debugfs[i].files == files) {
  2672. /* Already registered */
  2673. return 0;
  2674. }
  2675. }
  2676. i = adev->debugfs_count + 1;
  2677. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2678. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2679. DRM_ERROR("Report so we increase "
  2680. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2681. return -EINVAL;
  2682. }
  2683. adev->debugfs[adev->debugfs_count].files = files;
  2684. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2685. adev->debugfs_count = i;
  2686. #if defined(CONFIG_DEBUG_FS)
  2687. drm_debugfs_create_files(files, nfiles,
  2688. adev->ddev->primary->debugfs_root,
  2689. adev->ddev->primary);
  2690. #endif
  2691. return 0;
  2692. }
  2693. #if defined(CONFIG_DEBUG_FS)
  2694. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2695. size_t size, loff_t *pos)
  2696. {
  2697. struct amdgpu_device *adev = file_inode(f)->i_private;
  2698. ssize_t result = 0;
  2699. int r;
  2700. bool pm_pg_lock, use_bank;
  2701. unsigned instance_bank, sh_bank, se_bank;
  2702. if (size & 0x3 || *pos & 0x3)
  2703. return -EINVAL;
  2704. /* are we reading registers for which a PG lock is necessary? */
  2705. pm_pg_lock = (*pos >> 23) & 1;
  2706. if (*pos & (1ULL << 62)) {
  2707. se_bank = (*pos >> 24) & 0x3FF;
  2708. sh_bank = (*pos >> 34) & 0x3FF;
  2709. instance_bank = (*pos >> 44) & 0x3FF;
  2710. if (se_bank == 0x3FF)
  2711. se_bank = 0xFFFFFFFF;
  2712. if (sh_bank == 0x3FF)
  2713. sh_bank = 0xFFFFFFFF;
  2714. if (instance_bank == 0x3FF)
  2715. instance_bank = 0xFFFFFFFF;
  2716. use_bank = 1;
  2717. } else {
  2718. use_bank = 0;
  2719. }
  2720. *pos &= (1UL << 22) - 1;
  2721. if (use_bank) {
  2722. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2723. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2724. return -EINVAL;
  2725. mutex_lock(&adev->grbm_idx_mutex);
  2726. amdgpu_gfx_select_se_sh(adev, se_bank,
  2727. sh_bank, instance_bank);
  2728. }
  2729. if (pm_pg_lock)
  2730. mutex_lock(&adev->pm.mutex);
  2731. while (size) {
  2732. uint32_t value;
  2733. if (*pos > adev->rmmio_size)
  2734. goto end;
  2735. value = RREG32(*pos >> 2);
  2736. r = put_user(value, (uint32_t *)buf);
  2737. if (r) {
  2738. result = r;
  2739. goto end;
  2740. }
  2741. result += 4;
  2742. buf += 4;
  2743. *pos += 4;
  2744. size -= 4;
  2745. }
  2746. end:
  2747. if (use_bank) {
  2748. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2749. mutex_unlock(&adev->grbm_idx_mutex);
  2750. }
  2751. if (pm_pg_lock)
  2752. mutex_unlock(&adev->pm.mutex);
  2753. return result;
  2754. }
  2755. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2756. size_t size, loff_t *pos)
  2757. {
  2758. struct amdgpu_device *adev = file_inode(f)->i_private;
  2759. ssize_t result = 0;
  2760. int r;
  2761. bool pm_pg_lock, use_bank;
  2762. unsigned instance_bank, sh_bank, se_bank;
  2763. if (size & 0x3 || *pos & 0x3)
  2764. return -EINVAL;
  2765. /* are we reading registers for which a PG lock is necessary? */
  2766. pm_pg_lock = (*pos >> 23) & 1;
  2767. if (*pos & (1ULL << 62)) {
  2768. se_bank = (*pos >> 24) & 0x3FF;
  2769. sh_bank = (*pos >> 34) & 0x3FF;
  2770. instance_bank = (*pos >> 44) & 0x3FF;
  2771. if (se_bank == 0x3FF)
  2772. se_bank = 0xFFFFFFFF;
  2773. if (sh_bank == 0x3FF)
  2774. sh_bank = 0xFFFFFFFF;
  2775. if (instance_bank == 0x3FF)
  2776. instance_bank = 0xFFFFFFFF;
  2777. use_bank = 1;
  2778. } else {
  2779. use_bank = 0;
  2780. }
  2781. *pos &= (1UL << 22) - 1;
  2782. if (use_bank) {
  2783. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2784. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2785. return -EINVAL;
  2786. mutex_lock(&adev->grbm_idx_mutex);
  2787. amdgpu_gfx_select_se_sh(adev, se_bank,
  2788. sh_bank, instance_bank);
  2789. }
  2790. if (pm_pg_lock)
  2791. mutex_lock(&adev->pm.mutex);
  2792. while (size) {
  2793. uint32_t value;
  2794. if (*pos > adev->rmmio_size)
  2795. return result;
  2796. r = get_user(value, (uint32_t *)buf);
  2797. if (r)
  2798. return r;
  2799. WREG32(*pos >> 2, value);
  2800. result += 4;
  2801. buf += 4;
  2802. *pos += 4;
  2803. size -= 4;
  2804. }
  2805. if (use_bank) {
  2806. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2807. mutex_unlock(&adev->grbm_idx_mutex);
  2808. }
  2809. if (pm_pg_lock)
  2810. mutex_unlock(&adev->pm.mutex);
  2811. return result;
  2812. }
  2813. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2814. size_t size, loff_t *pos)
  2815. {
  2816. struct amdgpu_device *adev = file_inode(f)->i_private;
  2817. ssize_t result = 0;
  2818. int r;
  2819. if (size & 0x3 || *pos & 0x3)
  2820. return -EINVAL;
  2821. while (size) {
  2822. uint32_t value;
  2823. value = RREG32_PCIE(*pos >> 2);
  2824. r = put_user(value, (uint32_t *)buf);
  2825. if (r)
  2826. return r;
  2827. result += 4;
  2828. buf += 4;
  2829. *pos += 4;
  2830. size -= 4;
  2831. }
  2832. return result;
  2833. }
  2834. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2835. size_t size, loff_t *pos)
  2836. {
  2837. struct amdgpu_device *adev = file_inode(f)->i_private;
  2838. ssize_t result = 0;
  2839. int r;
  2840. if (size & 0x3 || *pos & 0x3)
  2841. return -EINVAL;
  2842. while (size) {
  2843. uint32_t value;
  2844. r = get_user(value, (uint32_t *)buf);
  2845. if (r)
  2846. return r;
  2847. WREG32_PCIE(*pos >> 2, value);
  2848. result += 4;
  2849. buf += 4;
  2850. *pos += 4;
  2851. size -= 4;
  2852. }
  2853. return result;
  2854. }
  2855. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2856. size_t size, loff_t *pos)
  2857. {
  2858. struct amdgpu_device *adev = file_inode(f)->i_private;
  2859. ssize_t result = 0;
  2860. int r;
  2861. if (size & 0x3 || *pos & 0x3)
  2862. return -EINVAL;
  2863. while (size) {
  2864. uint32_t value;
  2865. value = RREG32_DIDT(*pos >> 2);
  2866. r = put_user(value, (uint32_t *)buf);
  2867. if (r)
  2868. return r;
  2869. result += 4;
  2870. buf += 4;
  2871. *pos += 4;
  2872. size -= 4;
  2873. }
  2874. return result;
  2875. }
  2876. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2877. size_t size, loff_t *pos)
  2878. {
  2879. struct amdgpu_device *adev = file_inode(f)->i_private;
  2880. ssize_t result = 0;
  2881. int r;
  2882. if (size & 0x3 || *pos & 0x3)
  2883. return -EINVAL;
  2884. while (size) {
  2885. uint32_t value;
  2886. r = get_user(value, (uint32_t *)buf);
  2887. if (r)
  2888. return r;
  2889. WREG32_DIDT(*pos >> 2, value);
  2890. result += 4;
  2891. buf += 4;
  2892. *pos += 4;
  2893. size -= 4;
  2894. }
  2895. return result;
  2896. }
  2897. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2898. size_t size, loff_t *pos)
  2899. {
  2900. struct amdgpu_device *adev = file_inode(f)->i_private;
  2901. ssize_t result = 0;
  2902. int r;
  2903. if (size & 0x3 || *pos & 0x3)
  2904. return -EINVAL;
  2905. while (size) {
  2906. uint32_t value;
  2907. value = RREG32_SMC(*pos);
  2908. r = put_user(value, (uint32_t *)buf);
  2909. if (r)
  2910. return r;
  2911. result += 4;
  2912. buf += 4;
  2913. *pos += 4;
  2914. size -= 4;
  2915. }
  2916. return result;
  2917. }
  2918. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2919. size_t size, loff_t *pos)
  2920. {
  2921. struct amdgpu_device *adev = file_inode(f)->i_private;
  2922. ssize_t result = 0;
  2923. int r;
  2924. if (size & 0x3 || *pos & 0x3)
  2925. return -EINVAL;
  2926. while (size) {
  2927. uint32_t value;
  2928. r = get_user(value, (uint32_t *)buf);
  2929. if (r)
  2930. return r;
  2931. WREG32_SMC(*pos, value);
  2932. result += 4;
  2933. buf += 4;
  2934. *pos += 4;
  2935. size -= 4;
  2936. }
  2937. return result;
  2938. }
  2939. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2940. size_t size, loff_t *pos)
  2941. {
  2942. struct amdgpu_device *adev = file_inode(f)->i_private;
  2943. ssize_t result = 0;
  2944. int r;
  2945. uint32_t *config, no_regs = 0;
  2946. if (size & 0x3 || *pos & 0x3)
  2947. return -EINVAL;
  2948. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2949. if (!config)
  2950. return -ENOMEM;
  2951. /* version, increment each time something is added */
  2952. config[no_regs++] = 3;
  2953. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2954. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2955. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2956. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2957. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2958. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2959. config[no_regs++] = adev->gfx.config.max_gprs;
  2960. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2961. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2962. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2963. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2964. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2965. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2966. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2967. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2968. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2969. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2970. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2971. config[no_regs++] = adev->gfx.config.num_gpus;
  2972. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2973. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2974. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2975. config[no_regs++] = adev->gfx.config.num_rbs;
  2976. /* rev==1 */
  2977. config[no_regs++] = adev->rev_id;
  2978. config[no_regs++] = adev->pg_flags;
  2979. config[no_regs++] = adev->cg_flags;
  2980. /* rev==2 */
  2981. config[no_regs++] = adev->family;
  2982. config[no_regs++] = adev->external_rev_id;
  2983. /* rev==3 */
  2984. config[no_regs++] = adev->pdev->device;
  2985. config[no_regs++] = adev->pdev->revision;
  2986. config[no_regs++] = adev->pdev->subsystem_device;
  2987. config[no_regs++] = adev->pdev->subsystem_vendor;
  2988. while (size && (*pos < no_regs * 4)) {
  2989. uint32_t value;
  2990. value = config[*pos >> 2];
  2991. r = put_user(value, (uint32_t *)buf);
  2992. if (r) {
  2993. kfree(config);
  2994. return r;
  2995. }
  2996. result += 4;
  2997. buf += 4;
  2998. *pos += 4;
  2999. size -= 4;
  3000. }
  3001. kfree(config);
  3002. return result;
  3003. }
  3004. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3005. size_t size, loff_t *pos)
  3006. {
  3007. struct amdgpu_device *adev = file_inode(f)->i_private;
  3008. int idx, x, outsize, r, valuesize;
  3009. uint32_t values[16];
  3010. if (size & 3 || *pos & 0x3)
  3011. return -EINVAL;
  3012. if (amdgpu_dpm == 0)
  3013. return -EINVAL;
  3014. /* convert offset to sensor number */
  3015. idx = *pos >> 2;
  3016. valuesize = sizeof(values);
  3017. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3018. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3019. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3020. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3021. &valuesize);
  3022. else
  3023. return -EINVAL;
  3024. if (size > valuesize)
  3025. return -EINVAL;
  3026. outsize = 0;
  3027. x = 0;
  3028. if (!r) {
  3029. while (size) {
  3030. r = put_user(values[x++], (int32_t *)buf);
  3031. buf += 4;
  3032. size -= 4;
  3033. outsize += 4;
  3034. }
  3035. }
  3036. return !r ? outsize : r;
  3037. }
  3038. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3039. size_t size, loff_t *pos)
  3040. {
  3041. struct amdgpu_device *adev = f->f_inode->i_private;
  3042. int r, x;
  3043. ssize_t result=0;
  3044. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3045. if (size & 3 || *pos & 3)
  3046. return -EINVAL;
  3047. /* decode offset */
  3048. offset = (*pos & 0x7F);
  3049. se = ((*pos >> 7) & 0xFF);
  3050. sh = ((*pos >> 15) & 0xFF);
  3051. cu = ((*pos >> 23) & 0xFF);
  3052. wave = ((*pos >> 31) & 0xFF);
  3053. simd = ((*pos >> 37) & 0xFF);
  3054. /* switch to the specific se/sh/cu */
  3055. mutex_lock(&adev->grbm_idx_mutex);
  3056. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3057. x = 0;
  3058. if (adev->gfx.funcs->read_wave_data)
  3059. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3060. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3061. mutex_unlock(&adev->grbm_idx_mutex);
  3062. if (!x)
  3063. return -EINVAL;
  3064. while (size && (offset < x * 4)) {
  3065. uint32_t value;
  3066. value = data[offset >> 2];
  3067. r = put_user(value, (uint32_t *)buf);
  3068. if (r)
  3069. return r;
  3070. result += 4;
  3071. buf += 4;
  3072. offset += 4;
  3073. size -= 4;
  3074. }
  3075. return result;
  3076. }
  3077. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3078. size_t size, loff_t *pos)
  3079. {
  3080. struct amdgpu_device *adev = f->f_inode->i_private;
  3081. int r;
  3082. ssize_t result = 0;
  3083. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3084. if (size & 3 || *pos & 3)
  3085. return -EINVAL;
  3086. /* decode offset */
  3087. offset = (*pos & 0xFFF); /* in dwords */
  3088. se = ((*pos >> 12) & 0xFF);
  3089. sh = ((*pos >> 20) & 0xFF);
  3090. cu = ((*pos >> 28) & 0xFF);
  3091. wave = ((*pos >> 36) & 0xFF);
  3092. simd = ((*pos >> 44) & 0xFF);
  3093. thread = ((*pos >> 52) & 0xFF);
  3094. bank = ((*pos >> 60) & 1);
  3095. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3096. if (!data)
  3097. return -ENOMEM;
  3098. /* switch to the specific se/sh/cu */
  3099. mutex_lock(&adev->grbm_idx_mutex);
  3100. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3101. if (bank == 0) {
  3102. if (adev->gfx.funcs->read_wave_vgprs)
  3103. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3104. } else {
  3105. if (adev->gfx.funcs->read_wave_sgprs)
  3106. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3107. }
  3108. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3109. mutex_unlock(&adev->grbm_idx_mutex);
  3110. while (size) {
  3111. uint32_t value;
  3112. value = data[offset++];
  3113. r = put_user(value, (uint32_t *)buf);
  3114. if (r) {
  3115. result = r;
  3116. goto err;
  3117. }
  3118. result += 4;
  3119. buf += 4;
  3120. size -= 4;
  3121. }
  3122. err:
  3123. kfree(data);
  3124. return result;
  3125. }
  3126. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3127. .owner = THIS_MODULE,
  3128. .read = amdgpu_debugfs_regs_read,
  3129. .write = amdgpu_debugfs_regs_write,
  3130. .llseek = default_llseek
  3131. };
  3132. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3133. .owner = THIS_MODULE,
  3134. .read = amdgpu_debugfs_regs_didt_read,
  3135. .write = amdgpu_debugfs_regs_didt_write,
  3136. .llseek = default_llseek
  3137. };
  3138. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3139. .owner = THIS_MODULE,
  3140. .read = amdgpu_debugfs_regs_pcie_read,
  3141. .write = amdgpu_debugfs_regs_pcie_write,
  3142. .llseek = default_llseek
  3143. };
  3144. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3145. .owner = THIS_MODULE,
  3146. .read = amdgpu_debugfs_regs_smc_read,
  3147. .write = amdgpu_debugfs_regs_smc_write,
  3148. .llseek = default_llseek
  3149. };
  3150. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3151. .owner = THIS_MODULE,
  3152. .read = amdgpu_debugfs_gca_config_read,
  3153. .llseek = default_llseek
  3154. };
  3155. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3156. .owner = THIS_MODULE,
  3157. .read = amdgpu_debugfs_sensor_read,
  3158. .llseek = default_llseek
  3159. };
  3160. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3161. .owner = THIS_MODULE,
  3162. .read = amdgpu_debugfs_wave_read,
  3163. .llseek = default_llseek
  3164. };
  3165. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3166. .owner = THIS_MODULE,
  3167. .read = amdgpu_debugfs_gpr_read,
  3168. .llseek = default_llseek
  3169. };
  3170. static const struct file_operations *debugfs_regs[] = {
  3171. &amdgpu_debugfs_regs_fops,
  3172. &amdgpu_debugfs_regs_didt_fops,
  3173. &amdgpu_debugfs_regs_pcie_fops,
  3174. &amdgpu_debugfs_regs_smc_fops,
  3175. &amdgpu_debugfs_gca_config_fops,
  3176. &amdgpu_debugfs_sensors_fops,
  3177. &amdgpu_debugfs_wave_fops,
  3178. &amdgpu_debugfs_gpr_fops,
  3179. };
  3180. static const char *debugfs_regs_names[] = {
  3181. "amdgpu_regs",
  3182. "amdgpu_regs_didt",
  3183. "amdgpu_regs_pcie",
  3184. "amdgpu_regs_smc",
  3185. "amdgpu_gca_config",
  3186. "amdgpu_sensors",
  3187. "amdgpu_wave",
  3188. "amdgpu_gpr",
  3189. };
  3190. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3191. {
  3192. struct drm_minor *minor = adev->ddev->primary;
  3193. struct dentry *ent, *root = minor->debugfs_root;
  3194. unsigned i, j;
  3195. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3196. ent = debugfs_create_file(debugfs_regs_names[i],
  3197. S_IFREG | S_IRUGO, root,
  3198. adev, debugfs_regs[i]);
  3199. if (IS_ERR(ent)) {
  3200. for (j = 0; j < i; j++) {
  3201. debugfs_remove(adev->debugfs_regs[i]);
  3202. adev->debugfs_regs[i] = NULL;
  3203. }
  3204. return PTR_ERR(ent);
  3205. }
  3206. if (!i)
  3207. i_size_write(ent->d_inode, adev->rmmio_size);
  3208. adev->debugfs_regs[i] = ent;
  3209. }
  3210. return 0;
  3211. }
  3212. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3213. {
  3214. unsigned i;
  3215. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3216. if (adev->debugfs_regs[i]) {
  3217. debugfs_remove(adev->debugfs_regs[i]);
  3218. adev->debugfs_regs[i] = NULL;
  3219. }
  3220. }
  3221. }
  3222. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3223. {
  3224. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3225. struct drm_device *dev = node->minor->dev;
  3226. struct amdgpu_device *adev = dev->dev_private;
  3227. int r = 0, i;
  3228. /* hold on the scheduler */
  3229. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3230. struct amdgpu_ring *ring = adev->rings[i];
  3231. if (!ring || !ring->sched.thread)
  3232. continue;
  3233. kthread_park(ring->sched.thread);
  3234. }
  3235. seq_printf(m, "run ib test:\n");
  3236. r = amdgpu_ib_ring_tests(adev);
  3237. if (r)
  3238. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3239. else
  3240. seq_printf(m, "ib ring tests passed.\n");
  3241. /* go on the scheduler */
  3242. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3243. struct amdgpu_ring *ring = adev->rings[i];
  3244. if (!ring || !ring->sched.thread)
  3245. continue;
  3246. kthread_unpark(ring->sched.thread);
  3247. }
  3248. return 0;
  3249. }
  3250. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3251. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3252. };
  3253. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3254. {
  3255. return amdgpu_debugfs_add_files(adev,
  3256. amdgpu_debugfs_test_ib_ring_list, 1);
  3257. }
  3258. int amdgpu_debugfs_init(struct drm_minor *minor)
  3259. {
  3260. return 0;
  3261. }
  3262. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  3263. {
  3264. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3265. struct drm_device *dev = node->minor->dev;
  3266. struct amdgpu_device *adev = dev->dev_private;
  3267. seq_write(m, adev->bios, adev->bios_size);
  3268. return 0;
  3269. }
  3270. static int amdgpu_debugfs_get_vbios_version(struct seq_file *m, void *data)
  3271. {
  3272. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3273. struct drm_device *dev = node->minor->dev;
  3274. struct amdgpu_device *adev = dev->dev_private;
  3275. struct atom_context *ctx = adev->mode_info.atom_context;
  3276. seq_printf(m, "%s\n", ctx->vbios_version);
  3277. return 0;
  3278. }
  3279. static const struct drm_info_list amdgpu_vbios_dump_list[] = {
  3280. {"amdgpu_vbios",
  3281. amdgpu_debugfs_get_vbios_dump,
  3282. 0, NULL},
  3283. };
  3284. static const struct drm_info_list amdgpu_vbios_version_list[] = {
  3285. {"amdgpu_vbios_version",
  3286. amdgpu_debugfs_get_vbios_version,
  3287. 0, NULL},
  3288. };
  3289. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3290. {
  3291. return amdgpu_debugfs_add_files(adev,
  3292. amdgpu_vbios_dump_list, 1);
  3293. }
  3294. static int amdgpu_debugfs_vbios_version_init(struct amdgpu_device *adev)
  3295. {
  3296. return amdgpu_debugfs_add_files(adev,
  3297. amdgpu_vbios_version_list, 1);
  3298. }
  3299. #else
  3300. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3301. {
  3302. return 0;
  3303. }
  3304. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3305. {
  3306. return 0;
  3307. }
  3308. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3309. {
  3310. return 0;
  3311. }
  3312. static int amdgpu_debugfs_vbios_version_init(struct amdgpu_device *adev)
  3313. {
  3314. return 0;
  3315. }
  3316. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3317. #endif