qcom-ctrl.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2011-2017, The Linux Foundation
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/clk.h>
  14. #include <linux/of.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/pm_runtime.h>
  17. #include "slimbus.h"
  18. /* Manager registers */
  19. #define MGR_CFG 0x200
  20. #define MGR_STATUS 0x204
  21. #define MGR_INT_EN 0x210
  22. #define MGR_INT_STAT 0x214
  23. #define MGR_INT_CLR 0x218
  24. #define MGR_TX_MSG 0x230
  25. #define MGR_RX_MSG 0x270
  26. #define MGR_IE_STAT 0x2F0
  27. #define MGR_VE_STAT 0x300
  28. #define MGR_CFG_ENABLE 1
  29. /* Framer registers */
  30. #define FRM_CFG 0x400
  31. #define FRM_STAT 0x404
  32. #define FRM_INT_EN 0x410
  33. #define FRM_INT_STAT 0x414
  34. #define FRM_INT_CLR 0x418
  35. #define FRM_WAKEUP 0x41C
  36. #define FRM_CLKCTL_DONE 0x420
  37. #define FRM_IE_STAT 0x430
  38. #define FRM_VE_STAT 0x440
  39. /* Interface registers */
  40. #define INTF_CFG 0x600
  41. #define INTF_STAT 0x604
  42. #define INTF_INT_EN 0x610
  43. #define INTF_INT_STAT 0x614
  44. #define INTF_INT_CLR 0x618
  45. #define INTF_IE_STAT 0x630
  46. #define INTF_VE_STAT 0x640
  47. /* Interrupt status bits */
  48. #define MGR_INT_TX_NACKED_2 BIT(25)
  49. #define MGR_INT_MSG_BUF_CONTE BIT(26)
  50. #define MGR_INT_RX_MSG_RCVD BIT(30)
  51. #define MGR_INT_TX_MSG_SENT BIT(31)
  52. /* Framer config register settings */
  53. #define FRM_ACTIVE 1
  54. #define CLK_GEAR 7
  55. #define ROOT_FREQ 11
  56. #define REF_CLK_GEAR 15
  57. #define INTR_WAKE 19
  58. #define SLIM_MSG_ASM_FIRST_WORD(l, mt, mc, dt, ad) \
  59. ((l) | ((mt) << 5) | ((mc) << 8) | ((dt) << 15) | ((ad) << 16))
  60. #define SLIM_ROOT_FREQ 24576000
  61. #define QCOM_SLIM_AUTOSUSPEND 1000
  62. /* MAX message size over control channel */
  63. #define SLIM_MSGQ_BUF_LEN 40
  64. #define QCOM_TX_MSGS 2
  65. #define QCOM_RX_MSGS 8
  66. #define QCOM_BUF_ALLOC_RETRIES 10
  67. #define CFG_PORT(r, v) ((v) ? CFG_PORT_V2(r) : CFG_PORT_V1(r))
  68. /* V2 Component registers */
  69. #define CFG_PORT_V2(r) ((r ## _V2))
  70. #define COMP_CFG_V2 4
  71. #define COMP_TRUST_CFG_V2 0x3000
  72. /* V1 Component registers */
  73. #define CFG_PORT_V1(r) ((r ## _V1))
  74. #define COMP_CFG_V1 0
  75. #define COMP_TRUST_CFG_V1 0x14
  76. /* Resource group info for manager, and non-ported generic device-components */
  77. #define EE_MGR_RSC_GRP (1 << 10)
  78. #define EE_NGD_2 (2 << 6)
  79. #define EE_NGD_1 0
  80. struct slim_ctrl_buf {
  81. void *base;
  82. dma_addr_t phy;
  83. spinlock_t lock;
  84. int head;
  85. int tail;
  86. int sl_sz;
  87. int n;
  88. };
  89. struct qcom_slim_ctrl {
  90. struct slim_controller ctrl;
  91. struct slim_framer framer;
  92. struct device *dev;
  93. void __iomem *base;
  94. void __iomem *slew_reg;
  95. struct slim_ctrl_buf rx;
  96. struct slim_ctrl_buf tx;
  97. struct completion **wr_comp;
  98. int irq;
  99. struct workqueue_struct *rxwq;
  100. struct work_struct wd;
  101. struct clk *rclk;
  102. struct clk *hclk;
  103. };
  104. static void qcom_slim_queue_tx(struct qcom_slim_ctrl *ctrl, void *buf,
  105. u8 len, u32 tx_reg)
  106. {
  107. int count = (len + 3) >> 2;
  108. __iowrite32_copy(ctrl->base + tx_reg, buf, count);
  109. /* Ensure Oder of subsequent writes */
  110. mb();
  111. }
  112. static void *slim_alloc_rxbuf(struct qcom_slim_ctrl *ctrl)
  113. {
  114. unsigned long flags;
  115. int idx;
  116. spin_lock_irqsave(&ctrl->rx.lock, flags);
  117. if ((ctrl->rx.tail + 1) % ctrl->rx.n == ctrl->rx.head) {
  118. spin_unlock_irqrestore(&ctrl->rx.lock, flags);
  119. dev_err(ctrl->dev, "RX QUEUE full!");
  120. return NULL;
  121. }
  122. idx = ctrl->rx.tail;
  123. ctrl->rx.tail = (ctrl->rx.tail + 1) % ctrl->rx.n;
  124. spin_unlock_irqrestore(&ctrl->rx.lock, flags);
  125. return ctrl->rx.base + (idx * ctrl->rx.sl_sz);
  126. }
  127. void slim_ack_txn(struct qcom_slim_ctrl *ctrl, int err)
  128. {
  129. struct completion *comp;
  130. unsigned long flags;
  131. int idx;
  132. spin_lock_irqsave(&ctrl->tx.lock, flags);
  133. idx = ctrl->tx.head;
  134. ctrl->tx.head = (ctrl->tx.head + 1) % ctrl->tx.n;
  135. spin_unlock_irqrestore(&ctrl->tx.lock, flags);
  136. comp = ctrl->wr_comp[idx];
  137. ctrl->wr_comp[idx] = NULL;
  138. complete(comp);
  139. }
  140. static irqreturn_t qcom_slim_handle_tx_irq(struct qcom_slim_ctrl *ctrl,
  141. u32 stat)
  142. {
  143. int err = 0;
  144. if (stat & MGR_INT_TX_MSG_SENT)
  145. writel_relaxed(MGR_INT_TX_MSG_SENT,
  146. ctrl->base + MGR_INT_CLR);
  147. if (stat & MGR_INT_TX_NACKED_2) {
  148. u32 mgr_stat = readl_relaxed(ctrl->base + MGR_STATUS);
  149. u32 mgr_ie_stat = readl_relaxed(ctrl->base + MGR_IE_STAT);
  150. u32 frm_stat = readl_relaxed(ctrl->base + FRM_STAT);
  151. u32 frm_cfg = readl_relaxed(ctrl->base + FRM_CFG);
  152. u32 frm_intr_stat = readl_relaxed(ctrl->base + FRM_INT_STAT);
  153. u32 frm_ie_stat = readl_relaxed(ctrl->base + FRM_IE_STAT);
  154. u32 intf_stat = readl_relaxed(ctrl->base + INTF_STAT);
  155. u32 intf_intr_stat = readl_relaxed(ctrl->base + INTF_INT_STAT);
  156. u32 intf_ie_stat = readl_relaxed(ctrl->base + INTF_IE_STAT);
  157. writel_relaxed(MGR_INT_TX_NACKED_2, ctrl->base + MGR_INT_CLR);
  158. dev_err(ctrl->dev, "TX Nack MGR:int:0x%x, stat:0x%x\n",
  159. stat, mgr_stat);
  160. dev_err(ctrl->dev, "TX Nack MGR:ie:0x%x\n", mgr_ie_stat);
  161. dev_err(ctrl->dev, "TX Nack FRM:int:0x%x, stat:0x%x\n",
  162. frm_intr_stat, frm_stat);
  163. dev_err(ctrl->dev, "TX Nack FRM:cfg:0x%x, ie:0x%x\n",
  164. frm_cfg, frm_ie_stat);
  165. dev_err(ctrl->dev, "TX Nack INTF:intr:0x%x, stat:0x%x\n",
  166. intf_intr_stat, intf_stat);
  167. dev_err(ctrl->dev, "TX Nack INTF:ie:0x%x\n",
  168. intf_ie_stat);
  169. err = -ENOTCONN;
  170. }
  171. slim_ack_txn(ctrl, err);
  172. return IRQ_HANDLED;
  173. }
  174. static irqreturn_t qcom_slim_handle_rx_irq(struct qcom_slim_ctrl *ctrl,
  175. u32 stat)
  176. {
  177. u32 *rx_buf, pkt[10];
  178. bool q_rx = false;
  179. u8 mc, mt, len;
  180. pkt[0] = readl_relaxed(ctrl->base + MGR_RX_MSG);
  181. mt = SLIM_HEADER_GET_MT(pkt[0]);
  182. len = SLIM_HEADER_GET_RL(pkt[0]);
  183. mc = SLIM_HEADER_GET_MC(pkt[0]>>8);
  184. /*
  185. * this message cannot be handled by ISR, so
  186. * let work-queue handle it
  187. */
  188. if (mt == SLIM_MSG_MT_CORE && mc == SLIM_MSG_MC_REPORT_PRESENT) {
  189. rx_buf = (u32 *)slim_alloc_rxbuf(ctrl);
  190. if (!rx_buf) {
  191. dev_err(ctrl->dev, "dropping RX:0x%x due to RX full\n",
  192. pkt[0]);
  193. goto rx_ret_irq;
  194. }
  195. rx_buf[0] = pkt[0];
  196. } else {
  197. rx_buf = pkt;
  198. }
  199. __ioread32_copy(rx_buf + 1, ctrl->base + MGR_RX_MSG + 4,
  200. DIV_ROUND_UP(len, 4));
  201. switch (mc) {
  202. case SLIM_MSG_MC_REPORT_PRESENT:
  203. q_rx = true;
  204. break;
  205. case SLIM_MSG_MC_REPLY_INFORMATION:
  206. case SLIM_MSG_MC_REPLY_VALUE:
  207. slim_msg_response(&ctrl->ctrl, (u8 *)(rx_buf + 1),
  208. (u8)(*rx_buf >> 24), (len - 4));
  209. break;
  210. default:
  211. dev_err(ctrl->dev, "unsupported MC,%x MT:%x\n",
  212. mc, mt);
  213. break;
  214. }
  215. rx_ret_irq:
  216. writel(MGR_INT_RX_MSG_RCVD, ctrl->base +
  217. MGR_INT_CLR);
  218. if (q_rx)
  219. queue_work(ctrl->rxwq, &ctrl->wd);
  220. return IRQ_HANDLED;
  221. }
  222. static irqreturn_t qcom_slim_interrupt(int irq, void *d)
  223. {
  224. struct qcom_slim_ctrl *ctrl = d;
  225. u32 stat = readl_relaxed(ctrl->base + MGR_INT_STAT);
  226. int ret = IRQ_NONE;
  227. if (stat & MGR_INT_TX_MSG_SENT || stat & MGR_INT_TX_NACKED_2)
  228. ret = qcom_slim_handle_tx_irq(ctrl, stat);
  229. if (stat & MGR_INT_RX_MSG_RCVD)
  230. ret = qcom_slim_handle_rx_irq(ctrl, stat);
  231. return ret;
  232. }
  233. static int qcom_clk_pause_wakeup(struct slim_controller *sctrl)
  234. {
  235. struct qcom_slim_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
  236. clk_prepare_enable(ctrl->hclk);
  237. clk_prepare_enable(ctrl->rclk);
  238. enable_irq(ctrl->irq);
  239. writel_relaxed(1, ctrl->base + FRM_WAKEUP);
  240. /* Make sure framer wakeup write goes through before ISR fires */
  241. mb();
  242. /*
  243. * HW Workaround: Currently, slave is reporting lost-sync messages
  244. * after SLIMbus comes out of clock pause.
  245. * Transaction with slave fail before slave reports that message
  246. * Give some time for that report to come
  247. * SLIMbus wakes up in clock gear 10 at 24.576MHz. With each superframe
  248. * being 250 usecs, we wait for 5-10 superframes here to ensure
  249. * we get the message
  250. */
  251. usleep_range(1250, 2500);
  252. return 0;
  253. }
  254. void *slim_alloc_txbuf(struct qcom_slim_ctrl *ctrl, struct slim_msg_txn *txn,
  255. struct completion *done)
  256. {
  257. unsigned long flags;
  258. int idx;
  259. spin_lock_irqsave(&ctrl->tx.lock, flags);
  260. if (((ctrl->tx.head + 1) % ctrl->tx.n) == ctrl->tx.tail) {
  261. spin_unlock_irqrestore(&ctrl->tx.lock, flags);
  262. dev_err(ctrl->dev, "controller TX buf unavailable");
  263. return NULL;
  264. }
  265. idx = ctrl->tx.tail;
  266. ctrl->wr_comp[idx] = done;
  267. ctrl->tx.tail = (ctrl->tx.tail + 1) % ctrl->tx.n;
  268. spin_unlock_irqrestore(&ctrl->tx.lock, flags);
  269. return ctrl->tx.base + (idx * ctrl->tx.sl_sz);
  270. }
  271. static int qcom_xfer_msg(struct slim_controller *sctrl,
  272. struct slim_msg_txn *txn)
  273. {
  274. struct qcom_slim_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
  275. DECLARE_COMPLETION_ONSTACK(done);
  276. void *pbuf = slim_alloc_txbuf(ctrl, txn, &done);
  277. unsigned long ms = txn->rl + HZ;
  278. u8 *puc;
  279. int ret = 0, timeout, retries = QCOM_BUF_ALLOC_RETRIES;
  280. u8 la = txn->la;
  281. u32 *head;
  282. /* HW expects length field to be excluded */
  283. txn->rl--;
  284. /* spin till buffer is made available */
  285. if (!pbuf) {
  286. while (retries--) {
  287. usleep_range(10000, 15000);
  288. pbuf = slim_alloc_txbuf(ctrl, txn, &done);
  289. if (pbuf)
  290. break;
  291. }
  292. }
  293. if (!retries && !pbuf)
  294. return -ENOMEM;
  295. puc = (u8 *)pbuf;
  296. head = (u32 *)pbuf;
  297. if (txn->dt == SLIM_MSG_DEST_LOGICALADDR) {
  298. *head = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt,
  299. txn->mc, 0, la);
  300. puc += 3;
  301. } else {
  302. *head = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt,
  303. txn->mc, 1, la);
  304. puc += 2;
  305. }
  306. if (slim_tid_txn(txn->mt, txn->mc))
  307. *(puc++) = txn->tid;
  308. if (slim_ec_txn(txn->mt, txn->mc)) {
  309. *(puc++) = (txn->ec & 0xFF);
  310. *(puc++) = (txn->ec >> 8) & 0xFF;
  311. }
  312. if (txn->msg && txn->msg->wbuf)
  313. memcpy(puc, txn->msg->wbuf, txn->msg->num_bytes);
  314. qcom_slim_queue_tx(ctrl, head, txn->rl, MGR_TX_MSG);
  315. timeout = wait_for_completion_timeout(&done, msecs_to_jiffies(ms));
  316. if (!timeout) {
  317. dev_err(ctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
  318. txn->mt);
  319. ret = -ETIMEDOUT;
  320. }
  321. return ret;
  322. }
  323. static int qcom_set_laddr(struct slim_controller *sctrl,
  324. struct slim_eaddr *ead, u8 laddr)
  325. {
  326. struct qcom_slim_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
  327. struct {
  328. __be16 manf_id;
  329. __be16 prod_code;
  330. u8 dev_index;
  331. u8 instance;
  332. u8 laddr;
  333. } __packed p;
  334. struct slim_val_inf msg = {0};
  335. DEFINE_SLIM_EDEST_TXN(txn, SLIM_MSG_MC_ASSIGN_LOGICAL_ADDRESS,
  336. 10, laddr, &msg);
  337. int ret;
  338. p.manf_id = cpu_to_be16(ead->manf_id);
  339. p.prod_code = cpu_to_be16(ead->prod_code);
  340. p.dev_index = ead->dev_index;
  341. p.instance = ead->instance;
  342. p.laddr = laddr;
  343. msg.wbuf = (void *)&p;
  344. msg.num_bytes = 7;
  345. ret = slim_do_transfer(&ctrl->ctrl, &txn);
  346. if (ret)
  347. dev_err(ctrl->dev, "set LA:0x%x failed:ret:%d\n",
  348. laddr, ret);
  349. return ret;
  350. }
  351. static int slim_get_current_rxbuf(struct qcom_slim_ctrl *ctrl, void *buf)
  352. {
  353. unsigned long flags;
  354. spin_lock_irqsave(&ctrl->rx.lock, flags);
  355. if (ctrl->rx.tail == ctrl->rx.head) {
  356. spin_unlock_irqrestore(&ctrl->rx.lock, flags);
  357. return -ENODATA;
  358. }
  359. memcpy(buf, ctrl->rx.base + (ctrl->rx.head * ctrl->rx.sl_sz),
  360. ctrl->rx.sl_sz);
  361. ctrl->rx.head = (ctrl->rx.head + 1) % ctrl->rx.n;
  362. spin_unlock_irqrestore(&ctrl->rx.lock, flags);
  363. return 0;
  364. }
  365. static void qcom_slim_rxwq(struct work_struct *work)
  366. {
  367. u8 buf[SLIM_MSGQ_BUF_LEN];
  368. u8 mc, mt, len;
  369. int ret;
  370. struct qcom_slim_ctrl *ctrl = container_of(work, struct qcom_slim_ctrl,
  371. wd);
  372. while ((slim_get_current_rxbuf(ctrl, buf)) != -ENODATA) {
  373. len = SLIM_HEADER_GET_RL(buf[0]);
  374. mt = SLIM_HEADER_GET_MT(buf[0]);
  375. mc = SLIM_HEADER_GET_MC(buf[1]);
  376. if (mt == SLIM_MSG_MT_CORE &&
  377. mc == SLIM_MSG_MC_REPORT_PRESENT) {
  378. struct slim_eaddr ea;
  379. u8 laddr;
  380. ea.manf_id = be16_to_cpup((__be16 *)&buf[2]);
  381. ea.prod_code = be16_to_cpup((__be16 *)&buf[4]);
  382. ea.dev_index = buf[6];
  383. ea.instance = buf[7];
  384. ret = slim_device_report_present(&ctrl->ctrl, &ea,
  385. &laddr);
  386. if (ret < 0)
  387. dev_err(ctrl->dev, "assign laddr failed:%d\n",
  388. ret);
  389. } else {
  390. dev_err(ctrl->dev, "unexpected message:mc:%x, mt:%x\n",
  391. mc, mt);
  392. }
  393. }
  394. }
  395. static void qcom_slim_prg_slew(struct platform_device *pdev,
  396. struct qcom_slim_ctrl *ctrl)
  397. {
  398. struct resource *slew_mem;
  399. if (!ctrl->slew_reg) {
  400. /* SLEW RATE register for this SLIMbus */
  401. slew_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  402. "slew");
  403. ctrl->slew_reg = devm_ioremap(&pdev->dev, slew_mem->start,
  404. resource_size(slew_mem));
  405. if (!ctrl->slew_reg)
  406. return;
  407. }
  408. writel_relaxed(1, ctrl->slew_reg);
  409. /* Make sure SLIMbus-slew rate enabling goes through */
  410. wmb();
  411. }
  412. static int qcom_slim_probe(struct platform_device *pdev)
  413. {
  414. struct qcom_slim_ctrl *ctrl;
  415. struct slim_controller *sctrl;
  416. struct resource *slim_mem;
  417. int ret, ver;
  418. ctrl = devm_kzalloc(&pdev->dev, sizeof(*ctrl), GFP_KERNEL);
  419. if (!ctrl)
  420. return -ENOMEM;
  421. ctrl->hclk = devm_clk_get(&pdev->dev, "iface");
  422. if (IS_ERR(ctrl->hclk))
  423. return PTR_ERR(ctrl->hclk);
  424. ctrl->rclk = devm_clk_get(&pdev->dev, "core");
  425. if (IS_ERR(ctrl->rclk))
  426. return PTR_ERR(ctrl->rclk);
  427. ret = clk_set_rate(ctrl->rclk, SLIM_ROOT_FREQ);
  428. if (ret) {
  429. dev_err(&pdev->dev, "ref-clock set-rate failed:%d\n", ret);
  430. return ret;
  431. }
  432. ctrl->irq = platform_get_irq(pdev, 0);
  433. if (!ctrl->irq) {
  434. dev_err(&pdev->dev, "no slimbus IRQ\n");
  435. return -ENODEV;
  436. }
  437. sctrl = &ctrl->ctrl;
  438. sctrl->dev = &pdev->dev;
  439. ctrl->dev = &pdev->dev;
  440. platform_set_drvdata(pdev, ctrl);
  441. dev_set_drvdata(ctrl->dev, ctrl);
  442. slim_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ctrl");
  443. ctrl->base = devm_ioremap_resource(ctrl->dev, slim_mem);
  444. if (!ctrl->base) {
  445. dev_err(&pdev->dev, "IOremap failed\n");
  446. return -ENOMEM;
  447. }
  448. sctrl->set_laddr = qcom_set_laddr;
  449. sctrl->xfer_msg = qcom_xfer_msg;
  450. sctrl->wakeup = qcom_clk_pause_wakeup;
  451. ctrl->tx.n = QCOM_TX_MSGS;
  452. ctrl->tx.sl_sz = SLIM_MSGQ_BUF_LEN;
  453. ctrl->rx.n = QCOM_RX_MSGS;
  454. ctrl->rx.sl_sz = SLIM_MSGQ_BUF_LEN;
  455. ctrl->wr_comp = kzalloc(sizeof(struct completion *) * QCOM_TX_MSGS,
  456. GFP_KERNEL);
  457. if (!ctrl->wr_comp)
  458. return -ENOMEM;
  459. spin_lock_init(&ctrl->rx.lock);
  460. spin_lock_init(&ctrl->tx.lock);
  461. INIT_WORK(&ctrl->wd, qcom_slim_rxwq);
  462. ctrl->rxwq = create_singlethread_workqueue("qcom_slim_rx");
  463. if (!ctrl->rxwq) {
  464. dev_err(ctrl->dev, "Failed to start Rx WQ\n");
  465. return -ENOMEM;
  466. }
  467. ctrl->framer.rootfreq = SLIM_ROOT_FREQ / 8;
  468. ctrl->framer.superfreq =
  469. ctrl->framer.rootfreq / SLIM_CL_PER_SUPERFRAME_DIV8;
  470. sctrl->a_framer = &ctrl->framer;
  471. sctrl->clkgear = SLIM_MAX_CLK_GEAR;
  472. qcom_slim_prg_slew(pdev, ctrl);
  473. ret = devm_request_irq(&pdev->dev, ctrl->irq, qcom_slim_interrupt,
  474. IRQF_TRIGGER_HIGH, "qcom_slim_irq", ctrl);
  475. if (ret) {
  476. dev_err(&pdev->dev, "request IRQ failed\n");
  477. goto err_request_irq_failed;
  478. }
  479. ret = clk_prepare_enable(ctrl->hclk);
  480. if (ret)
  481. goto err_hclk_enable_failed;
  482. ret = clk_prepare_enable(ctrl->rclk);
  483. if (ret)
  484. goto err_rclk_enable_failed;
  485. ctrl->tx.base = dmam_alloc_coherent(&pdev->dev,
  486. (ctrl->tx.sl_sz * ctrl->tx.n),
  487. &ctrl->tx.phy, GFP_KERNEL);
  488. if (!ctrl->tx.base) {
  489. ret = -ENOMEM;
  490. goto err;
  491. }
  492. ctrl->rx.base = dmam_alloc_coherent(&pdev->dev,
  493. (ctrl->rx.sl_sz * ctrl->rx.n),
  494. &ctrl->rx.phy, GFP_KERNEL);
  495. if (!ctrl->rx.base) {
  496. ret = -ENOMEM;
  497. goto err;
  498. }
  499. /* Register with framework before enabling frame, clock */
  500. ret = slim_register_controller(&ctrl->ctrl);
  501. if (ret) {
  502. dev_err(ctrl->dev, "error adding controller\n");
  503. goto err;
  504. }
  505. ver = readl_relaxed(ctrl->base);
  506. /* Version info in 16 MSbits */
  507. ver >>= 16;
  508. /* Component register initialization */
  509. writel(1, ctrl->base + CFG_PORT(COMP_CFG, ver));
  510. writel((EE_MGR_RSC_GRP | EE_NGD_2 | EE_NGD_1),
  511. ctrl->base + CFG_PORT(COMP_TRUST_CFG, ver));
  512. writel((MGR_INT_TX_NACKED_2 |
  513. MGR_INT_MSG_BUF_CONTE | MGR_INT_RX_MSG_RCVD |
  514. MGR_INT_TX_MSG_SENT), ctrl->base + MGR_INT_EN);
  515. writel(1, ctrl->base + MGR_CFG);
  516. /* Framer register initialization */
  517. writel((1 << INTR_WAKE) | (0xA << REF_CLK_GEAR) |
  518. (0xA << CLK_GEAR) | (1 << ROOT_FREQ) | (1 << FRM_ACTIVE) | 1,
  519. ctrl->base + FRM_CFG);
  520. writel(MGR_CFG_ENABLE, ctrl->base + MGR_CFG);
  521. writel(1, ctrl->base + INTF_CFG);
  522. writel(1, ctrl->base + CFG_PORT(COMP_CFG, ver));
  523. pm_runtime_use_autosuspend(&pdev->dev);
  524. pm_runtime_set_autosuspend_delay(&pdev->dev, QCOM_SLIM_AUTOSUSPEND);
  525. pm_runtime_set_active(&pdev->dev);
  526. pm_runtime_mark_last_busy(&pdev->dev);
  527. pm_runtime_enable(&pdev->dev);
  528. dev_dbg(ctrl->dev, "QCOM SB controller is up:ver:0x%x!\n", ver);
  529. return 0;
  530. err:
  531. clk_disable_unprepare(ctrl->rclk);
  532. err_rclk_enable_failed:
  533. clk_disable_unprepare(ctrl->hclk);
  534. err_hclk_enable_failed:
  535. err_request_irq_failed:
  536. destroy_workqueue(ctrl->rxwq);
  537. return ret;
  538. }
  539. static int qcom_slim_remove(struct platform_device *pdev)
  540. {
  541. struct qcom_slim_ctrl *ctrl = platform_get_drvdata(pdev);
  542. pm_runtime_disable(&pdev->dev);
  543. slim_unregister_controller(&ctrl->ctrl);
  544. destroy_workqueue(ctrl->rxwq);
  545. return 0;
  546. }
  547. /*
  548. * If PM_RUNTIME is not defined, these 2 functions become helper
  549. * functions to be called from system suspend/resume.
  550. */
  551. #ifdef CONFIG_PM
  552. static int qcom_slim_runtime_suspend(struct device *device)
  553. {
  554. struct platform_device *pdev = to_platform_device(device);
  555. struct qcom_slim_ctrl *ctrl = platform_get_drvdata(pdev);
  556. int ret;
  557. dev_dbg(device, "pm_runtime: suspending...\n");
  558. ret = slim_ctrl_clk_pause(&ctrl->ctrl, false, SLIM_CLK_UNSPECIFIED);
  559. if (ret) {
  560. dev_err(device, "clk pause not entered:%d", ret);
  561. } else {
  562. disable_irq(ctrl->irq);
  563. clk_disable_unprepare(ctrl->hclk);
  564. clk_disable_unprepare(ctrl->rclk);
  565. }
  566. return ret;
  567. }
  568. static int qcom_slim_runtime_resume(struct device *device)
  569. {
  570. struct platform_device *pdev = to_platform_device(device);
  571. struct qcom_slim_ctrl *ctrl = platform_get_drvdata(pdev);
  572. int ret = 0;
  573. dev_dbg(device, "pm_runtime: resuming...\n");
  574. ret = slim_ctrl_clk_pause(&ctrl->ctrl, true, 0);
  575. if (ret)
  576. dev_err(device, "clk pause not exited:%d", ret);
  577. return ret;
  578. }
  579. #endif
  580. #ifdef CONFIG_PM_SLEEP
  581. static int qcom_slim_suspend(struct device *dev)
  582. {
  583. int ret = 0;
  584. if (!pm_runtime_enabled(dev) ||
  585. (!pm_runtime_suspended(dev))) {
  586. dev_dbg(dev, "system suspend");
  587. ret = qcom_slim_runtime_suspend(dev);
  588. }
  589. return ret;
  590. }
  591. static int qcom_slim_resume(struct device *dev)
  592. {
  593. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  594. int ret;
  595. dev_dbg(dev, "system resume");
  596. ret = qcom_slim_runtime_resume(dev);
  597. if (!ret) {
  598. pm_runtime_mark_last_busy(dev);
  599. pm_request_autosuspend(dev);
  600. }
  601. return ret;
  602. }
  603. return 0;
  604. }
  605. #endif /* CONFIG_PM_SLEEP */
  606. static const struct dev_pm_ops qcom_slim_dev_pm_ops = {
  607. SET_SYSTEM_SLEEP_PM_OPS(qcom_slim_suspend, qcom_slim_resume)
  608. SET_RUNTIME_PM_OPS(
  609. qcom_slim_runtime_suspend,
  610. qcom_slim_runtime_resume,
  611. NULL
  612. )
  613. };
  614. static const struct of_device_id qcom_slim_dt_match[] = {
  615. { .compatible = "qcom,slim", },
  616. { .compatible = "qcom,apq8064-slim", },
  617. {}
  618. };
  619. static struct platform_driver qcom_slim_driver = {
  620. .probe = qcom_slim_probe,
  621. .remove = qcom_slim_remove,
  622. .driver = {
  623. .name = "qcom_slim_ctrl",
  624. .of_match_table = qcom_slim_dt_match,
  625. .pm = &qcom_slim_dev_pm_ops,
  626. },
  627. };
  628. module_platform_driver(qcom_slim_driver);
  629. MODULE_LICENSE("GPL v2");
  630. MODULE_DESCRIPTION("Qualcomm SLIMbus Controller");