dss.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/io.h>
  26. #include <linux/export.h>
  27. #include <linux/err.h>
  28. #include <linux/delay.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/clk.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/pm_runtime.h>
  33. #include <linux/gfp.h>
  34. #include <linux/sizes.h>
  35. #include <linux/of.h>
  36. #include <video/omapdss.h>
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. #define DSS_SZ_REGS SZ_512
  40. struct dss_reg {
  41. u16 idx;
  42. };
  43. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  44. #define DSS_REVISION DSS_REG(0x0000)
  45. #define DSS_SYSCONFIG DSS_REG(0x0010)
  46. #define DSS_SYSSTATUS DSS_REG(0x0014)
  47. #define DSS_CONTROL DSS_REG(0x0040)
  48. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  49. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  50. #define DSS_SDI_STATUS DSS_REG(0x005C)
  51. #define REG_GET(idx, start, end) \
  52. FLD_GET(dss_read_reg(idx), start, end)
  53. #define REG_FLD_MOD(idx, val, start, end) \
  54. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  55. static int dss_runtime_get(void);
  56. static void dss_runtime_put(void);
  57. struct dss_features {
  58. u8 fck_div_max;
  59. u8 dss_fck_multiplier;
  60. const char *parent_clk_name;
  61. enum omap_display_type *ports;
  62. int num_ports;
  63. int (*dpi_select_source)(int port, enum omap_channel channel);
  64. };
  65. static struct {
  66. struct platform_device *pdev;
  67. void __iomem *base;
  68. struct clk *parent_clk;
  69. struct clk *dss_clk;
  70. unsigned long dss_clk_rate;
  71. unsigned long cache_req_pck;
  72. unsigned long cache_prate;
  73. struct dispc_clock_info cache_dispc_cinfo;
  74. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  75. enum omap_dss_clk_source dispc_clk_source;
  76. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  77. bool ctx_valid;
  78. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  79. const struct dss_features *feat;
  80. } dss;
  81. static const char * const dss_generic_clk_source_names[] = {
  82. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  83. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  84. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  85. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
  86. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
  87. };
  88. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  89. {
  90. __raw_writel(val, dss.base + idx.idx);
  91. }
  92. static inline u32 dss_read_reg(const struct dss_reg idx)
  93. {
  94. return __raw_readl(dss.base + idx.idx);
  95. }
  96. #define SR(reg) \
  97. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  98. #define RR(reg) \
  99. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  100. static void dss_save_context(void)
  101. {
  102. DSSDBG("dss_save_context\n");
  103. SR(CONTROL);
  104. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  105. OMAP_DISPLAY_TYPE_SDI) {
  106. SR(SDI_CONTROL);
  107. SR(PLL_CONTROL);
  108. }
  109. dss.ctx_valid = true;
  110. DSSDBG("context saved\n");
  111. }
  112. static void dss_restore_context(void)
  113. {
  114. DSSDBG("dss_restore_context\n");
  115. if (!dss.ctx_valid)
  116. return;
  117. RR(CONTROL);
  118. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  119. OMAP_DISPLAY_TYPE_SDI) {
  120. RR(SDI_CONTROL);
  121. RR(PLL_CONTROL);
  122. }
  123. DSSDBG("context restored\n");
  124. }
  125. #undef SR
  126. #undef RR
  127. void dss_sdi_init(int datapairs)
  128. {
  129. u32 l;
  130. BUG_ON(datapairs > 3 || datapairs < 1);
  131. l = dss_read_reg(DSS_SDI_CONTROL);
  132. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  133. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  134. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  135. dss_write_reg(DSS_SDI_CONTROL, l);
  136. l = dss_read_reg(DSS_PLL_CONTROL);
  137. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  138. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  139. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  140. dss_write_reg(DSS_PLL_CONTROL, l);
  141. }
  142. int dss_sdi_enable(void)
  143. {
  144. unsigned long timeout;
  145. dispc_pck_free_enable(1);
  146. /* Reset SDI PLL */
  147. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  148. udelay(1); /* wait 2x PCLK */
  149. /* Lock SDI PLL */
  150. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  151. /* Waiting for PLL lock request to complete */
  152. timeout = jiffies + msecs_to_jiffies(500);
  153. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  154. if (time_after_eq(jiffies, timeout)) {
  155. DSSERR("PLL lock request timed out\n");
  156. goto err1;
  157. }
  158. }
  159. /* Clearing PLL_GO bit */
  160. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  161. /* Waiting for PLL to lock */
  162. timeout = jiffies + msecs_to_jiffies(500);
  163. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  164. if (time_after_eq(jiffies, timeout)) {
  165. DSSERR("PLL lock timed out\n");
  166. goto err1;
  167. }
  168. }
  169. dispc_lcd_enable_signal(1);
  170. /* Waiting for SDI reset to complete */
  171. timeout = jiffies + msecs_to_jiffies(500);
  172. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  173. if (time_after_eq(jiffies, timeout)) {
  174. DSSERR("SDI reset timed out\n");
  175. goto err2;
  176. }
  177. }
  178. return 0;
  179. err2:
  180. dispc_lcd_enable_signal(0);
  181. err1:
  182. /* Reset SDI PLL */
  183. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  184. dispc_pck_free_enable(0);
  185. return -ETIMEDOUT;
  186. }
  187. void dss_sdi_disable(void)
  188. {
  189. dispc_lcd_enable_signal(0);
  190. dispc_pck_free_enable(0);
  191. /* Reset SDI PLL */
  192. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  193. }
  194. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  195. {
  196. return dss_generic_clk_source_names[clk_src];
  197. }
  198. void dss_dump_clocks(struct seq_file *s)
  199. {
  200. const char *fclk_name, *fclk_real_name;
  201. unsigned long fclk_rate;
  202. if (dss_runtime_get())
  203. return;
  204. seq_printf(s, "- DSS -\n");
  205. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  206. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  207. fclk_rate = clk_get_rate(dss.dss_clk);
  208. seq_printf(s, "%s (%s) = %lu\n",
  209. fclk_name, fclk_real_name,
  210. fclk_rate);
  211. dss_runtime_put();
  212. }
  213. static void dss_dump_regs(struct seq_file *s)
  214. {
  215. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  216. if (dss_runtime_get())
  217. return;
  218. DUMPREG(DSS_REVISION);
  219. DUMPREG(DSS_SYSCONFIG);
  220. DUMPREG(DSS_SYSSTATUS);
  221. DUMPREG(DSS_CONTROL);
  222. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  223. OMAP_DISPLAY_TYPE_SDI) {
  224. DUMPREG(DSS_SDI_CONTROL);
  225. DUMPREG(DSS_PLL_CONTROL);
  226. DUMPREG(DSS_SDI_STATUS);
  227. }
  228. dss_runtime_put();
  229. #undef DUMPREG
  230. }
  231. static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  232. {
  233. int b;
  234. u8 start, end;
  235. switch (clk_src) {
  236. case OMAP_DSS_CLK_SRC_FCK:
  237. b = 0;
  238. break;
  239. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  240. b = 1;
  241. break;
  242. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  243. b = 2;
  244. break;
  245. default:
  246. BUG();
  247. return;
  248. }
  249. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  250. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  251. dss.dispc_clk_source = clk_src;
  252. }
  253. void dss_select_dsi_clk_source(int dsi_module,
  254. enum omap_dss_clk_source clk_src)
  255. {
  256. int b, pos;
  257. switch (clk_src) {
  258. case OMAP_DSS_CLK_SRC_FCK:
  259. b = 0;
  260. break;
  261. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  262. BUG_ON(dsi_module != 0);
  263. b = 1;
  264. break;
  265. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  266. BUG_ON(dsi_module != 1);
  267. b = 1;
  268. break;
  269. default:
  270. BUG();
  271. return;
  272. }
  273. pos = dsi_module == 0 ? 1 : 10;
  274. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  275. dss.dsi_clk_source[dsi_module] = clk_src;
  276. }
  277. void dss_select_lcd_clk_source(enum omap_channel channel,
  278. enum omap_dss_clk_source clk_src)
  279. {
  280. int b, ix, pos;
  281. if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
  282. dss_select_dispc_clk_source(clk_src);
  283. return;
  284. }
  285. switch (clk_src) {
  286. case OMAP_DSS_CLK_SRC_FCK:
  287. b = 0;
  288. break;
  289. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  290. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  291. b = 1;
  292. break;
  293. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  294. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  295. channel != OMAP_DSS_CHANNEL_LCD3);
  296. b = 1;
  297. break;
  298. default:
  299. BUG();
  300. return;
  301. }
  302. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  303. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  304. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  305. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  306. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  307. dss.lcd_clk_source[ix] = clk_src;
  308. }
  309. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  310. {
  311. return dss.dispc_clk_source;
  312. }
  313. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  314. {
  315. return dss.dsi_clk_source[dsi_module];
  316. }
  317. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  318. {
  319. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  320. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  321. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  322. return dss.lcd_clk_source[ix];
  323. } else {
  324. /* LCD_CLK source is the same as DISPC_FCLK source for
  325. * OMAP2 and OMAP3 */
  326. return dss.dispc_clk_source;
  327. }
  328. }
  329. bool dss_div_calc(unsigned long pck, unsigned long fck_min,
  330. dss_div_calc_func func, void *data)
  331. {
  332. int fckd, fckd_start, fckd_stop;
  333. unsigned long fck;
  334. unsigned long fck_hw_max;
  335. unsigned long fckd_hw_max;
  336. unsigned long prate;
  337. unsigned m;
  338. fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  339. if (dss.parent_clk == NULL) {
  340. unsigned pckd;
  341. pckd = fck_hw_max / pck;
  342. fck = pck * pckd;
  343. fck = clk_round_rate(dss.dss_clk, fck);
  344. return func(fck, data);
  345. }
  346. fckd_hw_max = dss.feat->fck_div_max;
  347. m = dss.feat->dss_fck_multiplier;
  348. prate = clk_get_rate(dss.parent_clk);
  349. fck_min = fck_min ? fck_min : 1;
  350. fckd_start = min(prate * m / fck_min, fckd_hw_max);
  351. fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
  352. for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
  353. fck = DIV_ROUND_UP(prate, fckd) * m;
  354. if (func(fck, data))
  355. return true;
  356. }
  357. return false;
  358. }
  359. int dss_set_fck_rate(unsigned long rate)
  360. {
  361. int r;
  362. DSSDBG("set fck to %lu\n", rate);
  363. r = clk_set_rate(dss.dss_clk, rate);
  364. if (r)
  365. return r;
  366. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  367. WARN_ONCE(dss.dss_clk_rate != rate,
  368. "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
  369. rate);
  370. return 0;
  371. }
  372. unsigned long dss_get_dispc_clk_rate(void)
  373. {
  374. return dss.dss_clk_rate;
  375. }
  376. static int dss_setup_default_clock(void)
  377. {
  378. unsigned long max_dss_fck, prate;
  379. unsigned long fck;
  380. unsigned fck_div;
  381. int r;
  382. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  383. if (dss.parent_clk == NULL) {
  384. fck = clk_round_rate(dss.dss_clk, max_dss_fck);
  385. } else {
  386. prate = clk_get_rate(dss.parent_clk);
  387. fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
  388. max_dss_fck);
  389. fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
  390. }
  391. r = dss_set_fck_rate(fck);
  392. if (r)
  393. return r;
  394. return 0;
  395. }
  396. void dss_set_venc_output(enum omap_dss_venc_type type)
  397. {
  398. int l = 0;
  399. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  400. l = 0;
  401. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  402. l = 1;
  403. else
  404. BUG();
  405. /* venc out selection. 0 = comp, 1 = svideo */
  406. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  407. }
  408. void dss_set_dac_pwrdn_bgz(bool enable)
  409. {
  410. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  411. }
  412. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  413. {
  414. enum omap_display_type dp;
  415. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  416. /* Complain about invalid selections */
  417. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  418. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  419. /* Select only if we have options */
  420. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  421. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  422. }
  423. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  424. {
  425. enum omap_display_type displays;
  426. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  427. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  428. return DSS_VENC_TV_CLK;
  429. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  430. return DSS_HDMI_M_PCLK;
  431. return REG_GET(DSS_CONTROL, 15, 15);
  432. }
  433. static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
  434. {
  435. if (channel != OMAP_DSS_CHANNEL_LCD)
  436. return -EINVAL;
  437. return 0;
  438. }
  439. static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
  440. {
  441. int val;
  442. switch (channel) {
  443. case OMAP_DSS_CHANNEL_LCD2:
  444. val = 0;
  445. break;
  446. case OMAP_DSS_CHANNEL_DIGIT:
  447. val = 1;
  448. break;
  449. default:
  450. return -EINVAL;
  451. }
  452. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  453. return 0;
  454. }
  455. static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
  456. {
  457. int val;
  458. switch (channel) {
  459. case OMAP_DSS_CHANNEL_LCD:
  460. val = 1;
  461. break;
  462. case OMAP_DSS_CHANNEL_LCD2:
  463. val = 2;
  464. break;
  465. case OMAP_DSS_CHANNEL_LCD3:
  466. val = 3;
  467. break;
  468. case OMAP_DSS_CHANNEL_DIGIT:
  469. val = 0;
  470. break;
  471. default:
  472. return -EINVAL;
  473. }
  474. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  475. return 0;
  476. }
  477. int dss_dpi_select_source(int port, enum omap_channel channel)
  478. {
  479. return dss.feat->dpi_select_source(port, channel);
  480. }
  481. static int dss_get_clocks(void)
  482. {
  483. struct clk *clk;
  484. clk = devm_clk_get(&dss.pdev->dev, "fck");
  485. if (IS_ERR(clk)) {
  486. DSSERR("can't get clock fck\n");
  487. return PTR_ERR(clk);
  488. }
  489. dss.dss_clk = clk;
  490. if (dss.feat->parent_clk_name) {
  491. clk = clk_get(NULL, dss.feat->parent_clk_name);
  492. if (IS_ERR(clk)) {
  493. DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
  494. return PTR_ERR(clk);
  495. }
  496. } else {
  497. clk = NULL;
  498. }
  499. dss.parent_clk = clk;
  500. return 0;
  501. }
  502. static void dss_put_clocks(void)
  503. {
  504. if (dss.parent_clk)
  505. clk_put(dss.parent_clk);
  506. }
  507. static int dss_runtime_get(void)
  508. {
  509. int r;
  510. DSSDBG("dss_runtime_get\n");
  511. r = pm_runtime_get_sync(&dss.pdev->dev);
  512. WARN_ON(r < 0);
  513. return r < 0 ? r : 0;
  514. }
  515. static void dss_runtime_put(void)
  516. {
  517. int r;
  518. DSSDBG("dss_runtime_put\n");
  519. r = pm_runtime_put_sync(&dss.pdev->dev);
  520. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  521. }
  522. /* DEBUGFS */
  523. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  524. void dss_debug_dump_clocks(struct seq_file *s)
  525. {
  526. dss_dump_clocks(s);
  527. dispc_dump_clocks(s);
  528. #ifdef CONFIG_OMAP2_DSS_DSI
  529. dsi_dump_clocks(s);
  530. #endif
  531. }
  532. #endif
  533. static enum omap_display_type omap2plus_ports[] = {
  534. OMAP_DISPLAY_TYPE_DPI,
  535. };
  536. static enum omap_display_type omap34xx_ports[] = {
  537. OMAP_DISPLAY_TYPE_DPI,
  538. OMAP_DISPLAY_TYPE_SDI,
  539. };
  540. static const struct dss_features omap24xx_dss_feats __initconst = {
  541. /*
  542. * fck div max is really 16, but the divider range has gaps. The range
  543. * from 1 to 6 has no gaps, so let's use that as a max.
  544. */
  545. .fck_div_max = 6,
  546. .dss_fck_multiplier = 2,
  547. .parent_clk_name = "core_ck",
  548. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  549. .ports = omap2plus_ports,
  550. .num_ports = ARRAY_SIZE(omap2plus_ports),
  551. };
  552. static const struct dss_features omap34xx_dss_feats __initconst = {
  553. .fck_div_max = 16,
  554. .dss_fck_multiplier = 2,
  555. .parent_clk_name = "dpll4_ck",
  556. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  557. .ports = omap34xx_ports,
  558. .num_ports = ARRAY_SIZE(omap34xx_ports),
  559. };
  560. static const struct dss_features omap3630_dss_feats __initconst = {
  561. .fck_div_max = 32,
  562. .dss_fck_multiplier = 1,
  563. .parent_clk_name = "dpll4_ck",
  564. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  565. .ports = omap2plus_ports,
  566. .num_ports = ARRAY_SIZE(omap2plus_ports),
  567. };
  568. static const struct dss_features omap44xx_dss_feats __initconst = {
  569. .fck_div_max = 32,
  570. .dss_fck_multiplier = 1,
  571. .parent_clk_name = "dpll_per_x2_ck",
  572. .dpi_select_source = &dss_dpi_select_source_omap4,
  573. .ports = omap2plus_ports,
  574. .num_ports = ARRAY_SIZE(omap2plus_ports),
  575. };
  576. static const struct dss_features omap54xx_dss_feats __initconst = {
  577. .fck_div_max = 64,
  578. .dss_fck_multiplier = 1,
  579. .parent_clk_name = "dpll_per_x2_ck",
  580. .dpi_select_source = &dss_dpi_select_source_omap5,
  581. .ports = omap2plus_ports,
  582. .num_ports = ARRAY_SIZE(omap2plus_ports),
  583. };
  584. static const struct dss_features am43xx_dss_feats __initconst = {
  585. .fck_div_max = 0,
  586. .dss_fck_multiplier = 0,
  587. .parent_clk_name = NULL,
  588. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  589. .ports = omap2plus_ports,
  590. .num_ports = ARRAY_SIZE(omap2plus_ports),
  591. };
  592. static int __init dss_init_features(struct platform_device *pdev)
  593. {
  594. const struct dss_features *src;
  595. struct dss_features *dst;
  596. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  597. if (!dst) {
  598. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  599. return -ENOMEM;
  600. }
  601. switch (omapdss_get_version()) {
  602. case OMAPDSS_VER_OMAP24xx:
  603. src = &omap24xx_dss_feats;
  604. break;
  605. case OMAPDSS_VER_OMAP34xx_ES1:
  606. case OMAPDSS_VER_OMAP34xx_ES3:
  607. case OMAPDSS_VER_AM35xx:
  608. src = &omap34xx_dss_feats;
  609. break;
  610. case OMAPDSS_VER_OMAP3630:
  611. src = &omap3630_dss_feats;
  612. break;
  613. case OMAPDSS_VER_OMAP4430_ES1:
  614. case OMAPDSS_VER_OMAP4430_ES2:
  615. case OMAPDSS_VER_OMAP4:
  616. src = &omap44xx_dss_feats;
  617. break;
  618. case OMAPDSS_VER_OMAP5:
  619. src = &omap54xx_dss_feats;
  620. break;
  621. case OMAPDSS_VER_AM43xx:
  622. src = &am43xx_dss_feats;
  623. break;
  624. default:
  625. return -ENODEV;
  626. }
  627. memcpy(dst, src, sizeof(*dst));
  628. dss.feat = dst;
  629. return 0;
  630. }
  631. static int __init dss_init_ports(struct platform_device *pdev)
  632. {
  633. struct device_node *parent = pdev->dev.of_node;
  634. struct device_node *port;
  635. int r;
  636. if (parent == NULL)
  637. return 0;
  638. port = omapdss_of_get_next_port(parent, NULL);
  639. if (!port)
  640. return 0;
  641. if (dss.feat->num_ports == 0)
  642. return 0;
  643. do {
  644. enum omap_display_type port_type;
  645. u32 reg;
  646. r = of_property_read_u32(port, "reg", &reg);
  647. if (r)
  648. reg = 0;
  649. if (reg >= dss.feat->num_ports)
  650. continue;
  651. port_type = dss.feat->ports[reg];
  652. switch (port_type) {
  653. case OMAP_DISPLAY_TYPE_DPI:
  654. dpi_init_port(pdev, port);
  655. break;
  656. case OMAP_DISPLAY_TYPE_SDI:
  657. sdi_init_port(pdev, port);
  658. break;
  659. default:
  660. break;
  661. }
  662. } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
  663. return 0;
  664. }
  665. static void __exit dss_uninit_ports(struct platform_device *pdev)
  666. {
  667. struct device_node *parent = pdev->dev.of_node;
  668. struct device_node *port;
  669. if (parent == NULL)
  670. return;
  671. port = omapdss_of_get_next_port(parent, NULL);
  672. if (!port)
  673. return;
  674. if (dss.feat->num_ports == 0)
  675. return;
  676. do {
  677. enum omap_display_type port_type;
  678. u32 reg;
  679. int r;
  680. r = of_property_read_u32(port, "reg", &reg);
  681. if (r)
  682. reg = 0;
  683. if (reg >= dss.feat->num_ports)
  684. continue;
  685. port_type = dss.feat->ports[reg];
  686. switch (port_type) {
  687. case OMAP_DISPLAY_TYPE_DPI:
  688. dpi_uninit_port(port);
  689. break;
  690. case OMAP_DISPLAY_TYPE_SDI:
  691. sdi_uninit_port(port);
  692. break;
  693. default:
  694. break;
  695. }
  696. } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
  697. }
  698. /* DSS HW IP initialisation */
  699. static int __init omap_dsshw_probe(struct platform_device *pdev)
  700. {
  701. struct resource *dss_mem;
  702. u32 rev;
  703. int r;
  704. dss.pdev = pdev;
  705. r = dss_init_features(dss.pdev);
  706. if (r)
  707. return r;
  708. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  709. if (!dss_mem) {
  710. DSSERR("can't get IORESOURCE_MEM DSS\n");
  711. return -EINVAL;
  712. }
  713. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  714. resource_size(dss_mem));
  715. if (!dss.base) {
  716. DSSERR("can't ioremap DSS\n");
  717. return -ENOMEM;
  718. }
  719. r = dss_get_clocks();
  720. if (r)
  721. return r;
  722. r = dss_setup_default_clock();
  723. if (r)
  724. goto err_setup_clocks;
  725. pm_runtime_enable(&pdev->dev);
  726. r = dss_runtime_get();
  727. if (r)
  728. goto err_runtime_get;
  729. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  730. /* Select DPLL */
  731. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  732. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  733. #ifdef CONFIG_OMAP2_DSS_VENC
  734. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  735. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  736. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  737. #endif
  738. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  739. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  740. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  741. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  742. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  743. dss_init_ports(pdev);
  744. rev = dss_read_reg(DSS_REVISION);
  745. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  746. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  747. dss_runtime_put();
  748. dss_debugfs_create_file("dss", dss_dump_regs);
  749. return 0;
  750. err_runtime_get:
  751. pm_runtime_disable(&pdev->dev);
  752. err_setup_clocks:
  753. dss_put_clocks();
  754. return r;
  755. }
  756. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  757. {
  758. dss_uninit_ports(pdev);
  759. pm_runtime_disable(&pdev->dev);
  760. dss_put_clocks();
  761. return 0;
  762. }
  763. static int dss_runtime_suspend(struct device *dev)
  764. {
  765. dss_save_context();
  766. dss_set_min_bus_tput(dev, 0);
  767. return 0;
  768. }
  769. static int dss_runtime_resume(struct device *dev)
  770. {
  771. int r;
  772. /*
  773. * Set an arbitrarily high tput request to ensure OPP100.
  774. * What we should really do is to make a request to stay in OPP100,
  775. * without any tput requirements, but that is not currently possible
  776. * via the PM layer.
  777. */
  778. r = dss_set_min_bus_tput(dev, 1000000000);
  779. if (r)
  780. return r;
  781. dss_restore_context();
  782. return 0;
  783. }
  784. static const struct dev_pm_ops dss_pm_ops = {
  785. .runtime_suspend = dss_runtime_suspend,
  786. .runtime_resume = dss_runtime_resume,
  787. };
  788. static const struct of_device_id dss_of_match[] = {
  789. { .compatible = "ti,omap2-dss", },
  790. { .compatible = "ti,omap3-dss", },
  791. { .compatible = "ti,omap4-dss", },
  792. { .compatible = "ti,omap5-dss", },
  793. {},
  794. };
  795. MODULE_DEVICE_TABLE(of, dss_of_match);
  796. static struct platform_driver omap_dsshw_driver = {
  797. .remove = __exit_p(omap_dsshw_remove),
  798. .driver = {
  799. .name = "omapdss_dss",
  800. .pm = &dss_pm_ops,
  801. .of_match_table = dss_of_match,
  802. .suppress_bind_attrs = true,
  803. },
  804. };
  805. int __init dss_init_platform_driver(void)
  806. {
  807. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  808. }
  809. void dss_uninit_platform_driver(void)
  810. {
  811. platform_driver_unregister(&omap_dsshw_driver);
  812. }