dispc.c 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/export.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/jiffies.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/delay.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/hardirq.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/pm_runtime.h>
  36. #include <linux/sizes.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. #include "dss_features.h"
  40. #include "dispc.h"
  41. /* DISPC */
  42. #define DISPC_SZ_REGS SZ_4K
  43. enum omap_burst_size {
  44. BURST_SIZE_X2 = 0,
  45. BURST_SIZE_X4 = 1,
  46. BURST_SIZE_X8 = 2,
  47. };
  48. #define REG_GET(idx, start, end) \
  49. FLD_GET(dispc_read_reg(idx), start, end)
  50. #define REG_FLD_MOD(idx, val, start, end) \
  51. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  52. struct dispc_features {
  53. u8 sw_start;
  54. u8 fp_start;
  55. u8 bp_start;
  56. u16 sw_max;
  57. u16 vp_max;
  58. u16 hp_max;
  59. u8 mgr_width_start;
  60. u8 mgr_height_start;
  61. u16 mgr_width_max;
  62. u16 mgr_height_max;
  63. unsigned long max_lcd_pclk;
  64. unsigned long max_tv_pclk;
  65. int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
  66. const struct omap_video_timings *mgr_timings,
  67. u16 width, u16 height, u16 out_width, u16 out_height,
  68. enum omap_color_mode color_mode, bool *five_taps,
  69. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  70. u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
  71. unsigned long (*calc_core_clk) (unsigned long pclk,
  72. u16 width, u16 height, u16 out_width, u16 out_height,
  73. bool mem_to_mem);
  74. u8 num_fifos;
  75. /* swap GFX & WB fifos */
  76. bool gfx_fifo_workaround:1;
  77. /* no DISPC_IRQ_FRAMEDONETV on this SoC */
  78. bool no_framedone_tv:1;
  79. /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
  80. bool mstandby_workaround:1;
  81. bool set_max_preload:1;
  82. };
  83. #define DISPC_MAX_NR_FIFOS 5
  84. static struct {
  85. struct platform_device *pdev;
  86. void __iomem *base;
  87. int irq;
  88. irq_handler_t user_handler;
  89. void *user_data;
  90. unsigned long core_clk_rate;
  91. unsigned long tv_pclk_rate;
  92. u32 fifo_size[DISPC_MAX_NR_FIFOS];
  93. /* maps which plane is using a fifo. fifo-id -> plane-id */
  94. int fifo_assignment[DISPC_MAX_NR_FIFOS];
  95. bool ctx_valid;
  96. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  97. const struct dispc_features *feat;
  98. bool is_enabled;
  99. } dispc;
  100. enum omap_color_component {
  101. /* used for all color formats for OMAP3 and earlier
  102. * and for RGB and Y color component on OMAP4
  103. */
  104. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  105. /* used for UV component for
  106. * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
  107. * color formats on OMAP4
  108. */
  109. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  110. };
  111. enum mgr_reg_fields {
  112. DISPC_MGR_FLD_ENABLE,
  113. DISPC_MGR_FLD_STNTFT,
  114. DISPC_MGR_FLD_GO,
  115. DISPC_MGR_FLD_TFTDATALINES,
  116. DISPC_MGR_FLD_STALLMODE,
  117. DISPC_MGR_FLD_TCKENABLE,
  118. DISPC_MGR_FLD_TCKSELECTION,
  119. DISPC_MGR_FLD_CPR,
  120. DISPC_MGR_FLD_FIFOHANDCHECK,
  121. /* used to maintain a count of the above fields */
  122. DISPC_MGR_FLD_NUM,
  123. };
  124. struct dispc_reg_field {
  125. u16 reg;
  126. u8 high;
  127. u8 low;
  128. };
  129. static const struct {
  130. const char *name;
  131. u32 vsync_irq;
  132. u32 framedone_irq;
  133. u32 sync_lost_irq;
  134. struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
  135. } mgr_desc[] = {
  136. [OMAP_DSS_CHANNEL_LCD] = {
  137. .name = "LCD",
  138. .vsync_irq = DISPC_IRQ_VSYNC,
  139. .framedone_irq = DISPC_IRQ_FRAMEDONE,
  140. .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
  141. .reg_desc = {
  142. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
  143. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
  144. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
  145. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
  146. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
  147. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
  148. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
  149. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
  150. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  151. },
  152. },
  153. [OMAP_DSS_CHANNEL_DIGIT] = {
  154. .name = "DIGIT",
  155. .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
  156. .framedone_irq = DISPC_IRQ_FRAMEDONETV,
  157. .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
  158. .reg_desc = {
  159. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
  160. [DISPC_MGR_FLD_STNTFT] = { },
  161. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
  162. [DISPC_MGR_FLD_TFTDATALINES] = { },
  163. [DISPC_MGR_FLD_STALLMODE] = { },
  164. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
  165. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
  166. [DISPC_MGR_FLD_CPR] = { },
  167. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  168. },
  169. },
  170. [OMAP_DSS_CHANNEL_LCD2] = {
  171. .name = "LCD2",
  172. .vsync_irq = DISPC_IRQ_VSYNC2,
  173. .framedone_irq = DISPC_IRQ_FRAMEDONE2,
  174. .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
  175. .reg_desc = {
  176. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
  177. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
  178. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
  179. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
  180. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
  181. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
  182. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
  183. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
  184. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
  185. },
  186. },
  187. [OMAP_DSS_CHANNEL_LCD3] = {
  188. .name = "LCD3",
  189. .vsync_irq = DISPC_IRQ_VSYNC3,
  190. .framedone_irq = DISPC_IRQ_FRAMEDONE3,
  191. .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
  192. .reg_desc = {
  193. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
  194. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
  195. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
  196. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
  197. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
  198. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
  199. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
  200. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
  201. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
  202. },
  203. },
  204. };
  205. struct color_conv_coef {
  206. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  207. int full_range;
  208. };
  209. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
  210. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
  211. static inline void dispc_write_reg(const u16 idx, u32 val)
  212. {
  213. __raw_writel(val, dispc.base + idx);
  214. }
  215. static inline u32 dispc_read_reg(const u16 idx)
  216. {
  217. return __raw_readl(dispc.base + idx);
  218. }
  219. static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
  220. {
  221. const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  222. return REG_GET(rfld.reg, rfld.high, rfld.low);
  223. }
  224. static void mgr_fld_write(enum omap_channel channel,
  225. enum mgr_reg_fields regfld, int val) {
  226. const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  227. REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
  228. }
  229. #define SR(reg) \
  230. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  231. #define RR(reg) \
  232. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  233. static void dispc_save_context(void)
  234. {
  235. int i, j;
  236. DSSDBG("dispc_save_context\n");
  237. SR(IRQENABLE);
  238. SR(CONTROL);
  239. SR(CONFIG);
  240. SR(LINE_NUMBER);
  241. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  242. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  243. SR(GLOBAL_ALPHA);
  244. if (dss_has_feature(FEAT_MGR_LCD2)) {
  245. SR(CONTROL2);
  246. SR(CONFIG2);
  247. }
  248. if (dss_has_feature(FEAT_MGR_LCD3)) {
  249. SR(CONTROL3);
  250. SR(CONFIG3);
  251. }
  252. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  253. SR(DEFAULT_COLOR(i));
  254. SR(TRANS_COLOR(i));
  255. SR(SIZE_MGR(i));
  256. if (i == OMAP_DSS_CHANNEL_DIGIT)
  257. continue;
  258. SR(TIMING_H(i));
  259. SR(TIMING_V(i));
  260. SR(POL_FREQ(i));
  261. SR(DIVISORo(i));
  262. SR(DATA_CYCLE1(i));
  263. SR(DATA_CYCLE2(i));
  264. SR(DATA_CYCLE3(i));
  265. if (dss_has_feature(FEAT_CPR)) {
  266. SR(CPR_COEF_R(i));
  267. SR(CPR_COEF_G(i));
  268. SR(CPR_COEF_B(i));
  269. }
  270. }
  271. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  272. SR(OVL_BA0(i));
  273. SR(OVL_BA1(i));
  274. SR(OVL_POSITION(i));
  275. SR(OVL_SIZE(i));
  276. SR(OVL_ATTRIBUTES(i));
  277. SR(OVL_FIFO_THRESHOLD(i));
  278. SR(OVL_ROW_INC(i));
  279. SR(OVL_PIXEL_INC(i));
  280. if (dss_has_feature(FEAT_PRELOAD))
  281. SR(OVL_PRELOAD(i));
  282. if (i == OMAP_DSS_GFX) {
  283. SR(OVL_WINDOW_SKIP(i));
  284. SR(OVL_TABLE_BA(i));
  285. continue;
  286. }
  287. SR(OVL_FIR(i));
  288. SR(OVL_PICTURE_SIZE(i));
  289. SR(OVL_ACCU0(i));
  290. SR(OVL_ACCU1(i));
  291. for (j = 0; j < 8; j++)
  292. SR(OVL_FIR_COEF_H(i, j));
  293. for (j = 0; j < 8; j++)
  294. SR(OVL_FIR_COEF_HV(i, j));
  295. for (j = 0; j < 5; j++)
  296. SR(OVL_CONV_COEF(i, j));
  297. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  298. for (j = 0; j < 8; j++)
  299. SR(OVL_FIR_COEF_V(i, j));
  300. }
  301. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  302. SR(OVL_BA0_UV(i));
  303. SR(OVL_BA1_UV(i));
  304. SR(OVL_FIR2(i));
  305. SR(OVL_ACCU2_0(i));
  306. SR(OVL_ACCU2_1(i));
  307. for (j = 0; j < 8; j++)
  308. SR(OVL_FIR_COEF_H2(i, j));
  309. for (j = 0; j < 8; j++)
  310. SR(OVL_FIR_COEF_HV2(i, j));
  311. for (j = 0; j < 8; j++)
  312. SR(OVL_FIR_COEF_V2(i, j));
  313. }
  314. if (dss_has_feature(FEAT_ATTR2))
  315. SR(OVL_ATTRIBUTES2(i));
  316. }
  317. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  318. SR(DIVISOR);
  319. dispc.ctx_valid = true;
  320. DSSDBG("context saved\n");
  321. }
  322. static void dispc_restore_context(void)
  323. {
  324. int i, j;
  325. DSSDBG("dispc_restore_context\n");
  326. if (!dispc.ctx_valid)
  327. return;
  328. /*RR(IRQENABLE);*/
  329. /*RR(CONTROL);*/
  330. RR(CONFIG);
  331. RR(LINE_NUMBER);
  332. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  333. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  334. RR(GLOBAL_ALPHA);
  335. if (dss_has_feature(FEAT_MGR_LCD2))
  336. RR(CONFIG2);
  337. if (dss_has_feature(FEAT_MGR_LCD3))
  338. RR(CONFIG3);
  339. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  340. RR(DEFAULT_COLOR(i));
  341. RR(TRANS_COLOR(i));
  342. RR(SIZE_MGR(i));
  343. if (i == OMAP_DSS_CHANNEL_DIGIT)
  344. continue;
  345. RR(TIMING_H(i));
  346. RR(TIMING_V(i));
  347. RR(POL_FREQ(i));
  348. RR(DIVISORo(i));
  349. RR(DATA_CYCLE1(i));
  350. RR(DATA_CYCLE2(i));
  351. RR(DATA_CYCLE3(i));
  352. if (dss_has_feature(FEAT_CPR)) {
  353. RR(CPR_COEF_R(i));
  354. RR(CPR_COEF_G(i));
  355. RR(CPR_COEF_B(i));
  356. }
  357. }
  358. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  359. RR(OVL_BA0(i));
  360. RR(OVL_BA1(i));
  361. RR(OVL_POSITION(i));
  362. RR(OVL_SIZE(i));
  363. RR(OVL_ATTRIBUTES(i));
  364. RR(OVL_FIFO_THRESHOLD(i));
  365. RR(OVL_ROW_INC(i));
  366. RR(OVL_PIXEL_INC(i));
  367. if (dss_has_feature(FEAT_PRELOAD))
  368. RR(OVL_PRELOAD(i));
  369. if (i == OMAP_DSS_GFX) {
  370. RR(OVL_WINDOW_SKIP(i));
  371. RR(OVL_TABLE_BA(i));
  372. continue;
  373. }
  374. RR(OVL_FIR(i));
  375. RR(OVL_PICTURE_SIZE(i));
  376. RR(OVL_ACCU0(i));
  377. RR(OVL_ACCU1(i));
  378. for (j = 0; j < 8; j++)
  379. RR(OVL_FIR_COEF_H(i, j));
  380. for (j = 0; j < 8; j++)
  381. RR(OVL_FIR_COEF_HV(i, j));
  382. for (j = 0; j < 5; j++)
  383. RR(OVL_CONV_COEF(i, j));
  384. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  385. for (j = 0; j < 8; j++)
  386. RR(OVL_FIR_COEF_V(i, j));
  387. }
  388. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  389. RR(OVL_BA0_UV(i));
  390. RR(OVL_BA1_UV(i));
  391. RR(OVL_FIR2(i));
  392. RR(OVL_ACCU2_0(i));
  393. RR(OVL_ACCU2_1(i));
  394. for (j = 0; j < 8; j++)
  395. RR(OVL_FIR_COEF_H2(i, j));
  396. for (j = 0; j < 8; j++)
  397. RR(OVL_FIR_COEF_HV2(i, j));
  398. for (j = 0; j < 8; j++)
  399. RR(OVL_FIR_COEF_V2(i, j));
  400. }
  401. if (dss_has_feature(FEAT_ATTR2))
  402. RR(OVL_ATTRIBUTES2(i));
  403. }
  404. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  405. RR(DIVISOR);
  406. /* enable last, because LCD & DIGIT enable are here */
  407. RR(CONTROL);
  408. if (dss_has_feature(FEAT_MGR_LCD2))
  409. RR(CONTROL2);
  410. if (dss_has_feature(FEAT_MGR_LCD3))
  411. RR(CONTROL3);
  412. /* clear spurious SYNC_LOST_DIGIT interrupts */
  413. dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
  414. /*
  415. * enable last so IRQs won't trigger before
  416. * the context is fully restored
  417. */
  418. RR(IRQENABLE);
  419. DSSDBG("context restored\n");
  420. }
  421. #undef SR
  422. #undef RR
  423. int dispc_runtime_get(void)
  424. {
  425. int r;
  426. DSSDBG("dispc_runtime_get\n");
  427. r = pm_runtime_get_sync(&dispc.pdev->dev);
  428. WARN_ON(r < 0);
  429. return r < 0 ? r : 0;
  430. }
  431. EXPORT_SYMBOL(dispc_runtime_get);
  432. void dispc_runtime_put(void)
  433. {
  434. int r;
  435. DSSDBG("dispc_runtime_put\n");
  436. r = pm_runtime_put_sync(&dispc.pdev->dev);
  437. WARN_ON(r < 0 && r != -ENOSYS);
  438. }
  439. EXPORT_SYMBOL(dispc_runtime_put);
  440. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
  441. {
  442. return mgr_desc[channel].vsync_irq;
  443. }
  444. EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
  445. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
  446. {
  447. if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
  448. return 0;
  449. return mgr_desc[channel].framedone_irq;
  450. }
  451. EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
  452. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
  453. {
  454. return mgr_desc[channel].sync_lost_irq;
  455. }
  456. EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
  457. u32 dispc_wb_get_framedone_irq(void)
  458. {
  459. return DISPC_IRQ_FRAMEDONEWB;
  460. }
  461. bool dispc_mgr_go_busy(enum omap_channel channel)
  462. {
  463. return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
  464. }
  465. EXPORT_SYMBOL(dispc_mgr_go_busy);
  466. void dispc_mgr_go(enum omap_channel channel)
  467. {
  468. WARN_ON(dispc_mgr_is_enabled(channel) == false);
  469. WARN_ON(dispc_mgr_go_busy(channel));
  470. DSSDBG("GO %s\n", mgr_desc[channel].name);
  471. mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
  472. }
  473. EXPORT_SYMBOL(dispc_mgr_go);
  474. bool dispc_wb_go_busy(void)
  475. {
  476. return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  477. }
  478. void dispc_wb_go(void)
  479. {
  480. enum omap_plane plane = OMAP_DSS_WB;
  481. bool enable, go;
  482. enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
  483. if (!enable)
  484. return;
  485. go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  486. if (go) {
  487. DSSERR("GO bit not down for WB\n");
  488. return;
  489. }
  490. REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
  491. }
  492. static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  493. {
  494. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  495. }
  496. static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  497. {
  498. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  499. }
  500. static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  501. {
  502. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  503. }
  504. static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
  505. {
  506. BUG_ON(plane == OMAP_DSS_GFX);
  507. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  508. }
  509. static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
  510. u32 value)
  511. {
  512. BUG_ON(plane == OMAP_DSS_GFX);
  513. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  514. }
  515. static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
  516. {
  517. BUG_ON(plane == OMAP_DSS_GFX);
  518. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  519. }
  520. static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
  521. int fir_vinc, int five_taps,
  522. enum omap_color_component color_comp)
  523. {
  524. const struct dispc_coef *h_coef, *v_coef;
  525. int i;
  526. h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
  527. v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
  528. for (i = 0; i < 8; i++) {
  529. u32 h, hv;
  530. h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
  531. | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
  532. | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
  533. | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
  534. hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
  535. | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
  536. | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
  537. | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
  538. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  539. dispc_ovl_write_firh_reg(plane, i, h);
  540. dispc_ovl_write_firhv_reg(plane, i, hv);
  541. } else {
  542. dispc_ovl_write_firh2_reg(plane, i, h);
  543. dispc_ovl_write_firhv2_reg(plane, i, hv);
  544. }
  545. }
  546. if (five_taps) {
  547. for (i = 0; i < 8; i++) {
  548. u32 v;
  549. v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
  550. | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
  551. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  552. dispc_ovl_write_firv_reg(plane, i, v);
  553. else
  554. dispc_ovl_write_firv2_reg(plane, i, v);
  555. }
  556. }
  557. }
  558. static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
  559. const struct color_conv_coef *ct)
  560. {
  561. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  562. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
  563. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
  564. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
  565. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
  566. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
  567. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
  568. #undef CVAL
  569. }
  570. static void dispc_setup_color_conv_coef(void)
  571. {
  572. int i;
  573. int num_ovl = dss_feat_get_num_ovls();
  574. int num_wb = dss_feat_get_num_wbs();
  575. const struct color_conv_coef ctbl_bt601_5_ovl = {
  576. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  577. };
  578. const struct color_conv_coef ctbl_bt601_5_wb = {
  579. 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
  580. };
  581. for (i = 1; i < num_ovl; i++)
  582. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
  583. for (; i < num_wb; i++)
  584. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
  585. }
  586. static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
  587. {
  588. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  589. }
  590. static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
  591. {
  592. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  593. }
  594. static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
  595. {
  596. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  597. }
  598. static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
  599. {
  600. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  601. }
  602. static void dispc_ovl_set_pos(enum omap_plane plane,
  603. enum omap_overlay_caps caps, int x, int y)
  604. {
  605. u32 val;
  606. if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
  607. return;
  608. val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  609. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  610. }
  611. static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
  612. int height)
  613. {
  614. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  615. if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
  616. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  617. else
  618. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  619. }
  620. static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
  621. int height)
  622. {
  623. u32 val;
  624. BUG_ON(plane == OMAP_DSS_GFX);
  625. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  626. if (plane == OMAP_DSS_WB)
  627. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  628. else
  629. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  630. }
  631. static void dispc_ovl_set_zorder(enum omap_plane plane,
  632. enum omap_overlay_caps caps, u8 zorder)
  633. {
  634. if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
  635. return;
  636. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
  637. }
  638. static void dispc_ovl_enable_zorder_planes(void)
  639. {
  640. int i;
  641. if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  642. return;
  643. for (i = 0; i < dss_feat_get_num_ovls(); i++)
  644. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
  645. }
  646. static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
  647. enum omap_overlay_caps caps, bool enable)
  648. {
  649. if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
  650. return;
  651. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  652. }
  653. static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
  654. enum omap_overlay_caps caps, u8 global_alpha)
  655. {
  656. static const unsigned shifts[] = { 0, 8, 16, 24, };
  657. int shift;
  658. if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
  659. return;
  660. shift = shifts[plane];
  661. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
  662. }
  663. static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
  664. {
  665. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  666. }
  667. static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
  668. {
  669. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  670. }
  671. static void dispc_ovl_set_color_mode(enum omap_plane plane,
  672. enum omap_color_mode color_mode)
  673. {
  674. u32 m = 0;
  675. if (plane != OMAP_DSS_GFX) {
  676. switch (color_mode) {
  677. case OMAP_DSS_COLOR_NV12:
  678. m = 0x0; break;
  679. case OMAP_DSS_COLOR_RGBX16:
  680. m = 0x1; break;
  681. case OMAP_DSS_COLOR_RGBA16:
  682. m = 0x2; break;
  683. case OMAP_DSS_COLOR_RGB12U:
  684. m = 0x4; break;
  685. case OMAP_DSS_COLOR_ARGB16:
  686. m = 0x5; break;
  687. case OMAP_DSS_COLOR_RGB16:
  688. m = 0x6; break;
  689. case OMAP_DSS_COLOR_ARGB16_1555:
  690. m = 0x7; break;
  691. case OMAP_DSS_COLOR_RGB24U:
  692. m = 0x8; break;
  693. case OMAP_DSS_COLOR_RGB24P:
  694. m = 0x9; break;
  695. case OMAP_DSS_COLOR_YUV2:
  696. m = 0xa; break;
  697. case OMAP_DSS_COLOR_UYVY:
  698. m = 0xb; break;
  699. case OMAP_DSS_COLOR_ARGB32:
  700. m = 0xc; break;
  701. case OMAP_DSS_COLOR_RGBA32:
  702. m = 0xd; break;
  703. case OMAP_DSS_COLOR_RGBX32:
  704. m = 0xe; break;
  705. case OMAP_DSS_COLOR_XRGB16_1555:
  706. m = 0xf; break;
  707. default:
  708. BUG(); return;
  709. }
  710. } else {
  711. switch (color_mode) {
  712. case OMAP_DSS_COLOR_CLUT1:
  713. m = 0x0; break;
  714. case OMAP_DSS_COLOR_CLUT2:
  715. m = 0x1; break;
  716. case OMAP_DSS_COLOR_CLUT4:
  717. m = 0x2; break;
  718. case OMAP_DSS_COLOR_CLUT8:
  719. m = 0x3; break;
  720. case OMAP_DSS_COLOR_RGB12U:
  721. m = 0x4; break;
  722. case OMAP_DSS_COLOR_ARGB16:
  723. m = 0x5; break;
  724. case OMAP_DSS_COLOR_RGB16:
  725. m = 0x6; break;
  726. case OMAP_DSS_COLOR_ARGB16_1555:
  727. m = 0x7; break;
  728. case OMAP_DSS_COLOR_RGB24U:
  729. m = 0x8; break;
  730. case OMAP_DSS_COLOR_RGB24P:
  731. m = 0x9; break;
  732. case OMAP_DSS_COLOR_RGBX16:
  733. m = 0xa; break;
  734. case OMAP_DSS_COLOR_RGBA16:
  735. m = 0xb; break;
  736. case OMAP_DSS_COLOR_ARGB32:
  737. m = 0xc; break;
  738. case OMAP_DSS_COLOR_RGBA32:
  739. m = 0xd; break;
  740. case OMAP_DSS_COLOR_RGBX32:
  741. m = 0xe; break;
  742. case OMAP_DSS_COLOR_XRGB16_1555:
  743. m = 0xf; break;
  744. default:
  745. BUG(); return;
  746. }
  747. }
  748. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  749. }
  750. static void dispc_ovl_configure_burst_type(enum omap_plane plane,
  751. enum omap_dss_rotation_type rotation_type)
  752. {
  753. if (dss_has_feature(FEAT_BURST_2D) == 0)
  754. return;
  755. if (rotation_type == OMAP_DSS_ROT_TILER)
  756. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
  757. else
  758. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
  759. }
  760. void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
  761. {
  762. int shift;
  763. u32 val;
  764. int chan = 0, chan2 = 0;
  765. switch (plane) {
  766. case OMAP_DSS_GFX:
  767. shift = 8;
  768. break;
  769. case OMAP_DSS_VIDEO1:
  770. case OMAP_DSS_VIDEO2:
  771. case OMAP_DSS_VIDEO3:
  772. shift = 16;
  773. break;
  774. default:
  775. BUG();
  776. return;
  777. }
  778. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  779. if (dss_has_feature(FEAT_MGR_LCD2)) {
  780. switch (channel) {
  781. case OMAP_DSS_CHANNEL_LCD:
  782. chan = 0;
  783. chan2 = 0;
  784. break;
  785. case OMAP_DSS_CHANNEL_DIGIT:
  786. chan = 1;
  787. chan2 = 0;
  788. break;
  789. case OMAP_DSS_CHANNEL_LCD2:
  790. chan = 0;
  791. chan2 = 1;
  792. break;
  793. case OMAP_DSS_CHANNEL_LCD3:
  794. if (dss_has_feature(FEAT_MGR_LCD3)) {
  795. chan = 0;
  796. chan2 = 2;
  797. } else {
  798. BUG();
  799. return;
  800. }
  801. break;
  802. default:
  803. BUG();
  804. return;
  805. }
  806. val = FLD_MOD(val, chan, shift, shift);
  807. val = FLD_MOD(val, chan2, 31, 30);
  808. } else {
  809. val = FLD_MOD(val, channel, shift, shift);
  810. }
  811. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  812. }
  813. EXPORT_SYMBOL(dispc_ovl_set_channel_out);
  814. static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
  815. {
  816. int shift;
  817. u32 val;
  818. enum omap_channel channel;
  819. switch (plane) {
  820. case OMAP_DSS_GFX:
  821. shift = 8;
  822. break;
  823. case OMAP_DSS_VIDEO1:
  824. case OMAP_DSS_VIDEO2:
  825. case OMAP_DSS_VIDEO3:
  826. shift = 16;
  827. break;
  828. default:
  829. BUG();
  830. return 0;
  831. }
  832. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  833. if (dss_has_feature(FEAT_MGR_LCD3)) {
  834. if (FLD_GET(val, 31, 30) == 0)
  835. channel = FLD_GET(val, shift, shift);
  836. else if (FLD_GET(val, 31, 30) == 1)
  837. channel = OMAP_DSS_CHANNEL_LCD2;
  838. else
  839. channel = OMAP_DSS_CHANNEL_LCD3;
  840. } else if (dss_has_feature(FEAT_MGR_LCD2)) {
  841. if (FLD_GET(val, 31, 30) == 0)
  842. channel = FLD_GET(val, shift, shift);
  843. else
  844. channel = OMAP_DSS_CHANNEL_LCD2;
  845. } else {
  846. channel = FLD_GET(val, shift, shift);
  847. }
  848. return channel;
  849. }
  850. void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
  851. {
  852. enum omap_plane plane = OMAP_DSS_WB;
  853. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
  854. }
  855. static void dispc_ovl_set_burst_size(enum omap_plane plane,
  856. enum omap_burst_size burst_size)
  857. {
  858. static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
  859. int shift;
  860. shift = shifts[plane];
  861. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
  862. }
  863. static void dispc_configure_burst_sizes(void)
  864. {
  865. int i;
  866. const int burst_size = BURST_SIZE_X8;
  867. /* Configure burst size always to maximum size */
  868. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  869. dispc_ovl_set_burst_size(i, burst_size);
  870. }
  871. static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
  872. {
  873. unsigned unit = dss_feat_get_burst_size_unit();
  874. /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
  875. return unit * 8;
  876. }
  877. void dispc_enable_gamma_table(bool enable)
  878. {
  879. /*
  880. * This is partially implemented to support only disabling of
  881. * the gamma table.
  882. */
  883. if (enable) {
  884. DSSWARN("Gamma table enabling for TV not yet supported");
  885. return;
  886. }
  887. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  888. }
  889. static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
  890. {
  891. if (channel == OMAP_DSS_CHANNEL_DIGIT)
  892. return;
  893. mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
  894. }
  895. static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
  896. const struct omap_dss_cpr_coefs *coefs)
  897. {
  898. u32 coef_r, coef_g, coef_b;
  899. if (!dss_mgr_is_lcd(channel))
  900. return;
  901. coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
  902. FLD_VAL(coefs->rb, 9, 0);
  903. coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
  904. FLD_VAL(coefs->gb, 9, 0);
  905. coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
  906. FLD_VAL(coefs->bb, 9, 0);
  907. dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
  908. dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
  909. dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
  910. }
  911. static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
  912. {
  913. u32 val;
  914. BUG_ON(plane == OMAP_DSS_GFX);
  915. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  916. val = FLD_MOD(val, enable, 9, 9);
  917. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  918. }
  919. static void dispc_ovl_enable_replication(enum omap_plane plane,
  920. enum omap_overlay_caps caps, bool enable)
  921. {
  922. static const unsigned shifts[] = { 5, 10, 10, 10 };
  923. int shift;
  924. if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
  925. return;
  926. shift = shifts[plane];
  927. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
  928. }
  929. static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
  930. u16 height)
  931. {
  932. u32 val;
  933. val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
  934. FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
  935. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  936. }
  937. static void dispc_init_fifos(void)
  938. {
  939. u32 size;
  940. int fifo;
  941. u8 start, end;
  942. u32 unit;
  943. unit = dss_feat_get_buffer_size_unit();
  944. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  945. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  946. size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
  947. size *= unit;
  948. dispc.fifo_size[fifo] = size;
  949. /*
  950. * By default fifos are mapped directly to overlays, fifo 0 to
  951. * ovl 0, fifo 1 to ovl 1, etc.
  952. */
  953. dispc.fifo_assignment[fifo] = fifo;
  954. }
  955. /*
  956. * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
  957. * causes problems with certain use cases, like using the tiler in 2D
  958. * mode. The below hack swaps the fifos of GFX and WB planes, thus
  959. * giving GFX plane a larger fifo. WB but should work fine with a
  960. * smaller fifo.
  961. */
  962. if (dispc.feat->gfx_fifo_workaround) {
  963. u32 v;
  964. v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
  965. v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
  966. v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
  967. v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
  968. v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
  969. dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
  970. dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
  971. dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
  972. }
  973. }
  974. static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
  975. {
  976. int fifo;
  977. u32 size = 0;
  978. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  979. if (dispc.fifo_assignment[fifo] == plane)
  980. size += dispc.fifo_size[fifo];
  981. }
  982. return size;
  983. }
  984. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
  985. {
  986. u8 hi_start, hi_end, lo_start, lo_end;
  987. u32 unit;
  988. unit = dss_feat_get_buffer_size_unit();
  989. WARN_ON(low % unit != 0);
  990. WARN_ON(high % unit != 0);
  991. low /= unit;
  992. high /= unit;
  993. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  994. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  995. DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
  996. plane,
  997. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  998. lo_start, lo_end) * unit,
  999. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  1000. hi_start, hi_end) * unit,
  1001. low * unit, high * unit);
  1002. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  1003. FLD_VAL(high, hi_start, hi_end) |
  1004. FLD_VAL(low, lo_start, lo_end));
  1005. /*
  1006. * configure the preload to the pipeline's high threhold, if HT it's too
  1007. * large for the preload field, set the threshold to the maximum value
  1008. * that can be held by the preload register
  1009. */
  1010. if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
  1011. plane != OMAP_DSS_WB)
  1012. dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
  1013. }
  1014. EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
  1015. void dispc_enable_fifomerge(bool enable)
  1016. {
  1017. if (!dss_has_feature(FEAT_FIFO_MERGE)) {
  1018. WARN_ON(enable);
  1019. return;
  1020. }
  1021. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  1022. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  1023. }
  1024. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  1025. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  1026. bool manual_update)
  1027. {
  1028. /*
  1029. * All sizes are in bytes. Both the buffer and burst are made of
  1030. * buffer_units, and the fifo thresholds must be buffer_unit aligned.
  1031. */
  1032. unsigned buf_unit = dss_feat_get_buffer_size_unit();
  1033. unsigned ovl_fifo_size, total_fifo_size, burst_size;
  1034. int i;
  1035. burst_size = dispc_ovl_get_burst_size(plane);
  1036. ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
  1037. if (use_fifomerge) {
  1038. total_fifo_size = 0;
  1039. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  1040. total_fifo_size += dispc_ovl_get_fifo_size(i);
  1041. } else {
  1042. total_fifo_size = ovl_fifo_size;
  1043. }
  1044. /*
  1045. * We use the same low threshold for both fifomerge and non-fifomerge
  1046. * cases, but for fifomerge we calculate the high threshold using the
  1047. * combined fifo size
  1048. */
  1049. if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
  1050. *fifo_low = ovl_fifo_size - burst_size * 2;
  1051. *fifo_high = total_fifo_size - burst_size;
  1052. } else if (plane == OMAP_DSS_WB) {
  1053. /*
  1054. * Most optimal configuration for writeback is to push out data
  1055. * to the interconnect the moment writeback pushes enough pixels
  1056. * in the FIFO to form a burst
  1057. */
  1058. *fifo_low = 0;
  1059. *fifo_high = burst_size;
  1060. } else {
  1061. *fifo_low = ovl_fifo_size - burst_size;
  1062. *fifo_high = total_fifo_size - buf_unit;
  1063. }
  1064. }
  1065. EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
  1066. static void dispc_ovl_set_fir(enum omap_plane plane,
  1067. int hinc, int vinc,
  1068. enum omap_color_component color_comp)
  1069. {
  1070. u32 val;
  1071. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  1072. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  1073. dss_feat_get_reg_field(FEAT_REG_FIRHINC,
  1074. &hinc_start, &hinc_end);
  1075. dss_feat_get_reg_field(FEAT_REG_FIRVINC,
  1076. &vinc_start, &vinc_end);
  1077. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  1078. FLD_VAL(hinc, hinc_start, hinc_end);
  1079. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  1080. } else {
  1081. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  1082. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  1083. }
  1084. }
  1085. static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  1086. {
  1087. u32 val;
  1088. u8 hor_start, hor_end, vert_start, vert_end;
  1089. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1090. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1091. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1092. FLD_VAL(haccu, hor_start, hor_end);
  1093. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  1094. }
  1095. static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  1096. {
  1097. u32 val;
  1098. u8 hor_start, hor_end, vert_start, vert_end;
  1099. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1100. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1101. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1102. FLD_VAL(haccu, hor_start, hor_end);
  1103. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  1104. }
  1105. static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
  1106. int vaccu)
  1107. {
  1108. u32 val;
  1109. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1110. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  1111. }
  1112. static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
  1113. int vaccu)
  1114. {
  1115. u32 val;
  1116. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1117. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  1118. }
  1119. static void dispc_ovl_set_scale_param(enum omap_plane plane,
  1120. u16 orig_width, u16 orig_height,
  1121. u16 out_width, u16 out_height,
  1122. bool five_taps, u8 rotation,
  1123. enum omap_color_component color_comp)
  1124. {
  1125. int fir_hinc, fir_vinc;
  1126. fir_hinc = 1024 * orig_width / out_width;
  1127. fir_vinc = 1024 * orig_height / out_height;
  1128. dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
  1129. color_comp);
  1130. dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  1131. }
  1132. static void dispc_ovl_set_accu_uv(enum omap_plane plane,
  1133. u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
  1134. bool ilace, enum omap_color_mode color_mode, u8 rotation)
  1135. {
  1136. int h_accu2_0, h_accu2_1;
  1137. int v_accu2_0, v_accu2_1;
  1138. int chroma_hinc, chroma_vinc;
  1139. int idx;
  1140. struct accu {
  1141. s8 h0_m, h0_n;
  1142. s8 h1_m, h1_n;
  1143. s8 v0_m, v0_n;
  1144. s8 v1_m, v1_n;
  1145. };
  1146. const struct accu *accu_table;
  1147. const struct accu *accu_val;
  1148. static const struct accu accu_nv12[4] = {
  1149. { 0, 1, 0, 1 , -1, 2, 0, 1 },
  1150. { 1, 2, -3, 4 , 0, 1, 0, 1 },
  1151. { -1, 1, 0, 1 , -1, 2, 0, 1 },
  1152. { -1, 2, -1, 2 , -1, 1, 0, 1 },
  1153. };
  1154. static const struct accu accu_nv12_ilace[4] = {
  1155. { 0, 1, 0, 1 , -3, 4, -1, 4 },
  1156. { -1, 4, -3, 4 , 0, 1, 0, 1 },
  1157. { -1, 1, 0, 1 , -1, 4, -3, 4 },
  1158. { -3, 4, -3, 4 , -1, 1, 0, 1 },
  1159. };
  1160. static const struct accu accu_yuv[4] = {
  1161. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1162. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1163. { -1, 1, 0, 1, 0, 1, 0, 1 },
  1164. { 0, 1, 0, 1, -1, 1, 0, 1 },
  1165. };
  1166. switch (rotation) {
  1167. case OMAP_DSS_ROT_0:
  1168. idx = 0;
  1169. break;
  1170. case OMAP_DSS_ROT_90:
  1171. idx = 1;
  1172. break;
  1173. case OMAP_DSS_ROT_180:
  1174. idx = 2;
  1175. break;
  1176. case OMAP_DSS_ROT_270:
  1177. idx = 3;
  1178. break;
  1179. default:
  1180. BUG();
  1181. return;
  1182. }
  1183. switch (color_mode) {
  1184. case OMAP_DSS_COLOR_NV12:
  1185. if (ilace)
  1186. accu_table = accu_nv12_ilace;
  1187. else
  1188. accu_table = accu_nv12;
  1189. break;
  1190. case OMAP_DSS_COLOR_YUV2:
  1191. case OMAP_DSS_COLOR_UYVY:
  1192. accu_table = accu_yuv;
  1193. break;
  1194. default:
  1195. BUG();
  1196. return;
  1197. }
  1198. accu_val = &accu_table[idx];
  1199. chroma_hinc = 1024 * orig_width / out_width;
  1200. chroma_vinc = 1024 * orig_height / out_height;
  1201. h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
  1202. h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
  1203. v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
  1204. v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
  1205. dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
  1206. dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
  1207. }
  1208. static void dispc_ovl_set_scaling_common(enum omap_plane plane,
  1209. u16 orig_width, u16 orig_height,
  1210. u16 out_width, u16 out_height,
  1211. bool ilace, bool five_taps,
  1212. bool fieldmode, enum omap_color_mode color_mode,
  1213. u8 rotation)
  1214. {
  1215. int accu0 = 0;
  1216. int accu1 = 0;
  1217. u32 l;
  1218. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1219. out_width, out_height, five_taps,
  1220. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1221. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1222. /* RESIZEENABLE and VERTICALTAPS */
  1223. l &= ~((0x3 << 5) | (0x1 << 21));
  1224. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1225. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1226. l |= five_taps ? (1 << 21) : 0;
  1227. /* VRESIZECONF and HRESIZECONF */
  1228. if (dss_has_feature(FEAT_RESIZECONF)) {
  1229. l &= ~(0x3 << 7);
  1230. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1231. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1232. }
  1233. /* LINEBUFFERSPLIT */
  1234. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1235. l &= ~(0x1 << 22);
  1236. l |= five_taps ? (1 << 22) : 0;
  1237. }
  1238. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1239. /*
  1240. * field 0 = even field = bottom field
  1241. * field 1 = odd field = top field
  1242. */
  1243. if (ilace && !fieldmode) {
  1244. accu1 = 0;
  1245. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1246. if (accu0 >= 1024/2) {
  1247. accu1 = 1024/2;
  1248. accu0 -= accu1;
  1249. }
  1250. }
  1251. dispc_ovl_set_vid_accu0(plane, 0, accu0);
  1252. dispc_ovl_set_vid_accu1(plane, 0, accu1);
  1253. }
  1254. static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
  1255. u16 orig_width, u16 orig_height,
  1256. u16 out_width, u16 out_height,
  1257. bool ilace, bool five_taps,
  1258. bool fieldmode, enum omap_color_mode color_mode,
  1259. u8 rotation)
  1260. {
  1261. int scale_x = out_width != orig_width;
  1262. int scale_y = out_height != orig_height;
  1263. bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
  1264. if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1265. return;
  1266. if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
  1267. color_mode != OMAP_DSS_COLOR_UYVY &&
  1268. color_mode != OMAP_DSS_COLOR_NV12)) {
  1269. /* reset chroma resampling for RGB formats */
  1270. if (plane != OMAP_DSS_WB)
  1271. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1272. return;
  1273. }
  1274. dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
  1275. out_height, ilace, color_mode, rotation);
  1276. switch (color_mode) {
  1277. case OMAP_DSS_COLOR_NV12:
  1278. if (chroma_upscale) {
  1279. /* UV is subsampled by 2 horizontally and vertically */
  1280. orig_height >>= 1;
  1281. orig_width >>= 1;
  1282. } else {
  1283. /* UV is downsampled by 2 horizontally and vertically */
  1284. orig_height <<= 1;
  1285. orig_width <<= 1;
  1286. }
  1287. break;
  1288. case OMAP_DSS_COLOR_YUV2:
  1289. case OMAP_DSS_COLOR_UYVY:
  1290. /* For YUV422 with 90/270 rotation, we don't upsample chroma */
  1291. if (rotation == OMAP_DSS_ROT_0 ||
  1292. rotation == OMAP_DSS_ROT_180) {
  1293. if (chroma_upscale)
  1294. /* UV is subsampled by 2 horizontally */
  1295. orig_width >>= 1;
  1296. else
  1297. /* UV is downsampled by 2 horizontally */
  1298. orig_width <<= 1;
  1299. }
  1300. /* must use FIR for YUV422 if rotated */
  1301. if (rotation != OMAP_DSS_ROT_0)
  1302. scale_x = scale_y = true;
  1303. break;
  1304. default:
  1305. BUG();
  1306. return;
  1307. }
  1308. if (out_width != orig_width)
  1309. scale_x = true;
  1310. if (out_height != orig_height)
  1311. scale_y = true;
  1312. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1313. out_width, out_height, five_taps,
  1314. rotation, DISPC_COLOR_COMPONENT_UV);
  1315. if (plane != OMAP_DSS_WB)
  1316. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1317. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1318. /* set H scaling */
  1319. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1320. /* set V scaling */
  1321. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1322. }
  1323. static void dispc_ovl_set_scaling(enum omap_plane plane,
  1324. u16 orig_width, u16 orig_height,
  1325. u16 out_width, u16 out_height,
  1326. bool ilace, bool five_taps,
  1327. bool fieldmode, enum omap_color_mode color_mode,
  1328. u8 rotation)
  1329. {
  1330. BUG_ON(plane == OMAP_DSS_GFX);
  1331. dispc_ovl_set_scaling_common(plane,
  1332. orig_width, orig_height,
  1333. out_width, out_height,
  1334. ilace, five_taps,
  1335. fieldmode, color_mode,
  1336. rotation);
  1337. dispc_ovl_set_scaling_uv(plane,
  1338. orig_width, orig_height,
  1339. out_width, out_height,
  1340. ilace, five_taps,
  1341. fieldmode, color_mode,
  1342. rotation);
  1343. }
  1344. static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1345. enum omap_dss_rotation_type rotation_type,
  1346. bool mirroring, enum omap_color_mode color_mode)
  1347. {
  1348. bool row_repeat = false;
  1349. int vidrot = 0;
  1350. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1351. color_mode == OMAP_DSS_COLOR_UYVY) {
  1352. if (mirroring) {
  1353. switch (rotation) {
  1354. case OMAP_DSS_ROT_0:
  1355. vidrot = 2;
  1356. break;
  1357. case OMAP_DSS_ROT_90:
  1358. vidrot = 1;
  1359. break;
  1360. case OMAP_DSS_ROT_180:
  1361. vidrot = 0;
  1362. break;
  1363. case OMAP_DSS_ROT_270:
  1364. vidrot = 3;
  1365. break;
  1366. }
  1367. } else {
  1368. switch (rotation) {
  1369. case OMAP_DSS_ROT_0:
  1370. vidrot = 0;
  1371. break;
  1372. case OMAP_DSS_ROT_90:
  1373. vidrot = 1;
  1374. break;
  1375. case OMAP_DSS_ROT_180:
  1376. vidrot = 2;
  1377. break;
  1378. case OMAP_DSS_ROT_270:
  1379. vidrot = 3;
  1380. break;
  1381. }
  1382. }
  1383. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1384. row_repeat = true;
  1385. else
  1386. row_repeat = false;
  1387. }
  1388. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1389. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1390. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1391. row_repeat ? 1 : 0, 18, 18);
  1392. if (color_mode == OMAP_DSS_COLOR_NV12) {
  1393. bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
  1394. (rotation == OMAP_DSS_ROT_0 ||
  1395. rotation == OMAP_DSS_ROT_180);
  1396. /* DOUBLESTRIDE */
  1397. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
  1398. }
  1399. }
  1400. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1401. {
  1402. switch (color_mode) {
  1403. case OMAP_DSS_COLOR_CLUT1:
  1404. return 1;
  1405. case OMAP_DSS_COLOR_CLUT2:
  1406. return 2;
  1407. case OMAP_DSS_COLOR_CLUT4:
  1408. return 4;
  1409. case OMAP_DSS_COLOR_CLUT8:
  1410. case OMAP_DSS_COLOR_NV12:
  1411. return 8;
  1412. case OMAP_DSS_COLOR_RGB12U:
  1413. case OMAP_DSS_COLOR_RGB16:
  1414. case OMAP_DSS_COLOR_ARGB16:
  1415. case OMAP_DSS_COLOR_YUV2:
  1416. case OMAP_DSS_COLOR_UYVY:
  1417. case OMAP_DSS_COLOR_RGBA16:
  1418. case OMAP_DSS_COLOR_RGBX16:
  1419. case OMAP_DSS_COLOR_ARGB16_1555:
  1420. case OMAP_DSS_COLOR_XRGB16_1555:
  1421. return 16;
  1422. case OMAP_DSS_COLOR_RGB24P:
  1423. return 24;
  1424. case OMAP_DSS_COLOR_RGB24U:
  1425. case OMAP_DSS_COLOR_ARGB32:
  1426. case OMAP_DSS_COLOR_RGBA32:
  1427. case OMAP_DSS_COLOR_RGBX32:
  1428. return 32;
  1429. default:
  1430. BUG();
  1431. return 0;
  1432. }
  1433. }
  1434. static s32 pixinc(int pixels, u8 ps)
  1435. {
  1436. if (pixels == 1)
  1437. return 1;
  1438. else if (pixels > 1)
  1439. return 1 + (pixels - 1) * ps;
  1440. else if (pixels < 0)
  1441. return 1 - (-pixels + 1) * ps;
  1442. else
  1443. BUG();
  1444. return 0;
  1445. }
  1446. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1447. u16 screen_width,
  1448. u16 width, u16 height,
  1449. enum omap_color_mode color_mode, bool fieldmode,
  1450. unsigned int field_offset,
  1451. unsigned *offset0, unsigned *offset1,
  1452. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1453. {
  1454. u8 ps;
  1455. /* FIXME CLUT formats */
  1456. switch (color_mode) {
  1457. case OMAP_DSS_COLOR_CLUT1:
  1458. case OMAP_DSS_COLOR_CLUT2:
  1459. case OMAP_DSS_COLOR_CLUT4:
  1460. case OMAP_DSS_COLOR_CLUT8:
  1461. BUG();
  1462. return;
  1463. case OMAP_DSS_COLOR_YUV2:
  1464. case OMAP_DSS_COLOR_UYVY:
  1465. ps = 4;
  1466. break;
  1467. default:
  1468. ps = color_mode_to_bpp(color_mode) / 8;
  1469. break;
  1470. }
  1471. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1472. width, height);
  1473. /*
  1474. * field 0 = even field = bottom field
  1475. * field 1 = odd field = top field
  1476. */
  1477. switch (rotation + mirror * 4) {
  1478. case OMAP_DSS_ROT_0:
  1479. case OMAP_DSS_ROT_180:
  1480. /*
  1481. * If the pixel format is YUV or UYVY divide the width
  1482. * of the image by 2 for 0 and 180 degree rotation.
  1483. */
  1484. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1485. color_mode == OMAP_DSS_COLOR_UYVY)
  1486. width = width >> 1;
  1487. case OMAP_DSS_ROT_90:
  1488. case OMAP_DSS_ROT_270:
  1489. *offset1 = 0;
  1490. if (field_offset)
  1491. *offset0 = field_offset * screen_width * ps;
  1492. else
  1493. *offset0 = 0;
  1494. *row_inc = pixinc(1 +
  1495. (y_predecim * screen_width - x_predecim * width) +
  1496. (fieldmode ? screen_width : 0), ps);
  1497. *pix_inc = pixinc(x_predecim, ps);
  1498. break;
  1499. case OMAP_DSS_ROT_0 + 4:
  1500. case OMAP_DSS_ROT_180 + 4:
  1501. /* If the pixel format is YUV or UYVY divide the width
  1502. * of the image by 2 for 0 degree and 180 degree
  1503. */
  1504. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1505. color_mode == OMAP_DSS_COLOR_UYVY)
  1506. width = width >> 1;
  1507. case OMAP_DSS_ROT_90 + 4:
  1508. case OMAP_DSS_ROT_270 + 4:
  1509. *offset1 = 0;
  1510. if (field_offset)
  1511. *offset0 = field_offset * screen_width * ps;
  1512. else
  1513. *offset0 = 0;
  1514. *row_inc = pixinc(1 -
  1515. (y_predecim * screen_width + x_predecim * width) -
  1516. (fieldmode ? screen_width : 0), ps);
  1517. *pix_inc = pixinc(x_predecim, ps);
  1518. break;
  1519. default:
  1520. BUG();
  1521. return;
  1522. }
  1523. }
  1524. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1525. u16 screen_width,
  1526. u16 width, u16 height,
  1527. enum omap_color_mode color_mode, bool fieldmode,
  1528. unsigned int field_offset,
  1529. unsigned *offset0, unsigned *offset1,
  1530. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1531. {
  1532. u8 ps;
  1533. u16 fbw, fbh;
  1534. /* FIXME CLUT formats */
  1535. switch (color_mode) {
  1536. case OMAP_DSS_COLOR_CLUT1:
  1537. case OMAP_DSS_COLOR_CLUT2:
  1538. case OMAP_DSS_COLOR_CLUT4:
  1539. case OMAP_DSS_COLOR_CLUT8:
  1540. BUG();
  1541. return;
  1542. default:
  1543. ps = color_mode_to_bpp(color_mode) / 8;
  1544. break;
  1545. }
  1546. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1547. width, height);
  1548. /* width & height are overlay sizes, convert to fb sizes */
  1549. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1550. fbw = width;
  1551. fbh = height;
  1552. } else {
  1553. fbw = height;
  1554. fbh = width;
  1555. }
  1556. /*
  1557. * field 0 = even field = bottom field
  1558. * field 1 = odd field = top field
  1559. */
  1560. switch (rotation + mirror * 4) {
  1561. case OMAP_DSS_ROT_0:
  1562. *offset1 = 0;
  1563. if (field_offset)
  1564. *offset0 = *offset1 + field_offset * screen_width * ps;
  1565. else
  1566. *offset0 = *offset1;
  1567. *row_inc = pixinc(1 +
  1568. (y_predecim * screen_width - fbw * x_predecim) +
  1569. (fieldmode ? screen_width : 0), ps);
  1570. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1571. color_mode == OMAP_DSS_COLOR_UYVY)
  1572. *pix_inc = pixinc(x_predecim, 2 * ps);
  1573. else
  1574. *pix_inc = pixinc(x_predecim, ps);
  1575. break;
  1576. case OMAP_DSS_ROT_90:
  1577. *offset1 = screen_width * (fbh - 1) * ps;
  1578. if (field_offset)
  1579. *offset0 = *offset1 + field_offset * ps;
  1580. else
  1581. *offset0 = *offset1;
  1582. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
  1583. y_predecim + (fieldmode ? 1 : 0), ps);
  1584. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1585. break;
  1586. case OMAP_DSS_ROT_180:
  1587. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1588. if (field_offset)
  1589. *offset0 = *offset1 - field_offset * screen_width * ps;
  1590. else
  1591. *offset0 = *offset1;
  1592. *row_inc = pixinc(-1 -
  1593. (y_predecim * screen_width - fbw * x_predecim) -
  1594. (fieldmode ? screen_width : 0), ps);
  1595. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1596. color_mode == OMAP_DSS_COLOR_UYVY)
  1597. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1598. else
  1599. *pix_inc = pixinc(-x_predecim, ps);
  1600. break;
  1601. case OMAP_DSS_ROT_270:
  1602. *offset1 = (fbw - 1) * ps;
  1603. if (field_offset)
  1604. *offset0 = *offset1 - field_offset * ps;
  1605. else
  1606. *offset0 = *offset1;
  1607. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
  1608. y_predecim - (fieldmode ? 1 : 0), ps);
  1609. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1610. break;
  1611. /* mirroring */
  1612. case OMAP_DSS_ROT_0 + 4:
  1613. *offset1 = (fbw - 1) * ps;
  1614. if (field_offset)
  1615. *offset0 = *offset1 + field_offset * screen_width * ps;
  1616. else
  1617. *offset0 = *offset1;
  1618. *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
  1619. (fieldmode ? screen_width : 0),
  1620. ps);
  1621. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1622. color_mode == OMAP_DSS_COLOR_UYVY)
  1623. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1624. else
  1625. *pix_inc = pixinc(-x_predecim, ps);
  1626. break;
  1627. case OMAP_DSS_ROT_90 + 4:
  1628. *offset1 = 0;
  1629. if (field_offset)
  1630. *offset0 = *offset1 + field_offset * ps;
  1631. else
  1632. *offset0 = *offset1;
  1633. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
  1634. y_predecim + (fieldmode ? 1 : 0),
  1635. ps);
  1636. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1637. break;
  1638. case OMAP_DSS_ROT_180 + 4:
  1639. *offset1 = screen_width * (fbh - 1) * ps;
  1640. if (field_offset)
  1641. *offset0 = *offset1 - field_offset * screen_width * ps;
  1642. else
  1643. *offset0 = *offset1;
  1644. *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
  1645. (fieldmode ? screen_width : 0),
  1646. ps);
  1647. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1648. color_mode == OMAP_DSS_COLOR_UYVY)
  1649. *pix_inc = pixinc(x_predecim, 2 * ps);
  1650. else
  1651. *pix_inc = pixinc(x_predecim, ps);
  1652. break;
  1653. case OMAP_DSS_ROT_270 + 4:
  1654. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1655. if (field_offset)
  1656. *offset0 = *offset1 - field_offset * ps;
  1657. else
  1658. *offset0 = *offset1;
  1659. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
  1660. y_predecim - (fieldmode ? 1 : 0),
  1661. ps);
  1662. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1663. break;
  1664. default:
  1665. BUG();
  1666. return;
  1667. }
  1668. }
  1669. static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
  1670. enum omap_color_mode color_mode, bool fieldmode,
  1671. unsigned int field_offset, unsigned *offset0, unsigned *offset1,
  1672. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1673. {
  1674. u8 ps;
  1675. switch (color_mode) {
  1676. case OMAP_DSS_COLOR_CLUT1:
  1677. case OMAP_DSS_COLOR_CLUT2:
  1678. case OMAP_DSS_COLOR_CLUT4:
  1679. case OMAP_DSS_COLOR_CLUT8:
  1680. BUG();
  1681. return;
  1682. default:
  1683. ps = color_mode_to_bpp(color_mode) / 8;
  1684. break;
  1685. }
  1686. DSSDBG("scrw %d, width %d\n", screen_width, width);
  1687. /*
  1688. * field 0 = even field = bottom field
  1689. * field 1 = odd field = top field
  1690. */
  1691. *offset1 = 0;
  1692. if (field_offset)
  1693. *offset0 = *offset1 + field_offset * screen_width * ps;
  1694. else
  1695. *offset0 = *offset1;
  1696. *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
  1697. (fieldmode ? screen_width : 0), ps);
  1698. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1699. color_mode == OMAP_DSS_COLOR_UYVY)
  1700. *pix_inc = pixinc(x_predecim, 2 * ps);
  1701. else
  1702. *pix_inc = pixinc(x_predecim, ps);
  1703. }
  1704. /*
  1705. * This function is used to avoid synclosts in OMAP3, because of some
  1706. * undocumented horizontal position and timing related limitations.
  1707. */
  1708. static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
  1709. const struct omap_video_timings *t, u16 pos_x,
  1710. u16 width, u16 height, u16 out_width, u16 out_height,
  1711. bool five_taps)
  1712. {
  1713. const int ds = DIV_ROUND_UP(height, out_height);
  1714. unsigned long nonactive;
  1715. static const u8 limits[3] = { 8, 10, 20 };
  1716. u64 val, blank;
  1717. int i;
  1718. nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
  1719. i = 0;
  1720. if (out_height < height)
  1721. i++;
  1722. if (out_width < width)
  1723. i++;
  1724. blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
  1725. DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
  1726. if (blank <= limits[i])
  1727. return -EINVAL;
  1728. /* FIXME add checks for 3-tap filter once the limitations are known */
  1729. if (!five_taps)
  1730. return 0;
  1731. /*
  1732. * Pixel data should be prepared before visible display point starts.
  1733. * So, atleast DS-2 lines must have already been fetched by DISPC
  1734. * during nonactive - pos_x period.
  1735. */
  1736. val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
  1737. DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
  1738. val, max(0, ds - 2) * width);
  1739. if (val < max(0, ds - 2) * width)
  1740. return -EINVAL;
  1741. /*
  1742. * All lines need to be refilled during the nonactive period of which
  1743. * only one line can be loaded during the active period. So, atleast
  1744. * DS - 1 lines should be loaded during nonactive period.
  1745. */
  1746. val = div_u64((u64)nonactive * lclk, pclk);
  1747. DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
  1748. val, max(0, ds - 1) * width);
  1749. if (val < max(0, ds - 1) * width)
  1750. return -EINVAL;
  1751. return 0;
  1752. }
  1753. static unsigned long calc_core_clk_five_taps(unsigned long pclk,
  1754. const struct omap_video_timings *mgr_timings, u16 width,
  1755. u16 height, u16 out_width, u16 out_height,
  1756. enum omap_color_mode color_mode)
  1757. {
  1758. u32 core_clk = 0;
  1759. u64 tmp;
  1760. if (height <= out_height && width <= out_width)
  1761. return (unsigned long) pclk;
  1762. if (height > out_height) {
  1763. unsigned int ppl = mgr_timings->x_res;
  1764. tmp = pclk * height * out_width;
  1765. do_div(tmp, 2 * out_height * ppl);
  1766. core_clk = tmp;
  1767. if (height > 2 * out_height) {
  1768. if (ppl == out_width)
  1769. return 0;
  1770. tmp = pclk * (height - 2 * out_height) * out_width;
  1771. do_div(tmp, 2 * out_height * (ppl - out_width));
  1772. core_clk = max_t(u32, core_clk, tmp);
  1773. }
  1774. }
  1775. if (width > out_width) {
  1776. tmp = pclk * width;
  1777. do_div(tmp, out_width);
  1778. core_clk = max_t(u32, core_clk, tmp);
  1779. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1780. core_clk <<= 1;
  1781. }
  1782. return core_clk;
  1783. }
  1784. static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
  1785. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1786. {
  1787. if (height > out_height && width > out_width)
  1788. return pclk * 4;
  1789. else
  1790. return pclk * 2;
  1791. }
  1792. static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
  1793. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1794. {
  1795. unsigned int hf, vf;
  1796. /*
  1797. * FIXME how to determine the 'A' factor
  1798. * for the no downscaling case ?
  1799. */
  1800. if (width > 3 * out_width)
  1801. hf = 4;
  1802. else if (width > 2 * out_width)
  1803. hf = 3;
  1804. else if (width > out_width)
  1805. hf = 2;
  1806. else
  1807. hf = 1;
  1808. if (height > out_height)
  1809. vf = 2;
  1810. else
  1811. vf = 1;
  1812. return pclk * vf * hf;
  1813. }
  1814. static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
  1815. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1816. {
  1817. /*
  1818. * If the overlay/writeback is in mem to mem mode, there are no
  1819. * downscaling limitations with respect to pixel clock, return 1 as
  1820. * required core clock to represent that we have sufficient enough
  1821. * core clock to do maximum downscaling
  1822. */
  1823. if (mem_to_mem)
  1824. return 1;
  1825. if (width > out_width)
  1826. return DIV_ROUND_UP(pclk, out_width) * width;
  1827. else
  1828. return pclk;
  1829. }
  1830. static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
  1831. const struct omap_video_timings *mgr_timings,
  1832. u16 width, u16 height, u16 out_width, u16 out_height,
  1833. enum omap_color_mode color_mode, bool *five_taps,
  1834. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1835. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1836. {
  1837. int error;
  1838. u16 in_width, in_height;
  1839. int min_factor = min(*decim_x, *decim_y);
  1840. const int maxsinglelinewidth =
  1841. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1842. *five_taps = false;
  1843. do {
  1844. in_height = height / *decim_y;
  1845. in_width = width / *decim_x;
  1846. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1847. in_height, out_width, out_height, mem_to_mem);
  1848. error = (in_width > maxsinglelinewidth || !*core_clk ||
  1849. *core_clk > dispc_core_clk_rate());
  1850. if (error) {
  1851. if (*decim_x == *decim_y) {
  1852. *decim_x = min_factor;
  1853. ++*decim_y;
  1854. } else {
  1855. swap(*decim_x, *decim_y);
  1856. if (*decim_x < *decim_y)
  1857. ++*decim_x;
  1858. }
  1859. }
  1860. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1861. if (in_width > maxsinglelinewidth) {
  1862. DSSERR("Cannot scale max input width exceeded");
  1863. return -EINVAL;
  1864. }
  1865. return 0;
  1866. }
  1867. static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
  1868. const struct omap_video_timings *mgr_timings,
  1869. u16 width, u16 height, u16 out_width, u16 out_height,
  1870. enum omap_color_mode color_mode, bool *five_taps,
  1871. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1872. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1873. {
  1874. int error;
  1875. u16 in_width, in_height;
  1876. int min_factor = min(*decim_x, *decim_y);
  1877. const int maxsinglelinewidth =
  1878. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1879. do {
  1880. in_height = height / *decim_y;
  1881. in_width = width / *decim_x;
  1882. *five_taps = in_height > out_height;
  1883. if (in_width > maxsinglelinewidth)
  1884. if (in_height > out_height &&
  1885. in_height < out_height * 2)
  1886. *five_taps = false;
  1887. again:
  1888. if (*five_taps)
  1889. *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
  1890. in_width, in_height, out_width,
  1891. out_height, color_mode);
  1892. else
  1893. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1894. in_height, out_width, out_height,
  1895. mem_to_mem);
  1896. error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
  1897. pos_x, in_width, in_height, out_width,
  1898. out_height, *five_taps);
  1899. if (error && *five_taps) {
  1900. *five_taps = false;
  1901. goto again;
  1902. }
  1903. error = (error || in_width > maxsinglelinewidth * 2 ||
  1904. (in_width > maxsinglelinewidth && *five_taps) ||
  1905. !*core_clk || *core_clk > dispc_core_clk_rate());
  1906. if (error) {
  1907. if (*decim_x == *decim_y) {
  1908. *decim_x = min_factor;
  1909. ++*decim_y;
  1910. } else {
  1911. swap(*decim_x, *decim_y);
  1912. if (*decim_x < *decim_y)
  1913. ++*decim_x;
  1914. }
  1915. }
  1916. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1917. if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
  1918. height, out_width, out_height, *five_taps)) {
  1919. DSSERR("horizontal timing too tight\n");
  1920. return -EINVAL;
  1921. }
  1922. if (in_width > (maxsinglelinewidth * 2)) {
  1923. DSSERR("Cannot setup scaling");
  1924. DSSERR("width exceeds maximum width possible");
  1925. return -EINVAL;
  1926. }
  1927. if (in_width > maxsinglelinewidth && *five_taps) {
  1928. DSSERR("cannot setup scaling with five taps");
  1929. return -EINVAL;
  1930. }
  1931. return 0;
  1932. }
  1933. static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
  1934. const struct omap_video_timings *mgr_timings,
  1935. u16 width, u16 height, u16 out_width, u16 out_height,
  1936. enum omap_color_mode color_mode, bool *five_taps,
  1937. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1938. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1939. {
  1940. u16 in_width, in_width_max;
  1941. int decim_x_min = *decim_x;
  1942. u16 in_height = height / *decim_y;
  1943. const int maxsinglelinewidth =
  1944. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1945. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1946. if (mem_to_mem) {
  1947. in_width_max = out_width * maxdownscale;
  1948. } else {
  1949. in_width_max = dispc_core_clk_rate() /
  1950. DIV_ROUND_UP(pclk, out_width);
  1951. }
  1952. *decim_x = DIV_ROUND_UP(width, in_width_max);
  1953. *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
  1954. if (*decim_x > *x_predecim)
  1955. return -EINVAL;
  1956. do {
  1957. in_width = width / *decim_x;
  1958. } while (*decim_x <= *x_predecim &&
  1959. in_width > maxsinglelinewidth && ++*decim_x);
  1960. if (in_width > maxsinglelinewidth) {
  1961. DSSERR("Cannot scale width exceeds max line width");
  1962. return -EINVAL;
  1963. }
  1964. *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
  1965. out_width, out_height, mem_to_mem);
  1966. return 0;
  1967. }
  1968. static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
  1969. enum omap_overlay_caps caps,
  1970. const struct omap_video_timings *mgr_timings,
  1971. u16 width, u16 height, u16 out_width, u16 out_height,
  1972. enum omap_color_mode color_mode, bool *five_taps,
  1973. int *x_predecim, int *y_predecim, u16 pos_x,
  1974. enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
  1975. {
  1976. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1977. const int max_decim_limit = 16;
  1978. unsigned long core_clk = 0;
  1979. int decim_x, decim_y, ret;
  1980. if (width == out_width && height == out_height)
  1981. return 0;
  1982. if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
  1983. return -EINVAL;
  1984. if (mem_to_mem) {
  1985. *x_predecim = *y_predecim = 1;
  1986. } else {
  1987. *x_predecim = max_decim_limit;
  1988. *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
  1989. dss_has_feature(FEAT_BURST_2D)) ?
  1990. 2 : max_decim_limit;
  1991. }
  1992. if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
  1993. color_mode == OMAP_DSS_COLOR_CLUT2 ||
  1994. color_mode == OMAP_DSS_COLOR_CLUT4 ||
  1995. color_mode == OMAP_DSS_COLOR_CLUT8) {
  1996. *x_predecim = 1;
  1997. *y_predecim = 1;
  1998. *five_taps = false;
  1999. return 0;
  2000. }
  2001. decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
  2002. decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
  2003. if (decim_x > *x_predecim || out_width > width * 8)
  2004. return -EINVAL;
  2005. if (decim_y > *y_predecim || out_height > height * 8)
  2006. return -EINVAL;
  2007. ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
  2008. out_width, out_height, color_mode, five_taps,
  2009. x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
  2010. mem_to_mem);
  2011. if (ret)
  2012. return ret;
  2013. DSSDBG("required core clk rate = %lu Hz\n", core_clk);
  2014. DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
  2015. if (!core_clk || core_clk > dispc_core_clk_rate()) {
  2016. DSSERR("failed to set up scaling, "
  2017. "required core clk rate = %lu Hz, "
  2018. "current core clk rate = %lu Hz\n",
  2019. core_clk, dispc_core_clk_rate());
  2020. return -EINVAL;
  2021. }
  2022. *x_predecim = decim_x;
  2023. *y_predecim = decim_y;
  2024. return 0;
  2025. }
  2026. int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
  2027. const struct omap_overlay_info *oi,
  2028. const struct omap_video_timings *timings,
  2029. int *x_predecim, int *y_predecim)
  2030. {
  2031. enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
  2032. bool five_taps = true;
  2033. bool fieldmode = false;
  2034. u16 in_height = oi->height;
  2035. u16 in_width = oi->width;
  2036. bool ilace = timings->interlace;
  2037. u16 out_width, out_height;
  2038. int pos_x = oi->pos_x;
  2039. unsigned long pclk = dispc_mgr_pclk_rate(channel);
  2040. unsigned long lclk = dispc_mgr_lclk_rate(channel);
  2041. out_width = oi->out_width == 0 ? oi->width : oi->out_width;
  2042. out_height = oi->out_height == 0 ? oi->height : oi->out_height;
  2043. if (ilace && oi->height == out_height)
  2044. fieldmode = true;
  2045. if (ilace) {
  2046. if (fieldmode)
  2047. in_height /= 2;
  2048. out_height /= 2;
  2049. DSSDBG("adjusting for ilace: height %d, out_height %d\n",
  2050. in_height, out_height);
  2051. }
  2052. if (!dss_feat_color_mode_supported(plane, oi->color_mode))
  2053. return -EINVAL;
  2054. return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
  2055. in_height, out_width, out_height, oi->color_mode,
  2056. &five_taps, x_predecim, y_predecim, pos_x,
  2057. oi->rotation_type, false);
  2058. }
  2059. EXPORT_SYMBOL(dispc_ovl_check);
  2060. static int dispc_ovl_setup_common(enum omap_plane plane,
  2061. enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
  2062. u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
  2063. u16 out_width, u16 out_height, enum omap_color_mode color_mode,
  2064. u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
  2065. u8 global_alpha, enum omap_dss_rotation_type rotation_type,
  2066. bool replication, const struct omap_video_timings *mgr_timings,
  2067. bool mem_to_mem)
  2068. {
  2069. bool five_taps = true;
  2070. bool fieldmode = false;
  2071. int r, cconv = 0;
  2072. unsigned offset0, offset1;
  2073. s32 row_inc;
  2074. s32 pix_inc;
  2075. u16 frame_width, frame_height;
  2076. unsigned int field_offset = 0;
  2077. u16 in_height = height;
  2078. u16 in_width = width;
  2079. int x_predecim = 1, y_predecim = 1;
  2080. bool ilace = mgr_timings->interlace;
  2081. unsigned long pclk = dispc_plane_pclk_rate(plane);
  2082. unsigned long lclk = dispc_plane_lclk_rate(plane);
  2083. if (paddr == 0)
  2084. return -EINVAL;
  2085. out_width = out_width == 0 ? width : out_width;
  2086. out_height = out_height == 0 ? height : out_height;
  2087. if (ilace && height == out_height)
  2088. fieldmode = true;
  2089. if (ilace) {
  2090. if (fieldmode)
  2091. in_height /= 2;
  2092. pos_y /= 2;
  2093. out_height /= 2;
  2094. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  2095. "out_height %d\n", in_height, pos_y,
  2096. out_height);
  2097. }
  2098. if (!dss_feat_color_mode_supported(plane, color_mode))
  2099. return -EINVAL;
  2100. r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
  2101. in_height, out_width, out_height, color_mode,
  2102. &five_taps, &x_predecim, &y_predecim, pos_x,
  2103. rotation_type, mem_to_mem);
  2104. if (r)
  2105. return r;
  2106. in_width = in_width / x_predecim;
  2107. in_height = in_height / y_predecim;
  2108. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  2109. color_mode == OMAP_DSS_COLOR_UYVY ||
  2110. color_mode == OMAP_DSS_COLOR_NV12)
  2111. cconv = 1;
  2112. if (ilace && !fieldmode) {
  2113. /*
  2114. * when downscaling the bottom field may have to start several
  2115. * source lines below the top field. Unfortunately ACCUI
  2116. * registers will only hold the fractional part of the offset
  2117. * so the integer part must be added to the base address of the
  2118. * bottom field.
  2119. */
  2120. if (!in_height || in_height == out_height)
  2121. field_offset = 0;
  2122. else
  2123. field_offset = in_height / out_height / 2;
  2124. }
  2125. /* Fields are independent but interleaved in memory. */
  2126. if (fieldmode)
  2127. field_offset = 1;
  2128. offset0 = 0;
  2129. offset1 = 0;
  2130. row_inc = 0;
  2131. pix_inc = 0;
  2132. if (plane == OMAP_DSS_WB) {
  2133. frame_width = out_width;
  2134. frame_height = out_height;
  2135. } else {
  2136. frame_width = in_width;
  2137. frame_height = height;
  2138. }
  2139. if (rotation_type == OMAP_DSS_ROT_TILER)
  2140. calc_tiler_rotation_offset(screen_width, frame_width,
  2141. color_mode, fieldmode, field_offset,
  2142. &offset0, &offset1, &row_inc, &pix_inc,
  2143. x_predecim, y_predecim);
  2144. else if (rotation_type == OMAP_DSS_ROT_DMA)
  2145. calc_dma_rotation_offset(rotation, mirror, screen_width,
  2146. frame_width, frame_height,
  2147. color_mode, fieldmode, field_offset,
  2148. &offset0, &offset1, &row_inc, &pix_inc,
  2149. x_predecim, y_predecim);
  2150. else
  2151. calc_vrfb_rotation_offset(rotation, mirror,
  2152. screen_width, frame_width, frame_height,
  2153. color_mode, fieldmode, field_offset,
  2154. &offset0, &offset1, &row_inc, &pix_inc,
  2155. x_predecim, y_predecim);
  2156. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  2157. offset0, offset1, row_inc, pix_inc);
  2158. dispc_ovl_set_color_mode(plane, color_mode);
  2159. dispc_ovl_configure_burst_type(plane, rotation_type);
  2160. dispc_ovl_set_ba0(plane, paddr + offset0);
  2161. dispc_ovl_set_ba1(plane, paddr + offset1);
  2162. if (OMAP_DSS_COLOR_NV12 == color_mode) {
  2163. dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
  2164. dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
  2165. }
  2166. dispc_ovl_set_row_inc(plane, row_inc);
  2167. dispc_ovl_set_pix_inc(plane, pix_inc);
  2168. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
  2169. in_height, out_width, out_height);
  2170. dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
  2171. dispc_ovl_set_input_size(plane, in_width, in_height);
  2172. if (caps & OMAP_DSS_OVL_CAP_SCALE) {
  2173. dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
  2174. out_height, ilace, five_taps, fieldmode,
  2175. color_mode, rotation);
  2176. dispc_ovl_set_output_size(plane, out_width, out_height);
  2177. dispc_ovl_set_vid_color_conv(plane, cconv);
  2178. }
  2179. dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
  2180. color_mode);
  2181. dispc_ovl_set_zorder(plane, caps, zorder);
  2182. dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
  2183. dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
  2184. dispc_ovl_enable_replication(plane, caps, replication);
  2185. return 0;
  2186. }
  2187. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  2188. bool replication, const struct omap_video_timings *mgr_timings,
  2189. bool mem_to_mem)
  2190. {
  2191. int r;
  2192. enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
  2193. enum omap_channel channel;
  2194. channel = dispc_ovl_get_channel_out(plane);
  2195. DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
  2196. " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
  2197. plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
  2198. oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
  2199. oi->color_mode, oi->rotation, oi->mirror, channel, replication);
  2200. r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
  2201. oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
  2202. oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
  2203. oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
  2204. oi->rotation_type, replication, mgr_timings, mem_to_mem);
  2205. return r;
  2206. }
  2207. EXPORT_SYMBOL(dispc_ovl_setup);
  2208. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  2209. bool mem_to_mem, const struct omap_video_timings *mgr_timings)
  2210. {
  2211. int r;
  2212. u32 l;
  2213. enum omap_plane plane = OMAP_DSS_WB;
  2214. const int pos_x = 0, pos_y = 0;
  2215. const u8 zorder = 0, global_alpha = 0;
  2216. const bool replication = false;
  2217. bool truncation;
  2218. int in_width = mgr_timings->x_res;
  2219. int in_height = mgr_timings->y_res;
  2220. enum omap_overlay_caps caps =
  2221. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
  2222. DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
  2223. "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
  2224. in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
  2225. wi->mirror);
  2226. r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
  2227. wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
  2228. wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
  2229. wi->pre_mult_alpha, global_alpha, wi->rotation_type,
  2230. replication, mgr_timings, mem_to_mem);
  2231. switch (wi->color_mode) {
  2232. case OMAP_DSS_COLOR_RGB16:
  2233. case OMAP_DSS_COLOR_RGB24P:
  2234. case OMAP_DSS_COLOR_ARGB16:
  2235. case OMAP_DSS_COLOR_RGBA16:
  2236. case OMAP_DSS_COLOR_RGB12U:
  2237. case OMAP_DSS_COLOR_ARGB16_1555:
  2238. case OMAP_DSS_COLOR_XRGB16_1555:
  2239. case OMAP_DSS_COLOR_RGBX16:
  2240. truncation = true;
  2241. break;
  2242. default:
  2243. truncation = false;
  2244. break;
  2245. }
  2246. /* setup extra DISPC_WB_ATTRIBUTES */
  2247. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  2248. l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
  2249. l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
  2250. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  2251. return r;
  2252. }
  2253. int dispc_ovl_enable(enum omap_plane plane, bool enable)
  2254. {
  2255. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2256. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  2257. return 0;
  2258. }
  2259. EXPORT_SYMBOL(dispc_ovl_enable);
  2260. bool dispc_ovl_enabled(enum omap_plane plane)
  2261. {
  2262. return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
  2263. }
  2264. EXPORT_SYMBOL(dispc_ovl_enabled);
  2265. void dispc_mgr_enable(enum omap_channel channel, bool enable)
  2266. {
  2267. mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
  2268. /* flush posted write */
  2269. mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2270. }
  2271. EXPORT_SYMBOL(dispc_mgr_enable);
  2272. bool dispc_mgr_is_enabled(enum omap_channel channel)
  2273. {
  2274. return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2275. }
  2276. EXPORT_SYMBOL(dispc_mgr_is_enabled);
  2277. void dispc_wb_enable(bool enable)
  2278. {
  2279. dispc_ovl_enable(OMAP_DSS_WB, enable);
  2280. }
  2281. bool dispc_wb_is_enabled(void)
  2282. {
  2283. return dispc_ovl_enabled(OMAP_DSS_WB);
  2284. }
  2285. static void dispc_lcd_enable_signal_polarity(bool act_high)
  2286. {
  2287. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  2288. return;
  2289. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  2290. }
  2291. void dispc_lcd_enable_signal(bool enable)
  2292. {
  2293. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  2294. return;
  2295. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  2296. }
  2297. void dispc_pck_free_enable(bool enable)
  2298. {
  2299. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  2300. return;
  2301. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  2302. }
  2303. static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
  2304. {
  2305. mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
  2306. }
  2307. static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
  2308. {
  2309. mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
  2310. }
  2311. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  2312. {
  2313. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  2314. }
  2315. static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
  2316. {
  2317. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  2318. }
  2319. static void dispc_mgr_set_trans_key(enum omap_channel ch,
  2320. enum omap_dss_trans_key_type type,
  2321. u32 trans_key)
  2322. {
  2323. mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
  2324. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  2325. }
  2326. static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
  2327. {
  2328. mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
  2329. }
  2330. static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
  2331. bool enable)
  2332. {
  2333. if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
  2334. return;
  2335. if (ch == OMAP_DSS_CHANNEL_LCD)
  2336. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  2337. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  2338. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  2339. }
  2340. void dispc_mgr_setup(enum omap_channel channel,
  2341. const struct omap_overlay_manager_info *info)
  2342. {
  2343. dispc_mgr_set_default_color(channel, info->default_color);
  2344. dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
  2345. dispc_mgr_enable_trans_key(channel, info->trans_enabled);
  2346. dispc_mgr_enable_alpha_fixed_zorder(channel,
  2347. info->partial_alpha_enabled);
  2348. if (dss_has_feature(FEAT_CPR)) {
  2349. dispc_mgr_enable_cpr(channel, info->cpr_enable);
  2350. dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
  2351. }
  2352. }
  2353. EXPORT_SYMBOL(dispc_mgr_setup);
  2354. static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  2355. {
  2356. int code;
  2357. switch (data_lines) {
  2358. case 12:
  2359. code = 0;
  2360. break;
  2361. case 16:
  2362. code = 1;
  2363. break;
  2364. case 18:
  2365. code = 2;
  2366. break;
  2367. case 24:
  2368. code = 3;
  2369. break;
  2370. default:
  2371. BUG();
  2372. return;
  2373. }
  2374. mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
  2375. }
  2376. static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
  2377. {
  2378. u32 l;
  2379. int gpout0, gpout1;
  2380. switch (mode) {
  2381. case DSS_IO_PAD_MODE_RESET:
  2382. gpout0 = 0;
  2383. gpout1 = 0;
  2384. break;
  2385. case DSS_IO_PAD_MODE_RFBI:
  2386. gpout0 = 1;
  2387. gpout1 = 0;
  2388. break;
  2389. case DSS_IO_PAD_MODE_BYPASS:
  2390. gpout0 = 1;
  2391. gpout1 = 1;
  2392. break;
  2393. default:
  2394. BUG();
  2395. return;
  2396. }
  2397. l = dispc_read_reg(DISPC_CONTROL);
  2398. l = FLD_MOD(l, gpout0, 15, 15);
  2399. l = FLD_MOD(l, gpout1, 16, 16);
  2400. dispc_write_reg(DISPC_CONTROL, l);
  2401. }
  2402. static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
  2403. {
  2404. mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
  2405. }
  2406. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  2407. const struct dss_lcd_mgr_config *config)
  2408. {
  2409. dispc_mgr_set_io_pad_mode(config->io_pad_mode);
  2410. dispc_mgr_enable_stallmode(channel, config->stallmode);
  2411. dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
  2412. dispc_mgr_set_clock_div(channel, &config->clock_info);
  2413. dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
  2414. dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
  2415. dispc_mgr_set_lcd_type_tft(channel);
  2416. }
  2417. EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
  2418. static bool _dispc_mgr_size_ok(u16 width, u16 height)
  2419. {
  2420. return width <= dispc.feat->mgr_width_max &&
  2421. height <= dispc.feat->mgr_height_max;
  2422. }
  2423. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  2424. int vsw, int vfp, int vbp)
  2425. {
  2426. if (hsw < 1 || hsw > dispc.feat->sw_max ||
  2427. hfp < 1 || hfp > dispc.feat->hp_max ||
  2428. hbp < 1 || hbp > dispc.feat->hp_max ||
  2429. vsw < 1 || vsw > dispc.feat->sw_max ||
  2430. vfp < 0 || vfp > dispc.feat->vp_max ||
  2431. vbp < 0 || vbp > dispc.feat->vp_max)
  2432. return false;
  2433. return true;
  2434. }
  2435. static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
  2436. unsigned long pclk)
  2437. {
  2438. if (dss_mgr_is_lcd(channel))
  2439. return pclk <= dispc.feat->max_lcd_pclk ? true : false;
  2440. else
  2441. return pclk <= dispc.feat->max_tv_pclk ? true : false;
  2442. }
  2443. bool dispc_mgr_timings_ok(enum omap_channel channel,
  2444. const struct omap_video_timings *timings)
  2445. {
  2446. if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
  2447. return false;
  2448. if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
  2449. return false;
  2450. if (dss_mgr_is_lcd(channel)) {
  2451. /* TODO: OMAP4+ supports interlace for LCD outputs */
  2452. if (timings->interlace)
  2453. return false;
  2454. if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  2455. timings->hbp, timings->vsw, timings->vfp,
  2456. timings->vbp))
  2457. return false;
  2458. }
  2459. return true;
  2460. }
  2461. static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
  2462. int hfp, int hbp, int vsw, int vfp, int vbp,
  2463. enum omap_dss_signal_level vsync_level,
  2464. enum omap_dss_signal_level hsync_level,
  2465. enum omap_dss_signal_edge data_pclk_edge,
  2466. enum omap_dss_signal_level de_level,
  2467. enum omap_dss_signal_edge sync_pclk_edge)
  2468. {
  2469. u32 timing_h, timing_v, l;
  2470. bool onoff, rf, ipc;
  2471. timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
  2472. FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
  2473. FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
  2474. timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
  2475. FLD_VAL(vfp, dispc.feat->fp_start, 8) |
  2476. FLD_VAL(vbp, dispc.feat->bp_start, 20);
  2477. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2478. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2479. switch (data_pclk_edge) {
  2480. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2481. ipc = false;
  2482. break;
  2483. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2484. ipc = true;
  2485. break;
  2486. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2487. default:
  2488. BUG();
  2489. }
  2490. switch (sync_pclk_edge) {
  2491. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2492. onoff = false;
  2493. rf = false;
  2494. break;
  2495. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2496. onoff = true;
  2497. rf = false;
  2498. break;
  2499. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2500. onoff = true;
  2501. rf = true;
  2502. break;
  2503. default:
  2504. BUG();
  2505. }
  2506. l = FLD_VAL(onoff, 17, 17) |
  2507. FLD_VAL(rf, 16, 16) |
  2508. FLD_VAL(de_level, 15, 15) |
  2509. FLD_VAL(ipc, 14, 14) |
  2510. FLD_VAL(hsync_level, 13, 13) |
  2511. FLD_VAL(vsync_level, 12, 12);
  2512. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2513. }
  2514. /* change name to mode? */
  2515. void dispc_mgr_set_timings(enum omap_channel channel,
  2516. const struct omap_video_timings *timings)
  2517. {
  2518. unsigned xtot, ytot;
  2519. unsigned long ht, vt;
  2520. struct omap_video_timings t = *timings;
  2521. DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
  2522. if (!dispc_mgr_timings_ok(channel, &t)) {
  2523. BUG();
  2524. return;
  2525. }
  2526. if (dss_mgr_is_lcd(channel)) {
  2527. _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
  2528. t.vfp, t.vbp, t.vsync_level, t.hsync_level,
  2529. t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
  2530. xtot = t.x_res + t.hfp + t.hsw + t.hbp;
  2531. ytot = t.y_res + t.vfp + t.vsw + t.vbp;
  2532. ht = timings->pixelclock / xtot;
  2533. vt = timings->pixelclock / xtot / ytot;
  2534. DSSDBG("pck %u\n", timings->pixelclock);
  2535. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2536. t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
  2537. DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
  2538. t.vsync_level, t.hsync_level, t.data_pclk_edge,
  2539. t.de_level, t.sync_pclk_edge);
  2540. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2541. } else {
  2542. if (t.interlace == true)
  2543. t.y_res /= 2;
  2544. }
  2545. dispc_mgr_set_size(channel, t.x_res, t.y_res);
  2546. }
  2547. EXPORT_SYMBOL(dispc_mgr_set_timings);
  2548. static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2549. u16 pck_div)
  2550. {
  2551. BUG_ON(lck_div < 1);
  2552. BUG_ON(pck_div < 1);
  2553. dispc_write_reg(DISPC_DIVISORo(channel),
  2554. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2555. if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
  2556. channel == OMAP_DSS_CHANNEL_LCD)
  2557. dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
  2558. }
  2559. static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2560. int *pck_div)
  2561. {
  2562. u32 l;
  2563. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2564. *lck_div = FLD_GET(l, 23, 16);
  2565. *pck_div = FLD_GET(l, 7, 0);
  2566. }
  2567. unsigned long dispc_fclk_rate(void)
  2568. {
  2569. struct dss_pll *pll;
  2570. unsigned long r = 0;
  2571. switch (dss_get_dispc_clk_source()) {
  2572. case OMAP_DSS_CLK_SRC_FCK:
  2573. r = dss_get_dispc_clk_rate();
  2574. break;
  2575. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2576. pll = dss_pll_find("dsi0");
  2577. r = pll->cinfo.clkout[0];
  2578. break;
  2579. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2580. pll = dss_pll_find("dsi1");
  2581. r = pll->cinfo.clkout[0];
  2582. break;
  2583. default:
  2584. BUG();
  2585. return 0;
  2586. }
  2587. return r;
  2588. }
  2589. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
  2590. {
  2591. struct dss_pll *pll;
  2592. int lcd;
  2593. unsigned long r;
  2594. u32 l;
  2595. if (dss_mgr_is_lcd(channel)) {
  2596. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2597. lcd = FLD_GET(l, 23, 16);
  2598. switch (dss_get_lcd_clk_source(channel)) {
  2599. case OMAP_DSS_CLK_SRC_FCK:
  2600. r = dss_get_dispc_clk_rate();
  2601. break;
  2602. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2603. pll = dss_pll_find("dsi0");
  2604. r = pll->cinfo.clkout[0];
  2605. break;
  2606. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2607. pll = dss_pll_find("dsi1");
  2608. r = pll->cinfo.clkout[0];
  2609. break;
  2610. default:
  2611. BUG();
  2612. return 0;
  2613. }
  2614. return r / lcd;
  2615. } else {
  2616. return dispc_fclk_rate();
  2617. }
  2618. }
  2619. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
  2620. {
  2621. unsigned long r;
  2622. if (dss_mgr_is_lcd(channel)) {
  2623. int pcd;
  2624. u32 l;
  2625. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2626. pcd = FLD_GET(l, 7, 0);
  2627. r = dispc_mgr_lclk_rate(channel);
  2628. return r / pcd;
  2629. } else {
  2630. return dispc.tv_pclk_rate;
  2631. }
  2632. }
  2633. void dispc_set_tv_pclk(unsigned long pclk)
  2634. {
  2635. dispc.tv_pclk_rate = pclk;
  2636. }
  2637. unsigned long dispc_core_clk_rate(void)
  2638. {
  2639. return dispc.core_clk_rate;
  2640. }
  2641. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
  2642. {
  2643. enum omap_channel channel;
  2644. if (plane == OMAP_DSS_WB)
  2645. return 0;
  2646. channel = dispc_ovl_get_channel_out(plane);
  2647. return dispc_mgr_pclk_rate(channel);
  2648. }
  2649. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
  2650. {
  2651. enum omap_channel channel;
  2652. if (plane == OMAP_DSS_WB)
  2653. return 0;
  2654. channel = dispc_ovl_get_channel_out(plane);
  2655. return dispc_mgr_lclk_rate(channel);
  2656. }
  2657. static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
  2658. {
  2659. int lcd, pcd;
  2660. enum omap_dss_clk_source lcd_clk_src;
  2661. seq_printf(s, "- %s -\n", mgr_desc[channel].name);
  2662. lcd_clk_src = dss_get_lcd_clk_source(channel);
  2663. seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
  2664. dss_get_generic_clk_source_name(lcd_clk_src),
  2665. dss_feat_get_clk_source_name(lcd_clk_src));
  2666. dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
  2667. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2668. dispc_mgr_lclk_rate(channel), lcd);
  2669. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2670. dispc_mgr_pclk_rate(channel), pcd);
  2671. }
  2672. void dispc_dump_clocks(struct seq_file *s)
  2673. {
  2674. int lcd;
  2675. u32 l;
  2676. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2677. if (dispc_runtime_get())
  2678. return;
  2679. seq_printf(s, "- DISPC -\n");
  2680. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2681. dss_get_generic_clk_source_name(dispc_clk_src),
  2682. dss_feat_get_clk_source_name(dispc_clk_src));
  2683. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2684. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2685. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2686. l = dispc_read_reg(DISPC_DIVISOR);
  2687. lcd = FLD_GET(l, 23, 16);
  2688. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2689. (dispc_fclk_rate()/lcd), lcd);
  2690. }
  2691. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
  2692. if (dss_has_feature(FEAT_MGR_LCD2))
  2693. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
  2694. if (dss_has_feature(FEAT_MGR_LCD3))
  2695. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
  2696. dispc_runtime_put();
  2697. }
  2698. static void dispc_dump_regs(struct seq_file *s)
  2699. {
  2700. int i, j;
  2701. const char *mgr_names[] = {
  2702. [OMAP_DSS_CHANNEL_LCD] = "LCD",
  2703. [OMAP_DSS_CHANNEL_DIGIT] = "TV",
  2704. [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
  2705. [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
  2706. };
  2707. const char *ovl_names[] = {
  2708. [OMAP_DSS_GFX] = "GFX",
  2709. [OMAP_DSS_VIDEO1] = "VID1",
  2710. [OMAP_DSS_VIDEO2] = "VID2",
  2711. [OMAP_DSS_VIDEO3] = "VID3",
  2712. };
  2713. const char **p_names;
  2714. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2715. if (dispc_runtime_get())
  2716. return;
  2717. /* DISPC common registers */
  2718. DUMPREG(DISPC_REVISION);
  2719. DUMPREG(DISPC_SYSCONFIG);
  2720. DUMPREG(DISPC_SYSSTATUS);
  2721. DUMPREG(DISPC_IRQSTATUS);
  2722. DUMPREG(DISPC_IRQENABLE);
  2723. DUMPREG(DISPC_CONTROL);
  2724. DUMPREG(DISPC_CONFIG);
  2725. DUMPREG(DISPC_CAPABLE);
  2726. DUMPREG(DISPC_LINE_STATUS);
  2727. DUMPREG(DISPC_LINE_NUMBER);
  2728. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  2729. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  2730. DUMPREG(DISPC_GLOBAL_ALPHA);
  2731. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2732. DUMPREG(DISPC_CONTROL2);
  2733. DUMPREG(DISPC_CONFIG2);
  2734. }
  2735. if (dss_has_feature(FEAT_MGR_LCD3)) {
  2736. DUMPREG(DISPC_CONTROL3);
  2737. DUMPREG(DISPC_CONFIG3);
  2738. }
  2739. if (dss_has_feature(FEAT_MFLAG))
  2740. DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
  2741. #undef DUMPREG
  2742. #define DISPC_REG(i, name) name(i)
  2743. #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
  2744. (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
  2745. dispc_read_reg(DISPC_REG(i, r)))
  2746. p_names = mgr_names;
  2747. /* DISPC channel specific registers */
  2748. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  2749. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2750. DUMPREG(i, DISPC_TRANS_COLOR);
  2751. DUMPREG(i, DISPC_SIZE_MGR);
  2752. if (i == OMAP_DSS_CHANNEL_DIGIT)
  2753. continue;
  2754. DUMPREG(i, DISPC_TIMING_H);
  2755. DUMPREG(i, DISPC_TIMING_V);
  2756. DUMPREG(i, DISPC_POL_FREQ);
  2757. DUMPREG(i, DISPC_DIVISORo);
  2758. DUMPREG(i, DISPC_DATA_CYCLE1);
  2759. DUMPREG(i, DISPC_DATA_CYCLE2);
  2760. DUMPREG(i, DISPC_DATA_CYCLE3);
  2761. if (dss_has_feature(FEAT_CPR)) {
  2762. DUMPREG(i, DISPC_CPR_COEF_R);
  2763. DUMPREG(i, DISPC_CPR_COEF_G);
  2764. DUMPREG(i, DISPC_CPR_COEF_B);
  2765. }
  2766. }
  2767. p_names = ovl_names;
  2768. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  2769. DUMPREG(i, DISPC_OVL_BA0);
  2770. DUMPREG(i, DISPC_OVL_BA1);
  2771. DUMPREG(i, DISPC_OVL_POSITION);
  2772. DUMPREG(i, DISPC_OVL_SIZE);
  2773. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2774. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2775. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2776. DUMPREG(i, DISPC_OVL_ROW_INC);
  2777. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2778. if (dss_has_feature(FEAT_PRELOAD))
  2779. DUMPREG(i, DISPC_OVL_PRELOAD);
  2780. if (dss_has_feature(FEAT_MFLAG))
  2781. DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
  2782. if (i == OMAP_DSS_GFX) {
  2783. DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
  2784. DUMPREG(i, DISPC_OVL_TABLE_BA);
  2785. continue;
  2786. }
  2787. DUMPREG(i, DISPC_OVL_FIR);
  2788. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2789. DUMPREG(i, DISPC_OVL_ACCU0);
  2790. DUMPREG(i, DISPC_OVL_ACCU1);
  2791. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2792. DUMPREG(i, DISPC_OVL_BA0_UV);
  2793. DUMPREG(i, DISPC_OVL_BA1_UV);
  2794. DUMPREG(i, DISPC_OVL_FIR2);
  2795. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2796. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2797. }
  2798. if (dss_has_feature(FEAT_ATTR2))
  2799. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2800. }
  2801. #undef DISPC_REG
  2802. #undef DUMPREG
  2803. #define DISPC_REG(plane, name, i) name(plane, i)
  2804. #define DUMPREG(plane, name, i) \
  2805. seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
  2806. (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
  2807. dispc_read_reg(DISPC_REG(plane, name, i)))
  2808. /* Video pipeline coefficient registers */
  2809. /* start from OMAP_DSS_VIDEO1 */
  2810. for (i = 1; i < dss_feat_get_num_ovls(); i++) {
  2811. for (j = 0; j < 8; j++)
  2812. DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
  2813. for (j = 0; j < 8; j++)
  2814. DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
  2815. for (j = 0; j < 5; j++)
  2816. DUMPREG(i, DISPC_OVL_CONV_COEF, j);
  2817. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  2818. for (j = 0; j < 8; j++)
  2819. DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
  2820. }
  2821. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2822. for (j = 0; j < 8; j++)
  2823. DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
  2824. for (j = 0; j < 8; j++)
  2825. DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
  2826. for (j = 0; j < 8; j++)
  2827. DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
  2828. }
  2829. }
  2830. dispc_runtime_put();
  2831. #undef DISPC_REG
  2832. #undef DUMPREG
  2833. }
  2834. /* calculate clock rates using dividers in cinfo */
  2835. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2836. struct dispc_clock_info *cinfo)
  2837. {
  2838. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2839. return -EINVAL;
  2840. if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
  2841. return -EINVAL;
  2842. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2843. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2844. return 0;
  2845. }
  2846. bool dispc_div_calc(unsigned long dispc,
  2847. unsigned long pck_min, unsigned long pck_max,
  2848. dispc_div_calc_func func, void *data)
  2849. {
  2850. int lckd, lckd_start, lckd_stop;
  2851. int pckd, pckd_start, pckd_stop;
  2852. unsigned long pck, lck;
  2853. unsigned long lck_max;
  2854. unsigned long pckd_hw_min, pckd_hw_max;
  2855. unsigned min_fck_per_pck;
  2856. unsigned long fck;
  2857. #ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
  2858. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  2859. #else
  2860. min_fck_per_pck = 0;
  2861. #endif
  2862. pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
  2863. pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
  2864. lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  2865. pck_min = pck_min ? pck_min : 1;
  2866. pck_max = pck_max ? pck_max : ULONG_MAX;
  2867. lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
  2868. lckd_stop = min(dispc / pck_min, 255ul);
  2869. for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
  2870. lck = dispc / lckd;
  2871. pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
  2872. pckd_stop = min(lck / pck_min, pckd_hw_max);
  2873. for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
  2874. pck = lck / pckd;
  2875. /*
  2876. * For OMAP2/3 the DISPC fclk is the same as LCD's logic
  2877. * clock, which means we're configuring DISPC fclk here
  2878. * also. Thus we need to use the calculated lck. For
  2879. * OMAP4+ the DISPC fclk is a separate clock.
  2880. */
  2881. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  2882. fck = dispc_core_clk_rate();
  2883. else
  2884. fck = lck;
  2885. if (fck < pck * min_fck_per_pck)
  2886. continue;
  2887. if (func(lckd, pckd, lck, pck, data))
  2888. return true;
  2889. }
  2890. }
  2891. return false;
  2892. }
  2893. void dispc_mgr_set_clock_div(enum omap_channel channel,
  2894. const struct dispc_clock_info *cinfo)
  2895. {
  2896. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2897. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2898. dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2899. }
  2900. int dispc_mgr_get_clock_div(enum omap_channel channel,
  2901. struct dispc_clock_info *cinfo)
  2902. {
  2903. unsigned long fck;
  2904. fck = dispc_fclk_rate();
  2905. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2906. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2907. cinfo->lck = fck / cinfo->lck_div;
  2908. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2909. return 0;
  2910. }
  2911. u32 dispc_read_irqstatus(void)
  2912. {
  2913. return dispc_read_reg(DISPC_IRQSTATUS);
  2914. }
  2915. EXPORT_SYMBOL(dispc_read_irqstatus);
  2916. void dispc_clear_irqstatus(u32 mask)
  2917. {
  2918. dispc_write_reg(DISPC_IRQSTATUS, mask);
  2919. }
  2920. EXPORT_SYMBOL(dispc_clear_irqstatus);
  2921. u32 dispc_read_irqenable(void)
  2922. {
  2923. return dispc_read_reg(DISPC_IRQENABLE);
  2924. }
  2925. EXPORT_SYMBOL(dispc_read_irqenable);
  2926. void dispc_write_irqenable(u32 mask)
  2927. {
  2928. u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2929. /* clear the irqstatus for newly enabled irqs */
  2930. dispc_clear_irqstatus((mask ^ old_mask) & mask);
  2931. dispc_write_reg(DISPC_IRQENABLE, mask);
  2932. }
  2933. EXPORT_SYMBOL(dispc_write_irqenable);
  2934. void dispc_enable_sidle(void)
  2935. {
  2936. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2937. }
  2938. void dispc_disable_sidle(void)
  2939. {
  2940. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2941. }
  2942. static void _omap_dispc_initial_config(void)
  2943. {
  2944. u32 l;
  2945. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2946. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2947. l = dispc_read_reg(DISPC_DIVISOR);
  2948. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2949. l = FLD_MOD(l, 1, 0, 0);
  2950. l = FLD_MOD(l, 1, 23, 16);
  2951. dispc_write_reg(DISPC_DIVISOR, l);
  2952. dispc.core_clk_rate = dispc_fclk_rate();
  2953. }
  2954. /* FUNCGATED */
  2955. if (dss_has_feature(FEAT_FUNCGATED))
  2956. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2957. dispc_setup_color_conv_coef();
  2958. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2959. dispc_init_fifos();
  2960. dispc_configure_burst_sizes();
  2961. dispc_ovl_enable_zorder_planes();
  2962. if (dispc.feat->mstandby_workaround)
  2963. REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
  2964. }
  2965. static const struct dispc_features omap24xx_dispc_feats __initconst = {
  2966. .sw_start = 5,
  2967. .fp_start = 15,
  2968. .bp_start = 27,
  2969. .sw_max = 64,
  2970. .vp_max = 255,
  2971. .hp_max = 256,
  2972. .mgr_width_start = 10,
  2973. .mgr_height_start = 26,
  2974. .mgr_width_max = 2048,
  2975. .mgr_height_max = 2048,
  2976. .max_lcd_pclk = 66500000,
  2977. .calc_scaling = dispc_ovl_calc_scaling_24xx,
  2978. .calc_core_clk = calc_core_clk_24xx,
  2979. .num_fifos = 3,
  2980. .no_framedone_tv = true,
  2981. .set_max_preload = false,
  2982. };
  2983. static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
  2984. .sw_start = 5,
  2985. .fp_start = 15,
  2986. .bp_start = 27,
  2987. .sw_max = 64,
  2988. .vp_max = 255,
  2989. .hp_max = 256,
  2990. .mgr_width_start = 10,
  2991. .mgr_height_start = 26,
  2992. .mgr_width_max = 2048,
  2993. .mgr_height_max = 2048,
  2994. .max_lcd_pclk = 173000000,
  2995. .max_tv_pclk = 59000000,
  2996. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  2997. .calc_core_clk = calc_core_clk_34xx,
  2998. .num_fifos = 3,
  2999. .no_framedone_tv = true,
  3000. .set_max_preload = false,
  3001. };
  3002. static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
  3003. .sw_start = 7,
  3004. .fp_start = 19,
  3005. .bp_start = 31,
  3006. .sw_max = 256,
  3007. .vp_max = 4095,
  3008. .hp_max = 4096,
  3009. .mgr_width_start = 10,
  3010. .mgr_height_start = 26,
  3011. .mgr_width_max = 2048,
  3012. .mgr_height_max = 2048,
  3013. .max_lcd_pclk = 173000000,
  3014. .max_tv_pclk = 59000000,
  3015. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3016. .calc_core_clk = calc_core_clk_34xx,
  3017. .num_fifos = 3,
  3018. .no_framedone_tv = true,
  3019. .set_max_preload = false,
  3020. };
  3021. static const struct dispc_features omap44xx_dispc_feats __initconst = {
  3022. .sw_start = 7,
  3023. .fp_start = 19,
  3024. .bp_start = 31,
  3025. .sw_max = 256,
  3026. .vp_max = 4095,
  3027. .hp_max = 4096,
  3028. .mgr_width_start = 10,
  3029. .mgr_height_start = 26,
  3030. .mgr_width_max = 2048,
  3031. .mgr_height_max = 2048,
  3032. .max_lcd_pclk = 170000000,
  3033. .max_tv_pclk = 185625000,
  3034. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3035. .calc_core_clk = calc_core_clk_44xx,
  3036. .num_fifos = 5,
  3037. .gfx_fifo_workaround = true,
  3038. .set_max_preload = true,
  3039. };
  3040. static const struct dispc_features omap54xx_dispc_feats __initconst = {
  3041. .sw_start = 7,
  3042. .fp_start = 19,
  3043. .bp_start = 31,
  3044. .sw_max = 256,
  3045. .vp_max = 4095,
  3046. .hp_max = 4096,
  3047. .mgr_width_start = 11,
  3048. .mgr_height_start = 27,
  3049. .mgr_width_max = 4096,
  3050. .mgr_height_max = 4096,
  3051. .max_lcd_pclk = 170000000,
  3052. .max_tv_pclk = 186000000,
  3053. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3054. .calc_core_clk = calc_core_clk_44xx,
  3055. .num_fifos = 5,
  3056. .gfx_fifo_workaround = true,
  3057. .mstandby_workaround = true,
  3058. .set_max_preload = true,
  3059. };
  3060. static int __init dispc_init_features(struct platform_device *pdev)
  3061. {
  3062. const struct dispc_features *src;
  3063. struct dispc_features *dst;
  3064. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  3065. if (!dst) {
  3066. dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
  3067. return -ENOMEM;
  3068. }
  3069. switch (omapdss_get_version()) {
  3070. case OMAPDSS_VER_OMAP24xx:
  3071. src = &omap24xx_dispc_feats;
  3072. break;
  3073. case OMAPDSS_VER_OMAP34xx_ES1:
  3074. src = &omap34xx_rev1_0_dispc_feats;
  3075. break;
  3076. case OMAPDSS_VER_OMAP34xx_ES3:
  3077. case OMAPDSS_VER_OMAP3630:
  3078. case OMAPDSS_VER_AM35xx:
  3079. case OMAPDSS_VER_AM43xx:
  3080. src = &omap34xx_rev3_0_dispc_feats;
  3081. break;
  3082. case OMAPDSS_VER_OMAP4430_ES1:
  3083. case OMAPDSS_VER_OMAP4430_ES2:
  3084. case OMAPDSS_VER_OMAP4:
  3085. src = &omap44xx_dispc_feats;
  3086. break;
  3087. case OMAPDSS_VER_OMAP5:
  3088. src = &omap54xx_dispc_feats;
  3089. break;
  3090. default:
  3091. return -ENODEV;
  3092. }
  3093. memcpy(dst, src, sizeof(*dst));
  3094. dispc.feat = dst;
  3095. return 0;
  3096. }
  3097. static irqreturn_t dispc_irq_handler(int irq, void *arg)
  3098. {
  3099. if (!dispc.is_enabled)
  3100. return IRQ_NONE;
  3101. return dispc.user_handler(irq, dispc.user_data);
  3102. }
  3103. int dispc_request_irq(irq_handler_t handler, void *dev_id)
  3104. {
  3105. int r;
  3106. if (dispc.user_handler != NULL)
  3107. return -EBUSY;
  3108. dispc.user_handler = handler;
  3109. dispc.user_data = dev_id;
  3110. /* ensure the dispc_irq_handler sees the values above */
  3111. smp_wmb();
  3112. r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
  3113. IRQF_SHARED, "OMAP DISPC", &dispc);
  3114. if (r) {
  3115. dispc.user_handler = NULL;
  3116. dispc.user_data = NULL;
  3117. }
  3118. return r;
  3119. }
  3120. EXPORT_SYMBOL(dispc_request_irq);
  3121. void dispc_free_irq(void *dev_id)
  3122. {
  3123. devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
  3124. dispc.user_handler = NULL;
  3125. dispc.user_data = NULL;
  3126. }
  3127. EXPORT_SYMBOL(dispc_free_irq);
  3128. /* DISPC HW IP initialisation */
  3129. static int __init omap_dispchw_probe(struct platform_device *pdev)
  3130. {
  3131. u32 rev;
  3132. int r = 0;
  3133. struct resource *dispc_mem;
  3134. dispc.pdev = pdev;
  3135. r = dispc_init_features(dispc.pdev);
  3136. if (r)
  3137. return r;
  3138. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3139. if (!dispc_mem) {
  3140. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  3141. return -EINVAL;
  3142. }
  3143. dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
  3144. resource_size(dispc_mem));
  3145. if (!dispc.base) {
  3146. DSSERR("can't ioremap DISPC\n");
  3147. return -ENOMEM;
  3148. }
  3149. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3150. if (dispc.irq < 0) {
  3151. DSSERR("platform_get_irq failed\n");
  3152. return -ENODEV;
  3153. }
  3154. pm_runtime_enable(&pdev->dev);
  3155. r = dispc_runtime_get();
  3156. if (r)
  3157. goto err_runtime_get;
  3158. _omap_dispc_initial_config();
  3159. rev = dispc_read_reg(DISPC_REVISION);
  3160. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3161. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3162. dispc_runtime_put();
  3163. dss_init_overlay_managers();
  3164. dss_debugfs_create_file("dispc", dispc_dump_regs);
  3165. return 0;
  3166. err_runtime_get:
  3167. pm_runtime_disable(&pdev->dev);
  3168. return r;
  3169. }
  3170. static int __exit omap_dispchw_remove(struct platform_device *pdev)
  3171. {
  3172. pm_runtime_disable(&pdev->dev);
  3173. dss_uninit_overlay_managers();
  3174. return 0;
  3175. }
  3176. static int dispc_runtime_suspend(struct device *dev)
  3177. {
  3178. dispc.is_enabled = false;
  3179. /* ensure the dispc_irq_handler sees the is_enabled value */
  3180. smp_wmb();
  3181. /* wait for current handler to finish before turning the DISPC off */
  3182. synchronize_irq(dispc.irq);
  3183. dispc_save_context();
  3184. return 0;
  3185. }
  3186. static int dispc_runtime_resume(struct device *dev)
  3187. {
  3188. /*
  3189. * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
  3190. * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
  3191. * _omap_dispc_initial_config(). We can thus use it to detect if
  3192. * we have lost register context.
  3193. */
  3194. if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
  3195. _omap_dispc_initial_config();
  3196. dispc_restore_context();
  3197. }
  3198. dispc.is_enabled = true;
  3199. /* ensure the dispc_irq_handler sees the is_enabled value */
  3200. smp_wmb();
  3201. return 0;
  3202. }
  3203. static const struct dev_pm_ops dispc_pm_ops = {
  3204. .runtime_suspend = dispc_runtime_suspend,
  3205. .runtime_resume = dispc_runtime_resume,
  3206. };
  3207. static const struct of_device_id dispc_of_match[] = {
  3208. { .compatible = "ti,omap2-dispc", },
  3209. { .compatible = "ti,omap3-dispc", },
  3210. { .compatible = "ti,omap4-dispc", },
  3211. { .compatible = "ti,omap5-dispc", },
  3212. {},
  3213. };
  3214. static struct platform_driver omap_dispchw_driver = {
  3215. .remove = __exit_p(omap_dispchw_remove),
  3216. .driver = {
  3217. .name = "omapdss_dispc",
  3218. .pm = &dispc_pm_ops,
  3219. .of_match_table = dispc_of_match,
  3220. .suppress_bind_attrs = true,
  3221. },
  3222. };
  3223. int __init dispc_init_platform_driver(void)
  3224. {
  3225. return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
  3226. }
  3227. void __exit dispc_uninit_platform_driver(void)
  3228. {
  3229. platform_driver_unregister(&omap_dispchw_driver);
  3230. }