musb_gadget.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* ----------------------------------------------------------------------- */
  46. #define is_buffer_mapped(req) (is_dma_capable() && \
  47. (req->map_state != UN_MAPPED))
  48. /* Maps the buffer to dma */
  49. static inline void map_dma_buffer(struct musb_request *request,
  50. struct musb *musb, struct musb_ep *musb_ep)
  51. {
  52. int compatible = true;
  53. struct dma_controller *dma = musb->dma_controller;
  54. request->map_state = UN_MAPPED;
  55. if (!is_dma_capable() || !musb_ep->dma)
  56. return;
  57. /* Check if DMA engine can handle this request.
  58. * DMA code must reject the USB request explicitly.
  59. * Default behaviour is to map the request.
  60. */
  61. if (dma->is_compatible)
  62. compatible = dma->is_compatible(musb_ep->dma,
  63. musb_ep->packet_sz, request->request.buf,
  64. request->request.length);
  65. if (!compatible)
  66. return;
  67. if (request->request.dma == DMA_ADDR_INVALID) {
  68. dma_addr_t dma_addr;
  69. int ret;
  70. dma_addr = dma_map_single(
  71. musb->controller,
  72. request->request.buf,
  73. request->request.length,
  74. request->tx
  75. ? DMA_TO_DEVICE
  76. : DMA_FROM_DEVICE);
  77. ret = dma_mapping_error(musb->controller, dma_addr);
  78. if (ret)
  79. return;
  80. request->request.dma = dma_addr;
  81. request->map_state = MUSB_MAPPED;
  82. } else {
  83. dma_sync_single_for_device(musb->controller,
  84. request->request.dma,
  85. request->request.length,
  86. request->tx
  87. ? DMA_TO_DEVICE
  88. : DMA_FROM_DEVICE);
  89. request->map_state = PRE_MAPPED;
  90. }
  91. }
  92. /* Unmap the buffer from dma and maps it back to cpu */
  93. static inline void unmap_dma_buffer(struct musb_request *request,
  94. struct musb *musb)
  95. {
  96. struct musb_ep *musb_ep = request->ep;
  97. if (!is_buffer_mapped(request) || !musb_ep->dma)
  98. return;
  99. if (request->request.dma == DMA_ADDR_INVALID) {
  100. dev_vdbg(musb->controller,
  101. "not unmapping a never mapped buffer\n");
  102. return;
  103. }
  104. if (request->map_state == MUSB_MAPPED) {
  105. dma_unmap_single(musb->controller,
  106. request->request.dma,
  107. request->request.length,
  108. request->tx
  109. ? DMA_TO_DEVICE
  110. : DMA_FROM_DEVICE);
  111. request->request.dma = DMA_ADDR_INVALID;
  112. } else { /* PRE_MAPPED */
  113. dma_sync_single_for_cpu(musb->controller,
  114. request->request.dma,
  115. request->request.length,
  116. request->tx
  117. ? DMA_TO_DEVICE
  118. : DMA_FROM_DEVICE);
  119. }
  120. request->map_state = UN_MAPPED;
  121. }
  122. /*
  123. * Immediately complete a request.
  124. *
  125. * @param request the request to complete
  126. * @param status the status to complete the request with
  127. * Context: controller locked, IRQs blocked.
  128. */
  129. void musb_g_giveback(
  130. struct musb_ep *ep,
  131. struct usb_request *request,
  132. int status)
  133. __releases(ep->musb->lock)
  134. __acquires(ep->musb->lock)
  135. {
  136. struct musb_request *req;
  137. struct musb *musb;
  138. int busy = ep->busy;
  139. req = to_musb_request(request);
  140. list_del(&req->list);
  141. if (req->request.status == -EINPROGRESS)
  142. req->request.status = status;
  143. musb = req->musb;
  144. ep->busy = 1;
  145. spin_unlock(&musb->lock);
  146. if (!dma_mapping_error(&musb->g.dev, request->dma))
  147. unmap_dma_buffer(req, musb);
  148. if (request->status == 0)
  149. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  150. ep->end_point.name, request,
  151. req->request.actual, req->request.length);
  152. else
  153. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  154. ep->end_point.name, request,
  155. req->request.actual, req->request.length,
  156. request->status);
  157. usb_gadget_giveback_request(&req->ep->end_point, &req->request);
  158. spin_lock(&musb->lock);
  159. ep->busy = busy;
  160. }
  161. /* ----------------------------------------------------------------------- */
  162. /*
  163. * Abort requests queued to an endpoint using the status. Synchronous.
  164. * caller locked controller and blocked irqs, and selected this ep.
  165. */
  166. static void nuke(struct musb_ep *ep, const int status)
  167. {
  168. struct musb *musb = ep->musb;
  169. struct musb_request *req = NULL;
  170. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  171. ep->busy = 1;
  172. if (is_dma_capable() && ep->dma) {
  173. struct dma_controller *c = ep->musb->dma_controller;
  174. int value;
  175. if (ep->is_in) {
  176. /*
  177. * The programming guide says that we must not clear
  178. * the DMAMODE bit before DMAENAB, so we only
  179. * clear it in the second write...
  180. */
  181. musb_writew(epio, MUSB_TXCSR,
  182. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  183. musb_writew(epio, MUSB_TXCSR,
  184. 0 | MUSB_TXCSR_FLUSHFIFO);
  185. } else {
  186. musb_writew(epio, MUSB_RXCSR,
  187. 0 | MUSB_RXCSR_FLUSHFIFO);
  188. musb_writew(epio, MUSB_RXCSR,
  189. 0 | MUSB_RXCSR_FLUSHFIFO);
  190. }
  191. value = c->channel_abort(ep->dma);
  192. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  193. ep->name, value);
  194. c->channel_release(ep->dma);
  195. ep->dma = NULL;
  196. }
  197. while (!list_empty(&ep->req_list)) {
  198. req = list_first_entry(&ep->req_list, struct musb_request, list);
  199. musb_g_giveback(ep, &req->request, status);
  200. }
  201. }
  202. /* ----------------------------------------------------------------------- */
  203. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  204. /*
  205. * This assumes the separate CPPI engine is responding to DMA requests
  206. * from the usb core ... sequenced a bit differently from mentor dma.
  207. */
  208. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  209. {
  210. if (can_bulk_split(musb, ep->type))
  211. return ep->hw_ep->max_packet_sz_tx;
  212. else
  213. return ep->packet_sz;
  214. }
  215. /*
  216. * An endpoint is transmitting data. This can be called either from
  217. * the IRQ routine or from ep.queue() to kickstart a request on an
  218. * endpoint.
  219. *
  220. * Context: controller locked, IRQs blocked, endpoint selected
  221. */
  222. static void txstate(struct musb *musb, struct musb_request *req)
  223. {
  224. u8 epnum = req->epnum;
  225. struct musb_ep *musb_ep;
  226. void __iomem *epio = musb->endpoints[epnum].regs;
  227. struct usb_request *request;
  228. u16 fifo_count = 0, csr;
  229. int use_dma = 0;
  230. musb_ep = req->ep;
  231. /* Check if EP is disabled */
  232. if (!musb_ep->desc) {
  233. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  234. musb_ep->end_point.name);
  235. return;
  236. }
  237. /* we shouldn't get here while DMA is active ... but we do ... */
  238. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  239. dev_dbg(musb->controller, "dma pending...\n");
  240. return;
  241. }
  242. /* read TXCSR before */
  243. csr = musb_readw(epio, MUSB_TXCSR);
  244. request = &req->request;
  245. fifo_count = min(max_ep_writesize(musb, musb_ep),
  246. (int)(request->length - request->actual));
  247. if (csr & MUSB_TXCSR_TXPKTRDY) {
  248. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  249. musb_ep->end_point.name, csr);
  250. return;
  251. }
  252. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  253. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  254. musb_ep->end_point.name, csr);
  255. return;
  256. }
  257. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  258. epnum, musb_ep->packet_sz, fifo_count,
  259. csr);
  260. #ifndef CONFIG_MUSB_PIO_ONLY
  261. if (is_buffer_mapped(req)) {
  262. struct dma_controller *c = musb->dma_controller;
  263. size_t request_size;
  264. /* setup DMA, then program endpoint CSR */
  265. request_size = min_t(size_t, request->length - request->actual,
  266. musb_ep->dma->max_len);
  267. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  268. /* MUSB_TXCSR_P_ISO is still set correctly */
  269. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  270. {
  271. if (request_size < musb_ep->packet_sz)
  272. musb_ep->dma->desired_mode = 0;
  273. else
  274. musb_ep->dma->desired_mode = 1;
  275. use_dma = use_dma && c->channel_program(
  276. musb_ep->dma, musb_ep->packet_sz,
  277. musb_ep->dma->desired_mode,
  278. request->dma + request->actual, request_size);
  279. if (use_dma) {
  280. if (musb_ep->dma->desired_mode == 0) {
  281. /*
  282. * We must not clear the DMAMODE bit
  283. * before the DMAENAB bit -- and the
  284. * latter doesn't always get cleared
  285. * before we get here...
  286. */
  287. csr &= ~(MUSB_TXCSR_AUTOSET
  288. | MUSB_TXCSR_DMAENAB);
  289. musb_writew(epio, MUSB_TXCSR, csr
  290. | MUSB_TXCSR_P_WZC_BITS);
  291. csr &= ~MUSB_TXCSR_DMAMODE;
  292. csr |= (MUSB_TXCSR_DMAENAB |
  293. MUSB_TXCSR_MODE);
  294. /* against programming guide */
  295. } else {
  296. csr |= (MUSB_TXCSR_DMAENAB
  297. | MUSB_TXCSR_DMAMODE
  298. | MUSB_TXCSR_MODE);
  299. /*
  300. * Enable Autoset according to table
  301. * below
  302. * bulk_split hb_mult Autoset_Enable
  303. * 0 0 Yes(Normal)
  304. * 0 >0 No(High BW ISO)
  305. * 1 0 Yes(HS bulk)
  306. * 1 >0 Yes(FS bulk)
  307. */
  308. if (!musb_ep->hb_mult ||
  309. (musb_ep->hb_mult &&
  310. can_bulk_split(musb,
  311. musb_ep->type)))
  312. csr |= MUSB_TXCSR_AUTOSET;
  313. }
  314. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  315. musb_writew(epio, MUSB_TXCSR, csr);
  316. }
  317. }
  318. #endif
  319. if (is_cppi_enabled()) {
  320. /* program endpoint CSR first, then setup DMA */
  321. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  322. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  323. MUSB_TXCSR_MODE;
  324. musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
  325. ~MUSB_TXCSR_P_UNDERRUN) | csr);
  326. /* ensure writebuffer is empty */
  327. csr = musb_readw(epio, MUSB_TXCSR);
  328. /*
  329. * NOTE host side sets DMAENAB later than this; both are
  330. * OK since the transfer dma glue (between CPPI and
  331. * Mentor fifos) just tells CPPI it could start. Data
  332. * only moves to the USB TX fifo when both fifos are
  333. * ready.
  334. */
  335. /*
  336. * "mode" is irrelevant here; handle terminating ZLPs
  337. * like PIO does, since the hardware RNDIS mode seems
  338. * unreliable except for the
  339. * last-packet-is-already-short case.
  340. */
  341. use_dma = use_dma && c->channel_program(
  342. musb_ep->dma, musb_ep->packet_sz,
  343. 0,
  344. request->dma + request->actual,
  345. request_size);
  346. if (!use_dma) {
  347. c->channel_release(musb_ep->dma);
  348. musb_ep->dma = NULL;
  349. csr &= ~MUSB_TXCSR_DMAENAB;
  350. musb_writew(epio, MUSB_TXCSR, csr);
  351. /* invariant: prequest->buf is non-null */
  352. }
  353. } else if (tusb_dma_omap())
  354. use_dma = use_dma && c->channel_program(
  355. musb_ep->dma, musb_ep->packet_sz,
  356. request->zero,
  357. request->dma + request->actual,
  358. request_size);
  359. }
  360. #endif
  361. if (!use_dma) {
  362. /*
  363. * Unmap the dma buffer back to cpu if dma channel
  364. * programming fails
  365. */
  366. unmap_dma_buffer(req, musb);
  367. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  368. (u8 *) (request->buf + request->actual));
  369. request->actual += fifo_count;
  370. csr |= MUSB_TXCSR_TXPKTRDY;
  371. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  372. musb_writew(epio, MUSB_TXCSR, csr);
  373. }
  374. /* host may already have the data when this message shows... */
  375. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  376. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  377. request->actual, request->length,
  378. musb_readw(epio, MUSB_TXCSR),
  379. fifo_count,
  380. musb_readw(epio, MUSB_TXMAXP));
  381. }
  382. /*
  383. * FIFO state update (e.g. data ready).
  384. * Called from IRQ, with controller locked.
  385. */
  386. void musb_g_tx(struct musb *musb, u8 epnum)
  387. {
  388. u16 csr;
  389. struct musb_request *req;
  390. struct usb_request *request;
  391. u8 __iomem *mbase = musb->mregs;
  392. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  393. void __iomem *epio = musb->endpoints[epnum].regs;
  394. struct dma_channel *dma;
  395. musb_ep_select(mbase, epnum);
  396. req = next_request(musb_ep);
  397. request = &req->request;
  398. csr = musb_readw(epio, MUSB_TXCSR);
  399. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  400. dma = is_dma_capable() ? musb_ep->dma : NULL;
  401. /*
  402. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  403. * probably rates reporting as a host error.
  404. */
  405. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  406. csr |= MUSB_TXCSR_P_WZC_BITS;
  407. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  408. musb_writew(epio, MUSB_TXCSR, csr);
  409. return;
  410. }
  411. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  412. /* We NAKed, no big deal... little reason to care. */
  413. csr |= MUSB_TXCSR_P_WZC_BITS;
  414. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  415. musb_writew(epio, MUSB_TXCSR, csr);
  416. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  417. epnum, request);
  418. }
  419. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  420. /*
  421. * SHOULD NOT HAPPEN... has with CPPI though, after
  422. * changing SENDSTALL (and other cases); harmless?
  423. */
  424. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  425. return;
  426. }
  427. if (request) {
  428. u8 is_dma = 0;
  429. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  430. is_dma = 1;
  431. csr |= MUSB_TXCSR_P_WZC_BITS;
  432. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  433. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  434. musb_writew(epio, MUSB_TXCSR, csr);
  435. /* Ensure writebuffer is empty. */
  436. csr = musb_readw(epio, MUSB_TXCSR);
  437. request->actual += musb_ep->dma->actual_len;
  438. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  439. epnum, csr, musb_ep->dma->actual_len, request);
  440. }
  441. /*
  442. * First, maybe a terminating short packet. Some DMA
  443. * engines might handle this by themselves.
  444. */
  445. if ((request->zero && request->length
  446. && (request->length % musb_ep->packet_sz == 0)
  447. && (request->actual == request->length))
  448. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  449. || (is_dma && (!dma->desired_mode ||
  450. (request->actual &
  451. (musb_ep->packet_sz - 1))))
  452. #endif
  453. ) {
  454. /*
  455. * On DMA completion, FIFO may not be
  456. * available yet...
  457. */
  458. if (csr & MUSB_TXCSR_TXPKTRDY)
  459. return;
  460. dev_dbg(musb->controller, "sending zero pkt\n");
  461. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  462. | MUSB_TXCSR_TXPKTRDY);
  463. request->zero = 0;
  464. }
  465. if (request->actual == request->length) {
  466. musb_g_giveback(musb_ep, request, 0);
  467. /*
  468. * In the giveback function the MUSB lock is
  469. * released and acquired after sometime. During
  470. * this time period the INDEX register could get
  471. * changed by the gadget_queue function especially
  472. * on SMP systems. Reselect the INDEX to be sure
  473. * we are reading/modifying the right registers
  474. */
  475. musb_ep_select(mbase, epnum);
  476. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  477. if (!req) {
  478. dev_dbg(musb->controller, "%s idle now\n",
  479. musb_ep->end_point.name);
  480. return;
  481. }
  482. }
  483. txstate(musb, req);
  484. }
  485. }
  486. /* ------------------------------------------------------------ */
  487. /*
  488. * Context: controller locked, IRQs blocked, endpoint selected
  489. */
  490. static void rxstate(struct musb *musb, struct musb_request *req)
  491. {
  492. const u8 epnum = req->epnum;
  493. struct usb_request *request = &req->request;
  494. struct musb_ep *musb_ep;
  495. void __iomem *epio = musb->endpoints[epnum].regs;
  496. unsigned len = 0;
  497. u16 fifo_count;
  498. u16 csr = musb_readw(epio, MUSB_RXCSR);
  499. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  500. u8 use_mode_1;
  501. if (hw_ep->is_shared_fifo)
  502. musb_ep = &hw_ep->ep_in;
  503. else
  504. musb_ep = &hw_ep->ep_out;
  505. fifo_count = musb_ep->packet_sz;
  506. /* Check if EP is disabled */
  507. if (!musb_ep->desc) {
  508. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  509. musb_ep->end_point.name);
  510. return;
  511. }
  512. /* We shouldn't get here while DMA is active, but we do... */
  513. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  514. dev_dbg(musb->controller, "DMA pending...\n");
  515. return;
  516. }
  517. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  518. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  519. musb_ep->end_point.name, csr);
  520. return;
  521. }
  522. if (is_cppi_enabled() && is_buffer_mapped(req)) {
  523. struct dma_controller *c = musb->dma_controller;
  524. struct dma_channel *channel = musb_ep->dma;
  525. /* NOTE: CPPI won't actually stop advancing the DMA
  526. * queue after short packet transfers, so this is almost
  527. * always going to run as IRQ-per-packet DMA so that
  528. * faults will be handled correctly.
  529. */
  530. if (c->channel_program(channel,
  531. musb_ep->packet_sz,
  532. !request->short_not_ok,
  533. request->dma + request->actual,
  534. request->length - request->actual)) {
  535. /* make sure that if an rxpkt arrived after the irq,
  536. * the cppi engine will be ready to take it as soon
  537. * as DMA is enabled
  538. */
  539. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  540. | MUSB_RXCSR_DMAMODE);
  541. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  542. musb_writew(epio, MUSB_RXCSR, csr);
  543. return;
  544. }
  545. }
  546. if (csr & MUSB_RXCSR_RXPKTRDY) {
  547. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  548. /*
  549. * Enable Mode 1 on RX transfers only when short_not_ok flag
  550. * is set. Currently short_not_ok flag is set only from
  551. * file_storage and f_mass_storage drivers
  552. */
  553. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  554. use_mode_1 = 1;
  555. else
  556. use_mode_1 = 0;
  557. if (request->actual < request->length) {
  558. #ifdef CONFIG_USB_INVENTRA_DMA
  559. if (is_buffer_mapped(req)) {
  560. struct dma_controller *c;
  561. struct dma_channel *channel;
  562. int use_dma = 0;
  563. unsigned int transfer_size;
  564. c = musb->dma_controller;
  565. channel = musb_ep->dma;
  566. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  567. * mode 0 only. So we do not get endpoint interrupts due to DMA
  568. * completion. We only get interrupts from DMA controller.
  569. *
  570. * We could operate in DMA mode 1 if we knew the size of the tranfer
  571. * in advance. For mass storage class, request->length = what the host
  572. * sends, so that'd work. But for pretty much everything else,
  573. * request->length is routinely more than what the host sends. For
  574. * most these gadgets, end of is signified either by a short packet,
  575. * or filling the last byte of the buffer. (Sending extra data in
  576. * that last pckate should trigger an overflow fault.) But in mode 1,
  577. * we don't get DMA completion interrupt for short packets.
  578. *
  579. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  580. * to get endpoint interrupt on every DMA req, but that didn't seem
  581. * to work reliably.
  582. *
  583. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  584. * then becomes usable as a runtime "use mode 1" hint...
  585. */
  586. /* Experimental: Mode1 works with mass storage use cases */
  587. if (use_mode_1) {
  588. csr |= MUSB_RXCSR_AUTOCLEAR;
  589. musb_writew(epio, MUSB_RXCSR, csr);
  590. csr |= MUSB_RXCSR_DMAENAB;
  591. musb_writew(epio, MUSB_RXCSR, csr);
  592. /*
  593. * this special sequence (enabling and then
  594. * disabling MUSB_RXCSR_DMAMODE) is required
  595. * to get DMAReq to activate
  596. */
  597. musb_writew(epio, MUSB_RXCSR,
  598. csr | MUSB_RXCSR_DMAMODE);
  599. musb_writew(epio, MUSB_RXCSR, csr);
  600. transfer_size = min_t(unsigned int,
  601. request->length -
  602. request->actual,
  603. channel->max_len);
  604. musb_ep->dma->desired_mode = 1;
  605. } else {
  606. if (!musb_ep->hb_mult &&
  607. musb_ep->hw_ep->rx_double_buffered)
  608. csr |= MUSB_RXCSR_AUTOCLEAR;
  609. csr |= MUSB_RXCSR_DMAENAB;
  610. musb_writew(epio, MUSB_RXCSR, csr);
  611. transfer_size = min(request->length - request->actual,
  612. (unsigned)fifo_count);
  613. musb_ep->dma->desired_mode = 0;
  614. }
  615. use_dma = c->channel_program(
  616. channel,
  617. musb_ep->packet_sz,
  618. channel->desired_mode,
  619. request->dma
  620. + request->actual,
  621. transfer_size);
  622. if (use_dma)
  623. return;
  624. }
  625. #elif defined(CONFIG_USB_UX500_DMA)
  626. if ((is_buffer_mapped(req)) &&
  627. (request->actual < request->length)) {
  628. struct dma_controller *c;
  629. struct dma_channel *channel;
  630. unsigned int transfer_size = 0;
  631. c = musb->dma_controller;
  632. channel = musb_ep->dma;
  633. /* In case first packet is short */
  634. if (fifo_count < musb_ep->packet_sz)
  635. transfer_size = fifo_count;
  636. else if (request->short_not_ok)
  637. transfer_size = min_t(unsigned int,
  638. request->length -
  639. request->actual,
  640. channel->max_len);
  641. else
  642. transfer_size = min_t(unsigned int,
  643. request->length -
  644. request->actual,
  645. (unsigned)fifo_count);
  646. csr &= ~MUSB_RXCSR_DMAMODE;
  647. csr |= (MUSB_RXCSR_DMAENAB |
  648. MUSB_RXCSR_AUTOCLEAR);
  649. musb_writew(epio, MUSB_RXCSR, csr);
  650. if (transfer_size <= musb_ep->packet_sz) {
  651. musb_ep->dma->desired_mode = 0;
  652. } else {
  653. musb_ep->dma->desired_mode = 1;
  654. /* Mode must be set after DMAENAB */
  655. csr |= MUSB_RXCSR_DMAMODE;
  656. musb_writew(epio, MUSB_RXCSR, csr);
  657. }
  658. if (c->channel_program(channel,
  659. musb_ep->packet_sz,
  660. channel->desired_mode,
  661. request->dma
  662. + request->actual,
  663. transfer_size))
  664. return;
  665. }
  666. #endif /* Mentor's DMA */
  667. len = request->length - request->actual;
  668. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  669. musb_ep->end_point.name,
  670. fifo_count, len,
  671. musb_ep->packet_sz);
  672. fifo_count = min_t(unsigned, len, fifo_count);
  673. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  674. if (tusb_dma_omap() && is_buffer_mapped(req)) {
  675. struct dma_controller *c = musb->dma_controller;
  676. struct dma_channel *channel = musb_ep->dma;
  677. u32 dma_addr = request->dma + request->actual;
  678. int ret;
  679. ret = c->channel_program(channel,
  680. musb_ep->packet_sz,
  681. channel->desired_mode,
  682. dma_addr,
  683. fifo_count);
  684. if (ret)
  685. return;
  686. }
  687. #endif
  688. /*
  689. * Unmap the dma buffer back to cpu if dma channel
  690. * programming fails. This buffer is mapped if the
  691. * channel allocation is successful
  692. */
  693. if (is_buffer_mapped(req)) {
  694. unmap_dma_buffer(req, musb);
  695. /*
  696. * Clear DMAENAB and AUTOCLEAR for the
  697. * PIO mode transfer
  698. */
  699. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  700. musb_writew(epio, MUSB_RXCSR, csr);
  701. }
  702. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  703. (request->buf + request->actual));
  704. request->actual += fifo_count;
  705. /* REVISIT if we left anything in the fifo, flush
  706. * it and report -EOVERFLOW
  707. */
  708. /* ack the read! */
  709. csr |= MUSB_RXCSR_P_WZC_BITS;
  710. csr &= ~MUSB_RXCSR_RXPKTRDY;
  711. musb_writew(epio, MUSB_RXCSR, csr);
  712. }
  713. }
  714. /* reach the end or short packet detected */
  715. if (request->actual == request->length ||
  716. fifo_count < musb_ep->packet_sz)
  717. musb_g_giveback(musb_ep, request, 0);
  718. }
  719. /*
  720. * Data ready for a request; called from IRQ
  721. */
  722. void musb_g_rx(struct musb *musb, u8 epnum)
  723. {
  724. u16 csr;
  725. struct musb_request *req;
  726. struct usb_request *request;
  727. void __iomem *mbase = musb->mregs;
  728. struct musb_ep *musb_ep;
  729. void __iomem *epio = musb->endpoints[epnum].regs;
  730. struct dma_channel *dma;
  731. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  732. if (hw_ep->is_shared_fifo)
  733. musb_ep = &hw_ep->ep_in;
  734. else
  735. musb_ep = &hw_ep->ep_out;
  736. musb_ep_select(mbase, epnum);
  737. req = next_request(musb_ep);
  738. if (!req)
  739. return;
  740. request = &req->request;
  741. csr = musb_readw(epio, MUSB_RXCSR);
  742. dma = is_dma_capable() ? musb_ep->dma : NULL;
  743. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  744. csr, dma ? " (dma)" : "", request);
  745. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  746. csr |= MUSB_RXCSR_P_WZC_BITS;
  747. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  748. musb_writew(epio, MUSB_RXCSR, csr);
  749. return;
  750. }
  751. if (csr & MUSB_RXCSR_P_OVERRUN) {
  752. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  753. csr &= ~MUSB_RXCSR_P_OVERRUN;
  754. musb_writew(epio, MUSB_RXCSR, csr);
  755. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  756. if (request->status == -EINPROGRESS)
  757. request->status = -EOVERFLOW;
  758. }
  759. if (csr & MUSB_RXCSR_INCOMPRX) {
  760. /* REVISIT not necessarily an error */
  761. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  762. }
  763. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  764. /* "should not happen"; likely RXPKTRDY pending for DMA */
  765. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  766. musb_ep->end_point.name, csr);
  767. return;
  768. }
  769. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  770. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  771. | MUSB_RXCSR_DMAENAB
  772. | MUSB_RXCSR_DMAMODE);
  773. musb_writew(epio, MUSB_RXCSR,
  774. MUSB_RXCSR_P_WZC_BITS | csr);
  775. request->actual += musb_ep->dma->actual_len;
  776. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  777. epnum, csr,
  778. musb_readw(epio, MUSB_RXCSR),
  779. musb_ep->dma->actual_len, request);
  780. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  781. defined(CONFIG_USB_UX500_DMA)
  782. /* Autoclear doesn't clear RxPktRdy for short packets */
  783. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  784. || (dma->actual_len
  785. & (musb_ep->packet_sz - 1))) {
  786. /* ack the read! */
  787. csr &= ~MUSB_RXCSR_RXPKTRDY;
  788. musb_writew(epio, MUSB_RXCSR, csr);
  789. }
  790. /* incomplete, and not short? wait for next IN packet */
  791. if ((request->actual < request->length)
  792. && (musb_ep->dma->actual_len
  793. == musb_ep->packet_sz)) {
  794. /* In double buffer case, continue to unload fifo if
  795. * there is Rx packet in FIFO.
  796. **/
  797. csr = musb_readw(epio, MUSB_RXCSR);
  798. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  799. hw_ep->rx_double_buffered)
  800. goto exit;
  801. return;
  802. }
  803. #endif
  804. musb_g_giveback(musb_ep, request, 0);
  805. /*
  806. * In the giveback function the MUSB lock is
  807. * released and acquired after sometime. During
  808. * this time period the INDEX register could get
  809. * changed by the gadget_queue function especially
  810. * on SMP systems. Reselect the INDEX to be sure
  811. * we are reading/modifying the right registers
  812. */
  813. musb_ep_select(mbase, epnum);
  814. req = next_request(musb_ep);
  815. if (!req)
  816. return;
  817. }
  818. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  819. defined(CONFIG_USB_UX500_DMA)
  820. exit:
  821. #endif
  822. /* Analyze request */
  823. rxstate(musb, req);
  824. }
  825. /* ------------------------------------------------------------ */
  826. static int musb_gadget_enable(struct usb_ep *ep,
  827. const struct usb_endpoint_descriptor *desc)
  828. {
  829. unsigned long flags;
  830. struct musb_ep *musb_ep;
  831. struct musb_hw_ep *hw_ep;
  832. void __iomem *regs;
  833. struct musb *musb;
  834. void __iomem *mbase;
  835. u8 epnum;
  836. u16 csr;
  837. unsigned tmp;
  838. int status = -EINVAL;
  839. if (!ep || !desc)
  840. return -EINVAL;
  841. musb_ep = to_musb_ep(ep);
  842. hw_ep = musb_ep->hw_ep;
  843. regs = hw_ep->regs;
  844. musb = musb_ep->musb;
  845. mbase = musb->mregs;
  846. epnum = musb_ep->current_epnum;
  847. spin_lock_irqsave(&musb->lock, flags);
  848. if (musb_ep->desc) {
  849. status = -EBUSY;
  850. goto fail;
  851. }
  852. musb_ep->type = usb_endpoint_type(desc);
  853. /* check direction and (later) maxpacket size against endpoint */
  854. if (usb_endpoint_num(desc) != epnum)
  855. goto fail;
  856. /* REVISIT this rules out high bandwidth periodic transfers */
  857. tmp = usb_endpoint_maxp(desc);
  858. if (tmp & ~0x07ff) {
  859. int ok;
  860. if (usb_endpoint_dir_in(desc))
  861. ok = musb->hb_iso_tx;
  862. else
  863. ok = musb->hb_iso_rx;
  864. if (!ok) {
  865. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  866. goto fail;
  867. }
  868. musb_ep->hb_mult = (tmp >> 11) & 3;
  869. } else {
  870. musb_ep->hb_mult = 0;
  871. }
  872. musb_ep->packet_sz = tmp & 0x7ff;
  873. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  874. /* enable the interrupts for the endpoint, set the endpoint
  875. * packet size (or fail), set the mode, clear the fifo
  876. */
  877. musb_ep_select(mbase, epnum);
  878. if (usb_endpoint_dir_in(desc)) {
  879. if (hw_ep->is_shared_fifo)
  880. musb_ep->is_in = 1;
  881. if (!musb_ep->is_in)
  882. goto fail;
  883. if (tmp > hw_ep->max_packet_sz_tx) {
  884. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  885. goto fail;
  886. }
  887. musb->intrtxe |= (1 << epnum);
  888. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  889. /* REVISIT if can_bulk_split(), use by updating "tmp";
  890. * likewise high bandwidth periodic tx
  891. */
  892. /* Set TXMAXP with the FIFO size of the endpoint
  893. * to disable double buffering mode.
  894. */
  895. if (musb->double_buffer_not_ok) {
  896. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  897. } else {
  898. if (can_bulk_split(musb, musb_ep->type))
  899. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  900. musb_ep->packet_sz) - 1;
  901. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  902. | (musb_ep->hb_mult << 11));
  903. }
  904. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  905. if (musb_readw(regs, MUSB_TXCSR)
  906. & MUSB_TXCSR_FIFONOTEMPTY)
  907. csr |= MUSB_TXCSR_FLUSHFIFO;
  908. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  909. csr |= MUSB_TXCSR_P_ISO;
  910. /* set twice in case of double buffering */
  911. musb_writew(regs, MUSB_TXCSR, csr);
  912. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  913. musb_writew(regs, MUSB_TXCSR, csr);
  914. } else {
  915. if (hw_ep->is_shared_fifo)
  916. musb_ep->is_in = 0;
  917. if (musb_ep->is_in)
  918. goto fail;
  919. if (tmp > hw_ep->max_packet_sz_rx) {
  920. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  921. goto fail;
  922. }
  923. musb->intrrxe |= (1 << epnum);
  924. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  925. /* REVISIT if can_bulk_combine() use by updating "tmp"
  926. * likewise high bandwidth periodic rx
  927. */
  928. /* Set RXMAXP with the FIFO size of the endpoint
  929. * to disable double buffering mode.
  930. */
  931. if (musb->double_buffer_not_ok)
  932. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  933. else
  934. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  935. | (musb_ep->hb_mult << 11));
  936. /* force shared fifo to OUT-only mode */
  937. if (hw_ep->is_shared_fifo) {
  938. csr = musb_readw(regs, MUSB_TXCSR);
  939. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  940. musb_writew(regs, MUSB_TXCSR, csr);
  941. }
  942. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  943. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  944. csr |= MUSB_RXCSR_P_ISO;
  945. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  946. csr |= MUSB_RXCSR_DISNYET;
  947. /* set twice in case of double buffering */
  948. musb_writew(regs, MUSB_RXCSR, csr);
  949. musb_writew(regs, MUSB_RXCSR, csr);
  950. }
  951. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  952. * for some reason you run out of channels here.
  953. */
  954. if (is_dma_capable() && musb->dma_controller) {
  955. struct dma_controller *c = musb->dma_controller;
  956. musb_ep->dma = c->channel_alloc(c, hw_ep,
  957. (desc->bEndpointAddress & USB_DIR_IN));
  958. } else
  959. musb_ep->dma = NULL;
  960. musb_ep->desc = desc;
  961. musb_ep->busy = 0;
  962. musb_ep->wedged = 0;
  963. status = 0;
  964. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  965. musb_driver_name, musb_ep->end_point.name,
  966. ({ char *s; switch (musb_ep->type) {
  967. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  968. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  969. default: s = "iso"; break;
  970. } s; }),
  971. musb_ep->is_in ? "IN" : "OUT",
  972. musb_ep->dma ? "dma, " : "",
  973. musb_ep->packet_sz);
  974. schedule_work(&musb->irq_work);
  975. fail:
  976. spin_unlock_irqrestore(&musb->lock, flags);
  977. return status;
  978. }
  979. /*
  980. * Disable an endpoint flushing all requests queued.
  981. */
  982. static int musb_gadget_disable(struct usb_ep *ep)
  983. {
  984. unsigned long flags;
  985. struct musb *musb;
  986. u8 epnum;
  987. struct musb_ep *musb_ep;
  988. void __iomem *epio;
  989. int status = 0;
  990. musb_ep = to_musb_ep(ep);
  991. musb = musb_ep->musb;
  992. epnum = musb_ep->current_epnum;
  993. epio = musb->endpoints[epnum].regs;
  994. spin_lock_irqsave(&musb->lock, flags);
  995. musb_ep_select(musb->mregs, epnum);
  996. /* zero the endpoint sizes */
  997. if (musb_ep->is_in) {
  998. musb->intrtxe &= ~(1 << epnum);
  999. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  1000. musb_writew(epio, MUSB_TXMAXP, 0);
  1001. } else {
  1002. musb->intrrxe &= ~(1 << epnum);
  1003. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  1004. musb_writew(epio, MUSB_RXMAXP, 0);
  1005. }
  1006. musb_ep->desc = NULL;
  1007. musb_ep->end_point.desc = NULL;
  1008. /* abort all pending DMA and requests */
  1009. nuke(musb_ep, -ESHUTDOWN);
  1010. schedule_work(&musb->irq_work);
  1011. spin_unlock_irqrestore(&(musb->lock), flags);
  1012. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  1013. return status;
  1014. }
  1015. /*
  1016. * Allocate a request for an endpoint.
  1017. * Reused by ep0 code.
  1018. */
  1019. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1020. {
  1021. struct musb_ep *musb_ep = to_musb_ep(ep);
  1022. struct musb *musb = musb_ep->musb;
  1023. struct musb_request *request = NULL;
  1024. request = kzalloc(sizeof *request, gfp_flags);
  1025. if (!request) {
  1026. dev_dbg(musb->controller, "not enough memory\n");
  1027. return NULL;
  1028. }
  1029. request->request.dma = DMA_ADDR_INVALID;
  1030. request->epnum = musb_ep->current_epnum;
  1031. request->ep = musb_ep;
  1032. return &request->request;
  1033. }
  1034. /*
  1035. * Free a request
  1036. * Reused by ep0 code.
  1037. */
  1038. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1039. {
  1040. kfree(to_musb_request(req));
  1041. }
  1042. static LIST_HEAD(buffers);
  1043. struct free_record {
  1044. struct list_head list;
  1045. struct device *dev;
  1046. unsigned bytes;
  1047. dma_addr_t dma;
  1048. };
  1049. /*
  1050. * Context: controller locked, IRQs blocked.
  1051. */
  1052. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1053. {
  1054. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1055. req->tx ? "TX/IN" : "RX/OUT",
  1056. &req->request, req->request.length, req->epnum);
  1057. musb_ep_select(musb->mregs, req->epnum);
  1058. if (req->tx)
  1059. txstate(musb, req);
  1060. else
  1061. rxstate(musb, req);
  1062. }
  1063. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1064. gfp_t gfp_flags)
  1065. {
  1066. struct musb_ep *musb_ep;
  1067. struct musb_request *request;
  1068. struct musb *musb;
  1069. int status = 0;
  1070. unsigned long lockflags;
  1071. if (!ep || !req)
  1072. return -EINVAL;
  1073. if (!req->buf)
  1074. return -ENODATA;
  1075. musb_ep = to_musb_ep(ep);
  1076. musb = musb_ep->musb;
  1077. request = to_musb_request(req);
  1078. request->musb = musb;
  1079. if (request->ep != musb_ep)
  1080. return -EINVAL;
  1081. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1082. /* request is mine now... */
  1083. request->request.actual = 0;
  1084. request->request.status = -EINPROGRESS;
  1085. request->epnum = musb_ep->current_epnum;
  1086. request->tx = musb_ep->is_in;
  1087. map_dma_buffer(request, musb, musb_ep);
  1088. spin_lock_irqsave(&musb->lock, lockflags);
  1089. /* don't queue if the ep is down */
  1090. if (!musb_ep->desc) {
  1091. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1092. req, ep->name, "disabled");
  1093. status = -ESHUTDOWN;
  1094. unmap_dma_buffer(request, musb);
  1095. goto unlock;
  1096. }
  1097. /* add request to the list */
  1098. list_add_tail(&request->list, &musb_ep->req_list);
  1099. /* it this is the head of the queue, start i/o ... */
  1100. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1101. musb_ep_restart(musb, request);
  1102. unlock:
  1103. spin_unlock_irqrestore(&musb->lock, lockflags);
  1104. return status;
  1105. }
  1106. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1107. {
  1108. struct musb_ep *musb_ep = to_musb_ep(ep);
  1109. struct musb_request *req = to_musb_request(request);
  1110. struct musb_request *r;
  1111. unsigned long flags;
  1112. int status = 0;
  1113. struct musb *musb = musb_ep->musb;
  1114. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1115. return -EINVAL;
  1116. spin_lock_irqsave(&musb->lock, flags);
  1117. list_for_each_entry(r, &musb_ep->req_list, list) {
  1118. if (r == req)
  1119. break;
  1120. }
  1121. if (r != req) {
  1122. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1123. status = -EINVAL;
  1124. goto done;
  1125. }
  1126. /* if the hardware doesn't have the request, easy ... */
  1127. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1128. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1129. /* ... else abort the dma transfer ... */
  1130. else if (is_dma_capable() && musb_ep->dma) {
  1131. struct dma_controller *c = musb->dma_controller;
  1132. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1133. if (c->channel_abort)
  1134. status = c->channel_abort(musb_ep->dma);
  1135. else
  1136. status = -EBUSY;
  1137. if (status == 0)
  1138. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1139. } else {
  1140. /* NOTE: by sticking to easily tested hardware/driver states,
  1141. * we leave counting of in-flight packets imprecise.
  1142. */
  1143. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1144. }
  1145. done:
  1146. spin_unlock_irqrestore(&musb->lock, flags);
  1147. return status;
  1148. }
  1149. /*
  1150. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1151. * data but will queue requests.
  1152. *
  1153. * exported to ep0 code
  1154. */
  1155. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1156. {
  1157. struct musb_ep *musb_ep = to_musb_ep(ep);
  1158. u8 epnum = musb_ep->current_epnum;
  1159. struct musb *musb = musb_ep->musb;
  1160. void __iomem *epio = musb->endpoints[epnum].regs;
  1161. void __iomem *mbase;
  1162. unsigned long flags;
  1163. u16 csr;
  1164. struct musb_request *request;
  1165. int status = 0;
  1166. if (!ep)
  1167. return -EINVAL;
  1168. mbase = musb->mregs;
  1169. spin_lock_irqsave(&musb->lock, flags);
  1170. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1171. status = -EINVAL;
  1172. goto done;
  1173. }
  1174. musb_ep_select(mbase, epnum);
  1175. request = next_request(musb_ep);
  1176. if (value) {
  1177. if (request) {
  1178. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1179. ep->name);
  1180. status = -EAGAIN;
  1181. goto done;
  1182. }
  1183. /* Cannot portably stall with non-empty FIFO */
  1184. if (musb_ep->is_in) {
  1185. csr = musb_readw(epio, MUSB_TXCSR);
  1186. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1187. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1188. status = -EAGAIN;
  1189. goto done;
  1190. }
  1191. }
  1192. } else
  1193. musb_ep->wedged = 0;
  1194. /* set/clear the stall and toggle bits */
  1195. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1196. if (musb_ep->is_in) {
  1197. csr = musb_readw(epio, MUSB_TXCSR);
  1198. csr |= MUSB_TXCSR_P_WZC_BITS
  1199. | MUSB_TXCSR_CLRDATATOG;
  1200. if (value)
  1201. csr |= MUSB_TXCSR_P_SENDSTALL;
  1202. else
  1203. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1204. | MUSB_TXCSR_P_SENTSTALL);
  1205. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1206. musb_writew(epio, MUSB_TXCSR, csr);
  1207. } else {
  1208. csr = musb_readw(epio, MUSB_RXCSR);
  1209. csr |= MUSB_RXCSR_P_WZC_BITS
  1210. | MUSB_RXCSR_FLUSHFIFO
  1211. | MUSB_RXCSR_CLRDATATOG;
  1212. if (value)
  1213. csr |= MUSB_RXCSR_P_SENDSTALL;
  1214. else
  1215. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1216. | MUSB_RXCSR_P_SENTSTALL);
  1217. musb_writew(epio, MUSB_RXCSR, csr);
  1218. }
  1219. /* maybe start the first request in the queue */
  1220. if (!musb_ep->busy && !value && request) {
  1221. dev_dbg(musb->controller, "restarting the request\n");
  1222. musb_ep_restart(musb, request);
  1223. }
  1224. done:
  1225. spin_unlock_irqrestore(&musb->lock, flags);
  1226. return status;
  1227. }
  1228. /*
  1229. * Sets the halt feature with the clear requests ignored
  1230. */
  1231. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1232. {
  1233. struct musb_ep *musb_ep = to_musb_ep(ep);
  1234. if (!ep)
  1235. return -EINVAL;
  1236. musb_ep->wedged = 1;
  1237. return usb_ep_set_halt(ep);
  1238. }
  1239. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1240. {
  1241. struct musb_ep *musb_ep = to_musb_ep(ep);
  1242. void __iomem *epio = musb_ep->hw_ep->regs;
  1243. int retval = -EINVAL;
  1244. if (musb_ep->desc && !musb_ep->is_in) {
  1245. struct musb *musb = musb_ep->musb;
  1246. int epnum = musb_ep->current_epnum;
  1247. void __iomem *mbase = musb->mregs;
  1248. unsigned long flags;
  1249. spin_lock_irqsave(&musb->lock, flags);
  1250. musb_ep_select(mbase, epnum);
  1251. /* FIXME return zero unless RXPKTRDY is set */
  1252. retval = musb_readw(epio, MUSB_RXCOUNT);
  1253. spin_unlock_irqrestore(&musb->lock, flags);
  1254. }
  1255. return retval;
  1256. }
  1257. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1258. {
  1259. struct musb_ep *musb_ep = to_musb_ep(ep);
  1260. struct musb *musb = musb_ep->musb;
  1261. u8 epnum = musb_ep->current_epnum;
  1262. void __iomem *epio = musb->endpoints[epnum].regs;
  1263. void __iomem *mbase;
  1264. unsigned long flags;
  1265. u16 csr;
  1266. mbase = musb->mregs;
  1267. spin_lock_irqsave(&musb->lock, flags);
  1268. musb_ep_select(mbase, (u8) epnum);
  1269. /* disable interrupts */
  1270. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1271. if (musb_ep->is_in) {
  1272. csr = musb_readw(epio, MUSB_TXCSR);
  1273. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1274. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1275. /*
  1276. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1277. * to interrupt current FIFO loading, but not flushing
  1278. * the already loaded ones.
  1279. */
  1280. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1281. musb_writew(epio, MUSB_TXCSR, csr);
  1282. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1283. musb_writew(epio, MUSB_TXCSR, csr);
  1284. }
  1285. } else {
  1286. csr = musb_readw(epio, MUSB_RXCSR);
  1287. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1288. musb_writew(epio, MUSB_RXCSR, csr);
  1289. musb_writew(epio, MUSB_RXCSR, csr);
  1290. }
  1291. /* re-enable interrupt */
  1292. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1293. spin_unlock_irqrestore(&musb->lock, flags);
  1294. }
  1295. static const struct usb_ep_ops musb_ep_ops = {
  1296. .enable = musb_gadget_enable,
  1297. .disable = musb_gadget_disable,
  1298. .alloc_request = musb_alloc_request,
  1299. .free_request = musb_free_request,
  1300. .queue = musb_gadget_queue,
  1301. .dequeue = musb_gadget_dequeue,
  1302. .set_halt = musb_gadget_set_halt,
  1303. .set_wedge = musb_gadget_set_wedge,
  1304. .fifo_status = musb_gadget_fifo_status,
  1305. .fifo_flush = musb_gadget_fifo_flush
  1306. };
  1307. /* ----------------------------------------------------------------------- */
  1308. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1309. {
  1310. struct musb *musb = gadget_to_musb(gadget);
  1311. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1312. }
  1313. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1314. {
  1315. struct musb *musb = gadget_to_musb(gadget);
  1316. void __iomem *mregs = musb->mregs;
  1317. unsigned long flags;
  1318. int status = -EINVAL;
  1319. u8 power, devctl;
  1320. int retries;
  1321. spin_lock_irqsave(&musb->lock, flags);
  1322. switch (musb->xceiv->otg->state) {
  1323. case OTG_STATE_B_PERIPHERAL:
  1324. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1325. * that's part of the standard usb 1.1 state machine, and
  1326. * doesn't affect OTG transitions.
  1327. */
  1328. if (musb->may_wakeup && musb->is_suspended)
  1329. break;
  1330. goto done;
  1331. case OTG_STATE_B_IDLE:
  1332. /* Start SRP ... OTG not required. */
  1333. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1334. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1335. devctl |= MUSB_DEVCTL_SESSION;
  1336. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1337. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1338. retries = 100;
  1339. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1340. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1341. if (retries-- < 1)
  1342. break;
  1343. }
  1344. retries = 10000;
  1345. while (devctl & MUSB_DEVCTL_SESSION) {
  1346. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1347. if (retries-- < 1)
  1348. break;
  1349. }
  1350. spin_unlock_irqrestore(&musb->lock, flags);
  1351. otg_start_srp(musb->xceiv->otg);
  1352. spin_lock_irqsave(&musb->lock, flags);
  1353. /* Block idling for at least 1s */
  1354. musb_platform_try_idle(musb,
  1355. jiffies + msecs_to_jiffies(1 * HZ));
  1356. status = 0;
  1357. goto done;
  1358. default:
  1359. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1360. usb_otg_state_string(musb->xceiv->otg->state));
  1361. goto done;
  1362. }
  1363. status = 0;
  1364. power = musb_readb(mregs, MUSB_POWER);
  1365. power |= MUSB_POWER_RESUME;
  1366. musb_writeb(mregs, MUSB_POWER, power);
  1367. dev_dbg(musb->controller, "issue wakeup\n");
  1368. /* FIXME do this next chunk in a timer callback, no udelay */
  1369. mdelay(2);
  1370. power = musb_readb(mregs, MUSB_POWER);
  1371. power &= ~MUSB_POWER_RESUME;
  1372. musb_writeb(mregs, MUSB_POWER, power);
  1373. done:
  1374. spin_unlock_irqrestore(&musb->lock, flags);
  1375. return status;
  1376. }
  1377. static int
  1378. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1379. {
  1380. struct musb *musb = gadget_to_musb(gadget);
  1381. musb->is_self_powered = !!is_selfpowered;
  1382. return 0;
  1383. }
  1384. static void musb_pullup(struct musb *musb, int is_on)
  1385. {
  1386. u8 power;
  1387. power = musb_readb(musb->mregs, MUSB_POWER);
  1388. if (is_on)
  1389. power |= MUSB_POWER_SOFTCONN;
  1390. else
  1391. power &= ~MUSB_POWER_SOFTCONN;
  1392. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1393. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1394. is_on ? "on" : "off");
  1395. musb_writeb(musb->mregs, MUSB_POWER, power);
  1396. }
  1397. #if 0
  1398. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1399. {
  1400. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1401. /*
  1402. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1403. * though that can clear it), just musb_pullup().
  1404. */
  1405. return -EINVAL;
  1406. }
  1407. #endif
  1408. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1409. {
  1410. struct musb *musb = gadget_to_musb(gadget);
  1411. if (!musb->xceiv->set_power)
  1412. return -EOPNOTSUPP;
  1413. return usb_phy_set_power(musb->xceiv, mA);
  1414. }
  1415. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1416. {
  1417. struct musb *musb = gadget_to_musb(gadget);
  1418. unsigned long flags;
  1419. is_on = !!is_on;
  1420. pm_runtime_get_sync(musb->controller);
  1421. /* NOTE: this assumes we are sensing vbus; we'd rather
  1422. * not pullup unless the B-session is active.
  1423. */
  1424. spin_lock_irqsave(&musb->lock, flags);
  1425. if (is_on != musb->softconnect) {
  1426. musb->softconnect = is_on;
  1427. musb_pullup(musb, is_on);
  1428. }
  1429. spin_unlock_irqrestore(&musb->lock, flags);
  1430. pm_runtime_put(musb->controller);
  1431. return 0;
  1432. }
  1433. static int musb_gadget_start(struct usb_gadget *g,
  1434. struct usb_gadget_driver *driver);
  1435. static int musb_gadget_stop(struct usb_gadget *g);
  1436. static const struct usb_gadget_ops musb_gadget_operations = {
  1437. .get_frame = musb_gadget_get_frame,
  1438. .wakeup = musb_gadget_wakeup,
  1439. .set_selfpowered = musb_gadget_set_self_powered,
  1440. /* .vbus_session = musb_gadget_vbus_session, */
  1441. .vbus_draw = musb_gadget_vbus_draw,
  1442. .pullup = musb_gadget_pullup,
  1443. .udc_start = musb_gadget_start,
  1444. .udc_stop = musb_gadget_stop,
  1445. };
  1446. /* ----------------------------------------------------------------------- */
  1447. /* Registration */
  1448. /* Only this registration code "knows" the rule (from USB standards)
  1449. * about there being only one external upstream port. It assumes
  1450. * all peripheral ports are external...
  1451. */
  1452. static void
  1453. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1454. {
  1455. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1456. memset(ep, 0, sizeof *ep);
  1457. ep->current_epnum = epnum;
  1458. ep->musb = musb;
  1459. ep->hw_ep = hw_ep;
  1460. ep->is_in = is_in;
  1461. INIT_LIST_HEAD(&ep->req_list);
  1462. sprintf(ep->name, "ep%d%s", epnum,
  1463. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1464. is_in ? "in" : "out"));
  1465. ep->end_point.name = ep->name;
  1466. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1467. if (!epnum) {
  1468. usb_ep_set_maxpacket_limit(&ep->end_point, 64);
  1469. ep->end_point.ops = &musb_g_ep0_ops;
  1470. musb->g.ep0 = &ep->end_point;
  1471. } else {
  1472. if (is_in)
  1473. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
  1474. else
  1475. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
  1476. ep->end_point.ops = &musb_ep_ops;
  1477. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1478. }
  1479. }
  1480. /*
  1481. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1482. * to the rest of the driver state.
  1483. */
  1484. static inline void musb_g_init_endpoints(struct musb *musb)
  1485. {
  1486. u8 epnum;
  1487. struct musb_hw_ep *hw_ep;
  1488. unsigned count = 0;
  1489. /* initialize endpoint list just once */
  1490. INIT_LIST_HEAD(&(musb->g.ep_list));
  1491. for (epnum = 0, hw_ep = musb->endpoints;
  1492. epnum < musb->nr_endpoints;
  1493. epnum++, hw_ep++) {
  1494. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1495. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1496. count++;
  1497. } else {
  1498. if (hw_ep->max_packet_sz_tx) {
  1499. init_peripheral_ep(musb, &hw_ep->ep_in,
  1500. epnum, 1);
  1501. count++;
  1502. }
  1503. if (hw_ep->max_packet_sz_rx) {
  1504. init_peripheral_ep(musb, &hw_ep->ep_out,
  1505. epnum, 0);
  1506. count++;
  1507. }
  1508. }
  1509. }
  1510. }
  1511. /* called once during driver setup to initialize and link into
  1512. * the driver model; memory is zeroed.
  1513. */
  1514. int musb_gadget_setup(struct musb *musb)
  1515. {
  1516. int status;
  1517. /* REVISIT minor race: if (erroneously) setting up two
  1518. * musb peripherals at the same time, only the bus lock
  1519. * is probably held.
  1520. */
  1521. musb->g.ops = &musb_gadget_operations;
  1522. musb->g.max_speed = USB_SPEED_HIGH;
  1523. musb->g.speed = USB_SPEED_UNKNOWN;
  1524. MUSB_DEV_MODE(musb);
  1525. musb->xceiv->otg->default_a = 0;
  1526. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1527. /* this "gadget" abstracts/virtualizes the controller */
  1528. musb->g.name = musb_driver_name;
  1529. #if IS_ENABLED(CONFIG_USB_MUSB_DUAL_ROLE)
  1530. musb->g.is_otg = 1;
  1531. #elif IS_ENABLED(CONFIG_USB_MUSB_GADGET)
  1532. musb->g.is_otg = 0;
  1533. #endif
  1534. musb_g_init_endpoints(musb);
  1535. musb->is_active = 0;
  1536. musb_platform_try_idle(musb, 0);
  1537. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1538. if (status)
  1539. goto err;
  1540. return 0;
  1541. err:
  1542. musb->g.dev.parent = NULL;
  1543. device_unregister(&musb->g.dev);
  1544. return status;
  1545. }
  1546. void musb_gadget_cleanup(struct musb *musb)
  1547. {
  1548. if (musb->port_mode == MUSB_PORT_MODE_HOST)
  1549. return;
  1550. usb_del_gadget_udc(&musb->g);
  1551. }
  1552. /*
  1553. * Register the gadget driver. Used by gadget drivers when
  1554. * registering themselves with the controller.
  1555. *
  1556. * -EINVAL something went wrong (not driver)
  1557. * -EBUSY another gadget is already using the controller
  1558. * -ENOMEM no memory to perform the operation
  1559. *
  1560. * @param driver the gadget driver
  1561. * @return <0 if error, 0 if everything is fine
  1562. */
  1563. static int musb_gadget_start(struct usb_gadget *g,
  1564. struct usb_gadget_driver *driver)
  1565. {
  1566. struct musb *musb = gadget_to_musb(g);
  1567. struct usb_otg *otg = musb->xceiv->otg;
  1568. unsigned long flags;
  1569. int retval = 0;
  1570. if (driver->max_speed < USB_SPEED_HIGH) {
  1571. retval = -EINVAL;
  1572. goto err;
  1573. }
  1574. pm_runtime_get_sync(musb->controller);
  1575. musb->softconnect = 0;
  1576. musb->gadget_driver = driver;
  1577. spin_lock_irqsave(&musb->lock, flags);
  1578. musb->is_active = 1;
  1579. otg_set_peripheral(otg, &musb->g);
  1580. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1581. spin_unlock_irqrestore(&musb->lock, flags);
  1582. musb_start(musb);
  1583. /* REVISIT: funcall to other code, which also
  1584. * handles power budgeting ... this way also
  1585. * ensures HdrcStart is indirectly called.
  1586. */
  1587. if (musb->xceiv->last_event == USB_EVENT_ID)
  1588. musb_platform_set_vbus(musb, 1);
  1589. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1590. pm_runtime_put(musb->controller);
  1591. return 0;
  1592. err:
  1593. return retval;
  1594. }
  1595. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1596. {
  1597. int i;
  1598. struct musb_hw_ep *hw_ep;
  1599. /* don't disconnect if it's not connected */
  1600. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1601. driver = NULL;
  1602. else
  1603. musb->g.speed = USB_SPEED_UNKNOWN;
  1604. /* deactivate the hardware */
  1605. if (musb->softconnect) {
  1606. musb->softconnect = 0;
  1607. musb_pullup(musb, 0);
  1608. }
  1609. musb_stop(musb);
  1610. /* killing any outstanding requests will quiesce the driver;
  1611. * then report disconnect
  1612. */
  1613. if (driver) {
  1614. for (i = 0, hw_ep = musb->endpoints;
  1615. i < musb->nr_endpoints;
  1616. i++, hw_ep++) {
  1617. musb_ep_select(musb->mregs, i);
  1618. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1619. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1620. } else {
  1621. if (hw_ep->max_packet_sz_tx)
  1622. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1623. if (hw_ep->max_packet_sz_rx)
  1624. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1625. }
  1626. }
  1627. }
  1628. }
  1629. /*
  1630. * Unregister the gadget driver. Used by gadget drivers when
  1631. * unregistering themselves from the controller.
  1632. *
  1633. * @param driver the gadget driver to unregister
  1634. */
  1635. static int musb_gadget_stop(struct usb_gadget *g)
  1636. {
  1637. struct musb *musb = gadget_to_musb(g);
  1638. unsigned long flags;
  1639. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1640. pm_runtime_get_sync(musb->controller);
  1641. /*
  1642. * REVISIT always use otg_set_peripheral() here too;
  1643. * this needs to shut down the OTG engine.
  1644. */
  1645. spin_lock_irqsave(&musb->lock, flags);
  1646. musb_hnp_stop(musb);
  1647. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1648. musb->xceiv->otg->state = OTG_STATE_UNDEFINED;
  1649. stop_activity(musb, NULL);
  1650. otg_set_peripheral(musb->xceiv->otg, NULL);
  1651. musb->is_active = 0;
  1652. musb->gadget_driver = NULL;
  1653. musb_platform_try_idle(musb, 0);
  1654. spin_unlock_irqrestore(&musb->lock, flags);
  1655. /*
  1656. * FIXME we need to be able to register another
  1657. * gadget driver here and have everything work;
  1658. * that currently misbehaves.
  1659. */
  1660. pm_runtime_put(musb->controller);
  1661. return 0;
  1662. }
  1663. /* ----------------------------------------------------------------------- */
  1664. /* lifecycle operations called through plat_uds.c */
  1665. void musb_g_resume(struct musb *musb)
  1666. {
  1667. musb->is_suspended = 0;
  1668. switch (musb->xceiv->otg->state) {
  1669. case OTG_STATE_B_IDLE:
  1670. break;
  1671. case OTG_STATE_B_WAIT_ACON:
  1672. case OTG_STATE_B_PERIPHERAL:
  1673. musb->is_active = 1;
  1674. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1675. spin_unlock(&musb->lock);
  1676. musb->gadget_driver->resume(&musb->g);
  1677. spin_lock(&musb->lock);
  1678. }
  1679. break;
  1680. default:
  1681. WARNING("unhandled RESUME transition (%s)\n",
  1682. usb_otg_state_string(musb->xceiv->otg->state));
  1683. }
  1684. }
  1685. /* called when SOF packets stop for 3+ msec */
  1686. void musb_g_suspend(struct musb *musb)
  1687. {
  1688. u8 devctl;
  1689. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1690. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1691. switch (musb->xceiv->otg->state) {
  1692. case OTG_STATE_B_IDLE:
  1693. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1694. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1695. break;
  1696. case OTG_STATE_B_PERIPHERAL:
  1697. musb->is_suspended = 1;
  1698. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1699. spin_unlock(&musb->lock);
  1700. musb->gadget_driver->suspend(&musb->g);
  1701. spin_lock(&musb->lock);
  1702. }
  1703. break;
  1704. default:
  1705. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1706. * A_PERIPHERAL may need care too
  1707. */
  1708. WARNING("unhandled SUSPEND transition (%s)\n",
  1709. usb_otg_state_string(musb->xceiv->otg->state));
  1710. }
  1711. }
  1712. /* Called during SRP */
  1713. void musb_g_wakeup(struct musb *musb)
  1714. {
  1715. musb_gadget_wakeup(&musb->g);
  1716. }
  1717. /* called when VBUS drops below session threshold, and in other cases */
  1718. void musb_g_disconnect(struct musb *musb)
  1719. {
  1720. void __iomem *mregs = musb->mregs;
  1721. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1722. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1723. /* clear HR */
  1724. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1725. /* don't draw vbus until new b-default session */
  1726. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1727. musb->g.speed = USB_SPEED_UNKNOWN;
  1728. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1729. spin_unlock(&musb->lock);
  1730. musb->gadget_driver->disconnect(&musb->g);
  1731. spin_lock(&musb->lock);
  1732. }
  1733. switch (musb->xceiv->otg->state) {
  1734. default:
  1735. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1736. usb_otg_state_string(musb->xceiv->otg->state));
  1737. musb->xceiv->otg->state = OTG_STATE_A_IDLE;
  1738. MUSB_HST_MODE(musb);
  1739. break;
  1740. case OTG_STATE_A_PERIPHERAL:
  1741. musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
  1742. MUSB_HST_MODE(musb);
  1743. break;
  1744. case OTG_STATE_B_WAIT_ACON:
  1745. case OTG_STATE_B_HOST:
  1746. case OTG_STATE_B_PERIPHERAL:
  1747. case OTG_STATE_B_IDLE:
  1748. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1749. break;
  1750. case OTG_STATE_B_SRP_INIT:
  1751. break;
  1752. }
  1753. musb->is_active = 0;
  1754. }
  1755. void musb_g_reset(struct musb *musb)
  1756. __releases(musb->lock)
  1757. __acquires(musb->lock)
  1758. {
  1759. void __iomem *mbase = musb->mregs;
  1760. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1761. u8 power;
  1762. dev_dbg(musb->controller, "<== %s driver '%s'\n",
  1763. (devctl & MUSB_DEVCTL_BDEVICE)
  1764. ? "B-Device" : "A-Device",
  1765. musb->gadget_driver
  1766. ? musb->gadget_driver->driver.name
  1767. : NULL
  1768. );
  1769. /* report reset, if we didn't already (flushing EP state) */
  1770. if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
  1771. spin_unlock(&musb->lock);
  1772. usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
  1773. spin_lock(&musb->lock);
  1774. }
  1775. /* clear HR */
  1776. else if (devctl & MUSB_DEVCTL_HR)
  1777. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1778. /* what speed did we negotiate? */
  1779. power = musb_readb(mbase, MUSB_POWER);
  1780. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1781. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1782. /* start in USB_STATE_DEFAULT */
  1783. musb->is_active = 1;
  1784. musb->is_suspended = 0;
  1785. MUSB_DEV_MODE(musb);
  1786. musb->address = 0;
  1787. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1788. musb->may_wakeup = 0;
  1789. musb->g.b_hnp_enable = 0;
  1790. musb->g.a_alt_hnp_support = 0;
  1791. musb->g.a_hnp_support = 0;
  1792. /* Normal reset, as B-Device;
  1793. * or else after HNP, as A-Device
  1794. */
  1795. if (!musb->g.is_otg) {
  1796. /* USB device controllers that are not OTG compatible
  1797. * may not have DEVCTL register in silicon.
  1798. * In that case, do not rely on devctl for setting
  1799. * peripheral mode.
  1800. */
  1801. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1802. musb->g.is_a_peripheral = 0;
  1803. } else if (devctl & MUSB_DEVCTL_BDEVICE) {
  1804. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1805. musb->g.is_a_peripheral = 0;
  1806. } else {
  1807. musb->xceiv->otg->state = OTG_STATE_A_PERIPHERAL;
  1808. musb->g.is_a_peripheral = 1;
  1809. }
  1810. /* start with default limits on VBUS power draw */
  1811. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1812. }