intel_rapl.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497
  1. /*
  2. * Intel Running Average Power Limit (RAPL) Driver
  3. * Copyright (c) 2013, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.
  16. *
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/list.h>
  22. #include <linux/types.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/log2.h>
  26. #include <linux/bitmap.h>
  27. #include <linux/delay.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/cpu.h>
  30. #include <linux/powercap.h>
  31. #include <asm/iosf_mbi.h>
  32. #include <asm/processor.h>
  33. #include <asm/cpu_device_id.h>
  34. /* bitmasks for RAPL MSRs, used by primitive access functions */
  35. #define ENERGY_STATUS_MASK 0xffffffff
  36. #define POWER_LIMIT1_MASK 0x7FFF
  37. #define POWER_LIMIT1_ENABLE BIT(15)
  38. #define POWER_LIMIT1_CLAMP BIT(16)
  39. #define POWER_LIMIT2_MASK (0x7FFFULL<<32)
  40. #define POWER_LIMIT2_ENABLE BIT_ULL(47)
  41. #define POWER_LIMIT2_CLAMP BIT_ULL(48)
  42. #define POWER_PACKAGE_LOCK BIT_ULL(63)
  43. #define POWER_PP_LOCK BIT(31)
  44. #define TIME_WINDOW1_MASK (0x7FULL<<17)
  45. #define TIME_WINDOW2_MASK (0x7FULL<<49)
  46. #define POWER_UNIT_OFFSET 0
  47. #define POWER_UNIT_MASK 0x0F
  48. #define ENERGY_UNIT_OFFSET 0x08
  49. #define ENERGY_UNIT_MASK 0x1F00
  50. #define TIME_UNIT_OFFSET 0x10
  51. #define TIME_UNIT_MASK 0xF0000
  52. #define POWER_INFO_MAX_MASK (0x7fffULL<<32)
  53. #define POWER_INFO_MIN_MASK (0x7fffULL<<16)
  54. #define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
  55. #define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
  56. #define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
  57. #define PP_POLICY_MASK 0x1F
  58. /* Non HW constants */
  59. #define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
  60. #define RAPL_PRIMITIVE_DUMMY BIT(2)
  61. #define TIME_WINDOW_MAX_MSEC 40000
  62. #define TIME_WINDOW_MIN_MSEC 250
  63. enum unit_type {
  64. ARBITRARY_UNIT, /* no translation */
  65. POWER_UNIT,
  66. ENERGY_UNIT,
  67. TIME_UNIT,
  68. };
  69. enum rapl_domain_type {
  70. RAPL_DOMAIN_PACKAGE, /* entire package/socket */
  71. RAPL_DOMAIN_PP0, /* core power plane */
  72. RAPL_DOMAIN_PP1, /* graphics uncore */
  73. RAPL_DOMAIN_DRAM,/* DRAM control_type */
  74. RAPL_DOMAIN_MAX,
  75. };
  76. enum rapl_domain_msr_id {
  77. RAPL_DOMAIN_MSR_LIMIT,
  78. RAPL_DOMAIN_MSR_STATUS,
  79. RAPL_DOMAIN_MSR_PERF,
  80. RAPL_DOMAIN_MSR_POLICY,
  81. RAPL_DOMAIN_MSR_INFO,
  82. RAPL_DOMAIN_MSR_MAX,
  83. };
  84. /* per domain data, some are optional */
  85. enum rapl_primitives {
  86. ENERGY_COUNTER,
  87. POWER_LIMIT1,
  88. POWER_LIMIT2,
  89. FW_LOCK,
  90. PL1_ENABLE, /* power limit 1, aka long term */
  91. PL1_CLAMP, /* allow frequency to go below OS request */
  92. PL2_ENABLE, /* power limit 2, aka short term, instantaneous */
  93. PL2_CLAMP,
  94. TIME_WINDOW1, /* long term */
  95. TIME_WINDOW2, /* short term */
  96. THERMAL_SPEC_POWER,
  97. MAX_POWER,
  98. MIN_POWER,
  99. MAX_TIME_WINDOW,
  100. THROTTLED_TIME,
  101. PRIORITY_LEVEL,
  102. /* below are not raw primitive data */
  103. AVERAGE_POWER,
  104. NR_RAPL_PRIMITIVES,
  105. };
  106. #define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
  107. /* Can be expanded to include events, etc.*/
  108. struct rapl_domain_data {
  109. u64 primitives[NR_RAPL_PRIMITIVES];
  110. unsigned long timestamp;
  111. };
  112. #define DOMAIN_STATE_INACTIVE BIT(0)
  113. #define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
  114. #define DOMAIN_STATE_BIOS_LOCKED BIT(2)
  115. #define NR_POWER_LIMITS (2)
  116. struct rapl_power_limit {
  117. struct powercap_zone_constraint *constraint;
  118. int prim_id; /* primitive ID used to enable */
  119. struct rapl_domain *domain;
  120. const char *name;
  121. };
  122. static const char pl1_name[] = "long_term";
  123. static const char pl2_name[] = "short_term";
  124. struct rapl_domain {
  125. const char *name;
  126. enum rapl_domain_type id;
  127. int msrs[RAPL_DOMAIN_MSR_MAX];
  128. struct powercap_zone power_zone;
  129. struct rapl_domain_data rdd;
  130. struct rapl_power_limit rpl[NR_POWER_LIMITS];
  131. u64 attr_map; /* track capabilities */
  132. unsigned int state;
  133. int package_id;
  134. };
  135. #define power_zone_to_rapl_domain(_zone) \
  136. container_of(_zone, struct rapl_domain, power_zone)
  137. /* Each physical package contains multiple domains, these are the common
  138. * data across RAPL domains within a package.
  139. */
  140. struct rapl_package {
  141. unsigned int id; /* physical package/socket id */
  142. unsigned int nr_domains;
  143. unsigned long domain_map; /* bit map of active domains */
  144. unsigned int power_unit;
  145. unsigned int energy_unit;
  146. unsigned int time_unit;
  147. struct rapl_domain *domains; /* array of domains, sized at runtime */
  148. struct powercap_zone *power_zone; /* keep track of parent zone */
  149. int nr_cpus; /* active cpus on the package, topology info is lost during
  150. * cpu hotplug. so we have to track ourselves.
  151. */
  152. unsigned long power_limit_irq; /* keep track of package power limit
  153. * notify interrupt enable status.
  154. */
  155. struct list_head plist;
  156. };
  157. struct rapl_defaults {
  158. int (*check_unit)(struct rapl_package *rp, int cpu);
  159. void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
  160. u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
  161. bool to_raw);
  162. };
  163. static struct rapl_defaults *rapl_defaults;
  164. /* Sideband MBI registers */
  165. #define IOSF_CPU_POWER_BUDGET_CTL (0x2)
  166. #define PACKAGE_PLN_INT_SAVED BIT(0)
  167. #define MAX_PRIM_NAME (32)
  168. /* per domain data. used to describe individual knobs such that access function
  169. * can be consolidated into one instead of many inline functions.
  170. */
  171. struct rapl_primitive_info {
  172. const char *name;
  173. u64 mask;
  174. int shift;
  175. enum rapl_domain_msr_id id;
  176. enum unit_type unit;
  177. u32 flag;
  178. };
  179. #define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
  180. .name = #p, \
  181. .mask = m, \
  182. .shift = s, \
  183. .id = i, \
  184. .unit = u, \
  185. .flag = f \
  186. }
  187. static void rapl_init_domains(struct rapl_package *rp);
  188. static int rapl_read_data_raw(struct rapl_domain *rd,
  189. enum rapl_primitives prim,
  190. bool xlate, u64 *data);
  191. static int rapl_write_data_raw(struct rapl_domain *rd,
  192. enum rapl_primitives prim,
  193. unsigned long long value);
  194. static u64 rapl_unit_xlate(int package, enum unit_type type, u64 value,
  195. int to_raw);
  196. static void package_power_limit_irq_save(int package_id);
  197. static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
  198. static const char * const rapl_domain_names[] = {
  199. "package",
  200. "core",
  201. "uncore",
  202. "dram",
  203. };
  204. static struct powercap_control_type *control_type; /* PowerCap Controller */
  205. /* caller to ensure CPU hotplug lock is held */
  206. static struct rapl_package *find_package_by_id(int id)
  207. {
  208. struct rapl_package *rp;
  209. list_for_each_entry(rp, &rapl_packages, plist) {
  210. if (rp->id == id)
  211. return rp;
  212. }
  213. return NULL;
  214. }
  215. /* caller to ensure CPU hotplug lock is held */
  216. static int find_active_cpu_on_package(int package_id)
  217. {
  218. int i;
  219. for_each_online_cpu(i) {
  220. if (topology_physical_package_id(i) == package_id)
  221. return i;
  222. }
  223. /* all CPUs on this package are offline */
  224. return -ENODEV;
  225. }
  226. /* caller must hold cpu hotplug lock */
  227. static void rapl_cleanup_data(void)
  228. {
  229. struct rapl_package *p, *tmp;
  230. list_for_each_entry_safe(p, tmp, &rapl_packages, plist) {
  231. kfree(p->domains);
  232. list_del(&p->plist);
  233. kfree(p);
  234. }
  235. }
  236. static int get_energy_counter(struct powercap_zone *power_zone, u64 *energy_raw)
  237. {
  238. struct rapl_domain *rd;
  239. u64 energy_now;
  240. /* prevent CPU hotplug, make sure the RAPL domain does not go
  241. * away while reading the counter.
  242. */
  243. get_online_cpus();
  244. rd = power_zone_to_rapl_domain(power_zone);
  245. if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
  246. *energy_raw = energy_now;
  247. put_online_cpus();
  248. return 0;
  249. }
  250. put_online_cpus();
  251. return -EIO;
  252. }
  253. static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
  254. {
  255. *energy = rapl_unit_xlate(0, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
  256. return 0;
  257. }
  258. static int release_zone(struct powercap_zone *power_zone)
  259. {
  260. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  261. struct rapl_package *rp;
  262. /* package zone is the last zone of a package, we can free
  263. * memory here since all children has been unregistered.
  264. */
  265. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  266. rp = find_package_by_id(rd->package_id);
  267. if (!rp) {
  268. dev_warn(&power_zone->dev, "no package id %s\n",
  269. rd->name);
  270. return -ENODEV;
  271. }
  272. kfree(rd);
  273. rp->domains = NULL;
  274. }
  275. return 0;
  276. }
  277. static int find_nr_power_limit(struct rapl_domain *rd)
  278. {
  279. int i;
  280. for (i = 0; i < NR_POWER_LIMITS; i++) {
  281. if (rd->rpl[i].name == NULL)
  282. break;
  283. }
  284. return i;
  285. }
  286. static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
  287. {
  288. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  289. if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
  290. return -EACCES;
  291. get_online_cpus();
  292. rapl_write_data_raw(rd, PL1_ENABLE, mode);
  293. rapl_defaults->set_floor_freq(rd, mode);
  294. put_online_cpus();
  295. return 0;
  296. }
  297. static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
  298. {
  299. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  300. u64 val;
  301. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  302. *mode = false;
  303. return 0;
  304. }
  305. get_online_cpus();
  306. if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
  307. put_online_cpus();
  308. return -EIO;
  309. }
  310. *mode = val;
  311. put_online_cpus();
  312. return 0;
  313. }
  314. /* per RAPL domain ops, in the order of rapl_domain_type */
  315. static struct powercap_zone_ops zone_ops[] = {
  316. /* RAPL_DOMAIN_PACKAGE */
  317. {
  318. .get_energy_uj = get_energy_counter,
  319. .get_max_energy_range_uj = get_max_energy_counter,
  320. .release = release_zone,
  321. .set_enable = set_domain_enable,
  322. .get_enable = get_domain_enable,
  323. },
  324. /* RAPL_DOMAIN_PP0 */
  325. {
  326. .get_energy_uj = get_energy_counter,
  327. .get_max_energy_range_uj = get_max_energy_counter,
  328. .release = release_zone,
  329. .set_enable = set_domain_enable,
  330. .get_enable = get_domain_enable,
  331. },
  332. /* RAPL_DOMAIN_PP1 */
  333. {
  334. .get_energy_uj = get_energy_counter,
  335. .get_max_energy_range_uj = get_max_energy_counter,
  336. .release = release_zone,
  337. .set_enable = set_domain_enable,
  338. .get_enable = get_domain_enable,
  339. },
  340. /* RAPL_DOMAIN_DRAM */
  341. {
  342. .get_energy_uj = get_energy_counter,
  343. .get_max_energy_range_uj = get_max_energy_counter,
  344. .release = release_zone,
  345. .set_enable = set_domain_enable,
  346. .get_enable = get_domain_enable,
  347. },
  348. };
  349. static int set_power_limit(struct powercap_zone *power_zone, int id,
  350. u64 power_limit)
  351. {
  352. struct rapl_domain *rd;
  353. struct rapl_package *rp;
  354. int ret = 0;
  355. get_online_cpus();
  356. rd = power_zone_to_rapl_domain(power_zone);
  357. rp = find_package_by_id(rd->package_id);
  358. if (!rp) {
  359. ret = -ENODEV;
  360. goto set_exit;
  361. }
  362. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  363. dev_warn(&power_zone->dev, "%s locked by BIOS, monitoring only\n",
  364. rd->name);
  365. ret = -EACCES;
  366. goto set_exit;
  367. }
  368. switch (rd->rpl[id].prim_id) {
  369. case PL1_ENABLE:
  370. rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
  371. break;
  372. case PL2_ENABLE:
  373. rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
  374. break;
  375. default:
  376. ret = -EINVAL;
  377. }
  378. if (!ret)
  379. package_power_limit_irq_save(rd->package_id);
  380. set_exit:
  381. put_online_cpus();
  382. return ret;
  383. }
  384. static int get_current_power_limit(struct powercap_zone *power_zone, int id,
  385. u64 *data)
  386. {
  387. struct rapl_domain *rd;
  388. u64 val;
  389. int prim;
  390. int ret = 0;
  391. get_online_cpus();
  392. rd = power_zone_to_rapl_domain(power_zone);
  393. switch (rd->rpl[id].prim_id) {
  394. case PL1_ENABLE:
  395. prim = POWER_LIMIT1;
  396. break;
  397. case PL2_ENABLE:
  398. prim = POWER_LIMIT2;
  399. break;
  400. default:
  401. put_online_cpus();
  402. return -EINVAL;
  403. }
  404. if (rapl_read_data_raw(rd, prim, true, &val))
  405. ret = -EIO;
  406. else
  407. *data = val;
  408. put_online_cpus();
  409. return ret;
  410. }
  411. static int set_time_window(struct powercap_zone *power_zone, int id,
  412. u64 window)
  413. {
  414. struct rapl_domain *rd;
  415. int ret = 0;
  416. get_online_cpus();
  417. rd = power_zone_to_rapl_domain(power_zone);
  418. switch (rd->rpl[id].prim_id) {
  419. case PL1_ENABLE:
  420. rapl_write_data_raw(rd, TIME_WINDOW1, window);
  421. break;
  422. case PL2_ENABLE:
  423. rapl_write_data_raw(rd, TIME_WINDOW2, window);
  424. break;
  425. default:
  426. ret = -EINVAL;
  427. }
  428. put_online_cpus();
  429. return ret;
  430. }
  431. static int get_time_window(struct powercap_zone *power_zone, int id, u64 *data)
  432. {
  433. struct rapl_domain *rd;
  434. u64 val;
  435. int ret = 0;
  436. get_online_cpus();
  437. rd = power_zone_to_rapl_domain(power_zone);
  438. switch (rd->rpl[id].prim_id) {
  439. case PL1_ENABLE:
  440. ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
  441. break;
  442. case PL2_ENABLE:
  443. ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
  444. break;
  445. default:
  446. put_online_cpus();
  447. return -EINVAL;
  448. }
  449. if (!ret)
  450. *data = val;
  451. put_online_cpus();
  452. return ret;
  453. }
  454. static const char *get_constraint_name(struct powercap_zone *power_zone, int id)
  455. {
  456. struct rapl_power_limit *rpl;
  457. struct rapl_domain *rd;
  458. rd = power_zone_to_rapl_domain(power_zone);
  459. rpl = (struct rapl_power_limit *) &rd->rpl[id];
  460. return rpl->name;
  461. }
  462. static int get_max_power(struct powercap_zone *power_zone, int id,
  463. u64 *data)
  464. {
  465. struct rapl_domain *rd;
  466. u64 val;
  467. int prim;
  468. int ret = 0;
  469. get_online_cpus();
  470. rd = power_zone_to_rapl_domain(power_zone);
  471. switch (rd->rpl[id].prim_id) {
  472. case PL1_ENABLE:
  473. prim = THERMAL_SPEC_POWER;
  474. break;
  475. case PL2_ENABLE:
  476. prim = MAX_POWER;
  477. break;
  478. default:
  479. put_online_cpus();
  480. return -EINVAL;
  481. }
  482. if (rapl_read_data_raw(rd, prim, true, &val))
  483. ret = -EIO;
  484. else
  485. *data = val;
  486. put_online_cpus();
  487. return ret;
  488. }
  489. static struct powercap_zone_constraint_ops constraint_ops = {
  490. .set_power_limit_uw = set_power_limit,
  491. .get_power_limit_uw = get_current_power_limit,
  492. .set_time_window_us = set_time_window,
  493. .get_time_window_us = get_time_window,
  494. .get_max_power_uw = get_max_power,
  495. .get_name = get_constraint_name,
  496. };
  497. /* called after domain detection and package level data are set */
  498. static void rapl_init_domains(struct rapl_package *rp)
  499. {
  500. int i;
  501. struct rapl_domain *rd = rp->domains;
  502. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  503. unsigned int mask = rp->domain_map & (1 << i);
  504. switch (mask) {
  505. case BIT(RAPL_DOMAIN_PACKAGE):
  506. rd->name = rapl_domain_names[RAPL_DOMAIN_PACKAGE];
  507. rd->id = RAPL_DOMAIN_PACKAGE;
  508. rd->msrs[0] = MSR_PKG_POWER_LIMIT;
  509. rd->msrs[1] = MSR_PKG_ENERGY_STATUS;
  510. rd->msrs[2] = MSR_PKG_PERF_STATUS;
  511. rd->msrs[3] = 0;
  512. rd->msrs[4] = MSR_PKG_POWER_INFO;
  513. rd->rpl[0].prim_id = PL1_ENABLE;
  514. rd->rpl[0].name = pl1_name;
  515. rd->rpl[1].prim_id = PL2_ENABLE;
  516. rd->rpl[1].name = pl2_name;
  517. break;
  518. case BIT(RAPL_DOMAIN_PP0):
  519. rd->name = rapl_domain_names[RAPL_DOMAIN_PP0];
  520. rd->id = RAPL_DOMAIN_PP0;
  521. rd->msrs[0] = MSR_PP0_POWER_LIMIT;
  522. rd->msrs[1] = MSR_PP0_ENERGY_STATUS;
  523. rd->msrs[2] = 0;
  524. rd->msrs[3] = MSR_PP0_POLICY;
  525. rd->msrs[4] = 0;
  526. rd->rpl[0].prim_id = PL1_ENABLE;
  527. rd->rpl[0].name = pl1_name;
  528. break;
  529. case BIT(RAPL_DOMAIN_PP1):
  530. rd->name = rapl_domain_names[RAPL_DOMAIN_PP1];
  531. rd->id = RAPL_DOMAIN_PP1;
  532. rd->msrs[0] = MSR_PP1_POWER_LIMIT;
  533. rd->msrs[1] = MSR_PP1_ENERGY_STATUS;
  534. rd->msrs[2] = 0;
  535. rd->msrs[3] = MSR_PP1_POLICY;
  536. rd->msrs[4] = 0;
  537. rd->rpl[0].prim_id = PL1_ENABLE;
  538. rd->rpl[0].name = pl1_name;
  539. break;
  540. case BIT(RAPL_DOMAIN_DRAM):
  541. rd->name = rapl_domain_names[RAPL_DOMAIN_DRAM];
  542. rd->id = RAPL_DOMAIN_DRAM;
  543. rd->msrs[0] = MSR_DRAM_POWER_LIMIT;
  544. rd->msrs[1] = MSR_DRAM_ENERGY_STATUS;
  545. rd->msrs[2] = MSR_DRAM_PERF_STATUS;
  546. rd->msrs[3] = 0;
  547. rd->msrs[4] = MSR_DRAM_POWER_INFO;
  548. rd->rpl[0].prim_id = PL1_ENABLE;
  549. rd->rpl[0].name = pl1_name;
  550. break;
  551. }
  552. if (mask) {
  553. rd->package_id = rp->id;
  554. rd++;
  555. }
  556. }
  557. }
  558. static u64 rapl_unit_xlate(int package, enum unit_type type, u64 value,
  559. int to_raw)
  560. {
  561. u64 units = 1;
  562. struct rapl_package *rp;
  563. rp = find_package_by_id(package);
  564. if (!rp)
  565. return value;
  566. switch (type) {
  567. case POWER_UNIT:
  568. units = rp->power_unit;
  569. break;
  570. case ENERGY_UNIT:
  571. units = rp->energy_unit;
  572. break;
  573. case TIME_UNIT:
  574. return rapl_defaults->compute_time_window(rp, value, to_raw);
  575. case ARBITRARY_UNIT:
  576. default:
  577. return value;
  578. };
  579. if (to_raw)
  580. return div64_u64(value, units);
  581. value *= units;
  582. return value;
  583. }
  584. /* in the order of enum rapl_primitives */
  585. static struct rapl_primitive_info rpi[] = {
  586. /* name, mask, shift, msr index, unit divisor */
  587. PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
  588. RAPL_DOMAIN_MSR_STATUS, ENERGY_UNIT, 0),
  589. PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
  590. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  591. PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
  592. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  593. PRIMITIVE_INFO_INIT(FW_LOCK, POWER_PP_LOCK, 31,
  594. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  595. PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
  596. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  597. PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
  598. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  599. PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
  600. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  601. PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
  602. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  603. PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
  604. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  605. PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
  606. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  607. PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
  608. 0, RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  609. PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
  610. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  611. PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
  612. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  613. PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
  614. RAPL_DOMAIN_MSR_INFO, TIME_UNIT, 0),
  615. PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
  616. RAPL_DOMAIN_MSR_PERF, TIME_UNIT, 0),
  617. PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
  618. RAPL_DOMAIN_MSR_POLICY, ARBITRARY_UNIT, 0),
  619. /* non-hardware */
  620. PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
  621. RAPL_PRIMITIVE_DERIVED),
  622. {NULL, 0, 0, 0},
  623. };
  624. /* Read primitive data based on its related struct rapl_primitive_info.
  625. * if xlate flag is set, return translated data based on data units, i.e.
  626. * time, energy, and power.
  627. * RAPL MSRs are non-architectual and are laid out not consistently across
  628. * domains. Here we use primitive info to allow writing consolidated access
  629. * functions.
  630. * For a given primitive, it is processed by MSR mask and shift. Unit conversion
  631. * is pre-assigned based on RAPL unit MSRs read at init time.
  632. * 63-------------------------- 31--------------------------- 0
  633. * | xxxxx (mask) |
  634. * | |<- shift ----------------|
  635. * 63-------------------------- 31--------------------------- 0
  636. */
  637. static int rapl_read_data_raw(struct rapl_domain *rd,
  638. enum rapl_primitives prim,
  639. bool xlate, u64 *data)
  640. {
  641. u64 value, final;
  642. u32 msr;
  643. struct rapl_primitive_info *rp = &rpi[prim];
  644. int cpu;
  645. if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
  646. return -EINVAL;
  647. msr = rd->msrs[rp->id];
  648. if (!msr)
  649. return -EINVAL;
  650. /* use physical package id to look up active cpus */
  651. cpu = find_active_cpu_on_package(rd->package_id);
  652. if (cpu < 0)
  653. return cpu;
  654. /* special-case package domain, which uses a different bit*/
  655. if (prim == FW_LOCK && rd->id == RAPL_DOMAIN_PACKAGE) {
  656. rp->mask = POWER_PACKAGE_LOCK;
  657. rp->shift = 63;
  658. }
  659. /* non-hardware data are collected by the polling thread */
  660. if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
  661. *data = rd->rdd.primitives[prim];
  662. return 0;
  663. }
  664. if (rdmsrl_safe_on_cpu(cpu, msr, &value)) {
  665. pr_debug("failed to read msr 0x%x on cpu %d\n", msr, cpu);
  666. return -EIO;
  667. }
  668. final = value & rp->mask;
  669. final = final >> rp->shift;
  670. if (xlate)
  671. *data = rapl_unit_xlate(rd->package_id, rp->unit, final, 0);
  672. else
  673. *data = final;
  674. return 0;
  675. }
  676. /* Similar use of primitive info in the read counterpart */
  677. static int rapl_write_data_raw(struct rapl_domain *rd,
  678. enum rapl_primitives prim,
  679. unsigned long long value)
  680. {
  681. u64 msr_val;
  682. u32 msr;
  683. struct rapl_primitive_info *rp = &rpi[prim];
  684. int cpu;
  685. cpu = find_active_cpu_on_package(rd->package_id);
  686. if (cpu < 0)
  687. return cpu;
  688. msr = rd->msrs[rp->id];
  689. if (rdmsrl_safe_on_cpu(cpu, msr, &msr_val)) {
  690. dev_dbg(&rd->power_zone.dev,
  691. "failed to read msr 0x%x on cpu %d\n", msr, cpu);
  692. return -EIO;
  693. }
  694. value = rapl_unit_xlate(rd->package_id, rp->unit, value, 1);
  695. msr_val &= ~rp->mask;
  696. msr_val |= value << rp->shift;
  697. if (wrmsrl_safe_on_cpu(cpu, msr, msr_val)) {
  698. dev_dbg(&rd->power_zone.dev,
  699. "failed to write msr 0x%x on cpu %d\n", msr, cpu);
  700. return -EIO;
  701. }
  702. return 0;
  703. }
  704. /*
  705. * Raw RAPL data stored in MSRs are in certain scales. We need to
  706. * convert them into standard units based on the units reported in
  707. * the RAPL unit MSRs. This is specific to CPUs as the method to
  708. * calculate units differ on different CPUs.
  709. * We convert the units to below format based on CPUs.
  710. * i.e.
  711. * energy unit: microJoules : Represented in microJoules by default
  712. * power unit : microWatts : Represented in milliWatts by default
  713. * time unit : microseconds: Represented in seconds by default
  714. */
  715. static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
  716. {
  717. u64 msr_val;
  718. u32 value;
  719. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  720. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  721. MSR_RAPL_POWER_UNIT, cpu);
  722. return -ENODEV;
  723. }
  724. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  725. rp->energy_unit = 1000000 / (1 << value);
  726. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  727. rp->power_unit = 1000000 / (1 << value);
  728. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  729. rp->time_unit = 1000000 / (1 << value);
  730. pr_debug("Core CPU package %d energy=%duJ, time=%dus, power=%duW\n",
  731. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  732. return 0;
  733. }
  734. static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
  735. {
  736. u64 msr_val;
  737. u32 value;
  738. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  739. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  740. MSR_RAPL_POWER_UNIT, cpu);
  741. return -ENODEV;
  742. }
  743. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  744. rp->energy_unit = 1 << value;
  745. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  746. rp->power_unit = (1 << value) * 1000;
  747. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  748. rp->time_unit = 1000000 / (1 << value);
  749. pr_debug("Atom package %d energy=%duJ, time=%dus, power=%duW\n",
  750. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  751. return 0;
  752. }
  753. /* REVISIT:
  754. * When package power limit is set artificially low by RAPL, LVT
  755. * thermal interrupt for package power limit should be ignored
  756. * since we are not really exceeding the real limit. The intention
  757. * is to avoid excessive interrupts while we are trying to save power.
  758. * A useful feature might be routing the package_power_limit interrupt
  759. * to userspace via eventfd. once we have a usecase, this is simple
  760. * to do by adding an atomic notifier.
  761. */
  762. static void package_power_limit_irq_save(int package_id)
  763. {
  764. u32 l, h = 0;
  765. int cpu;
  766. struct rapl_package *rp;
  767. rp = find_package_by_id(package_id);
  768. if (!rp)
  769. return;
  770. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  771. return;
  772. cpu = find_active_cpu_on_package(package_id);
  773. if (cpu < 0)
  774. return;
  775. /* save the state of PLN irq mask bit before disabling it */
  776. rdmsr_safe_on_cpu(cpu, MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  777. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
  778. rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
  779. rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
  780. }
  781. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  782. wrmsr_on_cpu(cpu, MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  783. }
  784. /* restore per package power limit interrupt enable state */
  785. static void package_power_limit_irq_restore(int package_id)
  786. {
  787. u32 l, h;
  788. int cpu;
  789. struct rapl_package *rp;
  790. rp = find_package_by_id(package_id);
  791. if (!rp)
  792. return;
  793. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  794. return;
  795. cpu = find_active_cpu_on_package(package_id);
  796. if (cpu < 0)
  797. return;
  798. /* irq enable state not saved, nothing to restore */
  799. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
  800. return;
  801. rdmsr_safe_on_cpu(cpu, MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  802. if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
  803. l |= PACKAGE_THERM_INT_PLN_ENABLE;
  804. else
  805. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  806. wrmsr_on_cpu(cpu, MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  807. }
  808. static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
  809. {
  810. int nr_powerlimit = find_nr_power_limit(rd);
  811. /* always enable clamp such that p-state can go below OS requested
  812. * range. power capping priority over guranteed frequency.
  813. */
  814. rapl_write_data_raw(rd, PL1_CLAMP, mode);
  815. /* some domains have pl2 */
  816. if (nr_powerlimit > 1) {
  817. rapl_write_data_raw(rd, PL2_ENABLE, mode);
  818. rapl_write_data_raw(rd, PL2_CLAMP, mode);
  819. }
  820. }
  821. static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
  822. {
  823. static u32 power_ctrl_orig_val;
  824. u32 mdata;
  825. if (!power_ctrl_orig_val)
  826. iosf_mbi_read(BT_MBI_UNIT_PMC, BT_MBI_PMC_READ,
  827. IOSF_CPU_POWER_BUDGET_CTL, &power_ctrl_orig_val);
  828. mdata = power_ctrl_orig_val;
  829. if (enable) {
  830. mdata &= ~(0x7f << 8);
  831. mdata |= 1 << 8;
  832. }
  833. iosf_mbi_write(BT_MBI_UNIT_PMC, BT_MBI_PMC_WRITE,
  834. IOSF_CPU_POWER_BUDGET_CTL, mdata);
  835. }
  836. static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
  837. bool to_raw)
  838. {
  839. u64 f, y; /* fraction and exp. used for time unit */
  840. /*
  841. * Special processing based on 2^Y*(1+F/4), refer
  842. * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
  843. */
  844. if (!to_raw) {
  845. f = (value & 0x60) >> 5;
  846. y = value & 0x1f;
  847. value = (1 << y) * (4 + f) * rp->time_unit / 4;
  848. } else {
  849. do_div(value, rp->time_unit);
  850. y = ilog2(value);
  851. f = div64_u64(4 * (value - (1 << y)), 1 << y);
  852. value = (y & 0x1f) | ((f & 0x3) << 5);
  853. }
  854. return value;
  855. }
  856. static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
  857. bool to_raw)
  858. {
  859. /*
  860. * Atom time unit encoding is straight forward val * time_unit,
  861. * where time_unit is default to 1 sec. Never 0.
  862. */
  863. if (!to_raw)
  864. return (value) ? value *= rp->time_unit : rp->time_unit;
  865. else
  866. value = div64_u64(value, rp->time_unit);
  867. return value;
  868. }
  869. static const struct rapl_defaults rapl_defaults_core = {
  870. .check_unit = rapl_check_unit_core,
  871. .set_floor_freq = set_floor_freq_default,
  872. .compute_time_window = rapl_compute_time_window_core,
  873. };
  874. static const struct rapl_defaults rapl_defaults_atom = {
  875. .check_unit = rapl_check_unit_atom,
  876. .set_floor_freq = set_floor_freq_atom,
  877. .compute_time_window = rapl_compute_time_window_atom,
  878. };
  879. #define RAPL_CPU(_model, _ops) { \
  880. .vendor = X86_VENDOR_INTEL, \
  881. .family = 6, \
  882. .model = _model, \
  883. .driver_data = (kernel_ulong_t)&_ops, \
  884. }
  885. static const struct x86_cpu_id rapl_ids[] = {
  886. RAPL_CPU(0x2a, rapl_defaults_core),/* Sandy Bridge */
  887. RAPL_CPU(0x2d, rapl_defaults_core),/* Sandy Bridge EP */
  888. RAPL_CPU(0x37, rapl_defaults_atom),/* Valleyview */
  889. RAPL_CPU(0x3a, rapl_defaults_core),/* Ivy Bridge */
  890. RAPL_CPU(0x3c, rapl_defaults_core),/* Haswell */
  891. RAPL_CPU(0x3d, rapl_defaults_core),/* Broadwell */
  892. RAPL_CPU(0x3f, rapl_defaults_core),/* Haswell */
  893. RAPL_CPU(0x45, rapl_defaults_core),/* Haswell ULT */
  894. RAPL_CPU(0x4C, rapl_defaults_atom),/* Braswell */
  895. RAPL_CPU(0x4A, rapl_defaults_atom),/* Tangier */
  896. RAPL_CPU(0x56, rapl_defaults_core),/* Future Xeon */
  897. RAPL_CPU(0x5A, rapl_defaults_atom),/* Annidale */
  898. {}
  899. };
  900. MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
  901. /* read once for all raw primitive data for all packages, domains */
  902. static void rapl_update_domain_data(void)
  903. {
  904. int dmn, prim;
  905. u64 val;
  906. struct rapl_package *rp;
  907. list_for_each_entry(rp, &rapl_packages, plist) {
  908. for (dmn = 0; dmn < rp->nr_domains; dmn++) {
  909. pr_debug("update package %d domain %s data\n", rp->id,
  910. rp->domains[dmn].name);
  911. /* exclude non-raw primitives */
  912. for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++)
  913. if (!rapl_read_data_raw(&rp->domains[dmn], prim,
  914. rpi[prim].unit,
  915. &val))
  916. rp->domains[dmn].rdd.primitives[prim] =
  917. val;
  918. }
  919. }
  920. }
  921. static int rapl_unregister_powercap(void)
  922. {
  923. struct rapl_package *rp;
  924. struct rapl_domain *rd, *rd_package = NULL;
  925. /* unregister all active rapl packages from the powercap layer,
  926. * hotplug lock held
  927. */
  928. list_for_each_entry(rp, &rapl_packages, plist) {
  929. package_power_limit_irq_restore(rp->id);
  930. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  931. rd++) {
  932. pr_debug("remove package, undo power limit on %d: %s\n",
  933. rp->id, rd->name);
  934. rapl_write_data_raw(rd, PL1_ENABLE, 0);
  935. rapl_write_data_raw(rd, PL2_ENABLE, 0);
  936. rapl_write_data_raw(rd, PL1_CLAMP, 0);
  937. rapl_write_data_raw(rd, PL2_CLAMP, 0);
  938. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  939. rd_package = rd;
  940. continue;
  941. }
  942. powercap_unregister_zone(control_type, &rd->power_zone);
  943. }
  944. /* do the package zone last */
  945. if (rd_package)
  946. powercap_unregister_zone(control_type,
  947. &rd_package->power_zone);
  948. }
  949. powercap_unregister_control_type(control_type);
  950. return 0;
  951. }
  952. static int rapl_package_register_powercap(struct rapl_package *rp)
  953. {
  954. struct rapl_domain *rd;
  955. int ret = 0;
  956. char dev_name[17]; /* max domain name = 7 + 1 + 8 for int + 1 for null*/
  957. struct powercap_zone *power_zone = NULL;
  958. int nr_pl;
  959. /* first we register package domain as the parent zone*/
  960. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  961. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  962. nr_pl = find_nr_power_limit(rd);
  963. pr_debug("register socket %d package domain %s\n",
  964. rp->id, rd->name);
  965. memset(dev_name, 0, sizeof(dev_name));
  966. snprintf(dev_name, sizeof(dev_name), "%s-%d",
  967. rd->name, rp->id);
  968. power_zone = powercap_register_zone(&rd->power_zone,
  969. control_type,
  970. dev_name, NULL,
  971. &zone_ops[rd->id],
  972. nr_pl,
  973. &constraint_ops);
  974. if (IS_ERR(power_zone)) {
  975. pr_debug("failed to register package, %d\n",
  976. rp->id);
  977. ret = PTR_ERR(power_zone);
  978. goto exit_package;
  979. }
  980. /* track parent zone in per package/socket data */
  981. rp->power_zone = power_zone;
  982. /* done, only one package domain per socket */
  983. break;
  984. }
  985. }
  986. if (!power_zone) {
  987. pr_err("no package domain found, unknown topology!\n");
  988. ret = -ENODEV;
  989. goto exit_package;
  990. }
  991. /* now register domains as children of the socket/package*/
  992. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  993. if (rd->id == RAPL_DOMAIN_PACKAGE)
  994. continue;
  995. /* number of power limits per domain varies */
  996. nr_pl = find_nr_power_limit(rd);
  997. power_zone = powercap_register_zone(&rd->power_zone,
  998. control_type, rd->name,
  999. rp->power_zone,
  1000. &zone_ops[rd->id], nr_pl,
  1001. &constraint_ops);
  1002. if (IS_ERR(power_zone)) {
  1003. pr_debug("failed to register power_zone, %d:%s:%s\n",
  1004. rp->id, rd->name, dev_name);
  1005. ret = PTR_ERR(power_zone);
  1006. goto err_cleanup;
  1007. }
  1008. }
  1009. exit_package:
  1010. return ret;
  1011. err_cleanup:
  1012. /* clean up previously initialized domains within the package if we
  1013. * failed after the first domain setup.
  1014. */
  1015. while (--rd >= rp->domains) {
  1016. pr_debug("unregister package %d domain %s\n", rp->id, rd->name);
  1017. powercap_unregister_zone(control_type, &rd->power_zone);
  1018. }
  1019. return ret;
  1020. }
  1021. static int rapl_register_powercap(void)
  1022. {
  1023. struct rapl_domain *rd;
  1024. struct rapl_package *rp;
  1025. int ret = 0;
  1026. control_type = powercap_register_control_type(NULL, "intel-rapl", NULL);
  1027. if (IS_ERR(control_type)) {
  1028. pr_debug("failed to register powercap control_type.\n");
  1029. return PTR_ERR(control_type);
  1030. }
  1031. /* read the initial data */
  1032. rapl_update_domain_data();
  1033. list_for_each_entry(rp, &rapl_packages, plist)
  1034. if (rapl_package_register_powercap(rp))
  1035. goto err_cleanup_package;
  1036. return ret;
  1037. err_cleanup_package:
  1038. /* clean up previously initialized packages */
  1039. list_for_each_entry_continue_reverse(rp, &rapl_packages, plist) {
  1040. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  1041. rd++) {
  1042. pr_debug("unregister zone/package %d, %s domain\n",
  1043. rp->id, rd->name);
  1044. powercap_unregister_zone(control_type, &rd->power_zone);
  1045. }
  1046. }
  1047. return ret;
  1048. }
  1049. static int rapl_check_domain(int cpu, int domain)
  1050. {
  1051. unsigned msr;
  1052. u64 val = 0;
  1053. switch (domain) {
  1054. case RAPL_DOMAIN_PACKAGE:
  1055. msr = MSR_PKG_ENERGY_STATUS;
  1056. break;
  1057. case RAPL_DOMAIN_PP0:
  1058. msr = MSR_PP0_ENERGY_STATUS;
  1059. break;
  1060. case RAPL_DOMAIN_PP1:
  1061. msr = MSR_PP1_ENERGY_STATUS;
  1062. break;
  1063. case RAPL_DOMAIN_DRAM:
  1064. msr = MSR_DRAM_ENERGY_STATUS;
  1065. break;
  1066. default:
  1067. pr_err("invalid domain id %d\n", domain);
  1068. return -EINVAL;
  1069. }
  1070. /* make sure domain counters are available and contains non-zero
  1071. * values, otherwise skip it.
  1072. */
  1073. if (rdmsrl_safe_on_cpu(cpu, msr, &val) || !val)
  1074. return -ENODEV;
  1075. return 0;
  1076. }
  1077. /* Detect active and valid domains for the given CPU, caller must
  1078. * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
  1079. */
  1080. static int rapl_detect_domains(struct rapl_package *rp, int cpu)
  1081. {
  1082. int i;
  1083. int ret = 0;
  1084. struct rapl_domain *rd;
  1085. u64 locked;
  1086. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  1087. /* use physical package id to read counters */
  1088. if (!rapl_check_domain(cpu, i)) {
  1089. rp->domain_map |= 1 << i;
  1090. pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
  1091. }
  1092. }
  1093. rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
  1094. if (!rp->nr_domains) {
  1095. pr_err("no valid rapl domains found in package %d\n", rp->id);
  1096. ret = -ENODEV;
  1097. goto done;
  1098. }
  1099. pr_debug("found %d domains on package %d\n", rp->nr_domains, rp->id);
  1100. rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
  1101. GFP_KERNEL);
  1102. if (!rp->domains) {
  1103. ret = -ENOMEM;
  1104. goto done;
  1105. }
  1106. rapl_init_domains(rp);
  1107. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1108. /* check if the domain is locked by BIOS */
  1109. if (rapl_read_data_raw(rd, FW_LOCK, false, &locked)) {
  1110. pr_info("RAPL package %d domain %s locked by BIOS\n",
  1111. rp->id, rd->name);
  1112. rd->state |= DOMAIN_STATE_BIOS_LOCKED;
  1113. }
  1114. }
  1115. done:
  1116. return ret;
  1117. }
  1118. static bool is_package_new(int package)
  1119. {
  1120. struct rapl_package *rp;
  1121. /* caller prevents cpu hotplug, there will be no new packages added
  1122. * or deleted while traversing the package list, no need for locking.
  1123. */
  1124. list_for_each_entry(rp, &rapl_packages, plist)
  1125. if (package == rp->id)
  1126. return false;
  1127. return true;
  1128. }
  1129. /* RAPL interface can be made of a two-level hierarchy: package level and domain
  1130. * level. We first detect the number of packages then domains of each package.
  1131. * We have to consider the possiblity of CPU online/offline due to hotplug and
  1132. * other scenarios.
  1133. */
  1134. static int rapl_detect_topology(void)
  1135. {
  1136. int i;
  1137. int phy_package_id;
  1138. struct rapl_package *new_package, *rp;
  1139. for_each_online_cpu(i) {
  1140. phy_package_id = topology_physical_package_id(i);
  1141. if (is_package_new(phy_package_id)) {
  1142. new_package = kzalloc(sizeof(*rp), GFP_KERNEL);
  1143. if (!new_package) {
  1144. rapl_cleanup_data();
  1145. return -ENOMEM;
  1146. }
  1147. /* add the new package to the list */
  1148. new_package->id = phy_package_id;
  1149. new_package->nr_cpus = 1;
  1150. /* check if the package contains valid domains */
  1151. if (rapl_detect_domains(new_package, i) ||
  1152. rapl_defaults->check_unit(new_package, i)) {
  1153. kfree(new_package->domains);
  1154. kfree(new_package);
  1155. /* free up the packages already initialized */
  1156. rapl_cleanup_data();
  1157. return -ENODEV;
  1158. }
  1159. INIT_LIST_HEAD(&new_package->plist);
  1160. list_add(&new_package->plist, &rapl_packages);
  1161. } else {
  1162. rp = find_package_by_id(phy_package_id);
  1163. if (rp)
  1164. ++rp->nr_cpus;
  1165. }
  1166. }
  1167. return 0;
  1168. }
  1169. /* called from CPU hotplug notifier, hotplug lock held */
  1170. static void rapl_remove_package(struct rapl_package *rp)
  1171. {
  1172. struct rapl_domain *rd, *rd_package = NULL;
  1173. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1174. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1175. rd_package = rd;
  1176. continue;
  1177. }
  1178. pr_debug("remove package %d, %s domain\n", rp->id, rd->name);
  1179. powercap_unregister_zone(control_type, &rd->power_zone);
  1180. }
  1181. /* do parent zone last */
  1182. powercap_unregister_zone(control_type, &rd_package->power_zone);
  1183. list_del(&rp->plist);
  1184. kfree(rp);
  1185. }
  1186. /* called from CPU hotplug notifier, hotplug lock held */
  1187. static int rapl_add_package(int cpu)
  1188. {
  1189. int ret = 0;
  1190. int phy_package_id;
  1191. struct rapl_package *rp;
  1192. phy_package_id = topology_physical_package_id(cpu);
  1193. rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
  1194. if (!rp)
  1195. return -ENOMEM;
  1196. /* add the new package to the list */
  1197. rp->id = phy_package_id;
  1198. rp->nr_cpus = 1;
  1199. /* check if the package contains valid domains */
  1200. if (rapl_detect_domains(rp, cpu) ||
  1201. rapl_defaults->check_unit(rp, cpu)) {
  1202. ret = -ENODEV;
  1203. goto err_free_package;
  1204. }
  1205. if (!rapl_package_register_powercap(rp)) {
  1206. INIT_LIST_HEAD(&rp->plist);
  1207. list_add(&rp->plist, &rapl_packages);
  1208. return ret;
  1209. }
  1210. err_free_package:
  1211. kfree(rp->domains);
  1212. kfree(rp);
  1213. return ret;
  1214. }
  1215. /* Handles CPU hotplug on multi-socket systems.
  1216. * If a CPU goes online as the first CPU of the physical package
  1217. * we add the RAPL package to the system. Similarly, when the last
  1218. * CPU of the package is removed, we remove the RAPL package and its
  1219. * associated domains. Cooling devices are handled accordingly at
  1220. * per-domain level.
  1221. */
  1222. static int rapl_cpu_callback(struct notifier_block *nfb,
  1223. unsigned long action, void *hcpu)
  1224. {
  1225. unsigned long cpu = (unsigned long)hcpu;
  1226. int phy_package_id;
  1227. struct rapl_package *rp;
  1228. phy_package_id = topology_physical_package_id(cpu);
  1229. switch (action) {
  1230. case CPU_ONLINE:
  1231. case CPU_ONLINE_FROZEN:
  1232. case CPU_DOWN_FAILED:
  1233. case CPU_DOWN_FAILED_FROZEN:
  1234. rp = find_package_by_id(phy_package_id);
  1235. if (rp)
  1236. ++rp->nr_cpus;
  1237. else
  1238. rapl_add_package(cpu);
  1239. break;
  1240. case CPU_DOWN_PREPARE:
  1241. case CPU_DOWN_PREPARE_FROZEN:
  1242. rp = find_package_by_id(phy_package_id);
  1243. if (!rp)
  1244. break;
  1245. if (--rp->nr_cpus == 0)
  1246. rapl_remove_package(rp);
  1247. }
  1248. return NOTIFY_OK;
  1249. }
  1250. static struct notifier_block rapl_cpu_notifier = {
  1251. .notifier_call = rapl_cpu_callback,
  1252. };
  1253. static int __init rapl_init(void)
  1254. {
  1255. int ret = 0;
  1256. const struct x86_cpu_id *id;
  1257. id = x86_match_cpu(rapl_ids);
  1258. if (!id) {
  1259. pr_err("driver does not support CPU family %d model %d\n",
  1260. boot_cpu_data.x86, boot_cpu_data.x86_model);
  1261. return -ENODEV;
  1262. }
  1263. rapl_defaults = (struct rapl_defaults *)id->driver_data;
  1264. cpu_notifier_register_begin();
  1265. /* prevent CPU hotplug during detection */
  1266. get_online_cpus();
  1267. ret = rapl_detect_topology();
  1268. if (ret)
  1269. goto done;
  1270. if (rapl_register_powercap()) {
  1271. rapl_cleanup_data();
  1272. ret = -ENODEV;
  1273. goto done;
  1274. }
  1275. __register_hotcpu_notifier(&rapl_cpu_notifier);
  1276. done:
  1277. put_online_cpus();
  1278. cpu_notifier_register_done();
  1279. return ret;
  1280. }
  1281. static void __exit rapl_exit(void)
  1282. {
  1283. cpu_notifier_register_begin();
  1284. get_online_cpus();
  1285. __unregister_hotcpu_notifier(&rapl_cpu_notifier);
  1286. rapl_unregister_powercap();
  1287. rapl_cleanup_data();
  1288. put_online_cpus();
  1289. cpu_notifier_register_done();
  1290. }
  1291. module_init(rapl_init);
  1292. module_exit(rapl_exit);
  1293. MODULE_DESCRIPTION("Driver for Intel RAPL (Running Average Power Limit)");
  1294. MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
  1295. MODULE_LICENSE("GPL v2");