pci.c 117 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544
  1. /*
  2. * PCI Bus Services, see include/linux/pci.h for further explanation.
  3. *
  4. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  5. * David Mosberger-Tang
  6. *
  7. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/delay.h>
  11. #include <linux/init.h>
  12. #include <linux/pci.h>
  13. #include <linux/pm.h>
  14. #include <linux/slab.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/string.h>
  18. #include <linux/log2.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/pm_wakeup.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/pci_hotplug.h>
  25. #include <asm-generic/pci-bridge.h>
  26. #include <asm/setup.h>
  27. #include "pci.h"
  28. const char *pci_power_names[] = {
  29. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  30. };
  31. EXPORT_SYMBOL_GPL(pci_power_names);
  32. int isa_dma_bridge_buggy;
  33. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  34. int pci_pci_problems;
  35. EXPORT_SYMBOL(pci_pci_problems);
  36. unsigned int pci_pm_d3_delay;
  37. static void pci_pme_list_scan(struct work_struct *work);
  38. static LIST_HEAD(pci_pme_list);
  39. static DEFINE_MUTEX(pci_pme_list_mutex);
  40. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  41. struct pci_pme_device {
  42. struct list_head list;
  43. struct pci_dev *dev;
  44. };
  45. #define PME_TIMEOUT 1000 /* How long between PME checks */
  46. static void pci_dev_d3_sleep(struct pci_dev *dev)
  47. {
  48. unsigned int delay = dev->d3_delay;
  49. if (delay < pci_pm_d3_delay)
  50. delay = pci_pm_d3_delay;
  51. msleep(delay);
  52. }
  53. #ifdef CONFIG_PCI_DOMAINS
  54. int pci_domains_supported = 1;
  55. #endif
  56. #define DEFAULT_CARDBUS_IO_SIZE (256)
  57. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  58. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  59. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  60. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  61. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  62. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  63. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  64. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  65. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  66. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
  67. /*
  68. * The default CLS is used if arch didn't set CLS explicitly and not
  69. * all pci devices agree on the same value. Arch can override either
  70. * the dfl or actual value as it sees fit. Don't forget this is
  71. * measured in 32-bit words, not bytes.
  72. */
  73. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  74. u8 pci_cache_line_size;
  75. /*
  76. * If we set up a device for bus mastering, we need to check the latency
  77. * timer as certain BIOSes forget to set it properly.
  78. */
  79. unsigned int pcibios_max_latency = 255;
  80. /* If set, the PCIe ARI capability will not be used. */
  81. static bool pcie_ari_disabled;
  82. /**
  83. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  84. * @bus: pointer to PCI bus structure to search
  85. *
  86. * Given a PCI bus, returns the highest PCI bus number present in the set
  87. * including the given PCI bus and its list of child PCI buses.
  88. */
  89. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  90. {
  91. struct pci_bus *tmp;
  92. unsigned char max, n;
  93. max = bus->busn_res.end;
  94. list_for_each_entry(tmp, &bus->children, node) {
  95. n = pci_bus_max_busnr(tmp);
  96. if (n > max)
  97. max = n;
  98. }
  99. return max;
  100. }
  101. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  102. #ifdef CONFIG_HAS_IOMEM
  103. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  104. {
  105. /*
  106. * Make sure the BAR is actually a memory resource, not an IO resource
  107. */
  108. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  109. WARN_ON(1);
  110. return NULL;
  111. }
  112. return ioremap_nocache(pci_resource_start(pdev, bar),
  113. pci_resource_len(pdev, bar));
  114. }
  115. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  116. #endif
  117. #define PCI_FIND_CAP_TTL 48
  118. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  119. u8 pos, int cap, int *ttl)
  120. {
  121. u8 id;
  122. while ((*ttl)--) {
  123. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  124. if (pos < 0x40)
  125. break;
  126. pos &= ~3;
  127. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
  128. &id);
  129. if (id == 0xff)
  130. break;
  131. if (id == cap)
  132. return pos;
  133. pos += PCI_CAP_LIST_NEXT;
  134. }
  135. return 0;
  136. }
  137. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  138. u8 pos, int cap)
  139. {
  140. int ttl = PCI_FIND_CAP_TTL;
  141. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  142. }
  143. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  144. {
  145. return __pci_find_next_cap(dev->bus, dev->devfn,
  146. pos + PCI_CAP_LIST_NEXT, cap);
  147. }
  148. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  149. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  150. unsigned int devfn, u8 hdr_type)
  151. {
  152. u16 status;
  153. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  154. if (!(status & PCI_STATUS_CAP_LIST))
  155. return 0;
  156. switch (hdr_type) {
  157. case PCI_HEADER_TYPE_NORMAL:
  158. case PCI_HEADER_TYPE_BRIDGE:
  159. return PCI_CAPABILITY_LIST;
  160. case PCI_HEADER_TYPE_CARDBUS:
  161. return PCI_CB_CAPABILITY_LIST;
  162. default:
  163. return 0;
  164. }
  165. return 0;
  166. }
  167. /**
  168. * pci_find_capability - query for devices' capabilities
  169. * @dev: PCI device to query
  170. * @cap: capability code
  171. *
  172. * Tell if a device supports a given PCI capability.
  173. * Returns the address of the requested capability structure within the
  174. * device's PCI configuration space or 0 in case the device does not
  175. * support it. Possible values for @cap:
  176. *
  177. * %PCI_CAP_ID_PM Power Management
  178. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  179. * %PCI_CAP_ID_VPD Vital Product Data
  180. * %PCI_CAP_ID_SLOTID Slot Identification
  181. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  182. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  183. * %PCI_CAP_ID_PCIX PCI-X
  184. * %PCI_CAP_ID_EXP PCI Express
  185. */
  186. int pci_find_capability(struct pci_dev *dev, int cap)
  187. {
  188. int pos;
  189. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  190. if (pos)
  191. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  192. return pos;
  193. }
  194. EXPORT_SYMBOL(pci_find_capability);
  195. /**
  196. * pci_bus_find_capability - query for devices' capabilities
  197. * @bus: the PCI bus to query
  198. * @devfn: PCI device to query
  199. * @cap: capability code
  200. *
  201. * Like pci_find_capability() but works for pci devices that do not have a
  202. * pci_dev structure set up yet.
  203. *
  204. * Returns the address of the requested capability structure within the
  205. * device's PCI configuration space or 0 in case the device does not
  206. * support it.
  207. */
  208. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  209. {
  210. int pos;
  211. u8 hdr_type;
  212. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  213. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  214. if (pos)
  215. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  216. return pos;
  217. }
  218. EXPORT_SYMBOL(pci_bus_find_capability);
  219. /**
  220. * pci_find_next_ext_capability - Find an extended capability
  221. * @dev: PCI device to query
  222. * @start: address at which to start looking (0 to start at beginning of list)
  223. * @cap: capability code
  224. *
  225. * Returns the address of the next matching extended capability structure
  226. * within the device's PCI configuration space or 0 if the device does
  227. * not support it. Some capabilities can occur several times, e.g., the
  228. * vendor-specific capability, and this provides a way to find them all.
  229. */
  230. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  231. {
  232. u32 header;
  233. int ttl;
  234. int pos = PCI_CFG_SPACE_SIZE;
  235. /* minimum 8 bytes per capability */
  236. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  237. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  238. return 0;
  239. if (start)
  240. pos = start;
  241. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  242. return 0;
  243. /*
  244. * If we have no capabilities, this is indicated by cap ID,
  245. * cap version and next pointer all being 0.
  246. */
  247. if (header == 0)
  248. return 0;
  249. while (ttl-- > 0) {
  250. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  251. return pos;
  252. pos = PCI_EXT_CAP_NEXT(header);
  253. if (pos < PCI_CFG_SPACE_SIZE)
  254. break;
  255. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  256. break;
  257. }
  258. return 0;
  259. }
  260. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  261. /**
  262. * pci_find_ext_capability - Find an extended capability
  263. * @dev: PCI device to query
  264. * @cap: capability code
  265. *
  266. * Returns the address of the requested extended capability structure
  267. * within the device's PCI configuration space or 0 if the device does
  268. * not support it. Possible values for @cap:
  269. *
  270. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  271. * %PCI_EXT_CAP_ID_VC Virtual Channel
  272. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  273. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  274. */
  275. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  276. {
  277. return pci_find_next_ext_capability(dev, 0, cap);
  278. }
  279. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  280. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  281. {
  282. int rc, ttl = PCI_FIND_CAP_TTL;
  283. u8 cap, mask;
  284. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  285. mask = HT_3BIT_CAP_MASK;
  286. else
  287. mask = HT_5BIT_CAP_MASK;
  288. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  289. PCI_CAP_ID_HT, &ttl);
  290. while (pos) {
  291. rc = pci_read_config_byte(dev, pos + 3, &cap);
  292. if (rc != PCIBIOS_SUCCESSFUL)
  293. return 0;
  294. if ((cap & mask) == ht_cap)
  295. return pos;
  296. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  297. pos + PCI_CAP_LIST_NEXT,
  298. PCI_CAP_ID_HT, &ttl);
  299. }
  300. return 0;
  301. }
  302. /**
  303. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  304. * @dev: PCI device to query
  305. * @pos: Position from which to continue searching
  306. * @ht_cap: Hypertransport capability code
  307. *
  308. * To be used in conjunction with pci_find_ht_capability() to search for
  309. * all capabilities matching @ht_cap. @pos should always be a value returned
  310. * from pci_find_ht_capability().
  311. *
  312. * NB. To be 100% safe against broken PCI devices, the caller should take
  313. * steps to avoid an infinite loop.
  314. */
  315. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  316. {
  317. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  318. }
  319. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  320. /**
  321. * pci_find_ht_capability - query a device's Hypertransport capabilities
  322. * @dev: PCI device to query
  323. * @ht_cap: Hypertransport capability code
  324. *
  325. * Tell if a device supports a given Hypertransport capability.
  326. * Returns an address within the device's PCI configuration space
  327. * or 0 in case the device does not support the request capability.
  328. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  329. * which has a Hypertransport capability matching @ht_cap.
  330. */
  331. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  332. {
  333. int pos;
  334. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  335. if (pos)
  336. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  337. return pos;
  338. }
  339. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  340. /**
  341. * pci_find_parent_resource - return resource region of parent bus of given region
  342. * @dev: PCI device structure contains resources to be searched
  343. * @res: child resource record for which parent is sought
  344. *
  345. * For given resource region of given device, return the resource
  346. * region of parent bus the given region is contained in.
  347. */
  348. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  349. struct resource *res)
  350. {
  351. const struct pci_bus *bus = dev->bus;
  352. struct resource *r;
  353. int i;
  354. pci_bus_for_each_resource(bus, r, i) {
  355. if (!r)
  356. continue;
  357. if (res->start && resource_contains(r, res)) {
  358. /*
  359. * If the window is prefetchable but the BAR is
  360. * not, the allocator made a mistake.
  361. */
  362. if (r->flags & IORESOURCE_PREFETCH &&
  363. !(res->flags & IORESOURCE_PREFETCH))
  364. return NULL;
  365. /*
  366. * If we're below a transparent bridge, there may
  367. * be both a positively-decoded aperture and a
  368. * subtractively-decoded region that contain the BAR.
  369. * We want the positively-decoded one, so this depends
  370. * on pci_bus_for_each_resource() giving us those
  371. * first.
  372. */
  373. return r;
  374. }
  375. }
  376. return NULL;
  377. }
  378. EXPORT_SYMBOL(pci_find_parent_resource);
  379. /**
  380. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  381. * @dev: the PCI device to operate on
  382. * @pos: config space offset of status word
  383. * @mask: mask of bit(s) to care about in status word
  384. *
  385. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  386. */
  387. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  388. {
  389. int i;
  390. /* Wait for Transaction Pending bit clean */
  391. for (i = 0; i < 4; i++) {
  392. u16 status;
  393. if (i)
  394. msleep((1 << (i - 1)) * 100);
  395. pci_read_config_word(dev, pos, &status);
  396. if (!(status & mask))
  397. return 1;
  398. }
  399. return 0;
  400. }
  401. /**
  402. * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
  403. * @dev: PCI device to have its BARs restored
  404. *
  405. * Restore the BAR values for a given device, so as to make it
  406. * accessible by its driver.
  407. */
  408. static void pci_restore_bars(struct pci_dev *dev)
  409. {
  410. int i;
  411. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  412. pci_update_resource(dev, i);
  413. }
  414. static struct pci_platform_pm_ops *pci_platform_pm;
  415. int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
  416. {
  417. if (!ops->is_manageable || !ops->set_state || !ops->choose_state
  418. || !ops->sleep_wake)
  419. return -EINVAL;
  420. pci_platform_pm = ops;
  421. return 0;
  422. }
  423. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  424. {
  425. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  426. }
  427. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  428. pci_power_t t)
  429. {
  430. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  431. }
  432. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  433. {
  434. return pci_platform_pm ?
  435. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  436. }
  437. static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
  438. {
  439. return pci_platform_pm ?
  440. pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
  441. }
  442. static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
  443. {
  444. return pci_platform_pm ?
  445. pci_platform_pm->run_wake(dev, enable) : -ENODEV;
  446. }
  447. /**
  448. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  449. * given PCI device
  450. * @dev: PCI device to handle.
  451. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  452. *
  453. * RETURN VALUE:
  454. * -EINVAL if the requested state is invalid.
  455. * -EIO if device does not support PCI PM or its PM capabilities register has a
  456. * wrong version, or device doesn't support the requested state.
  457. * 0 if device already is in the requested state.
  458. * 0 if device's power state has been successfully changed.
  459. */
  460. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  461. {
  462. u16 pmcsr;
  463. bool need_restore = false;
  464. /* Check if we're already there */
  465. if (dev->current_state == state)
  466. return 0;
  467. if (!dev->pm_cap)
  468. return -EIO;
  469. if (state < PCI_D0 || state > PCI_D3hot)
  470. return -EINVAL;
  471. /* Validate current state:
  472. * Can enter D0 from any state, but if we can only go deeper
  473. * to sleep if we're already in a low power state
  474. */
  475. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  476. && dev->current_state > state) {
  477. dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
  478. dev->current_state, state);
  479. return -EINVAL;
  480. }
  481. /* check if this device supports the desired state */
  482. if ((state == PCI_D1 && !dev->d1_support)
  483. || (state == PCI_D2 && !dev->d2_support))
  484. return -EIO;
  485. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  486. /* If we're (effectively) in D3, force entire word to 0.
  487. * This doesn't affect PME_Status, disables PME_En, and
  488. * sets PowerState to 0.
  489. */
  490. switch (dev->current_state) {
  491. case PCI_D0:
  492. case PCI_D1:
  493. case PCI_D2:
  494. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  495. pmcsr |= state;
  496. break;
  497. case PCI_D3hot:
  498. case PCI_D3cold:
  499. case PCI_UNKNOWN: /* Boot-up */
  500. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  501. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  502. need_restore = true;
  503. /* Fall-through: force to D0 */
  504. default:
  505. pmcsr = 0;
  506. break;
  507. }
  508. /* enter specified state */
  509. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  510. /* Mandatory power management transition delays */
  511. /* see PCI PM 1.1 5.6.1 table 18 */
  512. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  513. pci_dev_d3_sleep(dev);
  514. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  515. udelay(PCI_PM_D2_DELAY);
  516. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  517. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  518. if (dev->current_state != state && printk_ratelimit())
  519. dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
  520. dev->current_state);
  521. /*
  522. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  523. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  524. * from D3hot to D0 _may_ perform an internal reset, thereby
  525. * going to "D0 Uninitialized" rather than "D0 Initialized".
  526. * For example, at least some versions of the 3c905B and the
  527. * 3c556B exhibit this behaviour.
  528. *
  529. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  530. * devices in a D3hot state at boot. Consequently, we need to
  531. * restore at least the BARs so that the device will be
  532. * accessible to its driver.
  533. */
  534. if (need_restore)
  535. pci_restore_bars(dev);
  536. if (dev->bus->self)
  537. pcie_aspm_pm_state_change(dev->bus->self);
  538. return 0;
  539. }
  540. /**
  541. * pci_update_current_state - Read PCI power state of given device from its
  542. * PCI PM registers and cache it
  543. * @dev: PCI device to handle.
  544. * @state: State to cache in case the device doesn't have the PM capability
  545. */
  546. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  547. {
  548. if (dev->pm_cap) {
  549. u16 pmcsr;
  550. /*
  551. * Configuration space is not accessible for device in
  552. * D3cold, so just keep or set D3cold for safety
  553. */
  554. if (dev->current_state == PCI_D3cold)
  555. return;
  556. if (state == PCI_D3cold) {
  557. dev->current_state = PCI_D3cold;
  558. return;
  559. }
  560. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  561. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  562. } else {
  563. dev->current_state = state;
  564. }
  565. }
  566. /**
  567. * pci_power_up - Put the given device into D0 forcibly
  568. * @dev: PCI device to power up
  569. */
  570. void pci_power_up(struct pci_dev *dev)
  571. {
  572. if (platform_pci_power_manageable(dev))
  573. platform_pci_set_power_state(dev, PCI_D0);
  574. pci_raw_set_power_state(dev, PCI_D0);
  575. pci_update_current_state(dev, PCI_D0);
  576. }
  577. /**
  578. * pci_platform_power_transition - Use platform to change device power state
  579. * @dev: PCI device to handle.
  580. * @state: State to put the device into.
  581. */
  582. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  583. {
  584. int error;
  585. if (platform_pci_power_manageable(dev)) {
  586. error = platform_pci_set_power_state(dev, state);
  587. if (!error)
  588. pci_update_current_state(dev, state);
  589. } else
  590. error = -ENODEV;
  591. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  592. dev->current_state = PCI_D0;
  593. return error;
  594. }
  595. /**
  596. * pci_wakeup - Wake up a PCI device
  597. * @pci_dev: Device to handle.
  598. * @ign: ignored parameter
  599. */
  600. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  601. {
  602. pci_wakeup_event(pci_dev);
  603. pm_request_resume(&pci_dev->dev);
  604. return 0;
  605. }
  606. /**
  607. * pci_wakeup_bus - Walk given bus and wake up devices on it
  608. * @bus: Top bus of the subtree to walk.
  609. */
  610. static void pci_wakeup_bus(struct pci_bus *bus)
  611. {
  612. if (bus)
  613. pci_walk_bus(bus, pci_wakeup, NULL);
  614. }
  615. /**
  616. * __pci_start_power_transition - Start power transition of a PCI device
  617. * @dev: PCI device to handle.
  618. * @state: State to put the device into.
  619. */
  620. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  621. {
  622. if (state == PCI_D0) {
  623. pci_platform_power_transition(dev, PCI_D0);
  624. /*
  625. * Mandatory power management transition delays, see
  626. * PCI Express Base Specification Revision 2.0 Section
  627. * 6.6.1: Conventional Reset. Do not delay for
  628. * devices powered on/off by corresponding bridge,
  629. * because have already delayed for the bridge.
  630. */
  631. if (dev->runtime_d3cold) {
  632. msleep(dev->d3cold_delay);
  633. /*
  634. * When powering on a bridge from D3cold, the
  635. * whole hierarchy may be powered on into
  636. * D0uninitialized state, resume them to give
  637. * them a chance to suspend again
  638. */
  639. pci_wakeup_bus(dev->subordinate);
  640. }
  641. }
  642. }
  643. /**
  644. * __pci_dev_set_current_state - Set current state of a PCI device
  645. * @dev: Device to handle
  646. * @data: pointer to state to be set
  647. */
  648. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  649. {
  650. pci_power_t state = *(pci_power_t *)data;
  651. dev->current_state = state;
  652. return 0;
  653. }
  654. /**
  655. * __pci_bus_set_current_state - Walk given bus and set current state of devices
  656. * @bus: Top bus of the subtree to walk.
  657. * @state: state to be set
  658. */
  659. static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  660. {
  661. if (bus)
  662. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  663. }
  664. /**
  665. * __pci_complete_power_transition - Complete power transition of a PCI device
  666. * @dev: PCI device to handle.
  667. * @state: State to put the device into.
  668. *
  669. * This function should not be called directly by device drivers.
  670. */
  671. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  672. {
  673. int ret;
  674. if (state <= PCI_D0)
  675. return -EINVAL;
  676. ret = pci_platform_power_transition(dev, state);
  677. /* Power off the bridge may power off the whole hierarchy */
  678. if (!ret && state == PCI_D3cold)
  679. __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  680. return ret;
  681. }
  682. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  683. /**
  684. * pci_set_power_state - Set the power state of a PCI device
  685. * @dev: PCI device to handle.
  686. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  687. *
  688. * Transition a device to a new power state, using the platform firmware and/or
  689. * the device's PCI PM registers.
  690. *
  691. * RETURN VALUE:
  692. * -EINVAL if the requested state is invalid.
  693. * -EIO if device does not support PCI PM or its PM capabilities register has a
  694. * wrong version, or device doesn't support the requested state.
  695. * 0 if device already is in the requested state.
  696. * 0 if device's power state has been successfully changed.
  697. */
  698. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  699. {
  700. int error;
  701. /* bound the state we're entering */
  702. if (state > PCI_D3cold)
  703. state = PCI_D3cold;
  704. else if (state < PCI_D0)
  705. state = PCI_D0;
  706. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  707. /*
  708. * If the device or the parent bridge do not support PCI PM,
  709. * ignore the request if we're doing anything other than putting
  710. * it into D0 (which would only happen on boot).
  711. */
  712. return 0;
  713. /* Check if we're already there */
  714. if (dev->current_state == state)
  715. return 0;
  716. __pci_start_power_transition(dev, state);
  717. /* This device is quirked not to be put into D3, so
  718. don't put it in D3 */
  719. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  720. return 0;
  721. /*
  722. * To put device in D3cold, we put device into D3hot in native
  723. * way, then put device into D3cold with platform ops
  724. */
  725. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  726. PCI_D3hot : state);
  727. if (!__pci_complete_power_transition(dev, state))
  728. error = 0;
  729. return error;
  730. }
  731. EXPORT_SYMBOL(pci_set_power_state);
  732. /**
  733. * pci_choose_state - Choose the power state of a PCI device
  734. * @dev: PCI device to be suspended
  735. * @state: target sleep state for the whole system. This is the value
  736. * that is passed to suspend() function.
  737. *
  738. * Returns PCI power state suitable for given device and given system
  739. * message.
  740. */
  741. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  742. {
  743. pci_power_t ret;
  744. if (!dev->pm_cap)
  745. return PCI_D0;
  746. ret = platform_pci_choose_state(dev);
  747. if (ret != PCI_POWER_ERROR)
  748. return ret;
  749. switch (state.event) {
  750. case PM_EVENT_ON:
  751. return PCI_D0;
  752. case PM_EVENT_FREEZE:
  753. case PM_EVENT_PRETHAW:
  754. /* REVISIT both freeze and pre-thaw "should" use D0 */
  755. case PM_EVENT_SUSPEND:
  756. case PM_EVENT_HIBERNATE:
  757. return PCI_D3hot;
  758. default:
  759. dev_info(&dev->dev, "unrecognized suspend event %d\n",
  760. state.event);
  761. BUG();
  762. }
  763. return PCI_D0;
  764. }
  765. EXPORT_SYMBOL(pci_choose_state);
  766. #define PCI_EXP_SAVE_REGS 7
  767. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  768. u16 cap, bool extended)
  769. {
  770. struct pci_cap_saved_state *tmp;
  771. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  772. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  773. return tmp;
  774. }
  775. return NULL;
  776. }
  777. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  778. {
  779. return _pci_find_saved_cap(dev, cap, false);
  780. }
  781. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  782. {
  783. return _pci_find_saved_cap(dev, cap, true);
  784. }
  785. static int pci_save_pcie_state(struct pci_dev *dev)
  786. {
  787. int i = 0;
  788. struct pci_cap_saved_state *save_state;
  789. u16 *cap;
  790. if (!pci_is_pcie(dev))
  791. return 0;
  792. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  793. if (!save_state) {
  794. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  795. return -ENOMEM;
  796. }
  797. cap = (u16 *)&save_state->cap.data[0];
  798. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  799. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  800. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  801. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  802. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  803. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  804. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  805. return 0;
  806. }
  807. static void pci_restore_pcie_state(struct pci_dev *dev)
  808. {
  809. int i = 0;
  810. struct pci_cap_saved_state *save_state;
  811. u16 *cap;
  812. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  813. if (!save_state)
  814. return;
  815. cap = (u16 *)&save_state->cap.data[0];
  816. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  817. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  818. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  819. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  820. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  821. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  822. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  823. }
  824. static int pci_save_pcix_state(struct pci_dev *dev)
  825. {
  826. int pos;
  827. struct pci_cap_saved_state *save_state;
  828. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  829. if (pos <= 0)
  830. return 0;
  831. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  832. if (!save_state) {
  833. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  834. return -ENOMEM;
  835. }
  836. pci_read_config_word(dev, pos + PCI_X_CMD,
  837. (u16 *)save_state->cap.data);
  838. return 0;
  839. }
  840. static void pci_restore_pcix_state(struct pci_dev *dev)
  841. {
  842. int i = 0, pos;
  843. struct pci_cap_saved_state *save_state;
  844. u16 *cap;
  845. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  846. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  847. if (!save_state || pos <= 0)
  848. return;
  849. cap = (u16 *)&save_state->cap.data[0];
  850. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  851. }
  852. /**
  853. * pci_save_state - save the PCI configuration space of a device before suspending
  854. * @dev: - PCI device that we're dealing with
  855. */
  856. int pci_save_state(struct pci_dev *dev)
  857. {
  858. int i;
  859. /* XXX: 100% dword access ok here? */
  860. for (i = 0; i < 16; i++)
  861. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  862. dev->state_saved = true;
  863. i = pci_save_pcie_state(dev);
  864. if (i != 0)
  865. return i;
  866. i = pci_save_pcix_state(dev);
  867. if (i != 0)
  868. return i;
  869. return pci_save_vc_state(dev);
  870. }
  871. EXPORT_SYMBOL(pci_save_state);
  872. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  873. u32 saved_val, int retry)
  874. {
  875. u32 val;
  876. pci_read_config_dword(pdev, offset, &val);
  877. if (val == saved_val)
  878. return;
  879. for (;;) {
  880. dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  881. offset, val, saved_val);
  882. pci_write_config_dword(pdev, offset, saved_val);
  883. if (retry-- <= 0)
  884. return;
  885. pci_read_config_dword(pdev, offset, &val);
  886. if (val == saved_val)
  887. return;
  888. mdelay(1);
  889. }
  890. }
  891. static void pci_restore_config_space_range(struct pci_dev *pdev,
  892. int start, int end, int retry)
  893. {
  894. int index;
  895. for (index = end; index >= start; index--)
  896. pci_restore_config_dword(pdev, 4 * index,
  897. pdev->saved_config_space[index],
  898. retry);
  899. }
  900. static void pci_restore_config_space(struct pci_dev *pdev)
  901. {
  902. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  903. pci_restore_config_space_range(pdev, 10, 15, 0);
  904. /* Restore BARs before the command register. */
  905. pci_restore_config_space_range(pdev, 4, 9, 10);
  906. pci_restore_config_space_range(pdev, 0, 3, 0);
  907. } else {
  908. pci_restore_config_space_range(pdev, 0, 15, 0);
  909. }
  910. }
  911. /**
  912. * pci_restore_state - Restore the saved state of a PCI device
  913. * @dev: - PCI device that we're dealing with
  914. */
  915. void pci_restore_state(struct pci_dev *dev)
  916. {
  917. if (!dev->state_saved)
  918. return;
  919. /* PCI Express register must be restored first */
  920. pci_restore_pcie_state(dev);
  921. pci_restore_ats_state(dev);
  922. pci_restore_vc_state(dev);
  923. pci_restore_config_space(dev);
  924. pci_restore_pcix_state(dev);
  925. pci_restore_msi_state(dev);
  926. pci_restore_iov_state(dev);
  927. dev->state_saved = false;
  928. }
  929. EXPORT_SYMBOL(pci_restore_state);
  930. struct pci_saved_state {
  931. u32 config_space[16];
  932. struct pci_cap_saved_data cap[0];
  933. };
  934. /**
  935. * pci_store_saved_state - Allocate and return an opaque struct containing
  936. * the device saved state.
  937. * @dev: PCI device that we're dealing with
  938. *
  939. * Return NULL if no state or error.
  940. */
  941. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  942. {
  943. struct pci_saved_state *state;
  944. struct pci_cap_saved_state *tmp;
  945. struct pci_cap_saved_data *cap;
  946. size_t size;
  947. if (!dev->state_saved)
  948. return NULL;
  949. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  950. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  951. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  952. state = kzalloc(size, GFP_KERNEL);
  953. if (!state)
  954. return NULL;
  955. memcpy(state->config_space, dev->saved_config_space,
  956. sizeof(state->config_space));
  957. cap = state->cap;
  958. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  959. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  960. memcpy(cap, &tmp->cap, len);
  961. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  962. }
  963. /* Empty cap_save terminates list */
  964. return state;
  965. }
  966. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  967. /**
  968. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  969. * @dev: PCI device that we're dealing with
  970. * @state: Saved state returned from pci_store_saved_state()
  971. */
  972. int pci_load_saved_state(struct pci_dev *dev,
  973. struct pci_saved_state *state)
  974. {
  975. struct pci_cap_saved_data *cap;
  976. dev->state_saved = false;
  977. if (!state)
  978. return 0;
  979. memcpy(dev->saved_config_space, state->config_space,
  980. sizeof(state->config_space));
  981. cap = state->cap;
  982. while (cap->size) {
  983. struct pci_cap_saved_state *tmp;
  984. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  985. if (!tmp || tmp->cap.size != cap->size)
  986. return -EINVAL;
  987. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  988. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  989. sizeof(struct pci_cap_saved_data) + cap->size);
  990. }
  991. dev->state_saved = true;
  992. return 0;
  993. }
  994. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  995. /**
  996. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  997. * and free the memory allocated for it.
  998. * @dev: PCI device that we're dealing with
  999. * @state: Pointer to saved state returned from pci_store_saved_state()
  1000. */
  1001. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1002. struct pci_saved_state **state)
  1003. {
  1004. int ret = pci_load_saved_state(dev, *state);
  1005. kfree(*state);
  1006. *state = NULL;
  1007. return ret;
  1008. }
  1009. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1010. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1011. {
  1012. return pci_enable_resources(dev, bars);
  1013. }
  1014. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1015. {
  1016. int err;
  1017. struct pci_dev *bridge;
  1018. u16 cmd;
  1019. u8 pin;
  1020. err = pci_set_power_state(dev, PCI_D0);
  1021. if (err < 0 && err != -EIO)
  1022. return err;
  1023. bridge = pci_upstream_bridge(dev);
  1024. if (bridge)
  1025. pcie_aspm_powersave_config_link(bridge);
  1026. err = pcibios_enable_device(dev, bars);
  1027. if (err < 0)
  1028. return err;
  1029. pci_fixup_device(pci_fixup_enable, dev);
  1030. if (dev->msi_enabled || dev->msix_enabled)
  1031. return 0;
  1032. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1033. if (pin) {
  1034. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1035. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1036. pci_write_config_word(dev, PCI_COMMAND,
  1037. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1038. }
  1039. return 0;
  1040. }
  1041. /**
  1042. * pci_reenable_device - Resume abandoned device
  1043. * @dev: PCI device to be resumed
  1044. *
  1045. * Note this function is a backend of pci_default_resume and is not supposed
  1046. * to be called by normal code, write proper resume handler and use it instead.
  1047. */
  1048. int pci_reenable_device(struct pci_dev *dev)
  1049. {
  1050. if (pci_is_enabled(dev))
  1051. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1052. return 0;
  1053. }
  1054. EXPORT_SYMBOL(pci_reenable_device);
  1055. static void pci_enable_bridge(struct pci_dev *dev)
  1056. {
  1057. struct pci_dev *bridge;
  1058. int retval;
  1059. bridge = pci_upstream_bridge(dev);
  1060. if (bridge)
  1061. pci_enable_bridge(bridge);
  1062. if (pci_is_enabled(dev)) {
  1063. if (!dev->is_busmaster)
  1064. pci_set_master(dev);
  1065. return;
  1066. }
  1067. retval = pci_enable_device(dev);
  1068. if (retval)
  1069. dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
  1070. retval);
  1071. pci_set_master(dev);
  1072. }
  1073. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1074. {
  1075. struct pci_dev *bridge;
  1076. int err;
  1077. int i, bars = 0;
  1078. /*
  1079. * Power state could be unknown at this point, either due to a fresh
  1080. * boot or a device removal call. So get the current power state
  1081. * so that things like MSI message writing will behave as expected
  1082. * (e.g. if the device really is in D0 at enable time).
  1083. */
  1084. if (dev->pm_cap) {
  1085. u16 pmcsr;
  1086. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1087. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1088. }
  1089. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1090. return 0; /* already enabled */
  1091. bridge = pci_upstream_bridge(dev);
  1092. if (bridge)
  1093. pci_enable_bridge(bridge);
  1094. /* only skip sriov related */
  1095. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1096. if (dev->resource[i].flags & flags)
  1097. bars |= (1 << i);
  1098. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1099. if (dev->resource[i].flags & flags)
  1100. bars |= (1 << i);
  1101. err = do_pci_enable_device(dev, bars);
  1102. if (err < 0)
  1103. atomic_dec(&dev->enable_cnt);
  1104. return err;
  1105. }
  1106. /**
  1107. * pci_enable_device_io - Initialize a device for use with IO space
  1108. * @dev: PCI device to be initialized
  1109. *
  1110. * Initialize device before it's used by a driver. Ask low-level code
  1111. * to enable I/O resources. Wake up the device if it was suspended.
  1112. * Beware, this function can fail.
  1113. */
  1114. int pci_enable_device_io(struct pci_dev *dev)
  1115. {
  1116. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1117. }
  1118. EXPORT_SYMBOL(pci_enable_device_io);
  1119. /**
  1120. * pci_enable_device_mem - Initialize a device for use with Memory space
  1121. * @dev: PCI device to be initialized
  1122. *
  1123. * Initialize device before it's used by a driver. Ask low-level code
  1124. * to enable Memory resources. Wake up the device if it was suspended.
  1125. * Beware, this function can fail.
  1126. */
  1127. int pci_enable_device_mem(struct pci_dev *dev)
  1128. {
  1129. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1130. }
  1131. EXPORT_SYMBOL(pci_enable_device_mem);
  1132. /**
  1133. * pci_enable_device - Initialize device before it's used by a driver.
  1134. * @dev: PCI device to be initialized
  1135. *
  1136. * Initialize device before it's used by a driver. Ask low-level code
  1137. * to enable I/O and memory. Wake up the device if it was suspended.
  1138. * Beware, this function can fail.
  1139. *
  1140. * Note we don't actually enable the device many times if we call
  1141. * this function repeatedly (we just increment the count).
  1142. */
  1143. int pci_enable_device(struct pci_dev *dev)
  1144. {
  1145. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1146. }
  1147. EXPORT_SYMBOL(pci_enable_device);
  1148. /*
  1149. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1150. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1151. * there's no need to track it separately. pci_devres is initialized
  1152. * when a device is enabled using managed PCI device enable interface.
  1153. */
  1154. struct pci_devres {
  1155. unsigned int enabled:1;
  1156. unsigned int pinned:1;
  1157. unsigned int orig_intx:1;
  1158. unsigned int restore_intx:1;
  1159. u32 region_mask;
  1160. };
  1161. static void pcim_release(struct device *gendev, void *res)
  1162. {
  1163. struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
  1164. struct pci_devres *this = res;
  1165. int i;
  1166. if (dev->msi_enabled)
  1167. pci_disable_msi(dev);
  1168. if (dev->msix_enabled)
  1169. pci_disable_msix(dev);
  1170. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1171. if (this->region_mask & (1 << i))
  1172. pci_release_region(dev, i);
  1173. if (this->restore_intx)
  1174. pci_intx(dev, this->orig_intx);
  1175. if (this->enabled && !this->pinned)
  1176. pci_disable_device(dev);
  1177. }
  1178. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1179. {
  1180. struct pci_devres *dr, *new_dr;
  1181. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1182. if (dr)
  1183. return dr;
  1184. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1185. if (!new_dr)
  1186. return NULL;
  1187. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1188. }
  1189. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1190. {
  1191. if (pci_is_managed(pdev))
  1192. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1193. return NULL;
  1194. }
  1195. /**
  1196. * pcim_enable_device - Managed pci_enable_device()
  1197. * @pdev: PCI device to be initialized
  1198. *
  1199. * Managed pci_enable_device().
  1200. */
  1201. int pcim_enable_device(struct pci_dev *pdev)
  1202. {
  1203. struct pci_devres *dr;
  1204. int rc;
  1205. dr = get_pci_dr(pdev);
  1206. if (unlikely(!dr))
  1207. return -ENOMEM;
  1208. if (dr->enabled)
  1209. return 0;
  1210. rc = pci_enable_device(pdev);
  1211. if (!rc) {
  1212. pdev->is_managed = 1;
  1213. dr->enabled = 1;
  1214. }
  1215. return rc;
  1216. }
  1217. EXPORT_SYMBOL(pcim_enable_device);
  1218. /**
  1219. * pcim_pin_device - Pin managed PCI device
  1220. * @pdev: PCI device to pin
  1221. *
  1222. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1223. * driver detach. @pdev must have been enabled with
  1224. * pcim_enable_device().
  1225. */
  1226. void pcim_pin_device(struct pci_dev *pdev)
  1227. {
  1228. struct pci_devres *dr;
  1229. dr = find_pci_dr(pdev);
  1230. WARN_ON(!dr || !dr->enabled);
  1231. if (dr)
  1232. dr->pinned = 1;
  1233. }
  1234. EXPORT_SYMBOL(pcim_pin_device);
  1235. /*
  1236. * pcibios_add_device - provide arch specific hooks when adding device dev
  1237. * @dev: the PCI device being added
  1238. *
  1239. * Permits the platform to provide architecture specific functionality when
  1240. * devices are added. This is the default implementation. Architecture
  1241. * implementations can override this.
  1242. */
  1243. int __weak pcibios_add_device(struct pci_dev *dev)
  1244. {
  1245. return 0;
  1246. }
  1247. /**
  1248. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1249. * @dev: the PCI device being released
  1250. *
  1251. * Permits the platform to provide architecture specific functionality when
  1252. * devices are released. This is the default implementation. Architecture
  1253. * implementations can override this.
  1254. */
  1255. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1256. /**
  1257. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1258. * @dev: the PCI device to disable
  1259. *
  1260. * Disables architecture specific PCI resources for the device. This
  1261. * is the default implementation. Architecture implementations can
  1262. * override this.
  1263. */
  1264. void __weak pcibios_disable_device (struct pci_dev *dev) {}
  1265. /**
  1266. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1267. * @irq: ISA IRQ to penalize
  1268. * @active: IRQ active or not
  1269. *
  1270. * Permits the platform to provide architecture-specific functionality when
  1271. * penalizing ISA IRQs. This is the default implementation. Architecture
  1272. * implementations can override this.
  1273. */
  1274. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1275. static void do_pci_disable_device(struct pci_dev *dev)
  1276. {
  1277. u16 pci_command;
  1278. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1279. if (pci_command & PCI_COMMAND_MASTER) {
  1280. pci_command &= ~PCI_COMMAND_MASTER;
  1281. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1282. }
  1283. pcibios_disable_device(dev);
  1284. }
  1285. /**
  1286. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1287. * @dev: PCI device to disable
  1288. *
  1289. * NOTE: This function is a backend of PCI power management routines and is
  1290. * not supposed to be called drivers.
  1291. */
  1292. void pci_disable_enabled_device(struct pci_dev *dev)
  1293. {
  1294. if (pci_is_enabled(dev))
  1295. do_pci_disable_device(dev);
  1296. }
  1297. /**
  1298. * pci_disable_device - Disable PCI device after use
  1299. * @dev: PCI device to be disabled
  1300. *
  1301. * Signal to the system that the PCI device is not in use by the system
  1302. * anymore. This only involves disabling PCI bus-mastering, if active.
  1303. *
  1304. * Note we don't actually disable the device until all callers of
  1305. * pci_enable_device() have called pci_disable_device().
  1306. */
  1307. void pci_disable_device(struct pci_dev *dev)
  1308. {
  1309. struct pci_devres *dr;
  1310. dr = find_pci_dr(dev);
  1311. if (dr)
  1312. dr->enabled = 0;
  1313. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1314. "disabling already-disabled device");
  1315. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1316. return;
  1317. do_pci_disable_device(dev);
  1318. dev->is_busmaster = 0;
  1319. }
  1320. EXPORT_SYMBOL(pci_disable_device);
  1321. /**
  1322. * pcibios_set_pcie_reset_state - set reset state for device dev
  1323. * @dev: the PCIe device reset
  1324. * @state: Reset state to enter into
  1325. *
  1326. *
  1327. * Sets the PCIe reset state for the device. This is the default
  1328. * implementation. Architecture implementations can override this.
  1329. */
  1330. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1331. enum pcie_reset_state state)
  1332. {
  1333. return -EINVAL;
  1334. }
  1335. /**
  1336. * pci_set_pcie_reset_state - set reset state for device dev
  1337. * @dev: the PCIe device reset
  1338. * @state: Reset state to enter into
  1339. *
  1340. *
  1341. * Sets the PCI reset state for the device.
  1342. */
  1343. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1344. {
  1345. return pcibios_set_pcie_reset_state(dev, state);
  1346. }
  1347. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1348. /**
  1349. * pci_check_pme_status - Check if given device has generated PME.
  1350. * @dev: Device to check.
  1351. *
  1352. * Check the PME status of the device and if set, clear it and clear PME enable
  1353. * (if set). Return 'true' if PME status and PME enable were both set or
  1354. * 'false' otherwise.
  1355. */
  1356. bool pci_check_pme_status(struct pci_dev *dev)
  1357. {
  1358. int pmcsr_pos;
  1359. u16 pmcsr;
  1360. bool ret = false;
  1361. if (!dev->pm_cap)
  1362. return false;
  1363. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1364. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1365. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1366. return false;
  1367. /* Clear PME status. */
  1368. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1369. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1370. /* Disable PME to avoid interrupt flood. */
  1371. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1372. ret = true;
  1373. }
  1374. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1375. return ret;
  1376. }
  1377. /**
  1378. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1379. * @dev: Device to handle.
  1380. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1381. *
  1382. * Check if @dev has generated PME and queue a resume request for it in that
  1383. * case.
  1384. */
  1385. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1386. {
  1387. if (pme_poll_reset && dev->pme_poll)
  1388. dev->pme_poll = false;
  1389. if (pci_check_pme_status(dev)) {
  1390. pci_wakeup_event(dev);
  1391. pm_request_resume(&dev->dev);
  1392. }
  1393. return 0;
  1394. }
  1395. /**
  1396. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1397. * @bus: Top bus of the subtree to walk.
  1398. */
  1399. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1400. {
  1401. if (bus)
  1402. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1403. }
  1404. /**
  1405. * pci_pme_capable - check the capability of PCI device to generate PME#
  1406. * @dev: PCI device to handle.
  1407. * @state: PCI state from which device will issue PME#.
  1408. */
  1409. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1410. {
  1411. if (!dev->pm_cap)
  1412. return false;
  1413. return !!(dev->pme_support & (1 << state));
  1414. }
  1415. EXPORT_SYMBOL(pci_pme_capable);
  1416. static void pci_pme_list_scan(struct work_struct *work)
  1417. {
  1418. struct pci_pme_device *pme_dev, *n;
  1419. mutex_lock(&pci_pme_list_mutex);
  1420. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1421. if (pme_dev->dev->pme_poll) {
  1422. struct pci_dev *bridge;
  1423. bridge = pme_dev->dev->bus->self;
  1424. /*
  1425. * If bridge is in low power state, the
  1426. * configuration space of subordinate devices
  1427. * may be not accessible
  1428. */
  1429. if (bridge && bridge->current_state != PCI_D0)
  1430. continue;
  1431. pci_pme_wakeup(pme_dev->dev, NULL);
  1432. } else {
  1433. list_del(&pme_dev->list);
  1434. kfree(pme_dev);
  1435. }
  1436. }
  1437. if (!list_empty(&pci_pme_list))
  1438. schedule_delayed_work(&pci_pme_work,
  1439. msecs_to_jiffies(PME_TIMEOUT));
  1440. mutex_unlock(&pci_pme_list_mutex);
  1441. }
  1442. /**
  1443. * pci_pme_active - enable or disable PCI device's PME# function
  1444. * @dev: PCI device to handle.
  1445. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1446. *
  1447. * The caller must verify that the device is capable of generating PME# before
  1448. * calling this function with @enable equal to 'true'.
  1449. */
  1450. void pci_pme_active(struct pci_dev *dev, bool enable)
  1451. {
  1452. u16 pmcsr;
  1453. if (!dev->pme_support)
  1454. return;
  1455. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1456. /* Clear PME_Status by writing 1 to it and enable PME# */
  1457. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1458. if (!enable)
  1459. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1460. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1461. /*
  1462. * PCI (as opposed to PCIe) PME requires that the device have
  1463. * its PME# line hooked up correctly. Not all hardware vendors
  1464. * do this, so the PME never gets delivered and the device
  1465. * remains asleep. The easiest way around this is to
  1466. * periodically walk the list of suspended devices and check
  1467. * whether any have their PME flag set. The assumption is that
  1468. * we'll wake up often enough anyway that this won't be a huge
  1469. * hit, and the power savings from the devices will still be a
  1470. * win.
  1471. *
  1472. * Although PCIe uses in-band PME message instead of PME# line
  1473. * to report PME, PME does not work for some PCIe devices in
  1474. * reality. For example, there are devices that set their PME
  1475. * status bits, but don't really bother to send a PME message;
  1476. * there are PCI Express Root Ports that don't bother to
  1477. * trigger interrupts when they receive PME messages from the
  1478. * devices below. So PME poll is used for PCIe devices too.
  1479. */
  1480. if (dev->pme_poll) {
  1481. struct pci_pme_device *pme_dev;
  1482. if (enable) {
  1483. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1484. GFP_KERNEL);
  1485. if (!pme_dev) {
  1486. dev_warn(&dev->dev, "can't enable PME#\n");
  1487. return;
  1488. }
  1489. pme_dev->dev = dev;
  1490. mutex_lock(&pci_pme_list_mutex);
  1491. list_add(&pme_dev->list, &pci_pme_list);
  1492. if (list_is_singular(&pci_pme_list))
  1493. schedule_delayed_work(&pci_pme_work,
  1494. msecs_to_jiffies(PME_TIMEOUT));
  1495. mutex_unlock(&pci_pme_list_mutex);
  1496. } else {
  1497. mutex_lock(&pci_pme_list_mutex);
  1498. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1499. if (pme_dev->dev == dev) {
  1500. list_del(&pme_dev->list);
  1501. kfree(pme_dev);
  1502. break;
  1503. }
  1504. }
  1505. mutex_unlock(&pci_pme_list_mutex);
  1506. }
  1507. }
  1508. dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1509. }
  1510. EXPORT_SYMBOL(pci_pme_active);
  1511. /**
  1512. * __pci_enable_wake - enable PCI device as wakeup event source
  1513. * @dev: PCI device affected
  1514. * @state: PCI state from which device will issue wakeup events
  1515. * @runtime: True if the events are to be generated at run time
  1516. * @enable: True to enable event generation; false to disable
  1517. *
  1518. * This enables the device as a wakeup event source, or disables it.
  1519. * When such events involves platform-specific hooks, those hooks are
  1520. * called automatically by this routine.
  1521. *
  1522. * Devices with legacy power management (no standard PCI PM capabilities)
  1523. * always require such platform hooks.
  1524. *
  1525. * RETURN VALUE:
  1526. * 0 is returned on success
  1527. * -EINVAL is returned if device is not supposed to wake up the system
  1528. * Error code depending on the platform is returned if both the platform and
  1529. * the native mechanism fail to enable the generation of wake-up events
  1530. */
  1531. int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
  1532. bool runtime, bool enable)
  1533. {
  1534. int ret = 0;
  1535. if (enable && !runtime && !device_may_wakeup(&dev->dev))
  1536. return -EINVAL;
  1537. /* Don't do the same thing twice in a row for one device. */
  1538. if (!!enable == !!dev->wakeup_prepared)
  1539. return 0;
  1540. /*
  1541. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1542. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1543. * enable. To disable wake-up we call the platform first, for symmetry.
  1544. */
  1545. if (enable) {
  1546. int error;
  1547. if (pci_pme_capable(dev, state))
  1548. pci_pme_active(dev, true);
  1549. else
  1550. ret = 1;
  1551. error = runtime ? platform_pci_run_wake(dev, true) :
  1552. platform_pci_sleep_wake(dev, true);
  1553. if (ret)
  1554. ret = error;
  1555. if (!ret)
  1556. dev->wakeup_prepared = true;
  1557. } else {
  1558. if (runtime)
  1559. platform_pci_run_wake(dev, false);
  1560. else
  1561. platform_pci_sleep_wake(dev, false);
  1562. pci_pme_active(dev, false);
  1563. dev->wakeup_prepared = false;
  1564. }
  1565. return ret;
  1566. }
  1567. EXPORT_SYMBOL(__pci_enable_wake);
  1568. /**
  1569. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1570. * @dev: PCI device to prepare
  1571. * @enable: True to enable wake-up event generation; false to disable
  1572. *
  1573. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1574. * and this function allows them to set that up cleanly - pci_enable_wake()
  1575. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1576. * ordering constraints.
  1577. *
  1578. * This function only returns error code if the device is not capable of
  1579. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1580. * enable wake-up power for it.
  1581. */
  1582. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1583. {
  1584. return pci_pme_capable(dev, PCI_D3cold) ?
  1585. pci_enable_wake(dev, PCI_D3cold, enable) :
  1586. pci_enable_wake(dev, PCI_D3hot, enable);
  1587. }
  1588. EXPORT_SYMBOL(pci_wake_from_d3);
  1589. /**
  1590. * pci_target_state - find an appropriate low power state for a given PCI dev
  1591. * @dev: PCI device
  1592. *
  1593. * Use underlying platform code to find a supported low power state for @dev.
  1594. * If the platform can't manage @dev, return the deepest state from which it
  1595. * can generate wake events, based on any available PME info.
  1596. */
  1597. static pci_power_t pci_target_state(struct pci_dev *dev)
  1598. {
  1599. pci_power_t target_state = PCI_D3hot;
  1600. if (platform_pci_power_manageable(dev)) {
  1601. /*
  1602. * Call the platform to choose the target state of the device
  1603. * and enable wake-up from this state if supported.
  1604. */
  1605. pci_power_t state = platform_pci_choose_state(dev);
  1606. switch (state) {
  1607. case PCI_POWER_ERROR:
  1608. case PCI_UNKNOWN:
  1609. break;
  1610. case PCI_D1:
  1611. case PCI_D2:
  1612. if (pci_no_d1d2(dev))
  1613. break;
  1614. default:
  1615. target_state = state;
  1616. }
  1617. } else if (!dev->pm_cap) {
  1618. target_state = PCI_D0;
  1619. } else if (device_may_wakeup(&dev->dev)) {
  1620. /*
  1621. * Find the deepest state from which the device can generate
  1622. * wake-up events, make it the target state and enable device
  1623. * to generate PME#.
  1624. */
  1625. if (dev->pme_support) {
  1626. while (target_state
  1627. && !(dev->pme_support & (1 << target_state)))
  1628. target_state--;
  1629. }
  1630. }
  1631. return target_state;
  1632. }
  1633. /**
  1634. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1635. * @dev: Device to handle.
  1636. *
  1637. * Choose the power state appropriate for the device depending on whether
  1638. * it can wake up the system and/or is power manageable by the platform
  1639. * (PCI_D3hot is the default) and put the device into that state.
  1640. */
  1641. int pci_prepare_to_sleep(struct pci_dev *dev)
  1642. {
  1643. pci_power_t target_state = pci_target_state(dev);
  1644. int error;
  1645. if (target_state == PCI_POWER_ERROR)
  1646. return -EIO;
  1647. pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
  1648. error = pci_set_power_state(dev, target_state);
  1649. if (error)
  1650. pci_enable_wake(dev, target_state, false);
  1651. return error;
  1652. }
  1653. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1654. /**
  1655. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1656. * @dev: Device to handle.
  1657. *
  1658. * Disable device's system wake-up capability and put it into D0.
  1659. */
  1660. int pci_back_from_sleep(struct pci_dev *dev)
  1661. {
  1662. pci_enable_wake(dev, PCI_D0, false);
  1663. return pci_set_power_state(dev, PCI_D0);
  1664. }
  1665. EXPORT_SYMBOL(pci_back_from_sleep);
  1666. /**
  1667. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1668. * @dev: PCI device being suspended.
  1669. *
  1670. * Prepare @dev to generate wake-up events at run time and put it into a low
  1671. * power state.
  1672. */
  1673. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1674. {
  1675. pci_power_t target_state = pci_target_state(dev);
  1676. int error;
  1677. if (target_state == PCI_POWER_ERROR)
  1678. return -EIO;
  1679. dev->runtime_d3cold = target_state == PCI_D3cold;
  1680. __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
  1681. error = pci_set_power_state(dev, target_state);
  1682. if (error) {
  1683. __pci_enable_wake(dev, target_state, true, false);
  1684. dev->runtime_d3cold = false;
  1685. }
  1686. return error;
  1687. }
  1688. /**
  1689. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1690. * @dev: Device to check.
  1691. *
  1692. * Return true if the device itself is capable of generating wake-up events
  1693. * (through the platform or using the native PCIe PME) or if the device supports
  1694. * PME and one of its upstream bridges can generate wake-up events.
  1695. */
  1696. bool pci_dev_run_wake(struct pci_dev *dev)
  1697. {
  1698. struct pci_bus *bus = dev->bus;
  1699. if (device_run_wake(&dev->dev))
  1700. return true;
  1701. if (!dev->pme_support)
  1702. return false;
  1703. while (bus->parent) {
  1704. struct pci_dev *bridge = bus->self;
  1705. if (device_run_wake(&bridge->dev))
  1706. return true;
  1707. bus = bus->parent;
  1708. }
  1709. /* We have reached the root bus. */
  1710. if (bus->bridge)
  1711. return device_run_wake(bus->bridge);
  1712. return false;
  1713. }
  1714. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1715. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1716. {
  1717. struct device *dev = &pdev->dev;
  1718. struct device *parent = dev->parent;
  1719. if (parent)
  1720. pm_runtime_get_sync(parent);
  1721. pm_runtime_get_noresume(dev);
  1722. /*
  1723. * pdev->current_state is set to PCI_D3cold during suspending,
  1724. * so wait until suspending completes
  1725. */
  1726. pm_runtime_barrier(dev);
  1727. /*
  1728. * Only need to resume devices in D3cold, because config
  1729. * registers are still accessible for devices suspended but
  1730. * not in D3cold.
  1731. */
  1732. if (pdev->current_state == PCI_D3cold)
  1733. pm_runtime_resume(dev);
  1734. }
  1735. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1736. {
  1737. struct device *dev = &pdev->dev;
  1738. struct device *parent = dev->parent;
  1739. pm_runtime_put(dev);
  1740. if (parent)
  1741. pm_runtime_put_sync(parent);
  1742. }
  1743. /**
  1744. * pci_pm_init - Initialize PM functions of given PCI device
  1745. * @dev: PCI device to handle.
  1746. */
  1747. void pci_pm_init(struct pci_dev *dev)
  1748. {
  1749. int pm;
  1750. u16 pmc;
  1751. pm_runtime_forbid(&dev->dev);
  1752. pm_runtime_set_active(&dev->dev);
  1753. pm_runtime_enable(&dev->dev);
  1754. device_enable_async_suspend(&dev->dev);
  1755. dev->wakeup_prepared = false;
  1756. dev->pm_cap = 0;
  1757. dev->pme_support = 0;
  1758. /* find PCI PM capability in list */
  1759. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1760. if (!pm)
  1761. return;
  1762. /* Check device's ability to generate PME# */
  1763. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  1764. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  1765. dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
  1766. pmc & PCI_PM_CAP_VER_MASK);
  1767. return;
  1768. }
  1769. dev->pm_cap = pm;
  1770. dev->d3_delay = PCI_PM_D3_WAIT;
  1771. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  1772. dev->d3cold_allowed = true;
  1773. dev->d1_support = false;
  1774. dev->d2_support = false;
  1775. if (!pci_no_d1d2(dev)) {
  1776. if (pmc & PCI_PM_CAP_D1)
  1777. dev->d1_support = true;
  1778. if (pmc & PCI_PM_CAP_D2)
  1779. dev->d2_support = true;
  1780. if (dev->d1_support || dev->d2_support)
  1781. dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
  1782. dev->d1_support ? " D1" : "",
  1783. dev->d2_support ? " D2" : "");
  1784. }
  1785. pmc &= PCI_PM_CAP_PME_MASK;
  1786. if (pmc) {
  1787. dev_printk(KERN_DEBUG, &dev->dev,
  1788. "PME# supported from%s%s%s%s%s\n",
  1789. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  1790. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  1791. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  1792. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  1793. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  1794. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  1795. dev->pme_poll = true;
  1796. /*
  1797. * Make device's PM flags reflect the wake-up capability, but
  1798. * let the user space enable it to wake up the system as needed.
  1799. */
  1800. device_set_wakeup_capable(&dev->dev, true);
  1801. /* Disable the PME# generation functionality */
  1802. pci_pme_active(dev, false);
  1803. }
  1804. }
  1805. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  1806. struct pci_cap_saved_state *new_cap)
  1807. {
  1808. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  1809. }
  1810. /**
  1811. * _pci_add_cap_save_buffer - allocate buffer for saving given
  1812. * capability registers
  1813. * @dev: the PCI device
  1814. * @cap: the capability to allocate the buffer for
  1815. * @extended: Standard or Extended capability ID
  1816. * @size: requested size of the buffer
  1817. */
  1818. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  1819. bool extended, unsigned int size)
  1820. {
  1821. int pos;
  1822. struct pci_cap_saved_state *save_state;
  1823. if (extended)
  1824. pos = pci_find_ext_capability(dev, cap);
  1825. else
  1826. pos = pci_find_capability(dev, cap);
  1827. if (pos <= 0)
  1828. return 0;
  1829. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  1830. if (!save_state)
  1831. return -ENOMEM;
  1832. save_state->cap.cap_nr = cap;
  1833. save_state->cap.cap_extended = extended;
  1834. save_state->cap.size = size;
  1835. pci_add_saved_cap(dev, save_state);
  1836. return 0;
  1837. }
  1838. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  1839. {
  1840. return _pci_add_cap_save_buffer(dev, cap, false, size);
  1841. }
  1842. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  1843. {
  1844. return _pci_add_cap_save_buffer(dev, cap, true, size);
  1845. }
  1846. /**
  1847. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  1848. * @dev: the PCI device
  1849. */
  1850. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  1851. {
  1852. int error;
  1853. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  1854. PCI_EXP_SAVE_REGS * sizeof(u16));
  1855. if (error)
  1856. dev_err(&dev->dev,
  1857. "unable to preallocate PCI Express save buffer\n");
  1858. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  1859. if (error)
  1860. dev_err(&dev->dev,
  1861. "unable to preallocate PCI-X save buffer\n");
  1862. pci_allocate_vc_save_buffers(dev);
  1863. }
  1864. void pci_free_cap_save_buffers(struct pci_dev *dev)
  1865. {
  1866. struct pci_cap_saved_state *tmp;
  1867. struct hlist_node *n;
  1868. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  1869. kfree(tmp);
  1870. }
  1871. /**
  1872. * pci_configure_ari - enable or disable ARI forwarding
  1873. * @dev: the PCI device
  1874. *
  1875. * If @dev and its upstream bridge both support ARI, enable ARI in the
  1876. * bridge. Otherwise, disable ARI in the bridge.
  1877. */
  1878. void pci_configure_ari(struct pci_dev *dev)
  1879. {
  1880. u32 cap;
  1881. struct pci_dev *bridge;
  1882. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  1883. return;
  1884. bridge = dev->bus->self;
  1885. if (!bridge)
  1886. return;
  1887. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  1888. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  1889. return;
  1890. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  1891. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  1892. PCI_EXP_DEVCTL2_ARI);
  1893. bridge->ari_enabled = 1;
  1894. } else {
  1895. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  1896. PCI_EXP_DEVCTL2_ARI);
  1897. bridge->ari_enabled = 0;
  1898. }
  1899. }
  1900. static int pci_acs_enable;
  1901. /**
  1902. * pci_request_acs - ask for ACS to be enabled if supported
  1903. */
  1904. void pci_request_acs(void)
  1905. {
  1906. pci_acs_enable = 1;
  1907. }
  1908. /**
  1909. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  1910. * @dev: the PCI device
  1911. */
  1912. static int pci_std_enable_acs(struct pci_dev *dev)
  1913. {
  1914. int pos;
  1915. u16 cap;
  1916. u16 ctrl;
  1917. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  1918. if (!pos)
  1919. return -ENODEV;
  1920. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  1921. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  1922. /* Source Validation */
  1923. ctrl |= (cap & PCI_ACS_SV);
  1924. /* P2P Request Redirect */
  1925. ctrl |= (cap & PCI_ACS_RR);
  1926. /* P2P Completion Redirect */
  1927. ctrl |= (cap & PCI_ACS_CR);
  1928. /* Upstream Forwarding */
  1929. ctrl |= (cap & PCI_ACS_UF);
  1930. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  1931. return 0;
  1932. }
  1933. /**
  1934. * pci_enable_acs - enable ACS if hardware support it
  1935. * @dev: the PCI device
  1936. */
  1937. void pci_enable_acs(struct pci_dev *dev)
  1938. {
  1939. if (!pci_acs_enable)
  1940. return;
  1941. if (!pci_std_enable_acs(dev))
  1942. return;
  1943. pci_dev_specific_enable_acs(dev);
  1944. }
  1945. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  1946. {
  1947. int pos;
  1948. u16 cap, ctrl;
  1949. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  1950. if (!pos)
  1951. return false;
  1952. /*
  1953. * Except for egress control, capabilities are either required
  1954. * or only required if controllable. Features missing from the
  1955. * capability field can therefore be assumed as hard-wired enabled.
  1956. */
  1957. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  1958. acs_flags &= (cap | PCI_ACS_EC);
  1959. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  1960. return (ctrl & acs_flags) == acs_flags;
  1961. }
  1962. /**
  1963. * pci_acs_enabled - test ACS against required flags for a given device
  1964. * @pdev: device to test
  1965. * @acs_flags: required PCI ACS flags
  1966. *
  1967. * Return true if the device supports the provided flags. Automatically
  1968. * filters out flags that are not implemented on multifunction devices.
  1969. *
  1970. * Note that this interface checks the effective ACS capabilities of the
  1971. * device rather than the actual capabilities. For instance, most single
  1972. * function endpoints are not required to support ACS because they have no
  1973. * opportunity for peer-to-peer access. We therefore return 'true'
  1974. * regardless of whether the device exposes an ACS capability. This makes
  1975. * it much easier for callers of this function to ignore the actual type
  1976. * or topology of the device when testing ACS support.
  1977. */
  1978. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  1979. {
  1980. int ret;
  1981. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  1982. if (ret >= 0)
  1983. return ret > 0;
  1984. /*
  1985. * Conventional PCI and PCI-X devices never support ACS, either
  1986. * effectively or actually. The shared bus topology implies that
  1987. * any device on the bus can receive or snoop DMA.
  1988. */
  1989. if (!pci_is_pcie(pdev))
  1990. return false;
  1991. switch (pci_pcie_type(pdev)) {
  1992. /*
  1993. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  1994. * but since their primary interface is PCI/X, we conservatively
  1995. * handle them as we would a non-PCIe device.
  1996. */
  1997. case PCI_EXP_TYPE_PCIE_BRIDGE:
  1998. /*
  1999. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2000. * applicable... must never implement an ACS Extended Capability...".
  2001. * This seems arbitrary, but we take a conservative interpretation
  2002. * of this statement.
  2003. */
  2004. case PCI_EXP_TYPE_PCI_BRIDGE:
  2005. case PCI_EXP_TYPE_RC_EC:
  2006. return false;
  2007. /*
  2008. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2009. * implement ACS in order to indicate their peer-to-peer capabilities,
  2010. * regardless of whether they are single- or multi-function devices.
  2011. */
  2012. case PCI_EXP_TYPE_DOWNSTREAM:
  2013. case PCI_EXP_TYPE_ROOT_PORT:
  2014. return pci_acs_flags_enabled(pdev, acs_flags);
  2015. /*
  2016. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2017. * implemented by the remaining PCIe types to indicate peer-to-peer
  2018. * capabilities, but only when they are part of a multifunction
  2019. * device. The footnote for section 6.12 indicates the specific
  2020. * PCIe types included here.
  2021. */
  2022. case PCI_EXP_TYPE_ENDPOINT:
  2023. case PCI_EXP_TYPE_UPSTREAM:
  2024. case PCI_EXP_TYPE_LEG_END:
  2025. case PCI_EXP_TYPE_RC_END:
  2026. if (!pdev->multifunction)
  2027. break;
  2028. return pci_acs_flags_enabled(pdev, acs_flags);
  2029. }
  2030. /*
  2031. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2032. * to single function devices with the exception of downstream ports.
  2033. */
  2034. return true;
  2035. }
  2036. /**
  2037. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2038. * @start: starting downstream device
  2039. * @end: ending upstream device or NULL to search to the root bus
  2040. * @acs_flags: required flags
  2041. *
  2042. * Walk up a device tree from start to end testing PCI ACS support. If
  2043. * any step along the way does not support the required flags, return false.
  2044. */
  2045. bool pci_acs_path_enabled(struct pci_dev *start,
  2046. struct pci_dev *end, u16 acs_flags)
  2047. {
  2048. struct pci_dev *pdev, *parent = start;
  2049. do {
  2050. pdev = parent;
  2051. if (!pci_acs_enabled(pdev, acs_flags))
  2052. return false;
  2053. if (pci_is_root_bus(pdev->bus))
  2054. return (end == NULL);
  2055. parent = pdev->bus->self;
  2056. } while (pdev != end);
  2057. return true;
  2058. }
  2059. /**
  2060. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2061. * @dev: the PCI device
  2062. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2063. *
  2064. * Perform INTx swizzling for a device behind one level of bridge. This is
  2065. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2066. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2067. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2068. * the PCI Express Base Specification, Revision 2.1)
  2069. */
  2070. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2071. {
  2072. int slot;
  2073. if (pci_ari_enabled(dev->bus))
  2074. slot = 0;
  2075. else
  2076. slot = PCI_SLOT(dev->devfn);
  2077. return (((pin - 1) + slot) % 4) + 1;
  2078. }
  2079. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2080. {
  2081. u8 pin;
  2082. pin = dev->pin;
  2083. if (!pin)
  2084. return -1;
  2085. while (!pci_is_root_bus(dev->bus)) {
  2086. pin = pci_swizzle_interrupt_pin(dev, pin);
  2087. dev = dev->bus->self;
  2088. }
  2089. *bridge = dev;
  2090. return pin;
  2091. }
  2092. /**
  2093. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2094. * @dev: the PCI device
  2095. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2096. *
  2097. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2098. * bridges all the way up to a PCI root bus.
  2099. */
  2100. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2101. {
  2102. u8 pin = *pinp;
  2103. while (!pci_is_root_bus(dev->bus)) {
  2104. pin = pci_swizzle_interrupt_pin(dev, pin);
  2105. dev = dev->bus->self;
  2106. }
  2107. *pinp = pin;
  2108. return PCI_SLOT(dev->devfn);
  2109. }
  2110. /**
  2111. * pci_release_region - Release a PCI bar
  2112. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2113. * @bar: BAR to release
  2114. *
  2115. * Releases the PCI I/O and memory resources previously reserved by a
  2116. * successful call to pci_request_region. Call this function only
  2117. * after all use of the PCI regions has ceased.
  2118. */
  2119. void pci_release_region(struct pci_dev *pdev, int bar)
  2120. {
  2121. struct pci_devres *dr;
  2122. if (pci_resource_len(pdev, bar) == 0)
  2123. return;
  2124. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2125. release_region(pci_resource_start(pdev, bar),
  2126. pci_resource_len(pdev, bar));
  2127. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2128. release_mem_region(pci_resource_start(pdev, bar),
  2129. pci_resource_len(pdev, bar));
  2130. dr = find_pci_dr(pdev);
  2131. if (dr)
  2132. dr->region_mask &= ~(1 << bar);
  2133. }
  2134. EXPORT_SYMBOL(pci_release_region);
  2135. /**
  2136. * __pci_request_region - Reserved PCI I/O and memory resource
  2137. * @pdev: PCI device whose resources are to be reserved
  2138. * @bar: BAR to be reserved
  2139. * @res_name: Name to be associated with resource.
  2140. * @exclusive: whether the region access is exclusive or not
  2141. *
  2142. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2143. * being reserved by owner @res_name. Do not access any
  2144. * address inside the PCI regions unless this call returns
  2145. * successfully.
  2146. *
  2147. * If @exclusive is set, then the region is marked so that userspace
  2148. * is explicitly not allowed to map the resource via /dev/mem or
  2149. * sysfs MMIO access.
  2150. *
  2151. * Returns 0 on success, or %EBUSY on error. A warning
  2152. * message is also printed on failure.
  2153. */
  2154. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2155. const char *res_name, int exclusive)
  2156. {
  2157. struct pci_devres *dr;
  2158. if (pci_resource_len(pdev, bar) == 0)
  2159. return 0;
  2160. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2161. if (!request_region(pci_resource_start(pdev, bar),
  2162. pci_resource_len(pdev, bar), res_name))
  2163. goto err_out;
  2164. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2165. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2166. pci_resource_len(pdev, bar), res_name,
  2167. exclusive))
  2168. goto err_out;
  2169. }
  2170. dr = find_pci_dr(pdev);
  2171. if (dr)
  2172. dr->region_mask |= 1 << bar;
  2173. return 0;
  2174. err_out:
  2175. dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
  2176. &pdev->resource[bar]);
  2177. return -EBUSY;
  2178. }
  2179. /**
  2180. * pci_request_region - Reserve PCI I/O and memory resource
  2181. * @pdev: PCI device whose resources are to be reserved
  2182. * @bar: BAR to be reserved
  2183. * @res_name: Name to be associated with resource
  2184. *
  2185. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2186. * being reserved by owner @res_name. Do not access any
  2187. * address inside the PCI regions unless this call returns
  2188. * successfully.
  2189. *
  2190. * Returns 0 on success, or %EBUSY on error. A warning
  2191. * message is also printed on failure.
  2192. */
  2193. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2194. {
  2195. return __pci_request_region(pdev, bar, res_name, 0);
  2196. }
  2197. EXPORT_SYMBOL(pci_request_region);
  2198. /**
  2199. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2200. * @pdev: PCI device whose resources are to be reserved
  2201. * @bar: BAR to be reserved
  2202. * @res_name: Name to be associated with resource.
  2203. *
  2204. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2205. * being reserved by owner @res_name. Do not access any
  2206. * address inside the PCI regions unless this call returns
  2207. * successfully.
  2208. *
  2209. * Returns 0 on success, or %EBUSY on error. A warning
  2210. * message is also printed on failure.
  2211. *
  2212. * The key difference that _exclusive makes it that userspace is
  2213. * explicitly not allowed to map the resource via /dev/mem or
  2214. * sysfs.
  2215. */
  2216. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  2217. const char *res_name)
  2218. {
  2219. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2220. }
  2221. EXPORT_SYMBOL(pci_request_region_exclusive);
  2222. /**
  2223. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2224. * @pdev: PCI device whose resources were previously reserved
  2225. * @bars: Bitmask of BARs to be released
  2226. *
  2227. * Release selected PCI I/O and memory resources previously reserved.
  2228. * Call this function only after all use of the PCI regions has ceased.
  2229. */
  2230. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2231. {
  2232. int i;
  2233. for (i = 0; i < 6; i++)
  2234. if (bars & (1 << i))
  2235. pci_release_region(pdev, i);
  2236. }
  2237. EXPORT_SYMBOL(pci_release_selected_regions);
  2238. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2239. const char *res_name, int excl)
  2240. {
  2241. int i;
  2242. for (i = 0; i < 6; i++)
  2243. if (bars & (1 << i))
  2244. if (__pci_request_region(pdev, i, res_name, excl))
  2245. goto err_out;
  2246. return 0;
  2247. err_out:
  2248. while (--i >= 0)
  2249. if (bars & (1 << i))
  2250. pci_release_region(pdev, i);
  2251. return -EBUSY;
  2252. }
  2253. /**
  2254. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2255. * @pdev: PCI device whose resources are to be reserved
  2256. * @bars: Bitmask of BARs to be requested
  2257. * @res_name: Name to be associated with resource
  2258. */
  2259. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2260. const char *res_name)
  2261. {
  2262. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2263. }
  2264. EXPORT_SYMBOL(pci_request_selected_regions);
  2265. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  2266. const char *res_name)
  2267. {
  2268. return __pci_request_selected_regions(pdev, bars, res_name,
  2269. IORESOURCE_EXCLUSIVE);
  2270. }
  2271. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2272. /**
  2273. * pci_release_regions - Release reserved PCI I/O and memory resources
  2274. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2275. *
  2276. * Releases all PCI I/O and memory resources previously reserved by a
  2277. * successful call to pci_request_regions. Call this function only
  2278. * after all use of the PCI regions has ceased.
  2279. */
  2280. void pci_release_regions(struct pci_dev *pdev)
  2281. {
  2282. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2283. }
  2284. EXPORT_SYMBOL(pci_release_regions);
  2285. /**
  2286. * pci_request_regions - Reserved PCI I/O and memory resources
  2287. * @pdev: PCI device whose resources are to be reserved
  2288. * @res_name: Name to be associated with resource.
  2289. *
  2290. * Mark all PCI regions associated with PCI device @pdev as
  2291. * being reserved by owner @res_name. Do not access any
  2292. * address inside the PCI regions unless this call returns
  2293. * successfully.
  2294. *
  2295. * Returns 0 on success, or %EBUSY on error. A warning
  2296. * message is also printed on failure.
  2297. */
  2298. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2299. {
  2300. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2301. }
  2302. EXPORT_SYMBOL(pci_request_regions);
  2303. /**
  2304. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2305. * @pdev: PCI device whose resources are to be reserved
  2306. * @res_name: Name to be associated with resource.
  2307. *
  2308. * Mark all PCI regions associated with PCI device @pdev as
  2309. * being reserved by owner @res_name. Do not access any
  2310. * address inside the PCI regions unless this call returns
  2311. * successfully.
  2312. *
  2313. * pci_request_regions_exclusive() will mark the region so that
  2314. * /dev/mem and the sysfs MMIO access will not be allowed.
  2315. *
  2316. * Returns 0 on success, or %EBUSY on error. A warning
  2317. * message is also printed on failure.
  2318. */
  2319. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2320. {
  2321. return pci_request_selected_regions_exclusive(pdev,
  2322. ((1 << 6) - 1), res_name);
  2323. }
  2324. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2325. /**
  2326. * pci_remap_iospace - Remap the memory mapped I/O space
  2327. * @res: Resource describing the I/O space
  2328. * @phys_addr: physical address of range to be mapped
  2329. *
  2330. * Remap the memory mapped I/O space described by the @res
  2331. * and the CPU physical address @phys_addr into virtual address space.
  2332. * Only architectures that have memory mapped IO functions defined
  2333. * (and the PCI_IOBASE value defined) should call this function.
  2334. */
  2335. int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  2336. {
  2337. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  2338. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  2339. if (!(res->flags & IORESOURCE_IO))
  2340. return -EINVAL;
  2341. if (res->end > IO_SPACE_LIMIT)
  2342. return -EINVAL;
  2343. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  2344. pgprot_device(PAGE_KERNEL));
  2345. #else
  2346. /* this architecture does not have memory mapped I/O space,
  2347. so this function should never be called */
  2348. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  2349. return -ENODEV;
  2350. #endif
  2351. }
  2352. static void __pci_set_master(struct pci_dev *dev, bool enable)
  2353. {
  2354. u16 old_cmd, cmd;
  2355. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  2356. if (enable)
  2357. cmd = old_cmd | PCI_COMMAND_MASTER;
  2358. else
  2359. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  2360. if (cmd != old_cmd) {
  2361. dev_dbg(&dev->dev, "%s bus mastering\n",
  2362. enable ? "enabling" : "disabling");
  2363. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2364. }
  2365. dev->is_busmaster = enable;
  2366. }
  2367. /**
  2368. * pcibios_setup - process "pci=" kernel boot arguments
  2369. * @str: string used to pass in "pci=" kernel boot arguments
  2370. *
  2371. * Process kernel boot arguments. This is the default implementation.
  2372. * Architecture specific implementations can override this as necessary.
  2373. */
  2374. char * __weak __init pcibios_setup(char *str)
  2375. {
  2376. return str;
  2377. }
  2378. /**
  2379. * pcibios_set_master - enable PCI bus-mastering for device dev
  2380. * @dev: the PCI device to enable
  2381. *
  2382. * Enables PCI bus-mastering for the device. This is the default
  2383. * implementation. Architecture specific implementations can override
  2384. * this if necessary.
  2385. */
  2386. void __weak pcibios_set_master(struct pci_dev *dev)
  2387. {
  2388. u8 lat;
  2389. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  2390. if (pci_is_pcie(dev))
  2391. return;
  2392. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  2393. if (lat < 16)
  2394. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  2395. else if (lat > pcibios_max_latency)
  2396. lat = pcibios_max_latency;
  2397. else
  2398. return;
  2399. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  2400. }
  2401. /**
  2402. * pci_set_master - enables bus-mastering for device dev
  2403. * @dev: the PCI device to enable
  2404. *
  2405. * Enables bus-mastering on the device and calls pcibios_set_master()
  2406. * to do the needed arch specific settings.
  2407. */
  2408. void pci_set_master(struct pci_dev *dev)
  2409. {
  2410. __pci_set_master(dev, true);
  2411. pcibios_set_master(dev);
  2412. }
  2413. EXPORT_SYMBOL(pci_set_master);
  2414. /**
  2415. * pci_clear_master - disables bus-mastering for device dev
  2416. * @dev: the PCI device to disable
  2417. */
  2418. void pci_clear_master(struct pci_dev *dev)
  2419. {
  2420. __pci_set_master(dev, false);
  2421. }
  2422. EXPORT_SYMBOL(pci_clear_master);
  2423. /**
  2424. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  2425. * @dev: the PCI device for which MWI is to be enabled
  2426. *
  2427. * Helper function for pci_set_mwi.
  2428. * Originally copied from drivers/net/acenic.c.
  2429. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  2430. *
  2431. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2432. */
  2433. int pci_set_cacheline_size(struct pci_dev *dev)
  2434. {
  2435. u8 cacheline_size;
  2436. if (!pci_cache_line_size)
  2437. return -EINVAL;
  2438. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  2439. equal to or multiple of the right value. */
  2440. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  2441. if (cacheline_size >= pci_cache_line_size &&
  2442. (cacheline_size % pci_cache_line_size) == 0)
  2443. return 0;
  2444. /* Write the correct value. */
  2445. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  2446. /* Read it back. */
  2447. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  2448. if (cacheline_size == pci_cache_line_size)
  2449. return 0;
  2450. dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
  2451. pci_cache_line_size << 2);
  2452. return -EINVAL;
  2453. }
  2454. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  2455. /**
  2456. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  2457. * @dev: the PCI device for which MWI is enabled
  2458. *
  2459. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  2460. *
  2461. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2462. */
  2463. int pci_set_mwi(struct pci_dev *dev)
  2464. {
  2465. #ifdef PCI_DISABLE_MWI
  2466. return 0;
  2467. #else
  2468. int rc;
  2469. u16 cmd;
  2470. rc = pci_set_cacheline_size(dev);
  2471. if (rc)
  2472. return rc;
  2473. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  2474. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  2475. dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
  2476. cmd |= PCI_COMMAND_INVALIDATE;
  2477. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2478. }
  2479. return 0;
  2480. #endif
  2481. }
  2482. EXPORT_SYMBOL(pci_set_mwi);
  2483. /**
  2484. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  2485. * @dev: the PCI device for which MWI is enabled
  2486. *
  2487. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  2488. * Callers are not required to check the return value.
  2489. *
  2490. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  2491. */
  2492. int pci_try_set_mwi(struct pci_dev *dev)
  2493. {
  2494. #ifdef PCI_DISABLE_MWI
  2495. return 0;
  2496. #else
  2497. return pci_set_mwi(dev);
  2498. #endif
  2499. }
  2500. EXPORT_SYMBOL(pci_try_set_mwi);
  2501. /**
  2502. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  2503. * @dev: the PCI device to disable
  2504. *
  2505. * Disables PCI Memory-Write-Invalidate transaction on the device
  2506. */
  2507. void pci_clear_mwi(struct pci_dev *dev)
  2508. {
  2509. #ifndef PCI_DISABLE_MWI
  2510. u16 cmd;
  2511. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  2512. if (cmd & PCI_COMMAND_INVALIDATE) {
  2513. cmd &= ~PCI_COMMAND_INVALIDATE;
  2514. pci_write_config_word(dev, PCI_COMMAND, cmd);
  2515. }
  2516. #endif
  2517. }
  2518. EXPORT_SYMBOL(pci_clear_mwi);
  2519. /**
  2520. * pci_intx - enables/disables PCI INTx for device dev
  2521. * @pdev: the PCI device to operate on
  2522. * @enable: boolean: whether to enable or disable PCI INTx
  2523. *
  2524. * Enables/disables PCI INTx for device dev
  2525. */
  2526. void pci_intx(struct pci_dev *pdev, int enable)
  2527. {
  2528. u16 pci_command, new;
  2529. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  2530. if (enable)
  2531. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  2532. else
  2533. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  2534. if (new != pci_command) {
  2535. struct pci_devres *dr;
  2536. pci_write_config_word(pdev, PCI_COMMAND, new);
  2537. dr = find_pci_dr(pdev);
  2538. if (dr && !dr->restore_intx) {
  2539. dr->restore_intx = 1;
  2540. dr->orig_intx = !enable;
  2541. }
  2542. }
  2543. }
  2544. EXPORT_SYMBOL_GPL(pci_intx);
  2545. /**
  2546. * pci_intx_mask_supported - probe for INTx masking support
  2547. * @dev: the PCI device to operate on
  2548. *
  2549. * Check if the device dev support INTx masking via the config space
  2550. * command word.
  2551. */
  2552. bool pci_intx_mask_supported(struct pci_dev *dev)
  2553. {
  2554. bool mask_supported = false;
  2555. u16 orig, new;
  2556. if (dev->broken_intx_masking)
  2557. return false;
  2558. pci_cfg_access_lock(dev);
  2559. pci_read_config_word(dev, PCI_COMMAND, &orig);
  2560. pci_write_config_word(dev, PCI_COMMAND,
  2561. orig ^ PCI_COMMAND_INTX_DISABLE);
  2562. pci_read_config_word(dev, PCI_COMMAND, &new);
  2563. /*
  2564. * There's no way to protect against hardware bugs or detect them
  2565. * reliably, but as long as we know what the value should be, let's
  2566. * go ahead and check it.
  2567. */
  2568. if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
  2569. dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
  2570. orig, new);
  2571. } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
  2572. mask_supported = true;
  2573. pci_write_config_word(dev, PCI_COMMAND, orig);
  2574. }
  2575. pci_cfg_access_unlock(dev);
  2576. return mask_supported;
  2577. }
  2578. EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
  2579. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  2580. {
  2581. struct pci_bus *bus = dev->bus;
  2582. bool mask_updated = true;
  2583. u32 cmd_status_dword;
  2584. u16 origcmd, newcmd;
  2585. unsigned long flags;
  2586. bool irq_pending;
  2587. /*
  2588. * We do a single dword read to retrieve both command and status.
  2589. * Document assumptions that make this possible.
  2590. */
  2591. BUILD_BUG_ON(PCI_COMMAND % 4);
  2592. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  2593. raw_spin_lock_irqsave(&pci_lock, flags);
  2594. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  2595. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  2596. /*
  2597. * Check interrupt status register to see whether our device
  2598. * triggered the interrupt (when masking) or the next IRQ is
  2599. * already pending (when unmasking).
  2600. */
  2601. if (mask != irq_pending) {
  2602. mask_updated = false;
  2603. goto done;
  2604. }
  2605. origcmd = cmd_status_dword;
  2606. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  2607. if (mask)
  2608. newcmd |= PCI_COMMAND_INTX_DISABLE;
  2609. if (newcmd != origcmd)
  2610. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  2611. done:
  2612. raw_spin_unlock_irqrestore(&pci_lock, flags);
  2613. return mask_updated;
  2614. }
  2615. /**
  2616. * pci_check_and_mask_intx - mask INTx on pending interrupt
  2617. * @dev: the PCI device to operate on
  2618. *
  2619. * Check if the device dev has its INTx line asserted, mask it and
  2620. * return true in that case. False is returned if not interrupt was
  2621. * pending.
  2622. */
  2623. bool pci_check_and_mask_intx(struct pci_dev *dev)
  2624. {
  2625. return pci_check_and_set_intx_mask(dev, true);
  2626. }
  2627. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  2628. /**
  2629. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  2630. * @dev: the PCI device to operate on
  2631. *
  2632. * Check if the device dev has its INTx line asserted, unmask it if not
  2633. * and return true. False is returned and the mask remains active if
  2634. * there was still an interrupt pending.
  2635. */
  2636. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  2637. {
  2638. return pci_check_and_set_intx_mask(dev, false);
  2639. }
  2640. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  2641. /**
  2642. * pci_msi_off - disables any MSI or MSI-X capabilities
  2643. * @dev: the PCI device to operate on
  2644. *
  2645. * If you want to use MSI, see pci_enable_msi() and friends.
  2646. * This is a lower-level primitive that allows us to disable
  2647. * MSI operation at the device level.
  2648. */
  2649. void pci_msi_off(struct pci_dev *dev)
  2650. {
  2651. int pos;
  2652. u16 control;
  2653. /*
  2654. * This looks like it could go in msi.c, but we need it even when
  2655. * CONFIG_PCI_MSI=n. For the same reason, we can't use
  2656. * dev->msi_cap or dev->msix_cap here.
  2657. */
  2658. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  2659. if (pos) {
  2660. pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
  2661. control &= ~PCI_MSI_FLAGS_ENABLE;
  2662. pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
  2663. }
  2664. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  2665. if (pos) {
  2666. pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
  2667. control &= ~PCI_MSIX_FLAGS_ENABLE;
  2668. pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
  2669. }
  2670. }
  2671. EXPORT_SYMBOL_GPL(pci_msi_off);
  2672. int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
  2673. {
  2674. return dma_set_max_seg_size(&dev->dev, size);
  2675. }
  2676. EXPORT_SYMBOL(pci_set_dma_max_seg_size);
  2677. int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
  2678. {
  2679. return dma_set_seg_boundary(&dev->dev, mask);
  2680. }
  2681. EXPORT_SYMBOL(pci_set_dma_seg_boundary);
  2682. /**
  2683. * pci_wait_for_pending_transaction - waits for pending transaction
  2684. * @dev: the PCI device to operate on
  2685. *
  2686. * Return 0 if transaction is pending 1 otherwise.
  2687. */
  2688. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  2689. {
  2690. if (!pci_is_pcie(dev))
  2691. return 1;
  2692. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  2693. PCI_EXP_DEVSTA_TRPND);
  2694. }
  2695. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  2696. static int pcie_flr(struct pci_dev *dev, int probe)
  2697. {
  2698. u32 cap;
  2699. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  2700. if (!(cap & PCI_EXP_DEVCAP_FLR))
  2701. return -ENOTTY;
  2702. if (probe)
  2703. return 0;
  2704. if (!pci_wait_for_pending_transaction(dev))
  2705. dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  2706. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2707. msleep(100);
  2708. return 0;
  2709. }
  2710. static int pci_af_flr(struct pci_dev *dev, int probe)
  2711. {
  2712. int pos;
  2713. u8 cap;
  2714. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  2715. if (!pos)
  2716. return -ENOTTY;
  2717. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  2718. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  2719. return -ENOTTY;
  2720. if (probe)
  2721. return 0;
  2722. /*
  2723. * Wait for Transaction Pending bit to clear. A word-aligned test
  2724. * is used, so we use the conrol offset rather than status and shift
  2725. * the test bit to match.
  2726. */
  2727. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  2728. PCI_AF_STATUS_TP << 8))
  2729. dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  2730. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  2731. msleep(100);
  2732. return 0;
  2733. }
  2734. /**
  2735. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  2736. * @dev: Device to reset.
  2737. * @probe: If set, only check if the device can be reset this way.
  2738. *
  2739. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  2740. * unset, it will be reinitialized internally when going from PCI_D3hot to
  2741. * PCI_D0. If that's the case and the device is not in a low-power state
  2742. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  2743. *
  2744. * NOTE: This causes the caller to sleep for twice the device power transition
  2745. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  2746. * by default (i.e. unless the @dev's d3_delay field has a different value).
  2747. * Moreover, only devices in D0 can be reset by this function.
  2748. */
  2749. static int pci_pm_reset(struct pci_dev *dev, int probe)
  2750. {
  2751. u16 csr;
  2752. if (!dev->pm_cap)
  2753. return -ENOTTY;
  2754. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  2755. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  2756. return -ENOTTY;
  2757. if (probe)
  2758. return 0;
  2759. if (dev->current_state != PCI_D0)
  2760. return -EINVAL;
  2761. csr &= ~PCI_PM_CTRL_STATE_MASK;
  2762. csr |= PCI_D3hot;
  2763. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  2764. pci_dev_d3_sleep(dev);
  2765. csr &= ~PCI_PM_CTRL_STATE_MASK;
  2766. csr |= PCI_D0;
  2767. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  2768. pci_dev_d3_sleep(dev);
  2769. return 0;
  2770. }
  2771. void pci_reset_secondary_bus(struct pci_dev *dev)
  2772. {
  2773. u16 ctrl;
  2774. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  2775. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  2776. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  2777. /*
  2778. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  2779. * this to 2ms to ensure that we meet the minimum requirement.
  2780. */
  2781. msleep(2);
  2782. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  2783. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  2784. /*
  2785. * Trhfa for conventional PCI is 2^25 clock cycles.
  2786. * Assuming a minimum 33MHz clock this results in a 1s
  2787. * delay before we can consider subordinate devices to
  2788. * be re-initialized. PCIe has some ways to shorten this,
  2789. * but we don't make use of them yet.
  2790. */
  2791. ssleep(1);
  2792. }
  2793. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  2794. {
  2795. pci_reset_secondary_bus(dev);
  2796. }
  2797. /**
  2798. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  2799. * @dev: Bridge device
  2800. *
  2801. * Use the bridge control register to assert reset on the secondary bus.
  2802. * Devices on the secondary bus are left in power-on state.
  2803. */
  2804. void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  2805. {
  2806. pcibios_reset_secondary_bus(dev);
  2807. }
  2808. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  2809. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  2810. {
  2811. struct pci_dev *pdev;
  2812. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  2813. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  2814. return -ENOTTY;
  2815. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  2816. if (pdev != dev)
  2817. return -ENOTTY;
  2818. if (probe)
  2819. return 0;
  2820. pci_reset_bridge_secondary_bus(dev->bus->self);
  2821. return 0;
  2822. }
  2823. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  2824. {
  2825. int rc = -ENOTTY;
  2826. if (!hotplug || !try_module_get(hotplug->ops->owner))
  2827. return rc;
  2828. if (hotplug->ops->reset_slot)
  2829. rc = hotplug->ops->reset_slot(hotplug, probe);
  2830. module_put(hotplug->ops->owner);
  2831. return rc;
  2832. }
  2833. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  2834. {
  2835. struct pci_dev *pdev;
  2836. if (dev->subordinate || !dev->slot ||
  2837. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  2838. return -ENOTTY;
  2839. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  2840. if (pdev != dev && pdev->slot == dev->slot)
  2841. return -ENOTTY;
  2842. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  2843. }
  2844. static int __pci_dev_reset(struct pci_dev *dev, int probe)
  2845. {
  2846. int rc;
  2847. might_sleep();
  2848. rc = pci_dev_specific_reset(dev, probe);
  2849. if (rc != -ENOTTY)
  2850. goto done;
  2851. rc = pcie_flr(dev, probe);
  2852. if (rc != -ENOTTY)
  2853. goto done;
  2854. rc = pci_af_flr(dev, probe);
  2855. if (rc != -ENOTTY)
  2856. goto done;
  2857. rc = pci_pm_reset(dev, probe);
  2858. if (rc != -ENOTTY)
  2859. goto done;
  2860. rc = pci_dev_reset_slot_function(dev, probe);
  2861. if (rc != -ENOTTY)
  2862. goto done;
  2863. rc = pci_parent_bus_reset(dev, probe);
  2864. done:
  2865. return rc;
  2866. }
  2867. static void pci_dev_lock(struct pci_dev *dev)
  2868. {
  2869. pci_cfg_access_lock(dev);
  2870. /* block PM suspend, driver probe, etc. */
  2871. device_lock(&dev->dev);
  2872. }
  2873. /* Return 1 on successful lock, 0 on contention */
  2874. static int pci_dev_trylock(struct pci_dev *dev)
  2875. {
  2876. if (pci_cfg_access_trylock(dev)) {
  2877. if (device_trylock(&dev->dev))
  2878. return 1;
  2879. pci_cfg_access_unlock(dev);
  2880. }
  2881. return 0;
  2882. }
  2883. static void pci_dev_unlock(struct pci_dev *dev)
  2884. {
  2885. device_unlock(&dev->dev);
  2886. pci_cfg_access_unlock(dev);
  2887. }
  2888. /**
  2889. * pci_reset_notify - notify device driver of reset
  2890. * @dev: device to be notified of reset
  2891. * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
  2892. * completed
  2893. *
  2894. * Must be called prior to device access being disabled and after device
  2895. * access is restored.
  2896. */
  2897. static void pci_reset_notify(struct pci_dev *dev, bool prepare)
  2898. {
  2899. const struct pci_error_handlers *err_handler =
  2900. dev->driver ? dev->driver->err_handler : NULL;
  2901. if (err_handler && err_handler->reset_notify)
  2902. err_handler->reset_notify(dev, prepare);
  2903. }
  2904. static void pci_dev_save_and_disable(struct pci_dev *dev)
  2905. {
  2906. pci_reset_notify(dev, true);
  2907. /*
  2908. * Wake-up device prior to save. PM registers default to D0 after
  2909. * reset and a simple register restore doesn't reliably return
  2910. * to a non-D0 state anyway.
  2911. */
  2912. pci_set_power_state(dev, PCI_D0);
  2913. pci_save_state(dev);
  2914. /*
  2915. * Disable the device by clearing the Command register, except for
  2916. * INTx-disable which is set. This not only disables MMIO and I/O port
  2917. * BARs, but also prevents the device from being Bus Master, preventing
  2918. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  2919. * compliant devices, INTx-disable prevents legacy interrupts.
  2920. */
  2921. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  2922. }
  2923. static void pci_dev_restore(struct pci_dev *dev)
  2924. {
  2925. pci_restore_state(dev);
  2926. pci_reset_notify(dev, false);
  2927. }
  2928. static int pci_dev_reset(struct pci_dev *dev, int probe)
  2929. {
  2930. int rc;
  2931. if (!probe)
  2932. pci_dev_lock(dev);
  2933. rc = __pci_dev_reset(dev, probe);
  2934. if (!probe)
  2935. pci_dev_unlock(dev);
  2936. return rc;
  2937. }
  2938. /**
  2939. * __pci_reset_function - reset a PCI device function
  2940. * @dev: PCI device to reset
  2941. *
  2942. * Some devices allow an individual function to be reset without affecting
  2943. * other functions in the same device. The PCI device must be responsive
  2944. * to PCI config space in order to use this function.
  2945. *
  2946. * The device function is presumed to be unused when this function is called.
  2947. * Resetting the device will make the contents of PCI configuration space
  2948. * random, so any caller of this must be prepared to reinitialise the
  2949. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  2950. * etc.
  2951. *
  2952. * Returns 0 if the device function was successfully reset or negative if the
  2953. * device doesn't support resetting a single function.
  2954. */
  2955. int __pci_reset_function(struct pci_dev *dev)
  2956. {
  2957. return pci_dev_reset(dev, 0);
  2958. }
  2959. EXPORT_SYMBOL_GPL(__pci_reset_function);
  2960. /**
  2961. * __pci_reset_function_locked - reset a PCI device function while holding
  2962. * the @dev mutex lock.
  2963. * @dev: PCI device to reset
  2964. *
  2965. * Some devices allow an individual function to be reset without affecting
  2966. * other functions in the same device. The PCI device must be responsive
  2967. * to PCI config space in order to use this function.
  2968. *
  2969. * The device function is presumed to be unused and the caller is holding
  2970. * the device mutex lock when this function is called.
  2971. * Resetting the device will make the contents of PCI configuration space
  2972. * random, so any caller of this must be prepared to reinitialise the
  2973. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  2974. * etc.
  2975. *
  2976. * Returns 0 if the device function was successfully reset or negative if the
  2977. * device doesn't support resetting a single function.
  2978. */
  2979. int __pci_reset_function_locked(struct pci_dev *dev)
  2980. {
  2981. return __pci_dev_reset(dev, 0);
  2982. }
  2983. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  2984. /**
  2985. * pci_probe_reset_function - check whether the device can be safely reset
  2986. * @dev: PCI device to reset
  2987. *
  2988. * Some devices allow an individual function to be reset without affecting
  2989. * other functions in the same device. The PCI device must be responsive
  2990. * to PCI config space in order to use this function.
  2991. *
  2992. * Returns 0 if the device function can be reset or negative if the
  2993. * device doesn't support resetting a single function.
  2994. */
  2995. int pci_probe_reset_function(struct pci_dev *dev)
  2996. {
  2997. return pci_dev_reset(dev, 1);
  2998. }
  2999. /**
  3000. * pci_reset_function - quiesce and reset a PCI device function
  3001. * @dev: PCI device to reset
  3002. *
  3003. * Some devices allow an individual function to be reset without affecting
  3004. * other functions in the same device. The PCI device must be responsive
  3005. * to PCI config space in order to use this function.
  3006. *
  3007. * This function does not just reset the PCI portion of a device, but
  3008. * clears all the state associated with the device. This function differs
  3009. * from __pci_reset_function in that it saves and restores device state
  3010. * over the reset.
  3011. *
  3012. * Returns 0 if the device function was successfully reset or negative if the
  3013. * device doesn't support resetting a single function.
  3014. */
  3015. int pci_reset_function(struct pci_dev *dev)
  3016. {
  3017. int rc;
  3018. rc = pci_dev_reset(dev, 1);
  3019. if (rc)
  3020. return rc;
  3021. pci_dev_save_and_disable(dev);
  3022. rc = pci_dev_reset(dev, 0);
  3023. pci_dev_restore(dev);
  3024. return rc;
  3025. }
  3026. EXPORT_SYMBOL_GPL(pci_reset_function);
  3027. /**
  3028. * pci_try_reset_function - quiesce and reset a PCI device function
  3029. * @dev: PCI device to reset
  3030. *
  3031. * Same as above, except return -EAGAIN if unable to lock device.
  3032. */
  3033. int pci_try_reset_function(struct pci_dev *dev)
  3034. {
  3035. int rc;
  3036. rc = pci_dev_reset(dev, 1);
  3037. if (rc)
  3038. return rc;
  3039. pci_dev_save_and_disable(dev);
  3040. if (pci_dev_trylock(dev)) {
  3041. rc = __pci_dev_reset(dev, 0);
  3042. pci_dev_unlock(dev);
  3043. } else
  3044. rc = -EAGAIN;
  3045. pci_dev_restore(dev);
  3046. return rc;
  3047. }
  3048. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3049. /* Do any devices on or below this bus prevent a bus reset? */
  3050. static bool pci_bus_resetable(struct pci_bus *bus)
  3051. {
  3052. struct pci_dev *dev;
  3053. list_for_each_entry(dev, &bus->devices, bus_list) {
  3054. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3055. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3056. return false;
  3057. }
  3058. return true;
  3059. }
  3060. /* Lock devices from the top of the tree down */
  3061. static void pci_bus_lock(struct pci_bus *bus)
  3062. {
  3063. struct pci_dev *dev;
  3064. list_for_each_entry(dev, &bus->devices, bus_list) {
  3065. pci_dev_lock(dev);
  3066. if (dev->subordinate)
  3067. pci_bus_lock(dev->subordinate);
  3068. }
  3069. }
  3070. /* Unlock devices from the bottom of the tree up */
  3071. static void pci_bus_unlock(struct pci_bus *bus)
  3072. {
  3073. struct pci_dev *dev;
  3074. list_for_each_entry(dev, &bus->devices, bus_list) {
  3075. if (dev->subordinate)
  3076. pci_bus_unlock(dev->subordinate);
  3077. pci_dev_unlock(dev);
  3078. }
  3079. }
  3080. /* Return 1 on successful lock, 0 on contention */
  3081. static int pci_bus_trylock(struct pci_bus *bus)
  3082. {
  3083. struct pci_dev *dev;
  3084. list_for_each_entry(dev, &bus->devices, bus_list) {
  3085. if (!pci_dev_trylock(dev))
  3086. goto unlock;
  3087. if (dev->subordinate) {
  3088. if (!pci_bus_trylock(dev->subordinate)) {
  3089. pci_dev_unlock(dev);
  3090. goto unlock;
  3091. }
  3092. }
  3093. }
  3094. return 1;
  3095. unlock:
  3096. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3097. if (dev->subordinate)
  3098. pci_bus_unlock(dev->subordinate);
  3099. pci_dev_unlock(dev);
  3100. }
  3101. return 0;
  3102. }
  3103. /* Do any devices on or below this slot prevent a bus reset? */
  3104. static bool pci_slot_resetable(struct pci_slot *slot)
  3105. {
  3106. struct pci_dev *dev;
  3107. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3108. if (!dev->slot || dev->slot != slot)
  3109. continue;
  3110. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3111. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3112. return false;
  3113. }
  3114. return true;
  3115. }
  3116. /* Lock devices from the top of the tree down */
  3117. static void pci_slot_lock(struct pci_slot *slot)
  3118. {
  3119. struct pci_dev *dev;
  3120. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3121. if (!dev->slot || dev->slot != slot)
  3122. continue;
  3123. pci_dev_lock(dev);
  3124. if (dev->subordinate)
  3125. pci_bus_lock(dev->subordinate);
  3126. }
  3127. }
  3128. /* Unlock devices from the bottom of the tree up */
  3129. static void pci_slot_unlock(struct pci_slot *slot)
  3130. {
  3131. struct pci_dev *dev;
  3132. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3133. if (!dev->slot || dev->slot != slot)
  3134. continue;
  3135. if (dev->subordinate)
  3136. pci_bus_unlock(dev->subordinate);
  3137. pci_dev_unlock(dev);
  3138. }
  3139. }
  3140. /* Return 1 on successful lock, 0 on contention */
  3141. static int pci_slot_trylock(struct pci_slot *slot)
  3142. {
  3143. struct pci_dev *dev;
  3144. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3145. if (!dev->slot || dev->slot != slot)
  3146. continue;
  3147. if (!pci_dev_trylock(dev))
  3148. goto unlock;
  3149. if (dev->subordinate) {
  3150. if (!pci_bus_trylock(dev->subordinate)) {
  3151. pci_dev_unlock(dev);
  3152. goto unlock;
  3153. }
  3154. }
  3155. }
  3156. return 1;
  3157. unlock:
  3158. list_for_each_entry_continue_reverse(dev,
  3159. &slot->bus->devices, bus_list) {
  3160. if (!dev->slot || dev->slot != slot)
  3161. continue;
  3162. if (dev->subordinate)
  3163. pci_bus_unlock(dev->subordinate);
  3164. pci_dev_unlock(dev);
  3165. }
  3166. return 0;
  3167. }
  3168. /* Save and disable devices from the top of the tree down */
  3169. static void pci_bus_save_and_disable(struct pci_bus *bus)
  3170. {
  3171. struct pci_dev *dev;
  3172. list_for_each_entry(dev, &bus->devices, bus_list) {
  3173. pci_dev_save_and_disable(dev);
  3174. if (dev->subordinate)
  3175. pci_bus_save_and_disable(dev->subordinate);
  3176. }
  3177. }
  3178. /*
  3179. * Restore devices from top of the tree down - parent bridges need to be
  3180. * restored before we can get to subordinate devices.
  3181. */
  3182. static void pci_bus_restore(struct pci_bus *bus)
  3183. {
  3184. struct pci_dev *dev;
  3185. list_for_each_entry(dev, &bus->devices, bus_list) {
  3186. pci_dev_restore(dev);
  3187. if (dev->subordinate)
  3188. pci_bus_restore(dev->subordinate);
  3189. }
  3190. }
  3191. /* Save and disable devices from the top of the tree down */
  3192. static void pci_slot_save_and_disable(struct pci_slot *slot)
  3193. {
  3194. struct pci_dev *dev;
  3195. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3196. if (!dev->slot || dev->slot != slot)
  3197. continue;
  3198. pci_dev_save_and_disable(dev);
  3199. if (dev->subordinate)
  3200. pci_bus_save_and_disable(dev->subordinate);
  3201. }
  3202. }
  3203. /*
  3204. * Restore devices from top of the tree down - parent bridges need to be
  3205. * restored before we can get to subordinate devices.
  3206. */
  3207. static void pci_slot_restore(struct pci_slot *slot)
  3208. {
  3209. struct pci_dev *dev;
  3210. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3211. if (!dev->slot || dev->slot != slot)
  3212. continue;
  3213. pci_dev_restore(dev);
  3214. if (dev->subordinate)
  3215. pci_bus_restore(dev->subordinate);
  3216. }
  3217. }
  3218. static int pci_slot_reset(struct pci_slot *slot, int probe)
  3219. {
  3220. int rc;
  3221. if (!slot || !pci_slot_resetable(slot))
  3222. return -ENOTTY;
  3223. if (!probe)
  3224. pci_slot_lock(slot);
  3225. might_sleep();
  3226. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  3227. if (!probe)
  3228. pci_slot_unlock(slot);
  3229. return rc;
  3230. }
  3231. /**
  3232. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  3233. * @slot: PCI slot to probe
  3234. *
  3235. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  3236. */
  3237. int pci_probe_reset_slot(struct pci_slot *slot)
  3238. {
  3239. return pci_slot_reset(slot, 1);
  3240. }
  3241. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  3242. /**
  3243. * pci_reset_slot - reset a PCI slot
  3244. * @slot: PCI slot to reset
  3245. *
  3246. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  3247. * independent of other slots. For instance, some slots may support slot power
  3248. * control. In the case of a 1:1 bus to slot architecture, this function may
  3249. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  3250. * Generally a slot reset should be attempted before a bus reset. All of the
  3251. * function of the slot and any subordinate buses behind the slot are reset
  3252. * through this function. PCI config space of all devices in the slot and
  3253. * behind the slot is saved before and restored after reset.
  3254. *
  3255. * Return 0 on success, non-zero on error.
  3256. */
  3257. int pci_reset_slot(struct pci_slot *slot)
  3258. {
  3259. int rc;
  3260. rc = pci_slot_reset(slot, 1);
  3261. if (rc)
  3262. return rc;
  3263. pci_slot_save_and_disable(slot);
  3264. rc = pci_slot_reset(slot, 0);
  3265. pci_slot_restore(slot);
  3266. return rc;
  3267. }
  3268. EXPORT_SYMBOL_GPL(pci_reset_slot);
  3269. /**
  3270. * pci_try_reset_slot - Try to reset a PCI slot
  3271. * @slot: PCI slot to reset
  3272. *
  3273. * Same as above except return -EAGAIN if the slot cannot be locked
  3274. */
  3275. int pci_try_reset_slot(struct pci_slot *slot)
  3276. {
  3277. int rc;
  3278. rc = pci_slot_reset(slot, 1);
  3279. if (rc)
  3280. return rc;
  3281. pci_slot_save_and_disable(slot);
  3282. if (pci_slot_trylock(slot)) {
  3283. might_sleep();
  3284. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  3285. pci_slot_unlock(slot);
  3286. } else
  3287. rc = -EAGAIN;
  3288. pci_slot_restore(slot);
  3289. return rc;
  3290. }
  3291. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  3292. static int pci_bus_reset(struct pci_bus *bus, int probe)
  3293. {
  3294. if (!bus->self || !pci_bus_resetable(bus))
  3295. return -ENOTTY;
  3296. if (probe)
  3297. return 0;
  3298. pci_bus_lock(bus);
  3299. might_sleep();
  3300. pci_reset_bridge_secondary_bus(bus->self);
  3301. pci_bus_unlock(bus);
  3302. return 0;
  3303. }
  3304. /**
  3305. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  3306. * @bus: PCI bus to probe
  3307. *
  3308. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  3309. */
  3310. int pci_probe_reset_bus(struct pci_bus *bus)
  3311. {
  3312. return pci_bus_reset(bus, 1);
  3313. }
  3314. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  3315. /**
  3316. * pci_reset_bus - reset a PCI bus
  3317. * @bus: top level PCI bus to reset
  3318. *
  3319. * Do a bus reset on the given bus and any subordinate buses, saving
  3320. * and restoring state of all devices.
  3321. *
  3322. * Return 0 on success, non-zero on error.
  3323. */
  3324. int pci_reset_bus(struct pci_bus *bus)
  3325. {
  3326. int rc;
  3327. rc = pci_bus_reset(bus, 1);
  3328. if (rc)
  3329. return rc;
  3330. pci_bus_save_and_disable(bus);
  3331. rc = pci_bus_reset(bus, 0);
  3332. pci_bus_restore(bus);
  3333. return rc;
  3334. }
  3335. EXPORT_SYMBOL_GPL(pci_reset_bus);
  3336. /**
  3337. * pci_try_reset_bus - Try to reset a PCI bus
  3338. * @bus: top level PCI bus to reset
  3339. *
  3340. * Same as above except return -EAGAIN if the bus cannot be locked
  3341. */
  3342. int pci_try_reset_bus(struct pci_bus *bus)
  3343. {
  3344. int rc;
  3345. rc = pci_bus_reset(bus, 1);
  3346. if (rc)
  3347. return rc;
  3348. pci_bus_save_and_disable(bus);
  3349. if (pci_bus_trylock(bus)) {
  3350. might_sleep();
  3351. pci_reset_bridge_secondary_bus(bus->self);
  3352. pci_bus_unlock(bus);
  3353. } else
  3354. rc = -EAGAIN;
  3355. pci_bus_restore(bus);
  3356. return rc;
  3357. }
  3358. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  3359. /**
  3360. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  3361. * @dev: PCI device to query
  3362. *
  3363. * Returns mmrbc: maximum designed memory read count in bytes
  3364. * or appropriate error value.
  3365. */
  3366. int pcix_get_max_mmrbc(struct pci_dev *dev)
  3367. {
  3368. int cap;
  3369. u32 stat;
  3370. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3371. if (!cap)
  3372. return -EINVAL;
  3373. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  3374. return -EINVAL;
  3375. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  3376. }
  3377. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  3378. /**
  3379. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  3380. * @dev: PCI device to query
  3381. *
  3382. * Returns mmrbc: maximum memory read count in bytes
  3383. * or appropriate error value.
  3384. */
  3385. int pcix_get_mmrbc(struct pci_dev *dev)
  3386. {
  3387. int cap;
  3388. u16 cmd;
  3389. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3390. if (!cap)
  3391. return -EINVAL;
  3392. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  3393. return -EINVAL;
  3394. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  3395. }
  3396. EXPORT_SYMBOL(pcix_get_mmrbc);
  3397. /**
  3398. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  3399. * @dev: PCI device to query
  3400. * @mmrbc: maximum memory read count in bytes
  3401. * valid values are 512, 1024, 2048, 4096
  3402. *
  3403. * If possible sets maximum memory read byte count, some bridges have erratas
  3404. * that prevent this.
  3405. */
  3406. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  3407. {
  3408. int cap;
  3409. u32 stat, v, o;
  3410. u16 cmd;
  3411. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  3412. return -EINVAL;
  3413. v = ffs(mmrbc) - 10;
  3414. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3415. if (!cap)
  3416. return -EINVAL;
  3417. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  3418. return -EINVAL;
  3419. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  3420. return -E2BIG;
  3421. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  3422. return -EINVAL;
  3423. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  3424. if (o != v) {
  3425. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  3426. return -EIO;
  3427. cmd &= ~PCI_X_CMD_MAX_READ;
  3428. cmd |= v << 2;
  3429. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  3430. return -EIO;
  3431. }
  3432. return 0;
  3433. }
  3434. EXPORT_SYMBOL(pcix_set_mmrbc);
  3435. /**
  3436. * pcie_get_readrq - get PCI Express read request size
  3437. * @dev: PCI device to query
  3438. *
  3439. * Returns maximum memory read request in bytes
  3440. * or appropriate error value.
  3441. */
  3442. int pcie_get_readrq(struct pci_dev *dev)
  3443. {
  3444. u16 ctl;
  3445. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  3446. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  3447. }
  3448. EXPORT_SYMBOL(pcie_get_readrq);
  3449. /**
  3450. * pcie_set_readrq - set PCI Express maximum memory read request
  3451. * @dev: PCI device to query
  3452. * @rq: maximum memory read count in bytes
  3453. * valid values are 128, 256, 512, 1024, 2048, 4096
  3454. *
  3455. * If possible sets maximum memory read request in bytes
  3456. */
  3457. int pcie_set_readrq(struct pci_dev *dev, int rq)
  3458. {
  3459. u16 v;
  3460. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  3461. return -EINVAL;
  3462. /*
  3463. * If using the "performance" PCIe config, we clamp the
  3464. * read rq size to the max packet size to prevent the
  3465. * host bridge generating requests larger than we can
  3466. * cope with
  3467. */
  3468. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  3469. int mps = pcie_get_mps(dev);
  3470. if (mps < rq)
  3471. rq = mps;
  3472. }
  3473. v = (ffs(rq) - 8) << 12;
  3474. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  3475. PCI_EXP_DEVCTL_READRQ, v);
  3476. }
  3477. EXPORT_SYMBOL(pcie_set_readrq);
  3478. /**
  3479. * pcie_get_mps - get PCI Express maximum payload size
  3480. * @dev: PCI device to query
  3481. *
  3482. * Returns maximum payload size in bytes
  3483. */
  3484. int pcie_get_mps(struct pci_dev *dev)
  3485. {
  3486. u16 ctl;
  3487. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  3488. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  3489. }
  3490. EXPORT_SYMBOL(pcie_get_mps);
  3491. /**
  3492. * pcie_set_mps - set PCI Express maximum payload size
  3493. * @dev: PCI device to query
  3494. * @mps: maximum payload size in bytes
  3495. * valid values are 128, 256, 512, 1024, 2048, 4096
  3496. *
  3497. * If possible sets maximum payload size
  3498. */
  3499. int pcie_set_mps(struct pci_dev *dev, int mps)
  3500. {
  3501. u16 v;
  3502. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  3503. return -EINVAL;
  3504. v = ffs(mps) - 8;
  3505. if (v > dev->pcie_mpss)
  3506. return -EINVAL;
  3507. v <<= 5;
  3508. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  3509. PCI_EXP_DEVCTL_PAYLOAD, v);
  3510. }
  3511. EXPORT_SYMBOL(pcie_set_mps);
  3512. /**
  3513. * pcie_get_minimum_link - determine minimum link settings of a PCI device
  3514. * @dev: PCI device to query
  3515. * @speed: storage for minimum speed
  3516. * @width: storage for minimum width
  3517. *
  3518. * This function will walk up the PCI device chain and determine the minimum
  3519. * link width and speed of the device.
  3520. */
  3521. int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
  3522. enum pcie_link_width *width)
  3523. {
  3524. int ret;
  3525. *speed = PCI_SPEED_UNKNOWN;
  3526. *width = PCIE_LNK_WIDTH_UNKNOWN;
  3527. while (dev) {
  3528. u16 lnksta;
  3529. enum pci_bus_speed next_speed;
  3530. enum pcie_link_width next_width;
  3531. ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  3532. if (ret)
  3533. return ret;
  3534. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  3535. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  3536. PCI_EXP_LNKSTA_NLW_SHIFT;
  3537. if (next_speed < *speed)
  3538. *speed = next_speed;
  3539. if (next_width < *width)
  3540. *width = next_width;
  3541. dev = dev->bus->self;
  3542. }
  3543. return 0;
  3544. }
  3545. EXPORT_SYMBOL(pcie_get_minimum_link);
  3546. /**
  3547. * pci_select_bars - Make BAR mask from the type of resource
  3548. * @dev: the PCI device for which BAR mask is made
  3549. * @flags: resource type mask to be selected
  3550. *
  3551. * This helper routine makes bar mask from the type of resource.
  3552. */
  3553. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  3554. {
  3555. int i, bars = 0;
  3556. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  3557. if (pci_resource_flags(dev, i) & flags)
  3558. bars |= (1 << i);
  3559. return bars;
  3560. }
  3561. EXPORT_SYMBOL(pci_select_bars);
  3562. /**
  3563. * pci_resource_bar - get position of the BAR associated with a resource
  3564. * @dev: the PCI device
  3565. * @resno: the resource number
  3566. * @type: the BAR type to be filled in
  3567. *
  3568. * Returns BAR position in config space, or 0 if the BAR is invalid.
  3569. */
  3570. int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
  3571. {
  3572. int reg;
  3573. if (resno < PCI_ROM_RESOURCE) {
  3574. *type = pci_bar_unknown;
  3575. return PCI_BASE_ADDRESS_0 + 4 * resno;
  3576. } else if (resno == PCI_ROM_RESOURCE) {
  3577. *type = pci_bar_mem32;
  3578. return dev->rom_base_reg;
  3579. } else if (resno < PCI_BRIDGE_RESOURCES) {
  3580. /* device specific resource */
  3581. *type = pci_bar_unknown;
  3582. reg = pci_iov_resource_bar(dev, resno);
  3583. if (reg)
  3584. return reg;
  3585. }
  3586. dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
  3587. return 0;
  3588. }
  3589. /* Some architectures require additional programming to enable VGA */
  3590. static arch_set_vga_state_t arch_set_vga_state;
  3591. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  3592. {
  3593. arch_set_vga_state = func; /* NULL disables */
  3594. }
  3595. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  3596. unsigned int command_bits, u32 flags)
  3597. {
  3598. if (arch_set_vga_state)
  3599. return arch_set_vga_state(dev, decode, command_bits,
  3600. flags);
  3601. return 0;
  3602. }
  3603. /**
  3604. * pci_set_vga_state - set VGA decode state on device and parents if requested
  3605. * @dev: the PCI device
  3606. * @decode: true = enable decoding, false = disable decoding
  3607. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  3608. * @flags: traverse ancestors and change bridges
  3609. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  3610. */
  3611. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  3612. unsigned int command_bits, u32 flags)
  3613. {
  3614. struct pci_bus *bus;
  3615. struct pci_dev *bridge;
  3616. u16 cmd;
  3617. int rc;
  3618. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  3619. /* ARCH specific VGA enables */
  3620. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  3621. if (rc)
  3622. return rc;
  3623. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  3624. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3625. if (decode == true)
  3626. cmd |= command_bits;
  3627. else
  3628. cmd &= ~command_bits;
  3629. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3630. }
  3631. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  3632. return 0;
  3633. bus = dev->bus;
  3634. while (bus) {
  3635. bridge = bus->self;
  3636. if (bridge) {
  3637. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  3638. &cmd);
  3639. if (decode == true)
  3640. cmd |= PCI_BRIDGE_CTL_VGA;
  3641. else
  3642. cmd &= ~PCI_BRIDGE_CTL_VGA;
  3643. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  3644. cmd);
  3645. }
  3646. bus = bus->parent;
  3647. }
  3648. return 0;
  3649. }
  3650. bool pci_device_is_present(struct pci_dev *pdev)
  3651. {
  3652. u32 v;
  3653. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  3654. }
  3655. EXPORT_SYMBOL_GPL(pci_device_is_present);
  3656. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  3657. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  3658. static DEFINE_SPINLOCK(resource_alignment_lock);
  3659. /**
  3660. * pci_specified_resource_alignment - get resource alignment specified by user.
  3661. * @dev: the PCI device to get
  3662. *
  3663. * RETURNS: Resource alignment if it is specified.
  3664. * Zero if it is not specified.
  3665. */
  3666. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
  3667. {
  3668. int seg, bus, slot, func, align_order, count;
  3669. resource_size_t align = 0;
  3670. char *p;
  3671. spin_lock(&resource_alignment_lock);
  3672. p = resource_alignment_param;
  3673. while (*p) {
  3674. count = 0;
  3675. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  3676. p[count] == '@') {
  3677. p += count + 1;
  3678. } else {
  3679. align_order = -1;
  3680. }
  3681. if (sscanf(p, "%x:%x:%x.%x%n",
  3682. &seg, &bus, &slot, &func, &count) != 4) {
  3683. seg = 0;
  3684. if (sscanf(p, "%x:%x.%x%n",
  3685. &bus, &slot, &func, &count) != 3) {
  3686. /* Invalid format */
  3687. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  3688. p);
  3689. break;
  3690. }
  3691. }
  3692. p += count;
  3693. if (seg == pci_domain_nr(dev->bus) &&
  3694. bus == dev->bus->number &&
  3695. slot == PCI_SLOT(dev->devfn) &&
  3696. func == PCI_FUNC(dev->devfn)) {
  3697. if (align_order == -1)
  3698. align = PAGE_SIZE;
  3699. else
  3700. align = 1 << align_order;
  3701. /* Found */
  3702. break;
  3703. }
  3704. if (*p != ';' && *p != ',') {
  3705. /* End of param or invalid format */
  3706. break;
  3707. }
  3708. p++;
  3709. }
  3710. spin_unlock(&resource_alignment_lock);
  3711. return align;
  3712. }
  3713. /*
  3714. * This function disables memory decoding and releases memory resources
  3715. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  3716. * It also rounds up size to specified alignment.
  3717. * Later on, the kernel will assign page-aligned memory resource back
  3718. * to the device.
  3719. */
  3720. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  3721. {
  3722. int i;
  3723. struct resource *r;
  3724. resource_size_t align, size;
  3725. u16 command;
  3726. /* check if specified PCI is target device to reassign */
  3727. align = pci_specified_resource_alignment(dev);
  3728. if (!align)
  3729. return;
  3730. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  3731. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  3732. dev_warn(&dev->dev,
  3733. "Can't reassign resources to host bridge.\n");
  3734. return;
  3735. }
  3736. dev_info(&dev->dev,
  3737. "Disabling memory decoding and releasing memory resources.\n");
  3738. pci_read_config_word(dev, PCI_COMMAND, &command);
  3739. command &= ~PCI_COMMAND_MEMORY;
  3740. pci_write_config_word(dev, PCI_COMMAND, command);
  3741. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
  3742. r = &dev->resource[i];
  3743. if (!(r->flags & IORESOURCE_MEM))
  3744. continue;
  3745. size = resource_size(r);
  3746. if (size < align) {
  3747. size = align;
  3748. dev_info(&dev->dev,
  3749. "Rounding up size of resource #%d to %#llx.\n",
  3750. i, (unsigned long long)size);
  3751. }
  3752. r->flags |= IORESOURCE_UNSET;
  3753. r->end = size - 1;
  3754. r->start = 0;
  3755. }
  3756. /* Need to disable bridge's resource window,
  3757. * to enable the kernel to reassign new resource
  3758. * window later on.
  3759. */
  3760. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3761. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  3762. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  3763. r = &dev->resource[i];
  3764. if (!(r->flags & IORESOURCE_MEM))
  3765. continue;
  3766. r->flags |= IORESOURCE_UNSET;
  3767. r->end = resource_size(r) - 1;
  3768. r->start = 0;
  3769. }
  3770. pci_disable_bridge_window(dev);
  3771. }
  3772. }
  3773. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  3774. {
  3775. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  3776. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  3777. spin_lock(&resource_alignment_lock);
  3778. strncpy(resource_alignment_param, buf, count);
  3779. resource_alignment_param[count] = '\0';
  3780. spin_unlock(&resource_alignment_lock);
  3781. return count;
  3782. }
  3783. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  3784. {
  3785. size_t count;
  3786. spin_lock(&resource_alignment_lock);
  3787. count = snprintf(buf, size, "%s", resource_alignment_param);
  3788. spin_unlock(&resource_alignment_lock);
  3789. return count;
  3790. }
  3791. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  3792. {
  3793. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  3794. }
  3795. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  3796. const char *buf, size_t count)
  3797. {
  3798. return pci_set_resource_alignment_param(buf, count);
  3799. }
  3800. BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  3801. pci_resource_alignment_store);
  3802. static int __init pci_resource_alignment_sysfs_init(void)
  3803. {
  3804. return bus_create_file(&pci_bus_type,
  3805. &bus_attr_resource_alignment);
  3806. }
  3807. late_initcall(pci_resource_alignment_sysfs_init);
  3808. static void pci_no_domains(void)
  3809. {
  3810. #ifdef CONFIG_PCI_DOMAINS
  3811. pci_domains_supported = 0;
  3812. #endif
  3813. }
  3814. #ifdef CONFIG_PCI_DOMAINS
  3815. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  3816. int pci_get_new_domain_nr(void)
  3817. {
  3818. return atomic_inc_return(&__domain_nr);
  3819. }
  3820. #endif
  3821. /**
  3822. * pci_ext_cfg_avail - can we access extended PCI config space?
  3823. *
  3824. * Returns 1 if we can access PCI extended config space (offsets
  3825. * greater than 0xff). This is the default implementation. Architecture
  3826. * implementations can override this.
  3827. */
  3828. int __weak pci_ext_cfg_avail(void)
  3829. {
  3830. return 1;
  3831. }
  3832. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  3833. {
  3834. }
  3835. EXPORT_SYMBOL(pci_fixup_cardbus);
  3836. static int __init pci_setup(char *str)
  3837. {
  3838. while (str) {
  3839. char *k = strchr(str, ',');
  3840. if (k)
  3841. *k++ = 0;
  3842. if (*str && (str = pcibios_setup(str)) && *str) {
  3843. if (!strcmp(str, "nomsi")) {
  3844. pci_no_msi();
  3845. } else if (!strcmp(str, "noaer")) {
  3846. pci_no_aer();
  3847. } else if (!strncmp(str, "realloc=", 8)) {
  3848. pci_realloc_get_opt(str + 8);
  3849. } else if (!strncmp(str, "realloc", 7)) {
  3850. pci_realloc_get_opt("on");
  3851. } else if (!strcmp(str, "nodomains")) {
  3852. pci_no_domains();
  3853. } else if (!strncmp(str, "noari", 5)) {
  3854. pcie_ari_disabled = true;
  3855. } else if (!strncmp(str, "cbiosize=", 9)) {
  3856. pci_cardbus_io_size = memparse(str + 9, &str);
  3857. } else if (!strncmp(str, "cbmemsize=", 10)) {
  3858. pci_cardbus_mem_size = memparse(str + 10, &str);
  3859. } else if (!strncmp(str, "resource_alignment=", 19)) {
  3860. pci_set_resource_alignment_param(str + 19,
  3861. strlen(str + 19));
  3862. } else if (!strncmp(str, "ecrc=", 5)) {
  3863. pcie_ecrc_get_policy(str + 5);
  3864. } else if (!strncmp(str, "hpiosize=", 9)) {
  3865. pci_hotplug_io_size = memparse(str + 9, &str);
  3866. } else if (!strncmp(str, "hpmemsize=", 10)) {
  3867. pci_hotplug_mem_size = memparse(str + 10, &str);
  3868. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  3869. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  3870. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  3871. pcie_bus_config = PCIE_BUS_SAFE;
  3872. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  3873. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  3874. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  3875. pcie_bus_config = PCIE_BUS_PEER2PEER;
  3876. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  3877. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  3878. } else {
  3879. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  3880. str);
  3881. }
  3882. }
  3883. str = k;
  3884. }
  3885. return 0;
  3886. }
  3887. early_param("pci", pci_setup);