def.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL92C_DEF_H__
  26. #define __RTL92C_DEF_H__
  27. #define HAL_RETRY_LIMIT_INFRA 48
  28. #define HAL_RETRY_LIMIT_AP_ADHOC 7
  29. #define RESET_DELAY_8185 20
  30. #define RT_IBSS_INT_MASKS (IMR_BCNINT | IMR_TBDOK | IMR_TBDER)
  31. #define RT_AC_INT_MASKS (IMR_VIDOK | IMR_VODOK | IMR_BEDOK|IMR_BKDOK)
  32. #define NUM_OF_FIRMWARE_QUEUE 10
  33. #define NUM_OF_PAGES_IN_FW 0x100
  34. #define NUM_OF_PAGE_IN_FW_QUEUE_BK 0x07
  35. #define NUM_OF_PAGE_IN_FW_QUEUE_BE 0x07
  36. #define NUM_OF_PAGE_IN_FW_QUEUE_VI 0x07
  37. #define NUM_OF_PAGE_IN_FW_QUEUE_VO 0x07
  38. #define NUM_OF_PAGE_IN_FW_QUEUE_HCCA 0x0
  39. #define NUM_OF_PAGE_IN_FW_QUEUE_CMD 0x0
  40. #define NUM_OF_PAGE_IN_FW_QUEUE_MGNT 0x02
  41. #define NUM_OF_PAGE_IN_FW_QUEUE_HIGH 0x02
  42. #define NUM_OF_PAGE_IN_FW_QUEUE_BCN 0x2
  43. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB 0xA1
  44. #define NUM_OF_PAGE_IN_FW_QUEUE_BK_DTM 0x026
  45. #define NUM_OF_PAGE_IN_FW_QUEUE_BE_DTM 0x048
  46. #define NUM_OF_PAGE_IN_FW_QUEUE_VI_DTM 0x048
  47. #define NUM_OF_PAGE_IN_FW_QUEUE_VO_DTM 0x026
  48. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB_DTM 0x00
  49. #define MAX_LINES_HWCONFIG_TXT 1000
  50. #define MAX_BYTES_LINE_HWCONFIG_TXT 256
  51. #define SW_THREE_WIRE 0
  52. #define HW_THREE_WIRE 2
  53. #define BT_DEMO_BOARD 0
  54. #define BT_QA_BOARD 1
  55. #define BT_FPGA 2
  56. #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
  57. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  58. #define HAL_PRIME_CHNL_OFFSET_UPPER 2
  59. #define MAX_H2C_QUEUE_NUM 10
  60. #define RX_MPDU_QUEUE 0
  61. #define RX_CMD_QUEUE 1
  62. #define RX_MAX_QUEUE 2
  63. #define AC2QUEUEID(_AC) (_AC)
  64. #define C2H_RX_CMD_HDR_LEN 8
  65. #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
  66. LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
  67. #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
  68. LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
  69. #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
  70. LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
  71. #define GET_C2H_CMD_CONTINUE(__prxhdr) \
  72. LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
  73. #define GET_C2H_CMD_CONTENT(__prxhdr) \
  74. ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
  75. #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
  76. LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
  77. #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
  78. LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
  79. #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
  80. LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
  81. #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
  82. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
  83. #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
  84. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
  85. #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
  86. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
  87. #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
  88. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
  89. #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
  90. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
  91. #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
  92. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
  93. #define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
  94. /* [15:12] IC version(CUT): A-cut=0, B-cut=1, C-cut=2, D-cut=3
  95. * [7] Manufacturer: TSMC=0, UMC=1
  96. * [6:4] RF type: 1T1R=0, 1T2R=1, 2T2R=2
  97. * [3] Chip type: TEST=0, NORMAL=1
  98. * [2:0] IC type: 81xxC=0, 8723=1, 92D=2
  99. */
  100. #define CHIP_8723 BIT(0)
  101. #define CHIP_92D BIT(1)
  102. #define NORMAL_CHIP BIT(3)
  103. #define RF_TYPE_1T1R (~(BIT(4)|BIT(5)|BIT(6)))
  104. #define RF_TYPE_1T2R BIT(4)
  105. #define RF_TYPE_2T2R BIT(5)
  106. #define CHIP_VENDOR_UMC BIT(7)
  107. #define B_CUT_VERSION BIT(12)
  108. #define C_CUT_VERSION BIT(13)
  109. #define D_CUT_VERSION ((BIT(12)|BIT(13)))
  110. #define E_CUT_VERSION BIT(14)
  111. /* MASK */
  112. #define IC_TYPE_MASK (BIT(0)|BIT(1)|BIT(2))
  113. #define CHIP_TYPE_MASK BIT(3)
  114. #define RF_TYPE_MASK (BIT(4)|BIT(5)|BIT(6))
  115. #define MANUFACTUER_MASK BIT(7)
  116. #define ROM_VERSION_MASK (BIT(11)|BIT(10)|BIT(9)|BIT(8))
  117. #define CUT_VERSION_MASK (BIT(15)|BIT(14)|BIT(13)|BIT(12))
  118. /* Get element */
  119. #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK)
  120. #define GET_CVID_CHIP_TYPE(version) ((version) & CHIP_TYPE_MASK)
  121. #define GET_CVID_RF_TYPE(version) ((version) & RF_TYPE_MASK)
  122. #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK)
  123. #define GET_CVID_ROM_VERSION(version) ((version) & ROM_VERSION_MASK)
  124. #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK)
  125. #define IS_81XXC(version) \
  126. ((GET_CVID_IC_TYPE(version) == 0) ? true : false)
  127. #define IS_8723_SERIES(version) \
  128. ((GET_CVID_IC_TYPE(version) == CHIP_8723) ? true : false)
  129. #define IS_92D(version) \
  130. ((GET_CVID_IC_TYPE(version) == CHIP_92D) ? true : false)
  131. #define IS_NORMAL_CHIP(version) \
  132. ((GET_CVID_CHIP_TYPE(version)) ? true : false)
  133. #define IS_NORMAL_CHIP92D(version) \
  134. ((GET_CVID_CHIP_TYPE(version)) ? true : false)
  135. #define IS_1T1R(version) \
  136. ((GET_CVID_RF_TYPE(version)) ? false : true)
  137. #define IS_1T2R(version) \
  138. ((GET_CVID_RF_TYPE(version) == RF_TYPE_1T2R) ? true : false)
  139. #define IS_2T2R(version) \
  140. ((GET_CVID_RF_TYPE(version) == RF_TYPE_2T2R) ? true : false)
  141. #define IS_CHIP_VENDOR_UMC(version) \
  142. ((GET_CVID_MANUFACTUER(version)) ? true : false)
  143. #define IS_92C_SERIAL(version) \
  144. ((IS_81XXC(version) && IS_2T2R(version)) ? true : false)
  145. #define IS_81xxC_VENDOR_UMC_A_CUT(version) \
  146. (IS_81XXC(version) ? ((IS_CHIP_VENDOR_UMC(version)) ? \
  147. ((GET_CVID_CUT_VERSION(version)) ? false : true) : false) : false)
  148. #define IS_81XXC_VENDOR_UMC_B_CUT(version) \
  149. (IS_81XXC(version) ? (IS_CHIP_VENDOR_UMC(version) ? \
  150. ((GET_CVID_CUT_VERSION(version) == B_CUT_VERSION) ? true \
  151. : false) : false) : false)
  152. enum version_8188e {
  153. VERSION_TEST_CHIP_88E = 0x00,
  154. VERSION_NORMAL_CHIP_88E = 0x01,
  155. VERSION_UNKNOWN = 0xFF,
  156. };
  157. enum rx_packet_type {
  158. NORMAL_RX,
  159. TX_REPORT1,
  160. TX_REPORT2,
  161. HIS_REPORT,
  162. };
  163. enum rtl819x_loopback_e {
  164. RTL819X_NO_LOOPBACK = 0,
  165. RTL819X_MAC_LOOPBACK = 1,
  166. RTL819X_DMA_LOOPBACK = 2,
  167. RTL819X_CCK_LOOPBACK = 3,
  168. };
  169. enum rf_optype {
  170. RF_OP_BY_SW_3WIRE = 0,
  171. RF_OP_BY_FW,
  172. RF_OP_MAX
  173. };
  174. enum rf_power_state {
  175. RF_ON,
  176. RF_OFF,
  177. RF_SLEEP,
  178. RF_SHUT_DOWN,
  179. };
  180. enum power_save_mode {
  181. POWER_SAVE_MODE_ACTIVE,
  182. POWER_SAVE_MODE_SAVE,
  183. };
  184. enum power_polocy_config {
  185. POWERCFG_MAX_POWER_SAVINGS,
  186. POWERCFG_GLOBAL_POWER_SAVINGS,
  187. POWERCFG_LOCAL_POWER_SAVINGS,
  188. POWERCFG_LENOVO,
  189. };
  190. enum interface_select_pci {
  191. INTF_SEL1_MINICARD = 0,
  192. INTF_SEL0_PCIE = 1,
  193. INTF_SEL2_RSV = 2,
  194. INTF_SEL3_RSV = 3,
  195. };
  196. enum hal_fw_c2h_cmd_id {
  197. HAL_FW_C2H_CMD_READ_MACREG = 0,
  198. HAL_FW_C2H_CMD_READ_BBREG = 1,
  199. HAL_FW_C2H_CMD_READ_RFREG = 2,
  200. HAL_FW_C2H_CMD_READ_EEPROM = 3,
  201. HAL_FW_C2H_CMD_READ_EFUSE = 4,
  202. HAL_FW_C2H_CMD_READ_CAM = 5,
  203. HAL_FW_C2H_CMD_GET_BASICRATE = 6,
  204. HAL_FW_C2H_CMD_GET_DATARATE = 7,
  205. HAL_FW_C2H_CMD_SURVEY = 8,
  206. HAL_FW_C2H_CMD_SURVEYDONE = 9,
  207. HAL_FW_C2H_CMD_JOINBSS = 10,
  208. HAL_FW_C2H_CMD_ADDSTA = 11,
  209. HAL_FW_C2H_CMD_DELSTA = 12,
  210. HAL_FW_C2H_CMD_ATIMDONE = 13,
  211. HAL_FW_C2H_CMD_TX_REPORT = 14,
  212. HAL_FW_C2H_CMD_CCX_REPORT = 15,
  213. HAL_FW_C2H_CMD_DTM_REPORT = 16,
  214. HAL_FW_C2H_CMD_TX_RATE_STATISTICS = 17,
  215. HAL_FW_C2H_CMD_C2HLBK = 18,
  216. HAL_FW_C2H_CMD_C2HDBG = 19,
  217. HAL_FW_C2H_CMD_C2HFEEDBACK = 20,
  218. HAL_FW_C2H_CMD_MAX
  219. };
  220. enum rtl_desc_qsel {
  221. QSLT_BK = 0x2,
  222. QSLT_BE = 0x0,
  223. QSLT_VI = 0x5,
  224. QSLT_VO = 0x7,
  225. QSLT_BEACON = 0x10,
  226. QSLT_HIGH = 0x11,
  227. QSLT_MGNT = 0x12,
  228. QSLT_CMD = 0x13,
  229. };
  230. enum rtl_desc92c_rate {
  231. DESC92C_RATE1M = 0x00,
  232. DESC92C_RATE2M = 0x01,
  233. DESC92C_RATE5_5M = 0x02,
  234. DESC92C_RATE11M = 0x03,
  235. DESC92C_RATE6M = 0x04,
  236. DESC92C_RATE9M = 0x05,
  237. DESC92C_RATE12M = 0x06,
  238. DESC92C_RATE18M = 0x07,
  239. DESC92C_RATE24M = 0x08,
  240. DESC92C_RATE36M = 0x09,
  241. DESC92C_RATE48M = 0x0a,
  242. DESC92C_RATE54M = 0x0b,
  243. DESC92C_RATEMCS0 = 0x0c,
  244. DESC92C_RATEMCS1 = 0x0d,
  245. DESC92C_RATEMCS2 = 0x0e,
  246. DESC92C_RATEMCS3 = 0x0f,
  247. DESC92C_RATEMCS4 = 0x10,
  248. DESC92C_RATEMCS5 = 0x11,
  249. DESC92C_RATEMCS6 = 0x12,
  250. DESC92C_RATEMCS7 = 0x13,
  251. DESC92C_RATEMCS8 = 0x14,
  252. DESC92C_RATEMCS9 = 0x15,
  253. DESC92C_RATEMCS10 = 0x16,
  254. DESC92C_RATEMCS11 = 0x17,
  255. DESC92C_RATEMCS12 = 0x18,
  256. DESC92C_RATEMCS13 = 0x19,
  257. DESC92C_RATEMCS14 = 0x1a,
  258. DESC92C_RATEMCS15 = 0x1b,
  259. DESC92C_RATEMCS15_SG = 0x1c,
  260. DESC92C_RATEMCS32 = 0x20,
  261. };
  262. struct phy_sts_cck_8192s_t {
  263. u8 adc_pwdb_X[4];
  264. u8 sq_rpt;
  265. u8 cck_agc_rpt;
  266. };
  267. struct h2c_cmd_8192c {
  268. u8 element_id;
  269. u32 cmd_len;
  270. u8 *p_cmdbuffer;
  271. };
  272. #endif