sdio.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * Marvell Wireless LAN device driver: SDIO specific definitions
  3. *
  4. * Copyright (C) 2011-2014, Marvell International Ltd.
  5. *
  6. * This software file (the "File") is distributed by Marvell International
  7. * Ltd. under the terms of the GNU General Public License Version 2, June 1991
  8. * (the "License"). You may use, redistribute and/or modify this File in
  9. * accordance with the terms and conditions of the License, a copy of which
  10. * is available by writing to the Free Software Foundation, Inc.,
  11. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
  12. * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
  13. *
  14. * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
  15. * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
  16. * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
  17. * this warranty disclaimer.
  18. */
  19. #ifndef _MWIFIEX_SDIO_H
  20. #define _MWIFIEX_SDIO_H
  21. #include <linux/mmc/sdio.h>
  22. #include <linux/mmc/sdio_ids.h>
  23. #include <linux/mmc/sdio_func.h>
  24. #include <linux/mmc/card.h>
  25. #include <linux/mmc/host.h>
  26. #include "main.h"
  27. #define SD8786_DEFAULT_FW_NAME "mrvl/sd8786_uapsta.bin"
  28. #define SD8787_DEFAULT_FW_NAME "mrvl/sd8787_uapsta.bin"
  29. #define SD8797_DEFAULT_FW_NAME "mrvl/sd8797_uapsta.bin"
  30. #define SD8897_DEFAULT_FW_NAME "mrvl/sd8897_uapsta.bin"
  31. #define SD8887_DEFAULT_FW_NAME "mrvl/sd8887_uapsta.bin"
  32. #define BLOCK_MODE 1
  33. #define BYTE_MODE 0
  34. #define REG_PORT 0
  35. #define MWIFIEX_SDIO_IO_PORT_MASK 0xfffff
  36. #define MWIFIEX_SDIO_BYTE_MODE_MASK 0x80000000
  37. #define SDIO_MPA_ADDR_BASE 0x1000
  38. #define CTRL_PORT 0
  39. #define CTRL_PORT_MASK 0x0001
  40. #define CMD_PORT_UPLD_INT_MASK (0x1U<<6)
  41. #define CMD_PORT_DNLD_INT_MASK (0x1U<<7)
  42. #define HOST_TERM_CMD53 (0x1U << 2)
  43. #define REG_PORT 0
  44. #define MEM_PORT 0x10000
  45. #define CMD53_NEW_MODE (0x1U << 0)
  46. #define CMD_PORT_RD_LEN_EN (0x1U << 2)
  47. #define CMD_PORT_AUTO_EN (0x1U << 0)
  48. #define CMD_PORT_SLCT 0x8000
  49. #define UP_LD_CMD_PORT_HOST_INT_STATUS (0x40U)
  50. #define DN_LD_CMD_PORT_HOST_INT_STATUS (0x80U)
  51. #define MWIFIEX_MP_AGGR_BUF_SIZE_16K (16384)
  52. #define MWIFIEX_MP_AGGR_BUF_SIZE_32K (32768)
  53. /* Misc. Config Register : Auto Re-enable interrupts */
  54. #define AUTO_RE_ENABLE_INT BIT(4)
  55. /* Host Control Registers : Configuration */
  56. #define CONFIGURATION_REG 0x00
  57. /* Host Control Registers : Host power up */
  58. #define HOST_POWER_UP (0x1U << 1)
  59. /* Host Control Registers : Upload host interrupt mask */
  60. #define UP_LD_HOST_INT_MASK (0x1U)
  61. /* Host Control Registers : Download host interrupt mask */
  62. #define DN_LD_HOST_INT_MASK (0x2U)
  63. /* Host Control Registers : Upload host interrupt status */
  64. #define UP_LD_HOST_INT_STATUS (0x1U)
  65. /* Host Control Registers : Download host interrupt status */
  66. #define DN_LD_HOST_INT_STATUS (0x2U)
  67. /* Host Control Registers : Host interrupt status */
  68. #define CARD_INT_STATUS_REG 0x28
  69. /* Card Control Registers : Card I/O ready */
  70. #define CARD_IO_READY (0x1U << 3)
  71. /* Card Control Registers : Download card ready */
  72. #define DN_LD_CARD_RDY (0x1U << 0)
  73. /* Max retry number of CMD53 write */
  74. #define MAX_WRITE_IOMEM_RETRY 2
  75. /* SDIO Tx aggregation in progress ? */
  76. #define MP_TX_AGGR_IN_PROGRESS(a) (a->mpa_tx.pkt_cnt > 0)
  77. /* SDIO Tx aggregation buffer room for next packet ? */
  78. #define MP_TX_AGGR_BUF_HAS_ROOM(a, len) ((a->mpa_tx.buf_len+len) \
  79. <= a->mpa_tx.buf_size)
  80. /* Copy current packet (SDIO Tx aggregation buffer) to SDIO buffer */
  81. #define MP_TX_AGGR_BUF_PUT(a, payload, pkt_len, port) do { \
  82. memmove(&a->mpa_tx.buf[a->mpa_tx.buf_len], \
  83. payload, pkt_len); \
  84. a->mpa_tx.buf_len += pkt_len; \
  85. if (!a->mpa_tx.pkt_cnt) \
  86. a->mpa_tx.start_port = port; \
  87. if (a->mpa_tx.start_port <= port) \
  88. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt)); \
  89. else \
  90. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt+1+ \
  91. (a->max_ports - \
  92. a->mp_end_port))); \
  93. a->mpa_tx.pkt_cnt++; \
  94. } while (0)
  95. /* SDIO Tx aggregation limit ? */
  96. #define MP_TX_AGGR_PKT_LIMIT_REACHED(a) \
  97. (a->mpa_tx.pkt_cnt == a->mpa_tx.pkt_aggr_limit)
  98. /* Reset SDIO Tx aggregation buffer parameters */
  99. #define MP_TX_AGGR_BUF_RESET(a) do { \
  100. a->mpa_tx.pkt_cnt = 0; \
  101. a->mpa_tx.buf_len = 0; \
  102. a->mpa_tx.ports = 0; \
  103. a->mpa_tx.start_port = 0; \
  104. } while (0)
  105. /* SDIO Rx aggregation limit ? */
  106. #define MP_RX_AGGR_PKT_LIMIT_REACHED(a) \
  107. (a->mpa_rx.pkt_cnt == a->mpa_rx.pkt_aggr_limit)
  108. /* SDIO Rx aggregation in progress ? */
  109. #define MP_RX_AGGR_IN_PROGRESS(a) (a->mpa_rx.pkt_cnt > 0)
  110. /* SDIO Rx aggregation buffer room for next packet ? */
  111. #define MP_RX_AGGR_BUF_HAS_ROOM(a, rx_len) \
  112. ((a->mpa_rx.buf_len+rx_len) <= a->mpa_rx.buf_size)
  113. /* Reset SDIO Rx aggregation buffer parameters */
  114. #define MP_RX_AGGR_BUF_RESET(a) do { \
  115. a->mpa_rx.pkt_cnt = 0; \
  116. a->mpa_rx.buf_len = 0; \
  117. a->mpa_rx.ports = 0; \
  118. a->mpa_rx.start_port = 0; \
  119. } while (0)
  120. /* data structure for SDIO MPA TX */
  121. struct mwifiex_sdio_mpa_tx {
  122. /* multiport tx aggregation buffer pointer */
  123. u8 *buf;
  124. u32 buf_len;
  125. u32 pkt_cnt;
  126. u32 ports;
  127. u16 start_port;
  128. u8 enabled;
  129. u32 buf_size;
  130. u32 pkt_aggr_limit;
  131. };
  132. struct mwifiex_sdio_mpa_rx {
  133. u8 *buf;
  134. u32 buf_len;
  135. u32 pkt_cnt;
  136. u32 ports;
  137. u16 start_port;
  138. struct sk_buff **skb_arr;
  139. u32 *len_arr;
  140. u8 enabled;
  141. u32 buf_size;
  142. u32 pkt_aggr_limit;
  143. };
  144. int mwifiex_bus_register(void);
  145. void mwifiex_bus_unregister(void);
  146. struct mwifiex_sdio_card_reg {
  147. u8 start_rd_port;
  148. u8 start_wr_port;
  149. u8 base_0_reg;
  150. u8 base_1_reg;
  151. u8 poll_reg;
  152. u8 host_int_enable;
  153. u8 host_int_rsr_reg;
  154. u8 host_int_status_reg;
  155. u8 host_int_mask_reg;
  156. u8 status_reg_0;
  157. u8 status_reg_1;
  158. u8 sdio_int_mask;
  159. u32 data_port_mask;
  160. u8 io_port_0_reg;
  161. u8 io_port_1_reg;
  162. u8 io_port_2_reg;
  163. u8 max_mp_regs;
  164. u8 rd_bitmap_l;
  165. u8 rd_bitmap_u;
  166. u8 rd_bitmap_1l;
  167. u8 rd_bitmap_1u;
  168. u8 wr_bitmap_l;
  169. u8 wr_bitmap_u;
  170. u8 wr_bitmap_1l;
  171. u8 wr_bitmap_1u;
  172. u8 rd_len_p0_l;
  173. u8 rd_len_p0_u;
  174. u8 card_misc_cfg_reg;
  175. u8 card_cfg_2_1_reg;
  176. u8 cmd_rd_len_0;
  177. u8 cmd_rd_len_1;
  178. u8 cmd_rd_len_2;
  179. u8 cmd_rd_len_3;
  180. u8 cmd_cfg_0;
  181. u8 cmd_cfg_1;
  182. u8 cmd_cfg_2;
  183. u8 cmd_cfg_3;
  184. u8 fw_dump_ctrl;
  185. u8 fw_dump_start;
  186. u8 fw_dump_end;
  187. };
  188. struct sdio_mmc_card {
  189. struct sdio_func *func;
  190. struct mwifiex_adapter *adapter;
  191. const char *firmware;
  192. const struct mwifiex_sdio_card_reg *reg;
  193. u8 max_ports;
  194. u8 mp_agg_pkt_limit;
  195. bool supports_sdio_new_mode;
  196. bool has_control_mask;
  197. bool supports_fw_dump;
  198. u16 tx_buf_size;
  199. u32 mp_tx_agg_buf_size;
  200. u32 mp_rx_agg_buf_size;
  201. u32 mp_rd_bitmap;
  202. u32 mp_wr_bitmap;
  203. u16 mp_end_port;
  204. u32 mp_data_port_mask;
  205. u8 curr_rd_port;
  206. u8 curr_wr_port;
  207. u8 *mp_regs;
  208. u8 auto_tdls;
  209. struct mwifiex_sdio_mpa_tx mpa_tx;
  210. struct mwifiex_sdio_mpa_rx mpa_rx;
  211. };
  212. struct mwifiex_sdio_device {
  213. const char *firmware;
  214. const struct mwifiex_sdio_card_reg *reg;
  215. u8 max_ports;
  216. u8 mp_agg_pkt_limit;
  217. bool supports_sdio_new_mode;
  218. bool has_control_mask;
  219. bool supports_fw_dump;
  220. u16 tx_buf_size;
  221. u32 mp_tx_agg_buf_size;
  222. u32 mp_rx_agg_buf_size;
  223. u8 auto_tdls;
  224. };
  225. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd87xx = {
  226. .start_rd_port = 1,
  227. .start_wr_port = 1,
  228. .base_0_reg = 0x0040,
  229. .base_1_reg = 0x0041,
  230. .poll_reg = 0x30,
  231. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK,
  232. .host_int_rsr_reg = 0x1,
  233. .host_int_mask_reg = 0x02,
  234. .host_int_status_reg = 0x03,
  235. .status_reg_0 = 0x60,
  236. .status_reg_1 = 0x61,
  237. .sdio_int_mask = 0x3f,
  238. .data_port_mask = 0x0000fffe,
  239. .io_port_0_reg = 0x78,
  240. .io_port_1_reg = 0x79,
  241. .io_port_2_reg = 0x7A,
  242. .max_mp_regs = 64,
  243. .rd_bitmap_l = 0x04,
  244. .rd_bitmap_u = 0x05,
  245. .wr_bitmap_l = 0x06,
  246. .wr_bitmap_u = 0x07,
  247. .rd_len_p0_l = 0x08,
  248. .rd_len_p0_u = 0x09,
  249. .card_misc_cfg_reg = 0x6c,
  250. };
  251. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd8897 = {
  252. .start_rd_port = 0,
  253. .start_wr_port = 0,
  254. .base_0_reg = 0x60,
  255. .base_1_reg = 0x61,
  256. .poll_reg = 0x50,
  257. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK |
  258. CMD_PORT_UPLD_INT_MASK | CMD_PORT_DNLD_INT_MASK,
  259. .host_int_rsr_reg = 0x1,
  260. .host_int_status_reg = 0x03,
  261. .host_int_mask_reg = 0x02,
  262. .status_reg_0 = 0xc0,
  263. .status_reg_1 = 0xc1,
  264. .sdio_int_mask = 0xff,
  265. .data_port_mask = 0xffffffff,
  266. .io_port_0_reg = 0xD8,
  267. .io_port_1_reg = 0xD9,
  268. .io_port_2_reg = 0xDA,
  269. .max_mp_regs = 184,
  270. .rd_bitmap_l = 0x04,
  271. .rd_bitmap_u = 0x05,
  272. .rd_bitmap_1l = 0x06,
  273. .rd_bitmap_1u = 0x07,
  274. .wr_bitmap_l = 0x08,
  275. .wr_bitmap_u = 0x09,
  276. .wr_bitmap_1l = 0x0a,
  277. .wr_bitmap_1u = 0x0b,
  278. .rd_len_p0_l = 0x0c,
  279. .rd_len_p0_u = 0x0d,
  280. .card_misc_cfg_reg = 0xcc,
  281. .card_cfg_2_1_reg = 0xcd,
  282. .cmd_rd_len_0 = 0xb4,
  283. .cmd_rd_len_1 = 0xb5,
  284. .cmd_rd_len_2 = 0xb6,
  285. .cmd_rd_len_3 = 0xb7,
  286. .cmd_cfg_0 = 0xb8,
  287. .cmd_cfg_1 = 0xb9,
  288. .cmd_cfg_2 = 0xba,
  289. .cmd_cfg_3 = 0xbb,
  290. .fw_dump_ctrl = 0xe2,
  291. .fw_dump_start = 0xe3,
  292. .fw_dump_end = 0xea,
  293. };
  294. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd8887 = {
  295. .start_rd_port = 0,
  296. .start_wr_port = 0,
  297. .base_0_reg = 0x6C,
  298. .base_1_reg = 0x6D,
  299. .poll_reg = 0x5C,
  300. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK |
  301. CMD_PORT_UPLD_INT_MASK | CMD_PORT_DNLD_INT_MASK,
  302. .host_int_rsr_reg = 0x4,
  303. .host_int_status_reg = 0x0C,
  304. .host_int_mask_reg = 0x08,
  305. .status_reg_0 = 0x90,
  306. .status_reg_1 = 0x91,
  307. .sdio_int_mask = 0xff,
  308. .data_port_mask = 0xffffffff,
  309. .io_port_0_reg = 0xE4,
  310. .io_port_1_reg = 0xE5,
  311. .io_port_2_reg = 0xE6,
  312. .max_mp_regs = 196,
  313. .rd_bitmap_l = 0x10,
  314. .rd_bitmap_u = 0x11,
  315. .rd_bitmap_1l = 0x12,
  316. .rd_bitmap_1u = 0x13,
  317. .wr_bitmap_l = 0x14,
  318. .wr_bitmap_u = 0x15,
  319. .wr_bitmap_1l = 0x16,
  320. .wr_bitmap_1u = 0x17,
  321. .rd_len_p0_l = 0x18,
  322. .rd_len_p0_u = 0x19,
  323. .card_misc_cfg_reg = 0xd8,
  324. .card_cfg_2_1_reg = 0xd9,
  325. .cmd_rd_len_0 = 0xc0,
  326. .cmd_rd_len_1 = 0xc1,
  327. .cmd_rd_len_2 = 0xc2,
  328. .cmd_rd_len_3 = 0xc3,
  329. .cmd_cfg_0 = 0xc4,
  330. .cmd_cfg_1 = 0xc5,
  331. .cmd_cfg_2 = 0xc6,
  332. .cmd_cfg_3 = 0xc7,
  333. };
  334. static const struct mwifiex_sdio_device mwifiex_sdio_sd8786 = {
  335. .firmware = SD8786_DEFAULT_FW_NAME,
  336. .reg = &mwifiex_reg_sd87xx,
  337. .max_ports = 16,
  338. .mp_agg_pkt_limit = 8,
  339. .supports_sdio_new_mode = false,
  340. .has_control_mask = true,
  341. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  342. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  343. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  344. .supports_fw_dump = false,
  345. .auto_tdls = false,
  346. };
  347. static const struct mwifiex_sdio_device mwifiex_sdio_sd8787 = {
  348. .firmware = SD8787_DEFAULT_FW_NAME,
  349. .reg = &mwifiex_reg_sd87xx,
  350. .max_ports = 16,
  351. .mp_agg_pkt_limit = 8,
  352. .supports_sdio_new_mode = false,
  353. .has_control_mask = true,
  354. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  355. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  356. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  357. .supports_fw_dump = false,
  358. .auto_tdls = false,
  359. };
  360. static const struct mwifiex_sdio_device mwifiex_sdio_sd8797 = {
  361. .firmware = SD8797_DEFAULT_FW_NAME,
  362. .reg = &mwifiex_reg_sd87xx,
  363. .max_ports = 16,
  364. .mp_agg_pkt_limit = 8,
  365. .supports_sdio_new_mode = false,
  366. .has_control_mask = true,
  367. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  368. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  369. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  370. .supports_fw_dump = false,
  371. .auto_tdls = false,
  372. };
  373. static const struct mwifiex_sdio_device mwifiex_sdio_sd8897 = {
  374. .firmware = SD8897_DEFAULT_FW_NAME,
  375. .reg = &mwifiex_reg_sd8897,
  376. .max_ports = 32,
  377. .mp_agg_pkt_limit = 16,
  378. .supports_sdio_new_mode = true,
  379. .has_control_mask = false,
  380. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
  381. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_32K,
  382. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_32K,
  383. .supports_fw_dump = true,
  384. .auto_tdls = false,
  385. };
  386. static const struct mwifiex_sdio_device mwifiex_sdio_sd8887 = {
  387. .firmware = SD8887_DEFAULT_FW_NAME,
  388. .reg = &mwifiex_reg_sd8887,
  389. .max_ports = 32,
  390. .mp_agg_pkt_limit = 16,
  391. .supports_sdio_new_mode = true,
  392. .has_control_mask = false,
  393. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
  394. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_32K,
  395. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_32K,
  396. .supports_fw_dump = false,
  397. .auto_tdls = true,
  398. };
  399. /*
  400. * .cmdrsp_complete handler
  401. */
  402. static inline int mwifiex_sdio_cmdrsp_complete(struct mwifiex_adapter *adapter,
  403. struct sk_buff *skb)
  404. {
  405. dev_kfree_skb_any(skb);
  406. return 0;
  407. }
  408. /*
  409. * .event_complete handler
  410. */
  411. static inline int mwifiex_sdio_event_complete(struct mwifiex_adapter *adapter,
  412. struct sk_buff *skb)
  413. {
  414. dev_kfree_skb_any(skb);
  415. return 0;
  416. }
  417. static inline bool
  418. mp_rx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  419. {
  420. u8 tmp;
  421. if (card->curr_rd_port < card->mpa_rx.start_port) {
  422. if (card->supports_sdio_new_mode)
  423. tmp = card->mp_end_port >> 1;
  424. else
  425. tmp = card->mp_agg_pkt_limit;
  426. if (((card->max_ports - card->mpa_rx.start_port) +
  427. card->curr_rd_port) >= tmp)
  428. return true;
  429. }
  430. if (!card->supports_sdio_new_mode)
  431. return false;
  432. if ((card->curr_rd_port - card->mpa_rx.start_port) >=
  433. (card->mp_end_port >> 1))
  434. return true;
  435. return false;
  436. }
  437. static inline bool
  438. mp_tx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  439. {
  440. u16 tmp;
  441. if (card->curr_wr_port < card->mpa_tx.start_port) {
  442. if (card->supports_sdio_new_mode)
  443. tmp = card->mp_end_port >> 1;
  444. else
  445. tmp = card->mp_agg_pkt_limit;
  446. if (((card->max_ports - card->mpa_tx.start_port) +
  447. card->curr_wr_port) >= tmp)
  448. return true;
  449. }
  450. if (!card->supports_sdio_new_mode)
  451. return false;
  452. if ((card->curr_wr_port - card->mpa_tx.start_port) >=
  453. (card->mp_end_port >> 1))
  454. return true;
  455. return false;
  456. }
  457. /* Prepare to copy current packet from card to SDIO Rx aggregation buffer */
  458. static inline void mp_rx_aggr_setup(struct sdio_mmc_card *card,
  459. struct sk_buff *skb, u8 port)
  460. {
  461. card->mpa_rx.buf_len += skb->len;
  462. if (!card->mpa_rx.pkt_cnt)
  463. card->mpa_rx.start_port = port;
  464. if (card->supports_sdio_new_mode) {
  465. card->mpa_rx.ports |= (1 << port);
  466. } else {
  467. if (card->mpa_rx.start_port <= port)
  468. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt);
  469. else
  470. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt + 1);
  471. }
  472. card->mpa_rx.skb_arr[card->mpa_rx.pkt_cnt] = skb;
  473. card->mpa_rx.len_arr[card->mpa_rx.pkt_cnt] = skb->len;
  474. card->mpa_rx.pkt_cnt++;
  475. }
  476. #endif /* _MWIFIEX_SDIO_H */