iwl-prph.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  9. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of version 2 of the GNU General Public License as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  23. * USA
  24. *
  25. * The full GNU General Public License is included in this distribution
  26. * in the file called COPYING.
  27. *
  28. * Contact Information:
  29. * Intel Linux Wireless <ilw@linux.intel.com>
  30. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  31. *
  32. * BSD LICENSE
  33. *
  34. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  35. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  36. * All rights reserved.
  37. *
  38. * Redistribution and use in source and binary forms, with or without
  39. * modification, are permitted provided that the following conditions
  40. * are met:
  41. *
  42. * * Redistributions of source code must retain the above copyright
  43. * notice, this list of conditions and the following disclaimer.
  44. * * Redistributions in binary form must reproduce the above copyright
  45. * notice, this list of conditions and the following disclaimer in
  46. * the documentation and/or other materials provided with the
  47. * distribution.
  48. * * Neither the name Intel Corporation nor the names of its
  49. * contributors may be used to endorse or promote products derived
  50. * from this software without specific prior written permission.
  51. *
  52. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  53. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  54. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  55. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  56. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  57. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  58. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  59. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  60. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  61. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  62. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  63. *****************************************************************************/
  64. #ifndef __iwl_prph_h__
  65. #define __iwl_prph_h__
  66. /*
  67. * Registers in this file are internal, not PCI bus memory mapped.
  68. * Driver accesses these via HBUS_TARG_PRPH_* registers.
  69. */
  70. #define PRPH_BASE (0x00000)
  71. #define PRPH_END (0xFFFFF)
  72. /* APMG (power management) constants */
  73. #define APMG_BASE (PRPH_BASE + 0x3000)
  74. #define APMG_CLK_CTRL_REG (APMG_BASE + 0x0000)
  75. #define APMG_CLK_EN_REG (APMG_BASE + 0x0004)
  76. #define APMG_CLK_DIS_REG (APMG_BASE + 0x0008)
  77. #define APMG_PS_CTRL_REG (APMG_BASE + 0x000c)
  78. #define APMG_PCIDEV_STT_REG (APMG_BASE + 0x0010)
  79. #define APMG_RFKILL_REG (APMG_BASE + 0x0014)
  80. #define APMG_RTC_INT_STT_REG (APMG_BASE + 0x001c)
  81. #define APMG_RTC_INT_MSK_REG (APMG_BASE + 0x0020)
  82. #define APMG_DIGITAL_SVR_REG (APMG_BASE + 0x0058)
  83. #define APMG_ANALOG_SVR_REG (APMG_BASE + 0x006C)
  84. #define APMS_CLK_VAL_MRB_FUNC_MODE (0x00000001)
  85. #define APMG_CLK_VAL_DMA_CLK_RQT (0x00000200)
  86. #define APMG_CLK_VAL_BSM_CLK_RQT (0x00000800)
  87. #define APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS (0x00400000)
  88. #define APMG_PS_CTRL_VAL_RESET_REQ (0x04000000)
  89. #define APMG_PS_CTRL_MSK_PWR_SRC (0x03000000)
  90. #define APMG_PS_CTRL_VAL_PWR_SRC_VMAIN (0x00000000)
  91. #define APMG_PS_CTRL_VAL_PWR_SRC_VAUX (0x02000000)
  92. #define APMG_SVR_VOLTAGE_CONFIG_BIT_MSK (0x000001E0) /* bit 8:5 */
  93. #define APMG_SVR_DIGITAL_VOLTAGE_1_32 (0x00000060)
  94. #define APMG_PCIDEV_STT_VAL_PERSIST_DIS (0x00000200)
  95. #define APMG_PCIDEV_STT_VAL_L1_ACT_DIS (0x00000800)
  96. #define APMG_RTC_INT_STT_RFKILL (0x10000000)
  97. /* Device system time */
  98. #define DEVICE_SYSTEM_TIME_REG 0xA0206C
  99. /* Device NMI register */
  100. #define DEVICE_SET_NMI_REG 0x00a01c30
  101. #define DEVICE_SET_NMI_VAL 0x1
  102. #define DEVICE_SET_NMI_8000B_REG 0x00a01c24
  103. #define DEVICE_SET_NMI_8000B_VAL 0x1000000
  104. /* Shared registers (0x0..0x3ff, via target indirect or periphery */
  105. #define SHR_BASE 0x00a10000
  106. /* Shared GP1 register */
  107. #define SHR_APMG_GP1_REG 0x01dc
  108. #define SHR_APMG_GP1_REG_PRPH (SHR_BASE + SHR_APMG_GP1_REG)
  109. #define SHR_APMG_GP1_WF_XTAL_LP_EN 0x00000004
  110. #define SHR_APMG_GP1_CHICKEN_BIT_SELECT 0x80000000
  111. /* Shared DL_CFG register */
  112. #define SHR_APMG_DL_CFG_REG 0x01c4
  113. #define SHR_APMG_DL_CFG_REG_PRPH (SHR_BASE + SHR_APMG_DL_CFG_REG)
  114. #define SHR_APMG_DL_CFG_RTCS_CLK_SELECTOR_MSK 0x000000c0
  115. #define SHR_APMG_DL_CFG_RTCS_CLK_INTERNAL_XTAL 0x00000080
  116. #define SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP 0x00000100
  117. /* Shared APMG_XTAL_CFG register */
  118. #define SHR_APMG_XTAL_CFG_REG 0x1c0
  119. #define SHR_APMG_XTAL_CFG_XTAL_ON_REQ 0x80000000
  120. /*
  121. * Device reset for family 8000
  122. * write to bit 24 in order to reset the CPU
  123. */
  124. #define RELEASE_CPU_RESET (0x300C)
  125. #define RELEASE_CPU_RESET_BIT BIT(24)
  126. /*****************************************************************************
  127. * 7000/3000 series SHR DTS addresses *
  128. *****************************************************************************/
  129. #define SHR_MISC_WFM_DTS_EN (0x00a10024)
  130. #define DTSC_CFG_MODE (0x00a10604)
  131. #define DTSC_VREF_AVG (0x00a10648)
  132. #define DTSC_VREF5_AVG (0x00a1064c)
  133. #define DTSC_CFG_MODE_PERIODIC (0x2)
  134. #define DTSC_PTAT_AVG (0x00a10650)
  135. /**
  136. * Tx Scheduler
  137. *
  138. * The Tx Scheduler selects the next frame to be transmitted, choosing TFDs
  139. * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
  140. * host DRAM. It steers each frame's Tx command (which contains the frame
  141. * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
  142. * device. A queue maps to only one (selectable by driver) Tx DMA channel,
  143. * but one DMA channel may take input from several queues.
  144. *
  145. * Tx DMA FIFOs have dedicated purposes.
  146. *
  147. * For 5000 series and up, they are used differently
  148. * (cf. iwl5000_default_queue_to_tx_fifo in iwl-5000.c):
  149. *
  150. * 0 -- EDCA BK (background) frames, lowest priority
  151. * 1 -- EDCA BE (best effort) frames, normal priority
  152. * 2 -- EDCA VI (video) frames, higher priority
  153. * 3 -- EDCA VO (voice) and management frames, highest priority
  154. * 4 -- unused
  155. * 5 -- unused
  156. * 6 -- unused
  157. * 7 -- Commands
  158. *
  159. * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
  160. * In addition, driver can map the remaining queues to Tx DMA/FIFO
  161. * channels 0-3 to support 11n aggregation via EDCA DMA channels.
  162. *
  163. * The driver sets up each queue to work in one of two modes:
  164. *
  165. * 1) Scheduler-Ack, in which the scheduler automatically supports a
  166. * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
  167. * contains TFDs for a unique combination of Recipient Address (RA)
  168. * and Traffic Identifier (TID), that is, traffic of a given
  169. * Quality-Of-Service (QOS) priority, destined for a single station.
  170. *
  171. * In scheduler-ack mode, the scheduler keeps track of the Tx status of
  172. * each frame within the BA window, including whether it's been transmitted,
  173. * and whether it's been acknowledged by the receiving station. The device
  174. * automatically processes block-acks received from the receiving STA,
  175. * and reschedules un-acked frames to be retransmitted (successful
  176. * Tx completion may end up being out-of-order).
  177. *
  178. * The driver must maintain the queue's Byte Count table in host DRAM
  179. * for this mode.
  180. * This mode does not support fragmentation.
  181. *
  182. * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
  183. * The device may automatically retry Tx, but will retry only one frame
  184. * at a time, until receiving ACK from receiving station, or reaching
  185. * retry limit and giving up.
  186. *
  187. * The command queue (#4/#9) must use this mode!
  188. * This mode does not require use of the Byte Count table in host DRAM.
  189. *
  190. * Driver controls scheduler operation via 3 means:
  191. * 1) Scheduler registers
  192. * 2) Shared scheduler data base in internal SRAM
  193. * 3) Shared data in host DRAM
  194. *
  195. * Initialization:
  196. *
  197. * When loading, driver should allocate memory for:
  198. * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
  199. * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
  200. * (1024 bytes for each queue).
  201. *
  202. * After receiving "Alive" response from uCode, driver must initialize
  203. * the scheduler (especially for queue #4/#9, the command queue, otherwise
  204. * the driver can't issue commands!):
  205. */
  206. #define SCD_MEM_LOWER_BOUND (0x0000)
  207. /**
  208. * Max Tx window size is the max number of contiguous TFDs that the scheduler
  209. * can keep track of at one time when creating block-ack chains of frames.
  210. * Note that "64" matches the number of ack bits in a block-ack packet.
  211. */
  212. #define SCD_WIN_SIZE 64
  213. #define SCD_FRAME_LIMIT 64
  214. #define SCD_TXFIFO_POS_TID (0)
  215. #define SCD_TXFIFO_POS_RA (4)
  216. #define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
  217. /* agn SCD */
  218. #define SCD_QUEUE_STTS_REG_POS_TXF (0)
  219. #define SCD_QUEUE_STTS_REG_POS_ACTIVE (3)
  220. #define SCD_QUEUE_STTS_REG_POS_WSL (4)
  221. #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (19)
  222. #define SCD_QUEUE_STTS_REG_MSK (0x017F0000)
  223. #define SCD_QUEUE_CTX_REG1_CREDIT_POS (8)
  224. #define SCD_QUEUE_CTX_REG1_CREDIT_MSK (0x00FFFF00)
  225. #define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_POS (24)
  226. #define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_MSK (0xFF000000)
  227. #define SCD_QUEUE_CTX_REG2_WIN_SIZE_POS (0)
  228. #define SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK (0x0000007F)
  229. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
  230. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
  231. /* Context Data */
  232. #define SCD_CONTEXT_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x600)
  233. #define SCD_CONTEXT_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
  234. /* Tx status */
  235. #define SCD_TX_STTS_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
  236. #define SCD_TX_STTS_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
  237. /* Translation Data */
  238. #define SCD_TRANS_TBL_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
  239. #define SCD_TRANS_TBL_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x808)
  240. #define SCD_CONTEXT_QUEUE_OFFSET(x)\
  241. (SCD_CONTEXT_MEM_LOWER_BOUND + ((x) * 8))
  242. #define SCD_TX_STTS_QUEUE_OFFSET(x)\
  243. (SCD_TX_STTS_MEM_LOWER_BOUND + ((x) * 16))
  244. #define SCD_TRANS_TBL_OFFSET_QUEUE(x) \
  245. ((SCD_TRANS_TBL_MEM_LOWER_BOUND + ((x) * 2)) & 0xfffc)
  246. #define SCD_BASE (PRPH_BASE + 0xa02c00)
  247. #define SCD_SRAM_BASE_ADDR (SCD_BASE + 0x0)
  248. #define SCD_DRAM_BASE_ADDR (SCD_BASE + 0x8)
  249. #define SCD_AIT (SCD_BASE + 0x0c)
  250. #define SCD_TXFACT (SCD_BASE + 0x10)
  251. #define SCD_ACTIVE (SCD_BASE + 0x14)
  252. #define SCD_QUEUECHAIN_SEL (SCD_BASE + 0xe8)
  253. #define SCD_CHAINEXT_EN (SCD_BASE + 0x244)
  254. #define SCD_AGGR_SEL (SCD_BASE + 0x248)
  255. #define SCD_INTERRUPT_MASK (SCD_BASE + 0x108)
  256. #define SCD_EN_CTRL (SCD_BASE + 0x254)
  257. static inline unsigned int SCD_QUEUE_WRPTR(unsigned int chnl)
  258. {
  259. if (chnl < 20)
  260. return SCD_BASE + 0x18 + chnl * 4;
  261. WARN_ON_ONCE(chnl >= 32);
  262. return SCD_BASE + 0x284 + (chnl - 20) * 4;
  263. }
  264. static inline unsigned int SCD_QUEUE_RDPTR(unsigned int chnl)
  265. {
  266. if (chnl < 20)
  267. return SCD_BASE + 0x68 + chnl * 4;
  268. WARN_ON_ONCE(chnl >= 32);
  269. return SCD_BASE + 0x2B4 + (chnl - 20) * 4;
  270. }
  271. static inline unsigned int SCD_QUEUE_STATUS_BITS(unsigned int chnl)
  272. {
  273. if (chnl < 20)
  274. return SCD_BASE + 0x10c + chnl * 4;
  275. WARN_ON_ONCE(chnl >= 32);
  276. return SCD_BASE + 0x384 + (chnl - 20) * 4;
  277. }
  278. /*********************** END TX SCHEDULER *************************************/
  279. /* Oscillator clock */
  280. #define OSC_CLK (0xa04068)
  281. #define OSC_CLK_FORCE_CONTROL (0x8)
  282. /* SECURE boot registers */
  283. #define LMPM_SECURE_BOOT_CONFIG_ADDR (0x100)
  284. enum secure_boot_config_reg {
  285. LMPM_SECURE_BOOT_CONFIG_INSPECTOR_BURNED_IN_OTP = 0x00000001,
  286. LMPM_SECURE_BOOT_CONFIG_INSPECTOR_NOT_REQ = 0x00000002,
  287. };
  288. #define LMPM_SECURE_BOOT_CPU1_STATUS_ADDR_B0 (0xA01E30)
  289. #define LMPM_SECURE_BOOT_CPU1_STATUS_ADDR (0x1E30)
  290. #define LMPM_SECURE_BOOT_CPU2_STATUS_ADDR (0x1E34)
  291. enum secure_boot_status_reg {
  292. LMPM_SECURE_BOOT_CPU_STATUS_VERF_STATUS = 0x00000001,
  293. LMPM_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED = 0x00000002,
  294. LMPM_SECURE_BOOT_CPU_STATUS_VERF_SUCCESS = 0x00000004,
  295. LMPM_SECURE_BOOT_CPU_STATUS_VERF_FAIL = 0x00000008,
  296. LMPM_SECURE_BOOT_CPU_STATUS_SIGN_VERF_FAIL = 0x00000010,
  297. LMPM_SECURE_BOOT_STATUS_SUCCESS = 0x00000003,
  298. };
  299. #define FH_UCODE_LOAD_STATUS (0x1AF0)
  300. #define CSR_UCODE_LOAD_STATUS_ADDR (0x1E70)
  301. enum secure_load_status_reg {
  302. LMPM_CPU_UCODE_LOADING_STARTED = 0x00000001,
  303. LMPM_CPU_HDRS_LOADING_COMPLETED = 0x00000003,
  304. LMPM_CPU_UCODE_LOADING_COMPLETED = 0x00000007,
  305. LMPM_CPU_STATUS_NUM_OF_LAST_COMPLETED = 0x000000F8,
  306. LMPM_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK = 0x0000FF00,
  307. };
  308. #define LMPM_SECURE_INSPECTOR_CODE_ADDR (0x1E38)
  309. #define LMPM_SECURE_INSPECTOR_DATA_ADDR (0x1E3C)
  310. #define LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR (0x1E78)
  311. #define LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR (0x1E7C)
  312. #define LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE (0x400000)
  313. #define LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE (0x402000)
  314. #define LMPM_SECURE_CPU1_HDR_MEM_SPACE (0x420000)
  315. #define LMPM_SECURE_CPU2_HDR_MEM_SPACE (0x420400)
  316. #define LMPM_SECURE_TIME_OUT (100) /* 10 micro */
  317. /* Rx FIFO */
  318. #define RXF_SIZE_ADDR (0xa00c88)
  319. #define RXF_SIZE_BYTE_CND_POS (7)
  320. #define RXF_SIZE_BYTE_CNT_MSK (0x3ff << RXF_SIZE_BYTE_CND_POS)
  321. #define RXF_LD_FENCE_OFFSET_ADDR (0xa00c10)
  322. #define RXF_FIFO_RD_FENCE_ADDR (0xa00c0c)
  323. /* FW monitor */
  324. #define MON_BUFF_BASE_ADDR (0xa03c3c)
  325. #define MON_BUFF_END_ADDR (0xa03c40)
  326. #define MON_BUFF_WRPTR (0xa03c44)
  327. #define MON_BUFF_CYCLE_CNT (0xa03c48)
  328. /* FW chicken bits */
  329. #define LMPM_CHICK 0xA01FF8
  330. enum {
  331. LMPM_CHICK_EXTENDED_ADDR_SPACE = BIT(0),
  332. };
  333. #endif /* __iwl_prph_h__ */