interrupt.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574
  1. /*
  2. * Copyright (c) 2012-2014 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/interrupt.h>
  17. #include "wil6210.h"
  18. #include "trace.h"
  19. /**
  20. * Theory of operation:
  21. *
  22. * There is ISR pseudo-cause register,
  23. * dma_rgf->DMA_RGF.PSEUDO_CAUSE.PSEUDO_CAUSE
  24. * Its bits represents OR'ed bits from 3 real ISR registers:
  25. * TX, RX, and MISC.
  26. *
  27. * Registers may be configured to either "write 1 to clear" or
  28. * "clear on read" mode
  29. *
  30. * When handling interrupt, one have to mask/unmask interrupts for the
  31. * real ISR registers, or hardware may malfunction.
  32. *
  33. */
  34. #define WIL6210_IRQ_DISABLE (0xFFFFFFFFUL)
  35. #define WIL6210_IMC_RX (BIT_DMA_EP_RX_ICR_RX_DONE | \
  36. BIT_DMA_EP_RX_ICR_RX_HTRSH)
  37. #define WIL6210_IMC_TX (BIT_DMA_EP_TX_ICR_TX_DONE | \
  38. BIT_DMA_EP_TX_ICR_TX_DONE_N(0))
  39. #define WIL6210_IMC_MISC (ISR_MISC_FW_READY | \
  40. ISR_MISC_MBOX_EVT | \
  41. ISR_MISC_FW_ERROR)
  42. #define WIL6210_IRQ_PSEUDO_MASK (u32)(~(BIT_DMA_PSEUDO_CAUSE_RX | \
  43. BIT_DMA_PSEUDO_CAUSE_TX | \
  44. BIT_DMA_PSEUDO_CAUSE_MISC))
  45. #if defined(CONFIG_WIL6210_ISR_COR)
  46. /* configure to Clear-On-Read mode */
  47. #define WIL_ICR_ICC_VALUE (0xFFFFFFFFUL)
  48. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  49. {
  50. }
  51. #else /* defined(CONFIG_WIL6210_ISR_COR) */
  52. /* configure to Write-1-to-Clear mode */
  53. #define WIL_ICR_ICC_VALUE (0UL)
  54. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  55. {
  56. iowrite32(x, addr);
  57. }
  58. #endif /* defined(CONFIG_WIL6210_ISR_COR) */
  59. static inline u32 wil_ioread32_and_clear(void __iomem *addr)
  60. {
  61. u32 x = ioread32(addr);
  62. wil_icr_clear(x, addr);
  63. return x;
  64. }
  65. static void wil6210_mask_irq_tx(struct wil6210_priv *wil)
  66. {
  67. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  68. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  69. offsetof(struct RGF_ICR, IMS));
  70. }
  71. static void wil6210_mask_irq_rx(struct wil6210_priv *wil)
  72. {
  73. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  74. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  75. offsetof(struct RGF_ICR, IMS));
  76. }
  77. static void wil6210_mask_irq_misc(struct wil6210_priv *wil)
  78. {
  79. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  80. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  81. offsetof(struct RGF_ICR, IMS));
  82. }
  83. static void wil6210_mask_irq_pseudo(struct wil6210_priv *wil)
  84. {
  85. wil_dbg_irq(wil, "%s()\n", __func__);
  86. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  87. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  88. clear_bit(wil_status_irqen, &wil->status);
  89. }
  90. void wil6210_unmask_irq_tx(struct wil6210_priv *wil)
  91. {
  92. iowrite32(WIL6210_IMC_TX, wil->csr +
  93. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  94. offsetof(struct RGF_ICR, IMC));
  95. }
  96. void wil6210_unmask_irq_rx(struct wil6210_priv *wil)
  97. {
  98. iowrite32(WIL6210_IMC_RX, wil->csr +
  99. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  100. offsetof(struct RGF_ICR, IMC));
  101. }
  102. static void wil6210_unmask_irq_misc(struct wil6210_priv *wil)
  103. {
  104. iowrite32(WIL6210_IMC_MISC, wil->csr +
  105. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  106. offsetof(struct RGF_ICR, IMC));
  107. }
  108. static void wil6210_unmask_irq_pseudo(struct wil6210_priv *wil)
  109. {
  110. wil_dbg_irq(wil, "%s()\n", __func__);
  111. set_bit(wil_status_irqen, &wil->status);
  112. iowrite32(WIL6210_IRQ_PSEUDO_MASK, wil->csr +
  113. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  114. }
  115. void wil_mask_irq(struct wil6210_priv *wil)
  116. {
  117. wil_dbg_irq(wil, "%s()\n", __func__);
  118. wil6210_mask_irq_tx(wil);
  119. wil6210_mask_irq_rx(wil);
  120. wil6210_mask_irq_misc(wil);
  121. wil6210_mask_irq_pseudo(wil);
  122. }
  123. void wil_unmask_irq(struct wil6210_priv *wil)
  124. {
  125. wil_dbg_irq(wil, "%s()\n", __func__);
  126. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
  127. offsetof(struct RGF_ICR, ICC));
  128. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
  129. offsetof(struct RGF_ICR, ICC));
  130. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  131. offsetof(struct RGF_ICR, ICC));
  132. /* interrupt moderation parameters */
  133. wil_set_itr_trsh(wil);
  134. wil6210_unmask_irq_pseudo(wil);
  135. wil6210_unmask_irq_tx(wil);
  136. wil6210_unmask_irq_rx(wil);
  137. wil6210_unmask_irq_misc(wil);
  138. }
  139. static irqreturn_t wil6210_irq_rx(int irq, void *cookie)
  140. {
  141. struct wil6210_priv *wil = cookie;
  142. u32 isr = wil_ioread32_and_clear(wil->csr +
  143. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  144. offsetof(struct RGF_ICR, ICR));
  145. bool need_unmask = true;
  146. trace_wil6210_irq_rx(isr);
  147. wil_dbg_irq(wil, "ISR RX 0x%08x\n", isr);
  148. if (!isr) {
  149. wil_err(wil, "spurious IRQ: RX\n");
  150. return IRQ_NONE;
  151. }
  152. wil6210_mask_irq_rx(wil);
  153. /* RX_DONE and RX_HTRSH interrupts are the same if interrupt
  154. * moderation is not used. Interrupt moderation may cause RX
  155. * buffer overflow while RX_DONE is delayed. The required
  156. * action is always the same - should empty the accumulated
  157. * packets from the RX ring.
  158. */
  159. if (isr & (BIT_DMA_EP_RX_ICR_RX_DONE | BIT_DMA_EP_RX_ICR_RX_HTRSH)) {
  160. wil_dbg_irq(wil, "RX done\n");
  161. if (isr & BIT_DMA_EP_RX_ICR_RX_HTRSH)
  162. wil_err_ratelimited(wil, "Received \"Rx buffer is in risk "
  163. "of overflow\" interrupt\n");
  164. isr &= ~(BIT_DMA_EP_RX_ICR_RX_DONE | BIT_DMA_EP_RX_ICR_RX_HTRSH);
  165. if (test_bit(wil_status_reset_done, &wil->status)) {
  166. if (test_bit(wil_status_napi_en, &wil->status)) {
  167. wil_dbg_txrx(wil, "NAPI(Rx) schedule\n");
  168. need_unmask = false;
  169. napi_schedule(&wil->napi_rx);
  170. } else {
  171. wil_err(wil, "Got Rx interrupt while "
  172. "stopping interface\n");
  173. }
  174. } else {
  175. wil_err(wil, "Got Rx interrupt while in reset\n");
  176. }
  177. }
  178. if (isr)
  179. wil_err(wil, "un-handled RX ISR bits 0x%08x\n", isr);
  180. /* Rx IRQ will be enabled when NAPI processing finished */
  181. atomic_inc(&wil->isr_count_rx);
  182. if (unlikely(need_unmask))
  183. wil6210_unmask_irq_rx(wil);
  184. return IRQ_HANDLED;
  185. }
  186. static irqreturn_t wil6210_irq_tx(int irq, void *cookie)
  187. {
  188. struct wil6210_priv *wil = cookie;
  189. u32 isr = wil_ioread32_and_clear(wil->csr +
  190. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  191. offsetof(struct RGF_ICR, ICR));
  192. bool need_unmask = true;
  193. trace_wil6210_irq_tx(isr);
  194. wil_dbg_irq(wil, "ISR TX 0x%08x\n", isr);
  195. if (!isr) {
  196. wil_err(wil, "spurious IRQ: TX\n");
  197. return IRQ_NONE;
  198. }
  199. wil6210_mask_irq_tx(wil);
  200. if (isr & BIT_DMA_EP_TX_ICR_TX_DONE) {
  201. wil_dbg_irq(wil, "TX done\n");
  202. isr &= ~BIT_DMA_EP_TX_ICR_TX_DONE;
  203. /* clear also all VRING interrupts */
  204. isr &= ~(BIT(25) - 1UL);
  205. if (test_bit(wil_status_reset_done, &wil->status)) {
  206. wil_dbg_txrx(wil, "NAPI(Tx) schedule\n");
  207. need_unmask = false;
  208. napi_schedule(&wil->napi_tx);
  209. } else {
  210. wil_err(wil, "Got Tx interrupt while in reset\n");
  211. }
  212. }
  213. if (isr)
  214. wil_err(wil, "un-handled TX ISR bits 0x%08x\n", isr);
  215. /* Tx IRQ will be enabled when NAPI processing finished */
  216. atomic_inc(&wil->isr_count_tx);
  217. if (unlikely(need_unmask))
  218. wil6210_unmask_irq_tx(wil);
  219. return IRQ_HANDLED;
  220. }
  221. static void wil_notify_fw_error(struct wil6210_priv *wil)
  222. {
  223. struct device *dev = &wil_to_ndev(wil)->dev;
  224. char *envp[3] = {
  225. [0] = "SOURCE=wil6210",
  226. [1] = "EVENT=FW_ERROR",
  227. [2] = NULL,
  228. };
  229. wil_err(wil, "Notify about firmware error\n");
  230. kobject_uevent_env(&dev->kobj, KOBJ_CHANGE, envp);
  231. }
  232. static void wil_cache_mbox_regs(struct wil6210_priv *wil)
  233. {
  234. /* make shadow copy of registers that should not change on run time */
  235. wil_memcpy_fromio_32(&wil->mbox_ctl, wil->csr + HOST_MBOX,
  236. sizeof(struct wil6210_mbox_ctl));
  237. wil_mbox_ring_le2cpus(&wil->mbox_ctl.rx);
  238. wil_mbox_ring_le2cpus(&wil->mbox_ctl.tx);
  239. }
  240. static irqreturn_t wil6210_irq_misc(int irq, void *cookie)
  241. {
  242. struct wil6210_priv *wil = cookie;
  243. u32 isr = wil_ioread32_and_clear(wil->csr +
  244. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  245. offsetof(struct RGF_ICR, ICR));
  246. trace_wil6210_irq_misc(isr);
  247. wil_dbg_irq(wil, "ISR MISC 0x%08x\n", isr);
  248. if (!isr) {
  249. wil_err(wil, "spurious IRQ: MISC\n");
  250. return IRQ_NONE;
  251. }
  252. wil6210_mask_irq_misc(wil);
  253. if (isr & ISR_MISC_FW_ERROR) {
  254. wil_err(wil, "Firmware error detected\n");
  255. clear_bit(wil_status_fwready, &wil->status);
  256. /*
  257. * do not clear @isr here - we do 2-nd part in thread
  258. * there, user space get notified, and it should be done
  259. * in non-atomic context
  260. */
  261. }
  262. if (isr & ISR_MISC_FW_READY) {
  263. wil_dbg_irq(wil, "IRQ: FW ready\n");
  264. wil_cache_mbox_regs(wil);
  265. set_bit(wil_status_reset_done, &wil->status);
  266. /**
  267. * Actual FW ready indicated by the
  268. * WMI_FW_READY_EVENTID
  269. */
  270. isr &= ~ISR_MISC_FW_READY;
  271. }
  272. wil->isr_misc = isr;
  273. if (isr) {
  274. return IRQ_WAKE_THREAD;
  275. } else {
  276. wil6210_unmask_irq_misc(wil);
  277. return IRQ_HANDLED;
  278. }
  279. }
  280. static irqreturn_t wil6210_irq_misc_thread(int irq, void *cookie)
  281. {
  282. struct wil6210_priv *wil = cookie;
  283. u32 isr = wil->isr_misc;
  284. trace_wil6210_irq_misc_thread(isr);
  285. wil_dbg_irq(wil, "Thread ISR MISC 0x%08x\n", isr);
  286. if (isr & ISR_MISC_FW_ERROR) {
  287. wil_notify_fw_error(wil);
  288. isr &= ~ISR_MISC_FW_ERROR;
  289. wil_fw_error_recovery(wil);
  290. }
  291. if (isr & ISR_MISC_MBOX_EVT) {
  292. wil_dbg_irq(wil, "MBOX event\n");
  293. wmi_recv_cmd(wil);
  294. isr &= ~ISR_MISC_MBOX_EVT;
  295. }
  296. if (isr)
  297. wil_dbg_irq(wil, "un-handled MISC ISR bits 0x%08x\n", isr);
  298. wil->isr_misc = 0;
  299. wil6210_unmask_irq_misc(wil);
  300. return IRQ_HANDLED;
  301. }
  302. /**
  303. * thread IRQ handler
  304. */
  305. static irqreturn_t wil6210_thread_irq(int irq, void *cookie)
  306. {
  307. struct wil6210_priv *wil = cookie;
  308. wil_dbg_irq(wil, "Thread IRQ\n");
  309. /* Discover real IRQ cause */
  310. if (wil->isr_misc)
  311. wil6210_irq_misc_thread(irq, cookie);
  312. wil6210_unmask_irq_pseudo(wil);
  313. return IRQ_HANDLED;
  314. }
  315. /* DEBUG
  316. * There is subtle bug in hardware that causes IRQ to raise when it should be
  317. * masked. It is quite rare and hard to debug.
  318. *
  319. * Catch irq issue if it happens and print all I can.
  320. */
  321. static int wil6210_debug_irq_mask(struct wil6210_priv *wil, u32 pseudo_cause)
  322. {
  323. if (!test_bit(wil_status_irqen, &wil->status)) {
  324. u32 icm_rx = wil_ioread32_and_clear(wil->csr +
  325. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  326. offsetof(struct RGF_ICR, ICM));
  327. u32 icr_rx = wil_ioread32_and_clear(wil->csr +
  328. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  329. offsetof(struct RGF_ICR, ICR));
  330. u32 imv_rx = ioread32(wil->csr +
  331. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  332. offsetof(struct RGF_ICR, IMV));
  333. u32 icm_tx = wil_ioread32_and_clear(wil->csr +
  334. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  335. offsetof(struct RGF_ICR, ICM));
  336. u32 icr_tx = wil_ioread32_and_clear(wil->csr +
  337. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  338. offsetof(struct RGF_ICR, ICR));
  339. u32 imv_tx = ioread32(wil->csr +
  340. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  341. offsetof(struct RGF_ICR, IMV));
  342. u32 icm_misc = wil_ioread32_and_clear(wil->csr +
  343. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  344. offsetof(struct RGF_ICR, ICM));
  345. u32 icr_misc = wil_ioread32_and_clear(wil->csr +
  346. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  347. offsetof(struct RGF_ICR, ICR));
  348. u32 imv_misc = ioread32(wil->csr +
  349. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  350. offsetof(struct RGF_ICR, IMV));
  351. wil_err(wil, "IRQ when it should be masked: pseudo 0x%08x\n"
  352. "Rx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  353. "Tx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  354. "Misc icm:icr:imv 0x%08x 0x%08x 0x%08x\n",
  355. pseudo_cause,
  356. icm_rx, icr_rx, imv_rx,
  357. icm_tx, icr_tx, imv_tx,
  358. icm_misc, icr_misc, imv_misc);
  359. return -EINVAL;
  360. }
  361. return 0;
  362. }
  363. static irqreturn_t wil6210_hardirq(int irq, void *cookie)
  364. {
  365. irqreturn_t rc = IRQ_HANDLED;
  366. struct wil6210_priv *wil = cookie;
  367. u32 pseudo_cause = ioread32(wil->csr + HOSTADDR(RGF_DMA_PSEUDO_CAUSE));
  368. /**
  369. * pseudo_cause is Clear-On-Read, no need to ACK
  370. */
  371. if ((pseudo_cause == 0) || ((pseudo_cause & 0xff) == 0xff))
  372. return IRQ_NONE;
  373. /* FIXME: IRQ mask debug */
  374. if (wil6210_debug_irq_mask(wil, pseudo_cause))
  375. return IRQ_NONE;
  376. trace_wil6210_irq_pseudo(pseudo_cause);
  377. wil_dbg_irq(wil, "Pseudo IRQ 0x%08x\n", pseudo_cause);
  378. wil6210_mask_irq_pseudo(wil);
  379. /* Discover real IRQ cause
  380. * There are 2 possible phases for every IRQ:
  381. * - hard IRQ handler called right here
  382. * - threaded handler called later
  383. *
  384. * Hard IRQ handler reads and clears ISR.
  385. *
  386. * If threaded handler requested, hard IRQ handler
  387. * returns IRQ_WAKE_THREAD and saves ISR register value
  388. * for the threaded handler use.
  389. *
  390. * voting for wake thread - need at least 1 vote
  391. */
  392. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_RX) &&
  393. (wil6210_irq_rx(irq, cookie) == IRQ_WAKE_THREAD))
  394. rc = IRQ_WAKE_THREAD;
  395. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_TX) &&
  396. (wil6210_irq_tx(irq, cookie) == IRQ_WAKE_THREAD))
  397. rc = IRQ_WAKE_THREAD;
  398. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_MISC) &&
  399. (wil6210_irq_misc(irq, cookie) == IRQ_WAKE_THREAD))
  400. rc = IRQ_WAKE_THREAD;
  401. /* if thread is requested, it will unmask IRQ */
  402. if (rc != IRQ_WAKE_THREAD)
  403. wil6210_unmask_irq_pseudo(wil);
  404. return rc;
  405. }
  406. static int wil6210_request_3msi(struct wil6210_priv *wil, int irq)
  407. {
  408. int rc;
  409. /*
  410. * IRQ's are in the following order:
  411. * - Tx
  412. * - Rx
  413. * - Misc
  414. */
  415. rc = request_irq(irq, wil6210_irq_tx, IRQF_SHARED,
  416. WIL_NAME"_tx", wil);
  417. if (rc)
  418. return rc;
  419. rc = request_irq(irq + 1, wil6210_irq_rx, IRQF_SHARED,
  420. WIL_NAME"_rx", wil);
  421. if (rc)
  422. goto free0;
  423. rc = request_threaded_irq(irq + 2, wil6210_irq_misc,
  424. wil6210_irq_misc_thread,
  425. IRQF_SHARED, WIL_NAME"_misc", wil);
  426. if (rc)
  427. goto free1;
  428. return 0;
  429. /* error branch */
  430. free1:
  431. free_irq(irq + 1, wil);
  432. free0:
  433. free_irq(irq, wil);
  434. return rc;
  435. }
  436. /* can't use wil_ioread32_and_clear because ICC value is not set yet */
  437. static inline void wil_clear32(void __iomem *addr)
  438. {
  439. u32 x = ioread32(addr);
  440. iowrite32(x, addr);
  441. }
  442. void wil6210_clear_irq(struct wil6210_priv *wil)
  443. {
  444. wil_clear32(wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
  445. offsetof(struct RGF_ICR, ICR));
  446. wil_clear32(wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
  447. offsetof(struct RGF_ICR, ICR));
  448. wil_clear32(wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  449. offsetof(struct RGF_ICR, ICR));
  450. wmb(); /* make sure write completed */
  451. }
  452. int wil6210_init_irq(struct wil6210_priv *wil, int irq)
  453. {
  454. int rc;
  455. wil_dbg_misc(wil, "%s() n_msi=%d\n", __func__, wil->n_msi);
  456. if (wil->n_msi == 3)
  457. rc = wil6210_request_3msi(wil, irq);
  458. else
  459. rc = request_threaded_irq(irq, wil6210_hardirq,
  460. wil6210_thread_irq,
  461. wil->n_msi ? 0 : IRQF_SHARED,
  462. WIL_NAME, wil);
  463. return rc;
  464. }
  465. void wil6210_fini_irq(struct wil6210_priv *wil, int irq)
  466. {
  467. wil_dbg_misc(wil, "%s()\n", __func__);
  468. wil_mask_irq(wil);
  469. free_irq(irq, wil);
  470. if (wil->n_msi == 3) {
  471. free_irq(irq + 1, wil);
  472. free_irq(irq + 2, wil);
  473. }
  474. }