micrel.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * drivers/net/phy/micrel.c
  3. *
  4. * Driver for Micrel PHYs
  5. *
  6. * Author: David J. Choi
  7. *
  8. * Copyright (c) 2010-2013 Micrel, Inc.
  9. * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * Support : Micrel Phys:
  17. * Giga phys: ksz9021, ksz9031
  18. * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
  19. * ksz8021, ksz8031, ksz8051,
  20. * ksz8081, ksz8091,
  21. * ksz8061,
  22. * Switch : ksz8873, ksz886x
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/phy.h>
  27. #include <linux/micrel_phy.h>
  28. #include <linux/of.h>
  29. #include <linux/clk.h>
  30. /* Operation Mode Strap Override */
  31. #define MII_KSZPHY_OMSO 0x16
  32. #define KSZPHY_OMSO_B_CAST_OFF BIT(9)
  33. #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1)
  34. #define KSZPHY_OMSO_MII_OVERRIDE BIT(0)
  35. /* general Interrupt control/status reg in vendor specific block. */
  36. #define MII_KSZPHY_INTCS 0x1B
  37. #define KSZPHY_INTCS_JABBER BIT(15)
  38. #define KSZPHY_INTCS_RECEIVE_ERR BIT(14)
  39. #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13)
  40. #define KSZPHY_INTCS_PARELLEL BIT(12)
  41. #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11)
  42. #define KSZPHY_INTCS_LINK_DOWN BIT(10)
  43. #define KSZPHY_INTCS_REMOTE_FAULT BIT(9)
  44. #define KSZPHY_INTCS_LINK_UP BIT(8)
  45. #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
  46. KSZPHY_INTCS_LINK_DOWN)
  47. /* PHY Control 1 */
  48. #define MII_KSZPHY_CTRL_1 0x1e
  49. /* PHY Control 2 / PHY Control (if no PHY Control 1) */
  50. #define MII_KSZPHY_CTRL_2 0x1f
  51. #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2
  52. /* bitmap of PHY register to set interrupt mode */
  53. #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9)
  54. #define KSZPHY_RMII_REF_CLK_SEL BIT(7)
  55. /* Write/read to/from extended registers */
  56. #define MII_KSZPHY_EXTREG 0x0b
  57. #define KSZPHY_EXTREG_WRITE 0x8000
  58. #define MII_KSZPHY_EXTREG_WRITE 0x0c
  59. #define MII_KSZPHY_EXTREG_READ 0x0d
  60. /* Extended registers */
  61. #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
  62. #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
  63. #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
  64. #define PS_TO_REG 200
  65. struct kszphy_type {
  66. u32 led_mode_reg;
  67. u16 interrupt_level_mask;
  68. bool has_broadcast_disable;
  69. bool has_rmii_ref_clk_sel;
  70. };
  71. struct kszphy_priv {
  72. const struct kszphy_type *type;
  73. int led_mode;
  74. bool rmii_ref_clk_sel;
  75. bool rmii_ref_clk_sel_val;
  76. };
  77. static const struct kszphy_type ksz8021_type = {
  78. .led_mode_reg = MII_KSZPHY_CTRL_2,
  79. .has_broadcast_disable = true,
  80. .has_rmii_ref_clk_sel = true,
  81. };
  82. static const struct kszphy_type ksz8041_type = {
  83. .led_mode_reg = MII_KSZPHY_CTRL_1,
  84. };
  85. static const struct kszphy_type ksz8051_type = {
  86. .led_mode_reg = MII_KSZPHY_CTRL_2,
  87. };
  88. static const struct kszphy_type ksz8081_type = {
  89. .led_mode_reg = MII_KSZPHY_CTRL_2,
  90. .has_broadcast_disable = true,
  91. .has_rmii_ref_clk_sel = true,
  92. };
  93. static const struct kszphy_type ks8737_type = {
  94. .interrupt_level_mask = BIT(14),
  95. };
  96. static const struct kszphy_type ksz9021_type = {
  97. .interrupt_level_mask = BIT(14),
  98. };
  99. static int kszphy_extended_write(struct phy_device *phydev,
  100. u32 regnum, u16 val)
  101. {
  102. phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
  103. return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
  104. }
  105. static int kszphy_extended_read(struct phy_device *phydev,
  106. u32 regnum)
  107. {
  108. phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
  109. return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
  110. }
  111. static int kszphy_ack_interrupt(struct phy_device *phydev)
  112. {
  113. /* bit[7..0] int status, which is a read and clear register. */
  114. int rc;
  115. rc = phy_read(phydev, MII_KSZPHY_INTCS);
  116. return (rc < 0) ? rc : 0;
  117. }
  118. static int kszphy_config_intr(struct phy_device *phydev)
  119. {
  120. const struct kszphy_type *type = phydev->drv->driver_data;
  121. int temp;
  122. u16 mask;
  123. if (type && type->interrupt_level_mask)
  124. mask = type->interrupt_level_mask;
  125. else
  126. mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
  127. /* set the interrupt pin active low */
  128. temp = phy_read(phydev, MII_KSZPHY_CTRL);
  129. if (temp < 0)
  130. return temp;
  131. temp &= ~mask;
  132. phy_write(phydev, MII_KSZPHY_CTRL, temp);
  133. /* enable / disable interrupts */
  134. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  135. temp = KSZPHY_INTCS_ALL;
  136. else
  137. temp = 0;
  138. return phy_write(phydev, MII_KSZPHY_INTCS, temp);
  139. }
  140. static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
  141. {
  142. int ctrl;
  143. ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
  144. if (ctrl < 0)
  145. return ctrl;
  146. if (val)
  147. ctrl |= KSZPHY_RMII_REF_CLK_SEL;
  148. else
  149. ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
  150. return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
  151. }
  152. static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
  153. {
  154. int rc, temp, shift;
  155. switch (reg) {
  156. case MII_KSZPHY_CTRL_1:
  157. shift = 14;
  158. break;
  159. case MII_KSZPHY_CTRL_2:
  160. shift = 4;
  161. break;
  162. default:
  163. return -EINVAL;
  164. }
  165. temp = phy_read(phydev, reg);
  166. if (temp < 0) {
  167. rc = temp;
  168. goto out;
  169. }
  170. temp &= ~(3 << shift);
  171. temp |= val << shift;
  172. rc = phy_write(phydev, reg, temp);
  173. out:
  174. if (rc < 0)
  175. dev_err(&phydev->dev, "failed to set led mode\n");
  176. return rc;
  177. }
  178. /* Disable PHY address 0 as the broadcast address, so that it can be used as a
  179. * unique (non-broadcast) address on a shared bus.
  180. */
  181. static int kszphy_broadcast_disable(struct phy_device *phydev)
  182. {
  183. int ret;
  184. ret = phy_read(phydev, MII_KSZPHY_OMSO);
  185. if (ret < 0)
  186. goto out;
  187. ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
  188. out:
  189. if (ret)
  190. dev_err(&phydev->dev, "failed to disable broadcast address\n");
  191. return ret;
  192. }
  193. static int kszphy_config_init(struct phy_device *phydev)
  194. {
  195. struct kszphy_priv *priv = phydev->priv;
  196. const struct kszphy_type *type;
  197. int ret;
  198. if (!priv)
  199. return 0;
  200. type = priv->type;
  201. if (type->has_broadcast_disable)
  202. kszphy_broadcast_disable(phydev);
  203. if (priv->rmii_ref_clk_sel) {
  204. ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
  205. if (ret) {
  206. dev_err(&phydev->dev, "failed to set rmii reference clock\n");
  207. return ret;
  208. }
  209. }
  210. if (priv->led_mode >= 0)
  211. kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
  212. return 0;
  213. }
  214. static int ksz9021_load_values_from_of(struct phy_device *phydev,
  215. struct device_node *of_node, u16 reg,
  216. char *field1, char *field2,
  217. char *field3, char *field4)
  218. {
  219. int val1 = -1;
  220. int val2 = -2;
  221. int val3 = -3;
  222. int val4 = -4;
  223. int newval;
  224. int matches = 0;
  225. if (!of_property_read_u32(of_node, field1, &val1))
  226. matches++;
  227. if (!of_property_read_u32(of_node, field2, &val2))
  228. matches++;
  229. if (!of_property_read_u32(of_node, field3, &val3))
  230. matches++;
  231. if (!of_property_read_u32(of_node, field4, &val4))
  232. matches++;
  233. if (!matches)
  234. return 0;
  235. if (matches < 4)
  236. newval = kszphy_extended_read(phydev, reg);
  237. else
  238. newval = 0;
  239. if (val1 != -1)
  240. newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
  241. if (val2 != -2)
  242. newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
  243. if (val3 != -3)
  244. newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
  245. if (val4 != -4)
  246. newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
  247. return kszphy_extended_write(phydev, reg, newval);
  248. }
  249. static int ksz9021_config_init(struct phy_device *phydev)
  250. {
  251. struct device *dev = &phydev->dev;
  252. struct device_node *of_node = dev->of_node;
  253. if (!of_node && dev->parent->of_node)
  254. of_node = dev->parent->of_node;
  255. if (of_node) {
  256. ksz9021_load_values_from_of(phydev, of_node,
  257. MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
  258. "txen-skew-ps", "txc-skew-ps",
  259. "rxdv-skew-ps", "rxc-skew-ps");
  260. ksz9021_load_values_from_of(phydev, of_node,
  261. MII_KSZPHY_RX_DATA_PAD_SKEW,
  262. "rxd0-skew-ps", "rxd1-skew-ps",
  263. "rxd2-skew-ps", "rxd3-skew-ps");
  264. ksz9021_load_values_from_of(phydev, of_node,
  265. MII_KSZPHY_TX_DATA_PAD_SKEW,
  266. "txd0-skew-ps", "txd1-skew-ps",
  267. "txd2-skew-ps", "txd3-skew-ps");
  268. }
  269. return 0;
  270. }
  271. #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
  272. #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
  273. #define OP_DATA 1
  274. #define KSZ9031_PS_TO_REG 60
  275. /* Extended registers */
  276. #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
  277. #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
  278. #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
  279. #define MII_KSZ9031RN_CLK_PAD_SKEW 8
  280. static int ksz9031_extended_write(struct phy_device *phydev,
  281. u8 mode, u32 dev_addr, u32 regnum, u16 val)
  282. {
  283. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  284. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  285. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  286. return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
  287. }
  288. static int ksz9031_extended_read(struct phy_device *phydev,
  289. u8 mode, u32 dev_addr, u32 regnum)
  290. {
  291. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  292. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  293. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  294. return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
  295. }
  296. static int ksz9031_of_load_skew_values(struct phy_device *phydev,
  297. struct device_node *of_node,
  298. u16 reg, size_t field_sz,
  299. char *field[], u8 numfields)
  300. {
  301. int val[4] = {-1, -2, -3, -4};
  302. int matches = 0;
  303. u16 mask;
  304. u16 maxval;
  305. u16 newval;
  306. int i;
  307. for (i = 0; i < numfields; i++)
  308. if (!of_property_read_u32(of_node, field[i], val + i))
  309. matches++;
  310. if (!matches)
  311. return 0;
  312. if (matches < numfields)
  313. newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
  314. else
  315. newval = 0;
  316. maxval = (field_sz == 4) ? 0xf : 0x1f;
  317. for (i = 0; i < numfields; i++)
  318. if (val[i] != -(i + 1)) {
  319. mask = 0xffff;
  320. mask ^= maxval << (field_sz * i);
  321. newval = (newval & mask) |
  322. (((val[i] / KSZ9031_PS_TO_REG) & maxval)
  323. << (field_sz * i));
  324. }
  325. return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
  326. }
  327. static int ksz9031_config_init(struct phy_device *phydev)
  328. {
  329. struct device *dev = &phydev->dev;
  330. struct device_node *of_node = dev->of_node;
  331. char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
  332. char *rx_data_skews[4] = {
  333. "rxd0-skew-ps", "rxd1-skew-ps",
  334. "rxd2-skew-ps", "rxd3-skew-ps"
  335. };
  336. char *tx_data_skews[4] = {
  337. "txd0-skew-ps", "txd1-skew-ps",
  338. "txd2-skew-ps", "txd3-skew-ps"
  339. };
  340. char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
  341. if (!of_node && dev->parent->of_node)
  342. of_node = dev->parent->of_node;
  343. if (of_node) {
  344. ksz9031_of_load_skew_values(phydev, of_node,
  345. MII_KSZ9031RN_CLK_PAD_SKEW, 5,
  346. clk_skews, 2);
  347. ksz9031_of_load_skew_values(phydev, of_node,
  348. MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
  349. control_skews, 2);
  350. ksz9031_of_load_skew_values(phydev, of_node,
  351. MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
  352. rx_data_skews, 4);
  353. ksz9031_of_load_skew_values(phydev, of_node,
  354. MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
  355. tx_data_skews, 4);
  356. }
  357. return 0;
  358. }
  359. #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
  360. #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6)
  361. #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4)
  362. static int ksz8873mll_read_status(struct phy_device *phydev)
  363. {
  364. int regval;
  365. /* dummy read */
  366. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  367. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  368. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
  369. phydev->duplex = DUPLEX_HALF;
  370. else
  371. phydev->duplex = DUPLEX_FULL;
  372. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
  373. phydev->speed = SPEED_10;
  374. else
  375. phydev->speed = SPEED_100;
  376. phydev->link = 1;
  377. phydev->pause = phydev->asym_pause = 0;
  378. return 0;
  379. }
  380. static int ksz8873mll_config_aneg(struct phy_device *phydev)
  381. {
  382. return 0;
  383. }
  384. /* This routine returns -1 as an indication to the caller that the
  385. * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
  386. * MMD extended PHY registers.
  387. */
  388. static int
  389. ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
  390. int regnum)
  391. {
  392. return -1;
  393. }
  394. /* This routine does nothing since the Micrel ksz9021 does not support
  395. * standard IEEE MMD extended PHY registers.
  396. */
  397. static void
  398. ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
  399. int regnum, u32 val)
  400. {
  401. }
  402. static int kszphy_probe(struct phy_device *phydev)
  403. {
  404. const struct kszphy_type *type = phydev->drv->driver_data;
  405. struct device_node *np = phydev->dev.of_node;
  406. struct kszphy_priv *priv;
  407. struct clk *clk;
  408. int ret;
  409. priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL);
  410. if (!priv)
  411. return -ENOMEM;
  412. phydev->priv = priv;
  413. priv->type = type;
  414. if (type->led_mode_reg) {
  415. ret = of_property_read_u32(np, "micrel,led-mode",
  416. &priv->led_mode);
  417. if (ret)
  418. priv->led_mode = -1;
  419. if (priv->led_mode > 3) {
  420. dev_err(&phydev->dev, "invalid led mode: 0x%02x\n",
  421. priv->led_mode);
  422. priv->led_mode = -1;
  423. }
  424. } else {
  425. priv->led_mode = -1;
  426. }
  427. clk = devm_clk_get(&phydev->dev, "rmii-ref");
  428. if (!IS_ERR(clk)) {
  429. unsigned long rate = clk_get_rate(clk);
  430. bool rmii_ref_clk_sel_25_mhz;
  431. priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
  432. rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
  433. "micrel,rmii-reference-clock-select-25-mhz");
  434. if (rate > 24500000 && rate < 25500000) {
  435. priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
  436. } else if (rate > 49500000 && rate < 50500000) {
  437. priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
  438. } else {
  439. dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
  440. return -EINVAL;
  441. }
  442. }
  443. /* Support legacy board-file configuration */
  444. if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
  445. priv->rmii_ref_clk_sel = true;
  446. priv->rmii_ref_clk_sel_val = true;
  447. }
  448. return 0;
  449. }
  450. static struct phy_driver ksphy_driver[] = {
  451. {
  452. .phy_id = PHY_ID_KS8737,
  453. .phy_id_mask = 0x00fffff0,
  454. .name = "Micrel KS8737",
  455. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  456. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  457. .driver_data = &ks8737_type,
  458. .config_init = kszphy_config_init,
  459. .config_aneg = genphy_config_aneg,
  460. .read_status = genphy_read_status,
  461. .ack_interrupt = kszphy_ack_interrupt,
  462. .config_intr = kszphy_config_intr,
  463. .suspend = genphy_suspend,
  464. .resume = genphy_resume,
  465. .driver = { .owner = THIS_MODULE,},
  466. }, {
  467. .phy_id = PHY_ID_KSZ8021,
  468. .phy_id_mask = 0x00ffffff,
  469. .name = "Micrel KSZ8021 or KSZ8031",
  470. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  471. SUPPORTED_Asym_Pause),
  472. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  473. .driver_data = &ksz8021_type,
  474. .probe = kszphy_probe,
  475. .config_init = kszphy_config_init,
  476. .config_aneg = genphy_config_aneg,
  477. .read_status = genphy_read_status,
  478. .ack_interrupt = kszphy_ack_interrupt,
  479. .config_intr = kszphy_config_intr,
  480. .suspend = genphy_suspend,
  481. .resume = genphy_resume,
  482. .driver = { .owner = THIS_MODULE,},
  483. }, {
  484. .phy_id = PHY_ID_KSZ8031,
  485. .phy_id_mask = 0x00ffffff,
  486. .name = "Micrel KSZ8031",
  487. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  488. SUPPORTED_Asym_Pause),
  489. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  490. .driver_data = &ksz8021_type,
  491. .probe = kszphy_probe,
  492. .config_init = kszphy_config_init,
  493. .config_aneg = genphy_config_aneg,
  494. .read_status = genphy_read_status,
  495. .ack_interrupt = kszphy_ack_interrupt,
  496. .config_intr = kszphy_config_intr,
  497. .suspend = genphy_suspend,
  498. .resume = genphy_resume,
  499. .driver = { .owner = THIS_MODULE,},
  500. }, {
  501. .phy_id = PHY_ID_KSZ8041,
  502. .phy_id_mask = 0x00fffff0,
  503. .name = "Micrel KSZ8041",
  504. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
  505. | SUPPORTED_Asym_Pause),
  506. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  507. .driver_data = &ksz8041_type,
  508. .probe = kszphy_probe,
  509. .config_init = kszphy_config_init,
  510. .config_aneg = genphy_config_aneg,
  511. .read_status = genphy_read_status,
  512. .ack_interrupt = kszphy_ack_interrupt,
  513. .config_intr = kszphy_config_intr,
  514. .suspend = genphy_suspend,
  515. .resume = genphy_resume,
  516. .driver = { .owner = THIS_MODULE,},
  517. }, {
  518. .phy_id = PHY_ID_KSZ8041RNLI,
  519. .phy_id_mask = 0x00fffff0,
  520. .name = "Micrel KSZ8041RNLI",
  521. .features = PHY_BASIC_FEATURES |
  522. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  523. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  524. .driver_data = &ksz8041_type,
  525. .probe = kszphy_probe,
  526. .config_init = kszphy_config_init,
  527. .config_aneg = genphy_config_aneg,
  528. .read_status = genphy_read_status,
  529. .ack_interrupt = kszphy_ack_interrupt,
  530. .config_intr = kszphy_config_intr,
  531. .suspend = genphy_suspend,
  532. .resume = genphy_resume,
  533. .driver = { .owner = THIS_MODULE,},
  534. }, {
  535. .phy_id = PHY_ID_KSZ8051,
  536. .phy_id_mask = 0x00fffff0,
  537. .name = "Micrel KSZ8051",
  538. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
  539. | SUPPORTED_Asym_Pause),
  540. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  541. .driver_data = &ksz8051_type,
  542. .probe = kszphy_probe,
  543. .config_init = kszphy_config_init,
  544. .config_aneg = genphy_config_aneg,
  545. .read_status = genphy_read_status,
  546. .ack_interrupt = kszphy_ack_interrupt,
  547. .config_intr = kszphy_config_intr,
  548. .suspend = genphy_suspend,
  549. .resume = genphy_resume,
  550. .driver = { .owner = THIS_MODULE,},
  551. }, {
  552. .phy_id = PHY_ID_KSZ8001,
  553. .name = "Micrel KSZ8001 or KS8721",
  554. .phy_id_mask = 0x00ffffff,
  555. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  556. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  557. .driver_data = &ksz8041_type,
  558. .probe = kszphy_probe,
  559. .config_init = kszphy_config_init,
  560. .config_aneg = genphy_config_aneg,
  561. .read_status = genphy_read_status,
  562. .ack_interrupt = kszphy_ack_interrupt,
  563. .config_intr = kszphy_config_intr,
  564. .suspend = genphy_suspend,
  565. .resume = genphy_resume,
  566. .driver = { .owner = THIS_MODULE,},
  567. }, {
  568. .phy_id = PHY_ID_KSZ8081,
  569. .name = "Micrel KSZ8081 or KSZ8091",
  570. .phy_id_mask = 0x00fffff0,
  571. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  572. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  573. .driver_data = &ksz8081_type,
  574. .probe = kszphy_probe,
  575. .config_init = kszphy_config_init,
  576. .config_aneg = genphy_config_aneg,
  577. .read_status = genphy_read_status,
  578. .ack_interrupt = kszphy_ack_interrupt,
  579. .config_intr = kszphy_config_intr,
  580. .suspend = genphy_suspend,
  581. .resume = genphy_resume,
  582. .driver = { .owner = THIS_MODULE,},
  583. }, {
  584. .phy_id = PHY_ID_KSZ8061,
  585. .name = "Micrel KSZ8061",
  586. .phy_id_mask = 0x00fffff0,
  587. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  588. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  589. .config_init = kszphy_config_init,
  590. .config_aneg = genphy_config_aneg,
  591. .read_status = genphy_read_status,
  592. .ack_interrupt = kszphy_ack_interrupt,
  593. .config_intr = kszphy_config_intr,
  594. .suspend = genphy_suspend,
  595. .resume = genphy_resume,
  596. .driver = { .owner = THIS_MODULE,},
  597. }, {
  598. .phy_id = PHY_ID_KSZ9021,
  599. .phy_id_mask = 0x000ffffe,
  600. .name = "Micrel KSZ9021 Gigabit PHY",
  601. .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
  602. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  603. .driver_data = &ksz9021_type,
  604. .config_init = ksz9021_config_init,
  605. .config_aneg = genphy_config_aneg,
  606. .read_status = genphy_read_status,
  607. .ack_interrupt = kszphy_ack_interrupt,
  608. .config_intr = kszphy_config_intr,
  609. .suspend = genphy_suspend,
  610. .resume = genphy_resume,
  611. .read_mmd_indirect = ksz9021_rd_mmd_phyreg,
  612. .write_mmd_indirect = ksz9021_wr_mmd_phyreg,
  613. .driver = { .owner = THIS_MODULE, },
  614. }, {
  615. .phy_id = PHY_ID_KSZ9031,
  616. .phy_id_mask = 0x00fffff0,
  617. .name = "Micrel KSZ9031 Gigabit PHY",
  618. .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
  619. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  620. .driver_data = &ksz9021_type,
  621. .config_init = ksz9031_config_init,
  622. .config_aneg = genphy_config_aneg,
  623. .read_status = genphy_read_status,
  624. .ack_interrupt = kszphy_ack_interrupt,
  625. .config_intr = kszphy_config_intr,
  626. .suspend = genphy_suspend,
  627. .resume = genphy_resume,
  628. .driver = { .owner = THIS_MODULE, },
  629. }, {
  630. .phy_id = PHY_ID_KSZ8873MLL,
  631. .phy_id_mask = 0x00fffff0,
  632. .name = "Micrel KSZ8873MLL Switch",
  633. .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
  634. .flags = PHY_HAS_MAGICANEG,
  635. .config_init = kszphy_config_init,
  636. .config_aneg = ksz8873mll_config_aneg,
  637. .read_status = ksz8873mll_read_status,
  638. .suspend = genphy_suspend,
  639. .resume = genphy_resume,
  640. .driver = { .owner = THIS_MODULE, },
  641. }, {
  642. .phy_id = PHY_ID_KSZ886X,
  643. .phy_id_mask = 0x00fffff0,
  644. .name = "Micrel KSZ886X Switch",
  645. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  646. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  647. .config_init = kszphy_config_init,
  648. .config_aneg = genphy_config_aneg,
  649. .read_status = genphy_read_status,
  650. .suspend = genphy_suspend,
  651. .resume = genphy_resume,
  652. .driver = { .owner = THIS_MODULE, },
  653. } };
  654. module_phy_driver(ksphy_driver);
  655. MODULE_DESCRIPTION("Micrel PHY driver");
  656. MODULE_AUTHOR("David J. Choi");
  657. MODULE_LICENSE("GPL");
  658. static struct mdio_device_id __maybe_unused micrel_tbl[] = {
  659. { PHY_ID_KSZ9021, 0x000ffffe },
  660. { PHY_ID_KSZ9031, 0x00fffff0 },
  661. { PHY_ID_KSZ8001, 0x00ffffff },
  662. { PHY_ID_KS8737, 0x00fffff0 },
  663. { PHY_ID_KSZ8021, 0x00ffffff },
  664. { PHY_ID_KSZ8031, 0x00ffffff },
  665. { PHY_ID_KSZ8041, 0x00fffff0 },
  666. { PHY_ID_KSZ8051, 0x00fffff0 },
  667. { PHY_ID_KSZ8061, 0x00fffff0 },
  668. { PHY_ID_KSZ8081, 0x00fffff0 },
  669. { PHY_ID_KSZ8873MLL, 0x00fffff0 },
  670. { PHY_ID_KSZ886X, 0x00fffff0 },
  671. { }
  672. };
  673. MODULE_DEVICE_TABLE(mdio, micrel_tbl);