cc2520.c 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. /* Driver for TI CC2520 802.15.4 Wireless-PAN Networking controller
  2. *
  3. * Copyright (C) 2014 Varka Bhadram <varkab@cdac.in>
  4. * Md.Jamal Mohiuddin <mjmohiuddin@cdac.in>
  5. * P Sowjanya <sowjanyap@cdac.in>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/gpio.h>
  16. #include <linux/delay.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/spi/cc2520.h>
  19. #include <linux/workqueue.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/skbuff.h>
  22. #include <linux/pinctrl/consumer.h>
  23. #include <linux/of_gpio.h>
  24. #include <linux/ieee802154.h>
  25. #include <net/mac802154.h>
  26. #include <net/cfg802154.h>
  27. #define SPI_COMMAND_BUFFER 3
  28. #define HIGH 1
  29. #define LOW 0
  30. #define STATE_IDLE 0
  31. #define RSSI_VALID 0
  32. #define RSSI_OFFSET 78
  33. #define CC2520_RAM_SIZE 640
  34. #define CC2520_FIFO_SIZE 128
  35. #define CC2520RAM_TXFIFO 0x100
  36. #define CC2520RAM_RXFIFO 0x180
  37. #define CC2520RAM_IEEEADDR 0x3EA
  38. #define CC2520RAM_PANID 0x3F2
  39. #define CC2520RAM_SHORTADDR 0x3F4
  40. #define CC2520_FREG_MASK 0x3F
  41. /* status byte values */
  42. #define CC2520_STATUS_XOSC32M_STABLE (1 << 7)
  43. #define CC2520_STATUS_RSSI_VALID (1 << 6)
  44. #define CC2520_STATUS_TX_UNDERFLOW (1 << 3)
  45. /* IEEE-802.15.4 defined constants (2.4 GHz logical channels) */
  46. #define CC2520_MINCHANNEL 11
  47. #define CC2520_MAXCHANNEL 26
  48. #define CC2520_CHANNEL_SPACING 5
  49. /* command strobes */
  50. #define CC2520_CMD_SNOP 0x00
  51. #define CC2520_CMD_IBUFLD 0x02
  52. #define CC2520_CMD_SIBUFEX 0x03
  53. #define CC2520_CMD_SSAMPLECCA 0x04
  54. #define CC2520_CMD_SRES 0x0f
  55. #define CC2520_CMD_MEMORY_MASK 0x0f
  56. #define CC2520_CMD_MEMORY_READ 0x10
  57. #define CC2520_CMD_MEMORY_WRITE 0x20
  58. #define CC2520_CMD_RXBUF 0x30
  59. #define CC2520_CMD_RXBUFCP 0x38
  60. #define CC2520_CMD_RXBUFMOV 0x32
  61. #define CC2520_CMD_TXBUF 0x3A
  62. #define CC2520_CMD_TXBUFCP 0x3E
  63. #define CC2520_CMD_RANDOM 0x3C
  64. #define CC2520_CMD_SXOSCON 0x40
  65. #define CC2520_CMD_STXCAL 0x41
  66. #define CC2520_CMD_SRXON 0x42
  67. #define CC2520_CMD_STXON 0x43
  68. #define CC2520_CMD_STXONCCA 0x44
  69. #define CC2520_CMD_SRFOFF 0x45
  70. #define CC2520_CMD_SXOSCOFF 0x46
  71. #define CC2520_CMD_SFLUSHRX 0x47
  72. #define CC2520_CMD_SFLUSHTX 0x48
  73. #define CC2520_CMD_SACK 0x49
  74. #define CC2520_CMD_SACKPEND 0x4A
  75. #define CC2520_CMD_SNACK 0x4B
  76. #define CC2520_CMD_SRXMASKBITSET 0x4C
  77. #define CC2520_CMD_SRXMASKBITCLR 0x4D
  78. #define CC2520_CMD_RXMASKAND 0x4E
  79. #define CC2520_CMD_RXMASKOR 0x4F
  80. #define CC2520_CMD_MEMCP 0x50
  81. #define CC2520_CMD_MEMCPR 0x52
  82. #define CC2520_CMD_MEMXCP 0x54
  83. #define CC2520_CMD_MEMXWR 0x56
  84. #define CC2520_CMD_BCLR 0x58
  85. #define CC2520_CMD_BSET 0x59
  86. #define CC2520_CMD_CTR_UCTR 0x60
  87. #define CC2520_CMD_CBCMAC 0x64
  88. #define CC2520_CMD_UCBCMAC 0x66
  89. #define CC2520_CMD_CCM 0x68
  90. #define CC2520_CMD_UCCM 0x6A
  91. #define CC2520_CMD_ECB 0x70
  92. #define CC2520_CMD_ECBO 0x72
  93. #define CC2520_CMD_ECBX 0x74
  94. #define CC2520_CMD_INC 0x78
  95. #define CC2520_CMD_ABORT 0x7F
  96. #define CC2520_CMD_REGISTER_READ 0x80
  97. #define CC2520_CMD_REGISTER_WRITE 0xC0
  98. /* status registers */
  99. #define CC2520_CHIPID 0x40
  100. #define CC2520_VERSION 0x42
  101. #define CC2520_EXTCLOCK 0x44
  102. #define CC2520_MDMCTRL0 0x46
  103. #define CC2520_MDMCTRL1 0x47
  104. #define CC2520_FREQEST 0x48
  105. #define CC2520_RXCTRL 0x4A
  106. #define CC2520_FSCTRL 0x4C
  107. #define CC2520_FSCAL0 0x4E
  108. #define CC2520_FSCAL1 0x4F
  109. #define CC2520_FSCAL2 0x50
  110. #define CC2520_FSCAL3 0x51
  111. #define CC2520_AGCCTRL0 0x52
  112. #define CC2520_AGCCTRL1 0x53
  113. #define CC2520_AGCCTRL2 0x54
  114. #define CC2520_AGCCTRL3 0x55
  115. #define CC2520_ADCTEST0 0x56
  116. #define CC2520_ADCTEST1 0x57
  117. #define CC2520_ADCTEST2 0x58
  118. #define CC2520_MDMTEST0 0x5A
  119. #define CC2520_MDMTEST1 0x5B
  120. #define CC2520_DACTEST0 0x5C
  121. #define CC2520_DACTEST1 0x5D
  122. #define CC2520_ATEST 0x5E
  123. #define CC2520_DACTEST2 0x5F
  124. #define CC2520_PTEST0 0x60
  125. #define CC2520_PTEST1 0x61
  126. #define CC2520_RESERVED 0x62
  127. #define CC2520_DPUBIST 0x7A
  128. #define CC2520_ACTBIST 0x7C
  129. #define CC2520_RAMBIST 0x7E
  130. /* frame registers */
  131. #define CC2520_FRMFILT0 0x00
  132. #define CC2520_FRMFILT1 0x01
  133. #define CC2520_SRCMATCH 0x02
  134. #define CC2520_SRCSHORTEN0 0x04
  135. #define CC2520_SRCSHORTEN1 0x05
  136. #define CC2520_SRCSHORTEN2 0x06
  137. #define CC2520_SRCEXTEN0 0x08
  138. #define CC2520_SRCEXTEN1 0x09
  139. #define CC2520_SRCEXTEN2 0x0A
  140. #define CC2520_FRMCTRL0 0x0C
  141. #define CC2520_FRMCTRL1 0x0D
  142. #define CC2520_RXENABLE0 0x0E
  143. #define CC2520_RXENABLE1 0x0F
  144. #define CC2520_EXCFLAG0 0x10
  145. #define CC2520_EXCFLAG1 0x11
  146. #define CC2520_EXCFLAG2 0x12
  147. #define CC2520_EXCMASKA0 0x14
  148. #define CC2520_EXCMASKA1 0x15
  149. #define CC2520_EXCMASKA2 0x16
  150. #define CC2520_EXCMASKB0 0x18
  151. #define CC2520_EXCMASKB1 0x19
  152. #define CC2520_EXCMASKB2 0x1A
  153. #define CC2520_EXCBINDX0 0x1C
  154. #define CC2520_EXCBINDX1 0x1D
  155. #define CC2520_EXCBINDY0 0x1E
  156. #define CC2520_EXCBINDY1 0x1F
  157. #define CC2520_GPIOCTRL0 0x20
  158. #define CC2520_GPIOCTRL1 0x21
  159. #define CC2520_GPIOCTRL2 0x22
  160. #define CC2520_GPIOCTRL3 0x23
  161. #define CC2520_GPIOCTRL4 0x24
  162. #define CC2520_GPIOCTRL5 0x25
  163. #define CC2520_GPIOPOLARITY 0x26
  164. #define CC2520_GPIOCTRL 0x28
  165. #define CC2520_DPUCON 0x2A
  166. #define CC2520_DPUSTAT 0x2C
  167. #define CC2520_FREQCTRL 0x2E
  168. #define CC2520_FREQTUNE 0x2F
  169. #define CC2520_TXPOWER 0x30
  170. #define CC2520_TXCTRL 0x31
  171. #define CC2520_FSMSTAT0 0x32
  172. #define CC2520_FSMSTAT1 0x33
  173. #define CC2520_FIFOPCTRL 0x34
  174. #define CC2520_FSMCTRL 0x35
  175. #define CC2520_CCACTRL0 0x36
  176. #define CC2520_CCACTRL1 0x37
  177. #define CC2520_RSSI 0x38
  178. #define CC2520_RSSISTAT 0x39
  179. #define CC2520_RXFIRST 0x3C
  180. #define CC2520_RXFIFOCNT 0x3E
  181. #define CC2520_TXFIFOCNT 0x3F
  182. /* Driver private information */
  183. struct cc2520_private {
  184. struct spi_device *spi; /* SPI device structure */
  185. struct ieee802154_hw *hw; /* IEEE-802.15.4 device */
  186. u8 *buf; /* SPI TX/Rx data buffer */
  187. struct mutex buffer_mutex; /* SPI buffer mutex */
  188. bool is_tx; /* Flag for sync b/w Tx and Rx */
  189. int fifo_pin; /* FIFO GPIO pin number */
  190. struct work_struct fifop_irqwork;/* Workqueue for FIFOP */
  191. spinlock_t lock; /* Lock for is_tx*/
  192. struct completion tx_complete; /* Work completion for Tx */
  193. };
  194. /* Generic Functions */
  195. static int
  196. cc2520_cmd_strobe(struct cc2520_private *priv, u8 cmd)
  197. {
  198. int ret;
  199. u8 status = 0xff;
  200. struct spi_message msg;
  201. struct spi_transfer xfer = {
  202. .len = 0,
  203. .tx_buf = priv->buf,
  204. .rx_buf = priv->buf,
  205. };
  206. spi_message_init(&msg);
  207. spi_message_add_tail(&xfer, &msg);
  208. mutex_lock(&priv->buffer_mutex);
  209. priv->buf[xfer.len++] = cmd;
  210. dev_vdbg(&priv->spi->dev,
  211. "command strobe buf[0] = %02x\n",
  212. priv->buf[0]);
  213. ret = spi_sync(priv->spi, &msg);
  214. if (!ret)
  215. status = priv->buf[0];
  216. dev_vdbg(&priv->spi->dev,
  217. "buf[0] = %02x\n", priv->buf[0]);
  218. mutex_unlock(&priv->buffer_mutex);
  219. return ret;
  220. }
  221. static int
  222. cc2520_get_status(struct cc2520_private *priv, u8 *status)
  223. {
  224. int ret;
  225. struct spi_message msg;
  226. struct spi_transfer xfer = {
  227. .len = 0,
  228. .tx_buf = priv->buf,
  229. .rx_buf = priv->buf,
  230. };
  231. spi_message_init(&msg);
  232. spi_message_add_tail(&xfer, &msg);
  233. mutex_lock(&priv->buffer_mutex);
  234. priv->buf[xfer.len++] = CC2520_CMD_SNOP;
  235. dev_vdbg(&priv->spi->dev,
  236. "get status command buf[0] = %02x\n", priv->buf[0]);
  237. ret = spi_sync(priv->spi, &msg);
  238. if (!ret)
  239. *status = priv->buf[0];
  240. dev_vdbg(&priv->spi->dev,
  241. "buf[0] = %02x\n", priv->buf[0]);
  242. mutex_unlock(&priv->buffer_mutex);
  243. return ret;
  244. }
  245. static int
  246. cc2520_write_register(struct cc2520_private *priv, u8 reg, u8 value)
  247. {
  248. int status;
  249. struct spi_message msg;
  250. struct spi_transfer xfer = {
  251. .len = 0,
  252. .tx_buf = priv->buf,
  253. .rx_buf = priv->buf,
  254. };
  255. spi_message_init(&msg);
  256. spi_message_add_tail(&xfer, &msg);
  257. mutex_lock(&priv->buffer_mutex);
  258. if (reg <= CC2520_FREG_MASK) {
  259. priv->buf[xfer.len++] = CC2520_CMD_REGISTER_WRITE | reg;
  260. priv->buf[xfer.len++] = value;
  261. } else {
  262. priv->buf[xfer.len++] = CC2520_CMD_MEMORY_WRITE;
  263. priv->buf[xfer.len++] = reg;
  264. priv->buf[xfer.len++] = value;
  265. }
  266. status = spi_sync(priv->spi, &msg);
  267. if (msg.status)
  268. status = msg.status;
  269. mutex_unlock(&priv->buffer_mutex);
  270. return status;
  271. }
  272. static int
  273. cc2520_write_ram(struct cc2520_private *priv, u16 reg, u8 len, u8 *data)
  274. {
  275. int status;
  276. struct spi_message msg;
  277. struct spi_transfer xfer_head = {
  278. .len = 0,
  279. .tx_buf = priv->buf,
  280. .rx_buf = priv->buf,
  281. };
  282. struct spi_transfer xfer_buf = {
  283. .len = len,
  284. .tx_buf = data,
  285. };
  286. mutex_lock(&priv->buffer_mutex);
  287. priv->buf[xfer_head.len++] = (CC2520_CMD_MEMORY_WRITE |
  288. ((reg >> 8) & 0xff));
  289. priv->buf[xfer_head.len++] = reg & 0xff;
  290. spi_message_init(&msg);
  291. spi_message_add_tail(&xfer_head, &msg);
  292. spi_message_add_tail(&xfer_buf, &msg);
  293. status = spi_sync(priv->spi, &msg);
  294. dev_dbg(&priv->spi->dev, "spi status = %d\n", status);
  295. if (msg.status)
  296. status = msg.status;
  297. mutex_unlock(&priv->buffer_mutex);
  298. return status;
  299. }
  300. static int
  301. cc2520_read_register(struct cc2520_private *priv, u8 reg, u8 *data)
  302. {
  303. int status;
  304. struct spi_message msg;
  305. struct spi_transfer xfer1 = {
  306. .len = 0,
  307. .tx_buf = priv->buf,
  308. .rx_buf = priv->buf,
  309. };
  310. struct spi_transfer xfer2 = {
  311. .len = 1,
  312. .rx_buf = data,
  313. };
  314. spi_message_init(&msg);
  315. spi_message_add_tail(&xfer1, &msg);
  316. spi_message_add_tail(&xfer2, &msg);
  317. mutex_lock(&priv->buffer_mutex);
  318. priv->buf[xfer1.len++] = CC2520_CMD_MEMORY_READ;
  319. priv->buf[xfer1.len++] = reg;
  320. status = spi_sync(priv->spi, &msg);
  321. dev_dbg(&priv->spi->dev,
  322. "spi status = %d\n", status);
  323. if (msg.status)
  324. status = msg.status;
  325. mutex_unlock(&priv->buffer_mutex);
  326. return status;
  327. }
  328. static int
  329. cc2520_write_txfifo(struct cc2520_private *priv, u8 *data, u8 len)
  330. {
  331. int status;
  332. /* length byte must include FCS even
  333. * if it is calculated in the hardware
  334. */
  335. int len_byte = len + 2;
  336. struct spi_message msg;
  337. struct spi_transfer xfer_head = {
  338. .len = 0,
  339. .tx_buf = priv->buf,
  340. .rx_buf = priv->buf,
  341. };
  342. struct spi_transfer xfer_len = {
  343. .len = 1,
  344. .tx_buf = &len_byte,
  345. };
  346. struct spi_transfer xfer_buf = {
  347. .len = len,
  348. .tx_buf = data,
  349. };
  350. spi_message_init(&msg);
  351. spi_message_add_tail(&xfer_head, &msg);
  352. spi_message_add_tail(&xfer_len, &msg);
  353. spi_message_add_tail(&xfer_buf, &msg);
  354. mutex_lock(&priv->buffer_mutex);
  355. priv->buf[xfer_head.len++] = CC2520_CMD_TXBUF;
  356. dev_vdbg(&priv->spi->dev,
  357. "TX_FIFO cmd buf[0] = %02x\n", priv->buf[0]);
  358. status = spi_sync(priv->spi, &msg);
  359. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  360. if (msg.status)
  361. status = msg.status;
  362. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  363. dev_vdbg(&priv->spi->dev, "buf[0] = %02x\n", priv->buf[0]);
  364. mutex_unlock(&priv->buffer_mutex);
  365. return status;
  366. }
  367. static int
  368. cc2520_read_rxfifo(struct cc2520_private *priv, u8 *data, u8 len, u8 *lqi)
  369. {
  370. int status;
  371. struct spi_message msg;
  372. struct spi_transfer xfer_head = {
  373. .len = 0,
  374. .tx_buf = priv->buf,
  375. .rx_buf = priv->buf,
  376. };
  377. struct spi_transfer xfer_buf = {
  378. .len = len,
  379. .rx_buf = data,
  380. };
  381. spi_message_init(&msg);
  382. spi_message_add_tail(&xfer_head, &msg);
  383. spi_message_add_tail(&xfer_buf, &msg);
  384. mutex_lock(&priv->buffer_mutex);
  385. priv->buf[xfer_head.len++] = CC2520_CMD_RXBUF;
  386. dev_vdbg(&priv->spi->dev, "read rxfifo buf[0] = %02x\n", priv->buf[0]);
  387. dev_vdbg(&priv->spi->dev, "buf[1] = %02x\n", priv->buf[1]);
  388. status = spi_sync(priv->spi, &msg);
  389. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  390. if (msg.status)
  391. status = msg.status;
  392. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  393. dev_vdbg(&priv->spi->dev,
  394. "return status buf[0] = %02x\n", priv->buf[0]);
  395. dev_vdbg(&priv->spi->dev, "length buf[1] = %02x\n", priv->buf[1]);
  396. mutex_unlock(&priv->buffer_mutex);
  397. return status;
  398. }
  399. static int cc2520_start(struct ieee802154_hw *hw)
  400. {
  401. return cc2520_cmd_strobe(hw->priv, CC2520_CMD_SRXON);
  402. }
  403. static void cc2520_stop(struct ieee802154_hw *hw)
  404. {
  405. cc2520_cmd_strobe(hw->priv, CC2520_CMD_SRFOFF);
  406. }
  407. static int
  408. cc2520_tx(struct ieee802154_hw *hw, struct sk_buff *skb)
  409. {
  410. struct cc2520_private *priv = hw->priv;
  411. unsigned long flags;
  412. int rc;
  413. u8 status = 0;
  414. rc = cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHTX);
  415. if (rc)
  416. goto err_tx;
  417. rc = cc2520_write_txfifo(priv, skb->data, skb->len);
  418. if (rc)
  419. goto err_tx;
  420. rc = cc2520_get_status(priv, &status);
  421. if (rc)
  422. goto err_tx;
  423. if (status & CC2520_STATUS_TX_UNDERFLOW) {
  424. dev_err(&priv->spi->dev, "cc2520 tx underflow exception\n");
  425. goto err_tx;
  426. }
  427. spin_lock_irqsave(&priv->lock, flags);
  428. BUG_ON(priv->is_tx);
  429. priv->is_tx = 1;
  430. spin_unlock_irqrestore(&priv->lock, flags);
  431. rc = cc2520_cmd_strobe(priv, CC2520_CMD_STXONCCA);
  432. if (rc)
  433. goto err;
  434. rc = wait_for_completion_interruptible(&priv->tx_complete);
  435. if (rc < 0)
  436. goto err;
  437. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHTX);
  438. cc2520_cmd_strobe(priv, CC2520_CMD_SRXON);
  439. return rc;
  440. err:
  441. spin_lock_irqsave(&priv->lock, flags);
  442. priv->is_tx = 0;
  443. spin_unlock_irqrestore(&priv->lock, flags);
  444. err_tx:
  445. return rc;
  446. }
  447. static int cc2520_rx(struct cc2520_private *priv)
  448. {
  449. u8 len = 0, lqi = 0, bytes = 1;
  450. struct sk_buff *skb;
  451. cc2520_read_rxfifo(priv, &len, bytes, &lqi);
  452. if (len < 2 || len > IEEE802154_MTU)
  453. return -EINVAL;
  454. skb = dev_alloc_skb(len);
  455. if (!skb)
  456. return -ENOMEM;
  457. if (cc2520_read_rxfifo(priv, skb_put(skb, len), len, &lqi)) {
  458. dev_dbg(&priv->spi->dev, "frame reception failed\n");
  459. kfree_skb(skb);
  460. return -EINVAL;
  461. }
  462. skb_trim(skb, skb->len - 2);
  463. ieee802154_rx_irqsafe(priv->hw, skb, lqi);
  464. dev_vdbg(&priv->spi->dev, "RXFIFO: %x %x\n", len, lqi);
  465. return 0;
  466. }
  467. static int
  468. cc2520_ed(struct ieee802154_hw *hw, u8 *level)
  469. {
  470. struct cc2520_private *priv = hw->priv;
  471. u8 status = 0xff;
  472. u8 rssi;
  473. int ret;
  474. ret = cc2520_read_register(priv , CC2520_RSSISTAT, &status);
  475. if (ret)
  476. return ret;
  477. if (status != RSSI_VALID)
  478. return -EINVAL;
  479. ret = cc2520_read_register(priv , CC2520_RSSI, &rssi);
  480. if (ret)
  481. return ret;
  482. /* level = RSSI(rssi) - OFFSET [dBm] : offset is 76dBm */
  483. *level = rssi - RSSI_OFFSET;
  484. return 0;
  485. }
  486. static int
  487. cc2520_set_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
  488. {
  489. struct cc2520_private *priv = hw->priv;
  490. int ret;
  491. dev_dbg(&priv->spi->dev, "trying to set channel\n");
  492. BUG_ON(page != 0);
  493. BUG_ON(channel < CC2520_MINCHANNEL);
  494. BUG_ON(channel > CC2520_MAXCHANNEL);
  495. ret = cc2520_write_register(priv, CC2520_FREQCTRL,
  496. 11 + 5*(channel - 11));
  497. return ret;
  498. }
  499. static int
  500. cc2520_filter(struct ieee802154_hw *hw,
  501. struct ieee802154_hw_addr_filt *filt, unsigned long changed)
  502. {
  503. struct cc2520_private *priv = hw->priv;
  504. if (changed & IEEE802154_AFILT_PANID_CHANGED) {
  505. u16 panid = le16_to_cpu(filt->pan_id);
  506. dev_vdbg(&priv->spi->dev,
  507. "cc2520_filter called for pan id\n");
  508. cc2520_write_ram(priv, CC2520RAM_PANID,
  509. sizeof(panid), (u8 *)&panid);
  510. }
  511. if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
  512. dev_vdbg(&priv->spi->dev,
  513. "cc2520_filter called for IEEE addr\n");
  514. cc2520_write_ram(priv, CC2520RAM_IEEEADDR,
  515. sizeof(filt->ieee_addr),
  516. (u8 *)&filt->ieee_addr);
  517. }
  518. if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
  519. u16 addr = le16_to_cpu(filt->short_addr);
  520. dev_vdbg(&priv->spi->dev,
  521. "cc2520_filter called for saddr\n");
  522. cc2520_write_ram(priv, CC2520RAM_SHORTADDR,
  523. sizeof(addr), (u8 *)&addr);
  524. }
  525. if (changed & IEEE802154_AFILT_PANC_CHANGED) {
  526. dev_vdbg(&priv->spi->dev,
  527. "cc2520_filter called for panc change\n");
  528. if (filt->pan_coord)
  529. cc2520_write_register(priv, CC2520_FRMFILT0, 0x02);
  530. else
  531. cc2520_write_register(priv, CC2520_FRMFILT0, 0x00);
  532. }
  533. return 0;
  534. }
  535. static const struct ieee802154_ops cc2520_ops = {
  536. .owner = THIS_MODULE,
  537. .start = cc2520_start,
  538. .stop = cc2520_stop,
  539. .xmit_sync = cc2520_tx,
  540. .ed = cc2520_ed,
  541. .set_channel = cc2520_set_channel,
  542. .set_hw_addr_filt = cc2520_filter,
  543. };
  544. static int cc2520_register(struct cc2520_private *priv)
  545. {
  546. int ret = -ENOMEM;
  547. priv->hw = ieee802154_alloc_hw(sizeof(*priv), &cc2520_ops);
  548. if (!priv->hw)
  549. goto err_ret;
  550. priv->hw->priv = priv;
  551. priv->hw->parent = &priv->spi->dev;
  552. priv->hw->extra_tx_headroom = 0;
  553. priv->hw->vif_data_size = sizeof(*priv);
  554. /* We do support only 2.4 Ghz */
  555. priv->hw->phy->channels_supported[0] = 0x7FFF800;
  556. priv->hw->flags = IEEE802154_HW_OMIT_CKSUM | IEEE802154_HW_AACK |
  557. IEEE802154_HW_AFILT;
  558. dev_vdbg(&priv->spi->dev, "registered cc2520\n");
  559. ret = ieee802154_register_hw(priv->hw);
  560. if (ret)
  561. goto err_free_device;
  562. return 0;
  563. err_free_device:
  564. ieee802154_free_hw(priv->hw);
  565. err_ret:
  566. return ret;
  567. }
  568. static void cc2520_fifop_irqwork(struct work_struct *work)
  569. {
  570. struct cc2520_private *priv
  571. = container_of(work, struct cc2520_private, fifop_irqwork);
  572. dev_dbg(&priv->spi->dev, "fifop interrupt received\n");
  573. if (gpio_get_value(priv->fifo_pin))
  574. cc2520_rx(priv);
  575. else
  576. dev_dbg(&priv->spi->dev, "rxfifo overflow\n");
  577. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHRX);
  578. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHRX);
  579. }
  580. static irqreturn_t cc2520_fifop_isr(int irq, void *data)
  581. {
  582. struct cc2520_private *priv = data;
  583. schedule_work(&priv->fifop_irqwork);
  584. return IRQ_HANDLED;
  585. }
  586. static irqreturn_t cc2520_sfd_isr(int irq, void *data)
  587. {
  588. struct cc2520_private *priv = data;
  589. unsigned long flags;
  590. spin_lock_irqsave(&priv->lock, flags);
  591. if (priv->is_tx) {
  592. priv->is_tx = 0;
  593. spin_unlock_irqrestore(&priv->lock, flags);
  594. dev_dbg(&priv->spi->dev, "SFD for TX\n");
  595. complete(&priv->tx_complete);
  596. } else {
  597. spin_unlock_irqrestore(&priv->lock, flags);
  598. dev_dbg(&priv->spi->dev, "SFD for RX\n");
  599. }
  600. return IRQ_HANDLED;
  601. }
  602. static int cc2520_hw_init(struct cc2520_private *priv)
  603. {
  604. u8 status = 0, state = 0xff;
  605. int ret;
  606. int timeout = 100;
  607. ret = cc2520_read_register(priv, CC2520_FSMSTAT1, &state);
  608. if (ret)
  609. goto err_ret;
  610. if (state != STATE_IDLE)
  611. return -EINVAL;
  612. do {
  613. ret = cc2520_get_status(priv, &status);
  614. if (ret)
  615. goto err_ret;
  616. if (timeout-- <= 0) {
  617. dev_err(&priv->spi->dev, "oscillator start failed!\n");
  618. return ret;
  619. }
  620. udelay(1);
  621. } while (!(status & CC2520_STATUS_XOSC32M_STABLE));
  622. dev_vdbg(&priv->spi->dev, "oscillator brought up\n");
  623. /* Registers default value: section 28.1 in Datasheet */
  624. ret = cc2520_write_register(priv, CC2520_TXPOWER, 0xF7);
  625. if (ret)
  626. goto err_ret;
  627. ret = cc2520_write_register(priv, CC2520_CCACTRL0, 0x1A);
  628. if (ret)
  629. goto err_ret;
  630. ret = cc2520_write_register(priv, CC2520_MDMCTRL0, 0x85);
  631. if (ret)
  632. goto err_ret;
  633. ret = cc2520_write_register(priv, CC2520_MDMCTRL1, 0x14);
  634. if (ret)
  635. goto err_ret;
  636. ret = cc2520_write_register(priv, CC2520_RXCTRL, 0x3f);
  637. if (ret)
  638. goto err_ret;
  639. ret = cc2520_write_register(priv, CC2520_FSCTRL, 0x5a);
  640. if (ret)
  641. goto err_ret;
  642. ret = cc2520_write_register(priv, CC2520_FSCAL1, 0x2b);
  643. if (ret)
  644. goto err_ret;
  645. ret = cc2520_write_register(priv, CC2520_AGCCTRL1, 0x11);
  646. if (ret)
  647. goto err_ret;
  648. ret = cc2520_write_register(priv, CC2520_ADCTEST0, 0x10);
  649. if (ret)
  650. goto err_ret;
  651. ret = cc2520_write_register(priv, CC2520_ADCTEST1, 0x0e);
  652. if (ret)
  653. goto err_ret;
  654. ret = cc2520_write_register(priv, CC2520_ADCTEST2, 0x03);
  655. if (ret)
  656. goto err_ret;
  657. ret = cc2520_write_register(priv, CC2520_FRMCTRL0, 0x60);
  658. if (ret)
  659. goto err_ret;
  660. ret = cc2520_write_register(priv, CC2520_FRMCTRL1, 0x03);
  661. if (ret)
  662. goto err_ret;
  663. ret = cc2520_write_register(priv, CC2520_FRMFILT0, 0x00);
  664. if (ret)
  665. goto err_ret;
  666. ret = cc2520_write_register(priv, CC2520_FIFOPCTRL, 127);
  667. if (ret)
  668. goto err_ret;
  669. return 0;
  670. err_ret:
  671. return ret;
  672. }
  673. static struct cc2520_platform_data *
  674. cc2520_get_platform_data(struct spi_device *spi)
  675. {
  676. struct cc2520_platform_data *pdata;
  677. struct device_node *np = spi->dev.of_node;
  678. struct cc2520_private *priv = spi_get_drvdata(spi);
  679. if (!np)
  680. return spi->dev.platform_data;
  681. pdata = devm_kzalloc(&spi->dev, sizeof(*pdata), GFP_KERNEL);
  682. if (!pdata)
  683. goto done;
  684. pdata->fifo = of_get_named_gpio(np, "fifo-gpio", 0);
  685. priv->fifo_pin = pdata->fifo;
  686. pdata->fifop = of_get_named_gpio(np, "fifop-gpio", 0);
  687. pdata->sfd = of_get_named_gpio(np, "sfd-gpio", 0);
  688. pdata->cca = of_get_named_gpio(np, "cca-gpio", 0);
  689. pdata->vreg = of_get_named_gpio(np, "vreg-gpio", 0);
  690. pdata->reset = of_get_named_gpio(np, "reset-gpio", 0);
  691. spi->dev.platform_data = pdata;
  692. done:
  693. return pdata;
  694. }
  695. static int cc2520_probe(struct spi_device *spi)
  696. {
  697. struct cc2520_private *priv;
  698. struct pinctrl *pinctrl;
  699. struct cc2520_platform_data *pdata;
  700. int ret;
  701. priv = devm_kzalloc(&spi->dev,
  702. sizeof(struct cc2520_private), GFP_KERNEL);
  703. if (!priv) {
  704. ret = -ENOMEM;
  705. goto err_ret;
  706. }
  707. spi_set_drvdata(spi, priv);
  708. pinctrl = devm_pinctrl_get_select_default(&spi->dev);
  709. if (IS_ERR(pinctrl))
  710. dev_warn(&spi->dev,
  711. "pinctrl pins are not configured\n");
  712. pdata = cc2520_get_platform_data(spi);
  713. if (!pdata) {
  714. dev_err(&spi->dev, "no platform data\n");
  715. return -EINVAL;
  716. }
  717. priv->spi = spi;
  718. priv->buf = devm_kzalloc(&spi->dev,
  719. SPI_COMMAND_BUFFER, GFP_KERNEL);
  720. if (!priv->buf) {
  721. ret = -ENOMEM;
  722. goto err_ret;
  723. }
  724. mutex_init(&priv->buffer_mutex);
  725. INIT_WORK(&priv->fifop_irqwork, cc2520_fifop_irqwork);
  726. spin_lock_init(&priv->lock);
  727. init_completion(&priv->tx_complete);
  728. /* Request all the gpio's */
  729. if (!gpio_is_valid(pdata->fifo)) {
  730. dev_err(&spi->dev, "fifo gpio is not valid\n");
  731. ret = -EINVAL;
  732. goto err_hw_init;
  733. }
  734. ret = devm_gpio_request_one(&spi->dev, pdata->fifo,
  735. GPIOF_IN, "fifo");
  736. if (ret)
  737. goto err_hw_init;
  738. if (!gpio_is_valid(pdata->cca)) {
  739. dev_err(&spi->dev, "cca gpio is not valid\n");
  740. ret = -EINVAL;
  741. goto err_hw_init;
  742. }
  743. ret = devm_gpio_request_one(&spi->dev, pdata->cca,
  744. GPIOF_IN, "cca");
  745. if (ret)
  746. goto err_hw_init;
  747. if (!gpio_is_valid(pdata->fifop)) {
  748. dev_err(&spi->dev, "fifop gpio is not valid\n");
  749. ret = -EINVAL;
  750. goto err_hw_init;
  751. }
  752. ret = devm_gpio_request_one(&spi->dev, pdata->fifop,
  753. GPIOF_IN, "fifop");
  754. if (ret)
  755. goto err_hw_init;
  756. if (!gpio_is_valid(pdata->sfd)) {
  757. dev_err(&spi->dev, "sfd gpio is not valid\n");
  758. ret = -EINVAL;
  759. goto err_hw_init;
  760. }
  761. ret = devm_gpio_request_one(&spi->dev, pdata->sfd,
  762. GPIOF_IN, "sfd");
  763. if (ret)
  764. goto err_hw_init;
  765. if (!gpio_is_valid(pdata->reset)) {
  766. dev_err(&spi->dev, "reset gpio is not valid\n");
  767. ret = -EINVAL;
  768. goto err_hw_init;
  769. }
  770. ret = devm_gpio_request_one(&spi->dev, pdata->reset,
  771. GPIOF_OUT_INIT_LOW, "reset");
  772. if (ret)
  773. goto err_hw_init;
  774. if (!gpio_is_valid(pdata->vreg)) {
  775. dev_err(&spi->dev, "vreg gpio is not valid\n");
  776. ret = -EINVAL;
  777. goto err_hw_init;
  778. }
  779. ret = devm_gpio_request_one(&spi->dev, pdata->vreg,
  780. GPIOF_OUT_INIT_LOW, "vreg");
  781. if (ret)
  782. goto err_hw_init;
  783. gpio_set_value(pdata->vreg, HIGH);
  784. usleep_range(100, 150);
  785. gpio_set_value(pdata->reset, HIGH);
  786. usleep_range(200, 250);
  787. ret = cc2520_hw_init(priv);
  788. if (ret)
  789. goto err_hw_init;
  790. /* Set up fifop interrupt */
  791. ret = devm_request_irq(&spi->dev,
  792. gpio_to_irq(pdata->fifop),
  793. cc2520_fifop_isr,
  794. IRQF_TRIGGER_RISING,
  795. dev_name(&spi->dev),
  796. priv);
  797. if (ret) {
  798. dev_err(&spi->dev, "could not get fifop irq\n");
  799. goto err_hw_init;
  800. }
  801. /* Set up sfd interrupt */
  802. ret = devm_request_irq(&spi->dev,
  803. gpio_to_irq(pdata->sfd),
  804. cc2520_sfd_isr,
  805. IRQF_TRIGGER_FALLING,
  806. dev_name(&spi->dev),
  807. priv);
  808. if (ret) {
  809. dev_err(&spi->dev, "could not get sfd irq\n");
  810. goto err_hw_init;
  811. }
  812. ret = cc2520_register(priv);
  813. if (ret)
  814. goto err_hw_init;
  815. return 0;
  816. err_hw_init:
  817. mutex_destroy(&priv->buffer_mutex);
  818. flush_work(&priv->fifop_irqwork);
  819. err_ret:
  820. return ret;
  821. }
  822. static int cc2520_remove(struct spi_device *spi)
  823. {
  824. struct cc2520_private *priv = spi_get_drvdata(spi);
  825. mutex_destroy(&priv->buffer_mutex);
  826. flush_work(&priv->fifop_irqwork);
  827. ieee802154_unregister_hw(priv->hw);
  828. ieee802154_free_hw(priv->hw);
  829. return 0;
  830. }
  831. static const struct spi_device_id cc2520_ids[] = {
  832. {"cc2520", },
  833. {},
  834. };
  835. MODULE_DEVICE_TABLE(spi, cc2520_ids);
  836. static const struct of_device_id cc2520_of_ids[] = {
  837. {.compatible = "ti,cc2520", },
  838. {},
  839. };
  840. MODULE_DEVICE_TABLE(of, cc2520_of_ids);
  841. /* SPI driver structure */
  842. static struct spi_driver cc2520_driver = {
  843. .driver = {
  844. .name = "cc2520",
  845. .bus = &spi_bus_type,
  846. .owner = THIS_MODULE,
  847. .of_match_table = of_match_ptr(cc2520_of_ids),
  848. },
  849. .id_table = cc2520_ids,
  850. .probe = cc2520_probe,
  851. .remove = cc2520_remove,
  852. };
  853. module_spi_driver(cc2520_driver);
  854. MODULE_AUTHOR("Varka Bhadram <varkab@cdac.in>");
  855. MODULE_DESCRIPTION("CC2520 Transceiver Driver");
  856. MODULE_LICENSE("GPL v2");