at86rf230.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633
  1. /*
  2. * AT86RF230/RF231 driver
  3. *
  4. * Copyright (C) 2009-2012 Siemens AG
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2
  8. * as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * Written by:
  16. * Dmitry Eremin-Solenikov <dbaryshkov@gmail.com>
  17. * Alexander Smirnov <alex.bluesman.smirnov@gmail.com>
  18. * Alexander Aring <aar@pengutronix.de>
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/gpio.h>
  25. #include <linux/delay.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/spi/at86rf230.h>
  29. #include <linux/regmap.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/of_gpio.h>
  32. #include <linux/ieee802154.h>
  33. #include <net/mac802154.h>
  34. #include <net/cfg802154.h>
  35. struct at86rf230_local;
  36. /* at86rf2xx chip depend data.
  37. * All timings are in us.
  38. */
  39. struct at86rf2xx_chip_data {
  40. u16 t_sleep_cycle;
  41. u16 t_channel_switch;
  42. u16 t_reset_to_off;
  43. u16 t_off_to_aack;
  44. u16 t_off_to_tx_on;
  45. u16 t_frame;
  46. u16 t_p_ack;
  47. /* completion timeout for tx in msecs */
  48. u16 t_tx_timeout;
  49. int rssi_base_val;
  50. int (*set_channel)(struct at86rf230_local *, u8, u8);
  51. int (*get_desense_steps)(struct at86rf230_local *, s32);
  52. };
  53. #define AT86RF2XX_MAX_BUF (127 + 3)
  54. struct at86rf230_state_change {
  55. struct at86rf230_local *lp;
  56. struct spi_message msg;
  57. struct spi_transfer trx;
  58. u8 buf[AT86RF2XX_MAX_BUF];
  59. void (*complete)(void *context);
  60. u8 from_state;
  61. u8 to_state;
  62. bool irq_enable;
  63. };
  64. struct at86rf230_local {
  65. struct spi_device *spi;
  66. struct ieee802154_hw *hw;
  67. struct at86rf2xx_chip_data *data;
  68. struct regmap *regmap;
  69. struct completion state_complete;
  70. struct at86rf230_state_change state;
  71. struct at86rf230_state_change irq;
  72. bool tx_aret;
  73. s8 max_frame_retries;
  74. bool is_tx;
  75. /* spinlock for is_tx protection */
  76. spinlock_t lock;
  77. struct sk_buff *tx_skb;
  78. struct at86rf230_state_change tx;
  79. };
  80. #define RG_TRX_STATUS (0x01)
  81. #define SR_TRX_STATUS 0x01, 0x1f, 0
  82. #define SR_RESERVED_01_3 0x01, 0x20, 5
  83. #define SR_CCA_STATUS 0x01, 0x40, 6
  84. #define SR_CCA_DONE 0x01, 0x80, 7
  85. #define RG_TRX_STATE (0x02)
  86. #define SR_TRX_CMD 0x02, 0x1f, 0
  87. #define SR_TRAC_STATUS 0x02, 0xe0, 5
  88. #define RG_TRX_CTRL_0 (0x03)
  89. #define SR_CLKM_CTRL 0x03, 0x07, 0
  90. #define SR_CLKM_SHA_SEL 0x03, 0x08, 3
  91. #define SR_PAD_IO_CLKM 0x03, 0x30, 4
  92. #define SR_PAD_IO 0x03, 0xc0, 6
  93. #define RG_TRX_CTRL_1 (0x04)
  94. #define SR_IRQ_POLARITY 0x04, 0x01, 0
  95. #define SR_IRQ_MASK_MODE 0x04, 0x02, 1
  96. #define SR_SPI_CMD_MODE 0x04, 0x0c, 2
  97. #define SR_RX_BL_CTRL 0x04, 0x10, 4
  98. #define SR_TX_AUTO_CRC_ON 0x04, 0x20, 5
  99. #define SR_IRQ_2_EXT_EN 0x04, 0x40, 6
  100. #define SR_PA_EXT_EN 0x04, 0x80, 7
  101. #define RG_PHY_TX_PWR (0x05)
  102. #define SR_TX_PWR 0x05, 0x0f, 0
  103. #define SR_PA_LT 0x05, 0x30, 4
  104. #define SR_PA_BUF_LT 0x05, 0xc0, 6
  105. #define RG_PHY_RSSI (0x06)
  106. #define SR_RSSI 0x06, 0x1f, 0
  107. #define SR_RND_VALUE 0x06, 0x60, 5
  108. #define SR_RX_CRC_VALID 0x06, 0x80, 7
  109. #define RG_PHY_ED_LEVEL (0x07)
  110. #define SR_ED_LEVEL 0x07, 0xff, 0
  111. #define RG_PHY_CC_CCA (0x08)
  112. #define SR_CHANNEL 0x08, 0x1f, 0
  113. #define SR_CCA_MODE 0x08, 0x60, 5
  114. #define SR_CCA_REQUEST 0x08, 0x80, 7
  115. #define RG_CCA_THRES (0x09)
  116. #define SR_CCA_ED_THRES 0x09, 0x0f, 0
  117. #define SR_RESERVED_09_1 0x09, 0xf0, 4
  118. #define RG_RX_CTRL (0x0a)
  119. #define SR_PDT_THRES 0x0a, 0x0f, 0
  120. #define SR_RESERVED_0a_1 0x0a, 0xf0, 4
  121. #define RG_SFD_VALUE (0x0b)
  122. #define SR_SFD_VALUE 0x0b, 0xff, 0
  123. #define RG_TRX_CTRL_2 (0x0c)
  124. #define SR_OQPSK_DATA_RATE 0x0c, 0x03, 0
  125. #define SR_SUB_MODE 0x0c, 0x04, 2
  126. #define SR_BPSK_QPSK 0x0c, 0x08, 3
  127. #define SR_OQPSK_SUB1_RC_EN 0x0c, 0x10, 4
  128. #define SR_RESERVED_0c_5 0x0c, 0x60, 5
  129. #define SR_RX_SAFE_MODE 0x0c, 0x80, 7
  130. #define RG_ANT_DIV (0x0d)
  131. #define SR_ANT_CTRL 0x0d, 0x03, 0
  132. #define SR_ANT_EXT_SW_EN 0x0d, 0x04, 2
  133. #define SR_ANT_DIV_EN 0x0d, 0x08, 3
  134. #define SR_RESERVED_0d_2 0x0d, 0x70, 4
  135. #define SR_ANT_SEL 0x0d, 0x80, 7
  136. #define RG_IRQ_MASK (0x0e)
  137. #define SR_IRQ_MASK 0x0e, 0xff, 0
  138. #define RG_IRQ_STATUS (0x0f)
  139. #define SR_IRQ_0_PLL_LOCK 0x0f, 0x01, 0
  140. #define SR_IRQ_1_PLL_UNLOCK 0x0f, 0x02, 1
  141. #define SR_IRQ_2_RX_START 0x0f, 0x04, 2
  142. #define SR_IRQ_3_TRX_END 0x0f, 0x08, 3
  143. #define SR_IRQ_4_CCA_ED_DONE 0x0f, 0x10, 4
  144. #define SR_IRQ_5_AMI 0x0f, 0x20, 5
  145. #define SR_IRQ_6_TRX_UR 0x0f, 0x40, 6
  146. #define SR_IRQ_7_BAT_LOW 0x0f, 0x80, 7
  147. #define RG_VREG_CTRL (0x10)
  148. #define SR_RESERVED_10_6 0x10, 0x03, 0
  149. #define SR_DVDD_OK 0x10, 0x04, 2
  150. #define SR_DVREG_EXT 0x10, 0x08, 3
  151. #define SR_RESERVED_10_3 0x10, 0x30, 4
  152. #define SR_AVDD_OK 0x10, 0x40, 6
  153. #define SR_AVREG_EXT 0x10, 0x80, 7
  154. #define RG_BATMON (0x11)
  155. #define SR_BATMON_VTH 0x11, 0x0f, 0
  156. #define SR_BATMON_HR 0x11, 0x10, 4
  157. #define SR_BATMON_OK 0x11, 0x20, 5
  158. #define SR_RESERVED_11_1 0x11, 0xc0, 6
  159. #define RG_XOSC_CTRL (0x12)
  160. #define SR_XTAL_TRIM 0x12, 0x0f, 0
  161. #define SR_XTAL_MODE 0x12, 0xf0, 4
  162. #define RG_RX_SYN (0x15)
  163. #define SR_RX_PDT_LEVEL 0x15, 0x0f, 0
  164. #define SR_RESERVED_15_2 0x15, 0x70, 4
  165. #define SR_RX_PDT_DIS 0x15, 0x80, 7
  166. #define RG_XAH_CTRL_1 (0x17)
  167. #define SR_RESERVED_17_8 0x17, 0x01, 0
  168. #define SR_AACK_PROM_MODE 0x17, 0x02, 1
  169. #define SR_AACK_ACK_TIME 0x17, 0x04, 2
  170. #define SR_RESERVED_17_5 0x17, 0x08, 3
  171. #define SR_AACK_UPLD_RES_FT 0x17, 0x10, 4
  172. #define SR_AACK_FLTR_RES_FT 0x17, 0x20, 5
  173. #define SR_CSMA_LBT_MODE 0x17, 0x40, 6
  174. #define SR_RESERVED_17_1 0x17, 0x80, 7
  175. #define RG_FTN_CTRL (0x18)
  176. #define SR_RESERVED_18_2 0x18, 0x7f, 0
  177. #define SR_FTN_START 0x18, 0x80, 7
  178. #define RG_PLL_CF (0x1a)
  179. #define SR_RESERVED_1a_2 0x1a, 0x7f, 0
  180. #define SR_PLL_CF_START 0x1a, 0x80, 7
  181. #define RG_PLL_DCU (0x1b)
  182. #define SR_RESERVED_1b_3 0x1b, 0x3f, 0
  183. #define SR_RESERVED_1b_2 0x1b, 0x40, 6
  184. #define SR_PLL_DCU_START 0x1b, 0x80, 7
  185. #define RG_PART_NUM (0x1c)
  186. #define SR_PART_NUM 0x1c, 0xff, 0
  187. #define RG_VERSION_NUM (0x1d)
  188. #define SR_VERSION_NUM 0x1d, 0xff, 0
  189. #define RG_MAN_ID_0 (0x1e)
  190. #define SR_MAN_ID_0 0x1e, 0xff, 0
  191. #define RG_MAN_ID_1 (0x1f)
  192. #define SR_MAN_ID_1 0x1f, 0xff, 0
  193. #define RG_SHORT_ADDR_0 (0x20)
  194. #define SR_SHORT_ADDR_0 0x20, 0xff, 0
  195. #define RG_SHORT_ADDR_1 (0x21)
  196. #define SR_SHORT_ADDR_1 0x21, 0xff, 0
  197. #define RG_PAN_ID_0 (0x22)
  198. #define SR_PAN_ID_0 0x22, 0xff, 0
  199. #define RG_PAN_ID_1 (0x23)
  200. #define SR_PAN_ID_1 0x23, 0xff, 0
  201. #define RG_IEEE_ADDR_0 (0x24)
  202. #define SR_IEEE_ADDR_0 0x24, 0xff, 0
  203. #define RG_IEEE_ADDR_1 (0x25)
  204. #define SR_IEEE_ADDR_1 0x25, 0xff, 0
  205. #define RG_IEEE_ADDR_2 (0x26)
  206. #define SR_IEEE_ADDR_2 0x26, 0xff, 0
  207. #define RG_IEEE_ADDR_3 (0x27)
  208. #define SR_IEEE_ADDR_3 0x27, 0xff, 0
  209. #define RG_IEEE_ADDR_4 (0x28)
  210. #define SR_IEEE_ADDR_4 0x28, 0xff, 0
  211. #define RG_IEEE_ADDR_5 (0x29)
  212. #define SR_IEEE_ADDR_5 0x29, 0xff, 0
  213. #define RG_IEEE_ADDR_6 (0x2a)
  214. #define SR_IEEE_ADDR_6 0x2a, 0xff, 0
  215. #define RG_IEEE_ADDR_7 (0x2b)
  216. #define SR_IEEE_ADDR_7 0x2b, 0xff, 0
  217. #define RG_XAH_CTRL_0 (0x2c)
  218. #define SR_SLOTTED_OPERATION 0x2c, 0x01, 0
  219. #define SR_MAX_CSMA_RETRIES 0x2c, 0x0e, 1
  220. #define SR_MAX_FRAME_RETRIES 0x2c, 0xf0, 4
  221. #define RG_CSMA_SEED_0 (0x2d)
  222. #define SR_CSMA_SEED_0 0x2d, 0xff, 0
  223. #define RG_CSMA_SEED_1 (0x2e)
  224. #define SR_CSMA_SEED_1 0x2e, 0x07, 0
  225. #define SR_AACK_I_AM_COORD 0x2e, 0x08, 3
  226. #define SR_AACK_DIS_ACK 0x2e, 0x10, 4
  227. #define SR_AACK_SET_PD 0x2e, 0x20, 5
  228. #define SR_AACK_FVN_MODE 0x2e, 0xc0, 6
  229. #define RG_CSMA_BE (0x2f)
  230. #define SR_MIN_BE 0x2f, 0x0f, 0
  231. #define SR_MAX_BE 0x2f, 0xf0, 4
  232. #define CMD_REG 0x80
  233. #define CMD_REG_MASK 0x3f
  234. #define CMD_WRITE 0x40
  235. #define CMD_FB 0x20
  236. #define IRQ_BAT_LOW (1 << 7)
  237. #define IRQ_TRX_UR (1 << 6)
  238. #define IRQ_AMI (1 << 5)
  239. #define IRQ_CCA_ED (1 << 4)
  240. #define IRQ_TRX_END (1 << 3)
  241. #define IRQ_RX_START (1 << 2)
  242. #define IRQ_PLL_UNL (1 << 1)
  243. #define IRQ_PLL_LOCK (1 << 0)
  244. #define IRQ_ACTIVE_HIGH 0
  245. #define IRQ_ACTIVE_LOW 1
  246. #define STATE_P_ON 0x00 /* BUSY */
  247. #define STATE_BUSY_RX 0x01
  248. #define STATE_BUSY_TX 0x02
  249. #define STATE_FORCE_TRX_OFF 0x03
  250. #define STATE_FORCE_TX_ON 0x04 /* IDLE */
  251. /* 0x05 */ /* INVALID_PARAMETER */
  252. #define STATE_RX_ON 0x06
  253. /* 0x07 */ /* SUCCESS */
  254. #define STATE_TRX_OFF 0x08
  255. #define STATE_TX_ON 0x09
  256. /* 0x0a - 0x0e */ /* 0x0a - UNSUPPORTED_ATTRIBUTE */
  257. #define STATE_SLEEP 0x0F
  258. #define STATE_PREP_DEEP_SLEEP 0x10
  259. #define STATE_BUSY_RX_AACK 0x11
  260. #define STATE_BUSY_TX_ARET 0x12
  261. #define STATE_RX_AACK_ON 0x16
  262. #define STATE_TX_ARET_ON 0x19
  263. #define STATE_RX_ON_NOCLK 0x1C
  264. #define STATE_RX_AACK_ON_NOCLK 0x1D
  265. #define STATE_BUSY_RX_AACK_NOCLK 0x1E
  266. #define STATE_TRANSITION_IN_PROGRESS 0x1F
  267. #define AT86RF2XX_NUMREGS 0x3F
  268. static void
  269. at86rf230_async_state_change(struct at86rf230_local *lp,
  270. struct at86rf230_state_change *ctx,
  271. const u8 state, void (*complete)(void *context),
  272. const bool irq_enable);
  273. static inline int
  274. __at86rf230_write(struct at86rf230_local *lp,
  275. unsigned int addr, unsigned int data)
  276. {
  277. return regmap_write(lp->regmap, addr, data);
  278. }
  279. static inline int
  280. __at86rf230_read(struct at86rf230_local *lp,
  281. unsigned int addr, unsigned int *data)
  282. {
  283. return regmap_read(lp->regmap, addr, data);
  284. }
  285. static inline int
  286. at86rf230_read_subreg(struct at86rf230_local *lp,
  287. unsigned int addr, unsigned int mask,
  288. unsigned int shift, unsigned int *data)
  289. {
  290. int rc;
  291. rc = __at86rf230_read(lp, addr, data);
  292. if (rc > 0)
  293. *data = (*data & mask) >> shift;
  294. return rc;
  295. }
  296. static inline int
  297. at86rf230_write_subreg(struct at86rf230_local *lp,
  298. unsigned int addr, unsigned int mask,
  299. unsigned int shift, unsigned int data)
  300. {
  301. return regmap_update_bits(lp->regmap, addr, mask, data << shift);
  302. }
  303. static bool
  304. at86rf230_reg_writeable(struct device *dev, unsigned int reg)
  305. {
  306. switch (reg) {
  307. case RG_TRX_STATE:
  308. case RG_TRX_CTRL_0:
  309. case RG_TRX_CTRL_1:
  310. case RG_PHY_TX_PWR:
  311. case RG_PHY_ED_LEVEL:
  312. case RG_PHY_CC_CCA:
  313. case RG_CCA_THRES:
  314. case RG_RX_CTRL:
  315. case RG_SFD_VALUE:
  316. case RG_TRX_CTRL_2:
  317. case RG_ANT_DIV:
  318. case RG_IRQ_MASK:
  319. case RG_VREG_CTRL:
  320. case RG_BATMON:
  321. case RG_XOSC_CTRL:
  322. case RG_RX_SYN:
  323. case RG_XAH_CTRL_1:
  324. case RG_FTN_CTRL:
  325. case RG_PLL_CF:
  326. case RG_PLL_DCU:
  327. case RG_SHORT_ADDR_0:
  328. case RG_SHORT_ADDR_1:
  329. case RG_PAN_ID_0:
  330. case RG_PAN_ID_1:
  331. case RG_IEEE_ADDR_0:
  332. case RG_IEEE_ADDR_1:
  333. case RG_IEEE_ADDR_2:
  334. case RG_IEEE_ADDR_3:
  335. case RG_IEEE_ADDR_4:
  336. case RG_IEEE_ADDR_5:
  337. case RG_IEEE_ADDR_6:
  338. case RG_IEEE_ADDR_7:
  339. case RG_XAH_CTRL_0:
  340. case RG_CSMA_SEED_0:
  341. case RG_CSMA_SEED_1:
  342. case RG_CSMA_BE:
  343. return true;
  344. default:
  345. return false;
  346. }
  347. }
  348. static bool
  349. at86rf230_reg_readable(struct device *dev, unsigned int reg)
  350. {
  351. bool rc;
  352. /* all writeable are also readable */
  353. rc = at86rf230_reg_writeable(dev, reg);
  354. if (rc)
  355. return rc;
  356. /* readonly regs */
  357. switch (reg) {
  358. case RG_TRX_STATUS:
  359. case RG_PHY_RSSI:
  360. case RG_IRQ_STATUS:
  361. case RG_PART_NUM:
  362. case RG_VERSION_NUM:
  363. case RG_MAN_ID_1:
  364. case RG_MAN_ID_0:
  365. return true;
  366. default:
  367. return false;
  368. }
  369. }
  370. static bool
  371. at86rf230_reg_volatile(struct device *dev, unsigned int reg)
  372. {
  373. /* can be changed during runtime */
  374. switch (reg) {
  375. case RG_TRX_STATUS:
  376. case RG_TRX_STATE:
  377. case RG_PHY_RSSI:
  378. case RG_PHY_ED_LEVEL:
  379. case RG_IRQ_STATUS:
  380. case RG_VREG_CTRL:
  381. return true;
  382. default:
  383. return false;
  384. }
  385. }
  386. static bool
  387. at86rf230_reg_precious(struct device *dev, unsigned int reg)
  388. {
  389. /* don't clear irq line on read */
  390. switch (reg) {
  391. case RG_IRQ_STATUS:
  392. return true;
  393. default:
  394. return false;
  395. }
  396. }
  397. static struct regmap_config at86rf230_regmap_spi_config = {
  398. .reg_bits = 8,
  399. .val_bits = 8,
  400. .write_flag_mask = CMD_REG | CMD_WRITE,
  401. .read_flag_mask = CMD_REG,
  402. .cache_type = REGCACHE_RBTREE,
  403. .max_register = AT86RF2XX_NUMREGS,
  404. .writeable_reg = at86rf230_reg_writeable,
  405. .readable_reg = at86rf230_reg_readable,
  406. .volatile_reg = at86rf230_reg_volatile,
  407. .precious_reg = at86rf230_reg_precious,
  408. };
  409. static void
  410. at86rf230_async_error_recover(void *context)
  411. {
  412. struct at86rf230_state_change *ctx = context;
  413. struct at86rf230_local *lp = ctx->lp;
  414. at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON, NULL, false);
  415. ieee802154_wake_queue(lp->hw);
  416. }
  417. static void
  418. at86rf230_async_error(struct at86rf230_local *lp,
  419. struct at86rf230_state_change *ctx, int rc)
  420. {
  421. dev_err(&lp->spi->dev, "spi_async error %d\n", rc);
  422. at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
  423. at86rf230_async_error_recover, false);
  424. }
  425. /* Generic function to get some register value in async mode */
  426. static void
  427. at86rf230_async_read_reg(struct at86rf230_local *lp, const u8 reg,
  428. struct at86rf230_state_change *ctx,
  429. void (*complete)(void *context),
  430. const bool irq_enable)
  431. {
  432. int rc;
  433. u8 *tx_buf = ctx->buf;
  434. tx_buf[0] = (reg & CMD_REG_MASK) | CMD_REG;
  435. ctx->trx.len = 2;
  436. ctx->msg.complete = complete;
  437. ctx->irq_enable = irq_enable;
  438. rc = spi_async(lp->spi, &ctx->msg);
  439. if (rc) {
  440. if (irq_enable)
  441. enable_irq(lp->spi->irq);
  442. at86rf230_async_error(lp, ctx, rc);
  443. }
  444. }
  445. static void
  446. at86rf230_async_state_assert(void *context)
  447. {
  448. struct at86rf230_state_change *ctx = context;
  449. struct at86rf230_local *lp = ctx->lp;
  450. const u8 *buf = ctx->buf;
  451. const u8 trx_state = buf[1] & 0x1f;
  452. /* Assert state change */
  453. if (trx_state != ctx->to_state) {
  454. /* Special handling if transceiver state is in
  455. * STATE_BUSY_RX_AACK and a SHR was detected.
  456. */
  457. if (trx_state == STATE_BUSY_RX_AACK) {
  458. /* Undocumented race condition. If we send a state
  459. * change to STATE_RX_AACK_ON the transceiver could
  460. * change his state automatically to STATE_BUSY_RX_AACK
  461. * if a SHR was detected. This is not an error, but we
  462. * can't assert this.
  463. */
  464. if (ctx->to_state == STATE_RX_AACK_ON)
  465. goto done;
  466. /* If we change to STATE_TX_ON without forcing and
  467. * transceiver state is STATE_BUSY_RX_AACK, we wait
  468. * 'tFrame + tPAck' receiving time. In this time the
  469. * PDU should be received. If the transceiver is still
  470. * in STATE_BUSY_RX_AACK, we run a force state change
  471. * to STATE_TX_ON. This is a timeout handling, if the
  472. * transceiver stucks in STATE_BUSY_RX_AACK.
  473. */
  474. if (ctx->to_state == STATE_TX_ON) {
  475. at86rf230_async_state_change(lp, ctx,
  476. STATE_FORCE_TX_ON,
  477. ctx->complete,
  478. ctx->irq_enable);
  479. return;
  480. }
  481. }
  482. dev_warn(&lp->spi->dev, "unexcept state change from 0x%02x to 0x%02x. Actual state: 0x%02x\n",
  483. ctx->from_state, ctx->to_state, trx_state);
  484. }
  485. done:
  486. if (ctx->complete)
  487. ctx->complete(context);
  488. }
  489. /* Do state change timing delay. */
  490. static void
  491. at86rf230_async_state_delay(void *context)
  492. {
  493. struct at86rf230_state_change *ctx = context;
  494. struct at86rf230_local *lp = ctx->lp;
  495. struct at86rf2xx_chip_data *c = lp->data;
  496. bool force = false;
  497. /* The force state changes are will show as normal states in the
  498. * state status subregister. We change the to_state to the
  499. * corresponding one and remember if it was a force change, this
  500. * differs if we do a state change from STATE_BUSY_RX_AACK.
  501. */
  502. switch (ctx->to_state) {
  503. case STATE_FORCE_TX_ON:
  504. ctx->to_state = STATE_TX_ON;
  505. force = true;
  506. break;
  507. case STATE_FORCE_TRX_OFF:
  508. ctx->to_state = STATE_TRX_OFF;
  509. force = true;
  510. break;
  511. default:
  512. break;
  513. }
  514. switch (ctx->from_state) {
  515. case STATE_TRX_OFF:
  516. switch (ctx->to_state) {
  517. case STATE_RX_AACK_ON:
  518. usleep_range(c->t_off_to_aack, c->t_off_to_aack + 10);
  519. goto change;
  520. case STATE_TX_ON:
  521. usleep_range(c->t_off_to_tx_on,
  522. c->t_off_to_tx_on + 10);
  523. goto change;
  524. default:
  525. break;
  526. }
  527. break;
  528. case STATE_BUSY_RX_AACK:
  529. switch (ctx->to_state) {
  530. case STATE_TX_ON:
  531. /* Wait for worst case receiving time if we
  532. * didn't make a force change from BUSY_RX_AACK
  533. * to TX_ON.
  534. */
  535. if (!force) {
  536. usleep_range(c->t_frame + c->t_p_ack,
  537. c->t_frame + c->t_p_ack + 1000);
  538. goto change;
  539. }
  540. break;
  541. default:
  542. break;
  543. }
  544. break;
  545. /* Default value, means RESET state */
  546. case STATE_P_ON:
  547. switch (ctx->to_state) {
  548. case STATE_TRX_OFF:
  549. usleep_range(c->t_reset_to_off, c->t_reset_to_off + 10);
  550. goto change;
  551. default:
  552. break;
  553. }
  554. break;
  555. default:
  556. break;
  557. }
  558. /* Default delay is 1us in the most cases */
  559. udelay(1);
  560. change:
  561. at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
  562. at86rf230_async_state_assert,
  563. ctx->irq_enable);
  564. }
  565. static void
  566. at86rf230_async_state_change_start(void *context)
  567. {
  568. struct at86rf230_state_change *ctx = context;
  569. struct at86rf230_local *lp = ctx->lp;
  570. u8 *buf = ctx->buf;
  571. const u8 trx_state = buf[1] & 0x1f;
  572. int rc;
  573. /* Check for "possible" STATE_TRANSITION_IN_PROGRESS */
  574. if (trx_state == STATE_TRANSITION_IN_PROGRESS) {
  575. udelay(1);
  576. at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
  577. at86rf230_async_state_change_start,
  578. ctx->irq_enable);
  579. return;
  580. }
  581. /* Check if we already are in the state which we change in */
  582. if (trx_state == ctx->to_state) {
  583. if (ctx->complete)
  584. ctx->complete(context);
  585. return;
  586. }
  587. /* Set current state to the context of state change */
  588. ctx->from_state = trx_state;
  589. /* Going into the next step for a state change which do a timing
  590. * relevant delay.
  591. */
  592. buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
  593. buf[1] = ctx->to_state;
  594. ctx->trx.len = 2;
  595. ctx->msg.complete = at86rf230_async_state_delay;
  596. rc = spi_async(lp->spi, &ctx->msg);
  597. if (rc) {
  598. if (ctx->irq_enable)
  599. enable_irq(lp->spi->irq);
  600. at86rf230_async_error(lp, &lp->state, rc);
  601. }
  602. }
  603. static void
  604. at86rf230_async_state_change(struct at86rf230_local *lp,
  605. struct at86rf230_state_change *ctx,
  606. const u8 state, void (*complete)(void *context),
  607. const bool irq_enable)
  608. {
  609. /* Initialization for the state change context */
  610. ctx->to_state = state;
  611. ctx->complete = complete;
  612. ctx->irq_enable = irq_enable;
  613. at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
  614. at86rf230_async_state_change_start,
  615. irq_enable);
  616. }
  617. static void
  618. at86rf230_sync_state_change_complete(void *context)
  619. {
  620. struct at86rf230_state_change *ctx = context;
  621. struct at86rf230_local *lp = ctx->lp;
  622. complete(&lp->state_complete);
  623. }
  624. /* This function do a sync framework above the async state change.
  625. * Some callbacks of the IEEE 802.15.4 driver interface need to be
  626. * handled synchronously.
  627. */
  628. static int
  629. at86rf230_sync_state_change(struct at86rf230_local *lp, unsigned int state)
  630. {
  631. int rc;
  632. at86rf230_async_state_change(lp, &lp->state, state,
  633. at86rf230_sync_state_change_complete,
  634. false);
  635. rc = wait_for_completion_timeout(&lp->state_complete,
  636. msecs_to_jiffies(100));
  637. if (!rc) {
  638. at86rf230_async_error(lp, &lp->state, -ETIMEDOUT);
  639. return -ETIMEDOUT;
  640. }
  641. return 0;
  642. }
  643. static void
  644. at86rf230_tx_complete(void *context)
  645. {
  646. struct at86rf230_state_change *ctx = context;
  647. struct at86rf230_local *lp = ctx->lp;
  648. struct sk_buff *skb = lp->tx_skb;
  649. enable_irq(lp->spi->irq);
  650. if (lp->max_frame_retries <= 0)
  651. ieee802154_xmit_complete(lp->hw, skb, true);
  652. else
  653. ieee802154_xmit_complete(lp->hw, skb, false);
  654. }
  655. static void
  656. at86rf230_tx_on(void *context)
  657. {
  658. struct at86rf230_state_change *ctx = context;
  659. struct at86rf230_local *lp = ctx->lp;
  660. at86rf230_async_state_change(lp, &lp->irq, STATE_RX_AACK_ON,
  661. at86rf230_tx_complete, true);
  662. }
  663. static void
  664. at86rf230_tx_trac_error(void *context)
  665. {
  666. struct at86rf230_state_change *ctx = context;
  667. struct at86rf230_local *lp = ctx->lp;
  668. at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
  669. at86rf230_tx_on, true);
  670. }
  671. static void
  672. at86rf230_tx_trac_check(void *context)
  673. {
  674. struct at86rf230_state_change *ctx = context;
  675. struct at86rf230_local *lp = ctx->lp;
  676. const u8 *buf = ctx->buf;
  677. const u8 trac = (buf[1] & 0xe0) >> 5;
  678. /* If trac status is different than zero we need to do a state change
  679. * to STATE_FORCE_TRX_OFF then STATE_TX_ON to recover the transceiver
  680. * state to TX_ON.
  681. */
  682. if (trac) {
  683. at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
  684. at86rf230_tx_trac_error, true);
  685. return;
  686. }
  687. at86rf230_tx_on(context);
  688. }
  689. static void
  690. at86rf230_tx_trac_status(void *context)
  691. {
  692. struct at86rf230_state_change *ctx = context;
  693. struct at86rf230_local *lp = ctx->lp;
  694. at86rf230_async_read_reg(lp, RG_TRX_STATE, ctx,
  695. at86rf230_tx_trac_check, true);
  696. }
  697. static void
  698. at86rf230_rx(struct at86rf230_local *lp,
  699. const u8 *data, const u8 len, const u8 lqi)
  700. {
  701. struct sk_buff *skb;
  702. u8 rx_local_buf[AT86RF2XX_MAX_BUF];
  703. memcpy(rx_local_buf, data, len);
  704. enable_irq(lp->spi->irq);
  705. skb = dev_alloc_skb(IEEE802154_MTU);
  706. if (!skb) {
  707. dev_vdbg(&lp->spi->dev, "failed to allocate sk_buff\n");
  708. return;
  709. }
  710. memcpy(skb_put(skb, len), rx_local_buf, len);
  711. ieee802154_rx_irqsafe(lp->hw, skb, lqi);
  712. }
  713. static void
  714. at86rf230_rx_read_frame_complete(void *context)
  715. {
  716. struct at86rf230_state_change *ctx = context;
  717. struct at86rf230_local *lp = ctx->lp;
  718. const u8 *buf = lp->irq.buf;
  719. u8 len = buf[1];
  720. if (!ieee802154_is_valid_psdu_len(len)) {
  721. dev_vdbg(&lp->spi->dev, "corrupted frame received\n");
  722. len = IEEE802154_MTU;
  723. }
  724. at86rf230_rx(lp, buf + 2, len, buf[2 + len]);
  725. }
  726. static void
  727. at86rf230_rx_read_frame(struct at86rf230_local *lp)
  728. {
  729. int rc;
  730. u8 *buf = lp->irq.buf;
  731. buf[0] = CMD_FB;
  732. lp->irq.trx.len = AT86RF2XX_MAX_BUF;
  733. lp->irq.msg.complete = at86rf230_rx_read_frame_complete;
  734. rc = spi_async(lp->spi, &lp->irq.msg);
  735. if (rc) {
  736. enable_irq(lp->spi->irq);
  737. at86rf230_async_error(lp, &lp->irq, rc);
  738. }
  739. }
  740. static void
  741. at86rf230_rx_trac_check(void *context)
  742. {
  743. struct at86rf230_state_change *ctx = context;
  744. struct at86rf230_local *lp = ctx->lp;
  745. /* Possible check on trac status here. This could be useful to make
  746. * some stats why receive is failed. Not used at the moment, but it's
  747. * maybe timing relevant. Datasheet doesn't say anything about this.
  748. * The programming guide say do it so.
  749. */
  750. at86rf230_rx_read_frame(lp);
  751. }
  752. static void
  753. at86rf230_irq_trx_end(struct at86rf230_local *lp)
  754. {
  755. spin_lock(&lp->lock);
  756. if (lp->is_tx) {
  757. lp->is_tx = 0;
  758. spin_unlock(&lp->lock);
  759. if (lp->tx_aret)
  760. at86rf230_async_state_change(lp, &lp->irq,
  761. STATE_FORCE_TX_ON,
  762. at86rf230_tx_trac_status,
  763. true);
  764. else
  765. at86rf230_async_state_change(lp, &lp->irq,
  766. STATE_RX_AACK_ON,
  767. at86rf230_tx_complete,
  768. true);
  769. } else {
  770. spin_unlock(&lp->lock);
  771. at86rf230_async_read_reg(lp, RG_TRX_STATE, &lp->irq,
  772. at86rf230_rx_trac_check, true);
  773. }
  774. }
  775. static void
  776. at86rf230_irq_status(void *context)
  777. {
  778. struct at86rf230_state_change *ctx = context;
  779. struct at86rf230_local *lp = ctx->lp;
  780. const u8 *buf = lp->irq.buf;
  781. const u8 irq = buf[1];
  782. if (irq & IRQ_TRX_END) {
  783. at86rf230_irq_trx_end(lp);
  784. } else {
  785. enable_irq(lp->spi->irq);
  786. dev_err(&lp->spi->dev, "not supported irq %02x received\n",
  787. irq);
  788. }
  789. }
  790. static irqreturn_t at86rf230_isr(int irq, void *data)
  791. {
  792. struct at86rf230_local *lp = data;
  793. struct at86rf230_state_change *ctx = &lp->irq;
  794. u8 *buf = ctx->buf;
  795. int rc;
  796. disable_irq_nosync(irq);
  797. buf[0] = (RG_IRQ_STATUS & CMD_REG_MASK) | CMD_REG;
  798. ctx->trx.len = 2;
  799. ctx->msg.complete = at86rf230_irq_status;
  800. rc = spi_async(lp->spi, &ctx->msg);
  801. if (rc) {
  802. enable_irq(irq);
  803. at86rf230_async_error(lp, ctx, rc);
  804. return IRQ_NONE;
  805. }
  806. return IRQ_HANDLED;
  807. }
  808. static void
  809. at86rf230_write_frame_complete(void *context)
  810. {
  811. struct at86rf230_state_change *ctx = context;
  812. struct at86rf230_local *lp = ctx->lp;
  813. u8 *buf = ctx->buf;
  814. int rc;
  815. buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
  816. buf[1] = STATE_BUSY_TX;
  817. ctx->trx.len = 2;
  818. ctx->msg.complete = NULL;
  819. rc = spi_async(lp->spi, &ctx->msg);
  820. if (rc)
  821. at86rf230_async_error(lp, ctx, rc);
  822. }
  823. static void
  824. at86rf230_write_frame(void *context)
  825. {
  826. struct at86rf230_state_change *ctx = context;
  827. struct at86rf230_local *lp = ctx->lp;
  828. struct sk_buff *skb = lp->tx_skb;
  829. u8 *buf = lp->tx.buf;
  830. int rc;
  831. spin_lock(&lp->lock);
  832. lp->is_tx = 1;
  833. spin_unlock(&lp->lock);
  834. buf[0] = CMD_FB | CMD_WRITE;
  835. buf[1] = skb->len + 2;
  836. memcpy(buf + 2, skb->data, skb->len);
  837. lp->tx.trx.len = skb->len + 2;
  838. lp->tx.msg.complete = at86rf230_write_frame_complete;
  839. rc = spi_async(lp->spi, &lp->tx.msg);
  840. if (rc)
  841. at86rf230_async_error(lp, ctx, rc);
  842. }
  843. static void
  844. at86rf230_xmit_tx_on(void *context)
  845. {
  846. struct at86rf230_state_change *ctx = context;
  847. struct at86rf230_local *lp = ctx->lp;
  848. at86rf230_async_state_change(lp, ctx, STATE_TX_ARET_ON,
  849. at86rf230_write_frame, false);
  850. }
  851. static int
  852. at86rf230_xmit(struct ieee802154_hw *hw, struct sk_buff *skb)
  853. {
  854. struct at86rf230_local *lp = hw->priv;
  855. struct at86rf230_state_change *ctx = &lp->tx;
  856. void (*tx_complete)(void *context) = at86rf230_write_frame;
  857. lp->tx_skb = skb;
  858. /* In ARET mode we need to go into STATE_TX_ARET_ON after we
  859. * are in STATE_TX_ON. The pfad differs here, so we change
  860. * the complete handler.
  861. */
  862. if (lp->tx_aret)
  863. tx_complete = at86rf230_xmit_tx_on;
  864. at86rf230_async_state_change(lp, ctx, STATE_TX_ON, tx_complete, false);
  865. return 0;
  866. }
  867. static int
  868. at86rf230_ed(struct ieee802154_hw *hw, u8 *level)
  869. {
  870. BUG_ON(!level);
  871. *level = 0xbe;
  872. return 0;
  873. }
  874. static int
  875. at86rf230_start(struct ieee802154_hw *hw)
  876. {
  877. return at86rf230_sync_state_change(hw->priv, STATE_RX_AACK_ON);
  878. }
  879. static void
  880. at86rf230_stop(struct ieee802154_hw *hw)
  881. {
  882. at86rf230_sync_state_change(hw->priv, STATE_FORCE_TRX_OFF);
  883. }
  884. static int
  885. at86rf23x_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
  886. {
  887. return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
  888. }
  889. static int
  890. at86rf212_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
  891. {
  892. int rc;
  893. if (channel == 0)
  894. rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 0);
  895. else
  896. rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 1);
  897. if (rc < 0)
  898. return rc;
  899. if (page == 0) {
  900. rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 0);
  901. lp->data->rssi_base_val = -100;
  902. } else {
  903. rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 1);
  904. lp->data->rssi_base_val = -98;
  905. }
  906. if (rc < 0)
  907. return rc;
  908. /* This sets the symbol_duration according frequency on the 212.
  909. * TODO move this handling while set channel and page in cfg802154.
  910. * We can do that, this timings are according 802.15.4 standard.
  911. * If we do that in cfg802154, this is a more generic calculation.
  912. *
  913. * This should also protected from ifs_timer. Means cancel timer and
  914. * init with a new value. For now, this is okay.
  915. */
  916. if (channel == 0) {
  917. if (page == 0) {
  918. /* SUB:0 and BPSK:0 -> BPSK-20 */
  919. lp->hw->phy->symbol_duration = 50;
  920. } else {
  921. /* SUB:1 and BPSK:0 -> BPSK-40 */
  922. lp->hw->phy->symbol_duration = 25;
  923. }
  924. } else {
  925. if (page == 0)
  926. /* SUB:0 and BPSK:1 -> OQPSK-100/200/400 */
  927. lp->hw->phy->symbol_duration = 40;
  928. else
  929. /* SUB:1 and BPSK:1 -> OQPSK-250/500/1000 */
  930. lp->hw->phy->symbol_duration = 16;
  931. }
  932. lp->hw->phy->lifs_period = IEEE802154_LIFS_PERIOD *
  933. lp->hw->phy->symbol_duration;
  934. lp->hw->phy->sifs_period = IEEE802154_SIFS_PERIOD *
  935. lp->hw->phy->symbol_duration;
  936. return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
  937. }
  938. static int
  939. at86rf230_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
  940. {
  941. struct at86rf230_local *lp = hw->priv;
  942. int rc;
  943. rc = lp->data->set_channel(lp, page, channel);
  944. /* Wait for PLL */
  945. usleep_range(lp->data->t_channel_switch,
  946. lp->data->t_channel_switch + 10);
  947. return rc;
  948. }
  949. static int
  950. at86rf230_set_hw_addr_filt(struct ieee802154_hw *hw,
  951. struct ieee802154_hw_addr_filt *filt,
  952. unsigned long changed)
  953. {
  954. struct at86rf230_local *lp = hw->priv;
  955. if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
  956. u16 addr = le16_to_cpu(filt->short_addr);
  957. dev_vdbg(&lp->spi->dev,
  958. "at86rf230_set_hw_addr_filt called for saddr\n");
  959. __at86rf230_write(lp, RG_SHORT_ADDR_0, addr);
  960. __at86rf230_write(lp, RG_SHORT_ADDR_1, addr >> 8);
  961. }
  962. if (changed & IEEE802154_AFILT_PANID_CHANGED) {
  963. u16 pan = le16_to_cpu(filt->pan_id);
  964. dev_vdbg(&lp->spi->dev,
  965. "at86rf230_set_hw_addr_filt called for pan id\n");
  966. __at86rf230_write(lp, RG_PAN_ID_0, pan);
  967. __at86rf230_write(lp, RG_PAN_ID_1, pan >> 8);
  968. }
  969. if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
  970. u8 i, addr[8];
  971. memcpy(addr, &filt->ieee_addr, 8);
  972. dev_vdbg(&lp->spi->dev,
  973. "at86rf230_set_hw_addr_filt called for IEEE addr\n");
  974. for (i = 0; i < 8; i++)
  975. __at86rf230_write(lp, RG_IEEE_ADDR_0 + i, addr[i]);
  976. }
  977. if (changed & IEEE802154_AFILT_PANC_CHANGED) {
  978. dev_vdbg(&lp->spi->dev,
  979. "at86rf230_set_hw_addr_filt called for panc change\n");
  980. if (filt->pan_coord)
  981. at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 1);
  982. else
  983. at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 0);
  984. }
  985. return 0;
  986. }
  987. static int
  988. at86rf230_set_txpower(struct ieee802154_hw *hw, int db)
  989. {
  990. struct at86rf230_local *lp = hw->priv;
  991. /* typical maximum output is 5dBm with RG_PHY_TX_PWR 0x60, lower five
  992. * bits decrease power in 1dB steps. 0x60 represents extra PA gain of
  993. * 0dB.
  994. * thus, supported values for db range from -26 to 5, for 31dB of
  995. * reduction to 0dB of reduction.
  996. */
  997. if (db > 5 || db < -26)
  998. return -EINVAL;
  999. db = -(db - 5);
  1000. return __at86rf230_write(lp, RG_PHY_TX_PWR, 0x60 | db);
  1001. }
  1002. static int
  1003. at86rf230_set_lbt(struct ieee802154_hw *hw, bool on)
  1004. {
  1005. struct at86rf230_local *lp = hw->priv;
  1006. return at86rf230_write_subreg(lp, SR_CSMA_LBT_MODE, on);
  1007. }
  1008. static int
  1009. at86rf230_set_cca_mode(struct ieee802154_hw *hw, u8 mode)
  1010. {
  1011. struct at86rf230_local *lp = hw->priv;
  1012. return at86rf230_write_subreg(lp, SR_CCA_MODE, mode);
  1013. }
  1014. static int
  1015. at86rf212_get_desens_steps(struct at86rf230_local *lp, s32 level)
  1016. {
  1017. return (level - lp->data->rssi_base_val) * 100 / 207;
  1018. }
  1019. static int
  1020. at86rf23x_get_desens_steps(struct at86rf230_local *lp, s32 level)
  1021. {
  1022. return (level - lp->data->rssi_base_val) / 2;
  1023. }
  1024. static int
  1025. at86rf230_set_cca_ed_level(struct ieee802154_hw *hw, s32 level)
  1026. {
  1027. struct at86rf230_local *lp = hw->priv;
  1028. if (level < lp->data->rssi_base_val || level > 30)
  1029. return -EINVAL;
  1030. return at86rf230_write_subreg(lp, SR_CCA_ED_THRES,
  1031. lp->data->get_desense_steps(lp, level));
  1032. }
  1033. static int
  1034. at86rf230_set_csma_params(struct ieee802154_hw *hw, u8 min_be, u8 max_be,
  1035. u8 retries)
  1036. {
  1037. struct at86rf230_local *lp = hw->priv;
  1038. int rc;
  1039. rc = at86rf230_write_subreg(lp, SR_MIN_BE, min_be);
  1040. if (rc)
  1041. return rc;
  1042. rc = at86rf230_write_subreg(lp, SR_MAX_BE, max_be);
  1043. if (rc)
  1044. return rc;
  1045. return at86rf230_write_subreg(lp, SR_MAX_CSMA_RETRIES, retries);
  1046. }
  1047. static int
  1048. at86rf230_set_frame_retries(struct ieee802154_hw *hw, s8 retries)
  1049. {
  1050. struct at86rf230_local *lp = hw->priv;
  1051. int rc = 0;
  1052. lp->tx_aret = retries >= 0;
  1053. lp->max_frame_retries = retries;
  1054. if (retries >= 0)
  1055. rc = at86rf230_write_subreg(lp, SR_MAX_FRAME_RETRIES, retries);
  1056. return rc;
  1057. }
  1058. static int
  1059. at86rf230_set_promiscuous_mode(struct ieee802154_hw *hw, const bool on)
  1060. {
  1061. struct at86rf230_local *lp = hw->priv;
  1062. int rc;
  1063. if (on) {
  1064. rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 1);
  1065. if (rc < 0)
  1066. return rc;
  1067. rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 1);
  1068. if (rc < 0)
  1069. return rc;
  1070. } else {
  1071. rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 0);
  1072. if (rc < 0)
  1073. return rc;
  1074. rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 0);
  1075. if (rc < 0)
  1076. return rc;
  1077. }
  1078. return 0;
  1079. }
  1080. static const struct ieee802154_ops at86rf230_ops = {
  1081. .owner = THIS_MODULE,
  1082. .xmit_async = at86rf230_xmit,
  1083. .ed = at86rf230_ed,
  1084. .set_channel = at86rf230_channel,
  1085. .start = at86rf230_start,
  1086. .stop = at86rf230_stop,
  1087. .set_hw_addr_filt = at86rf230_set_hw_addr_filt,
  1088. .set_txpower = at86rf230_set_txpower,
  1089. .set_lbt = at86rf230_set_lbt,
  1090. .set_cca_mode = at86rf230_set_cca_mode,
  1091. .set_cca_ed_level = at86rf230_set_cca_ed_level,
  1092. .set_csma_params = at86rf230_set_csma_params,
  1093. .set_frame_retries = at86rf230_set_frame_retries,
  1094. .set_promiscuous_mode = at86rf230_set_promiscuous_mode,
  1095. };
  1096. static struct at86rf2xx_chip_data at86rf233_data = {
  1097. .t_sleep_cycle = 330,
  1098. .t_channel_switch = 11,
  1099. .t_reset_to_off = 26,
  1100. .t_off_to_aack = 80,
  1101. .t_off_to_tx_on = 80,
  1102. .t_frame = 4096,
  1103. .t_p_ack = 545,
  1104. .t_tx_timeout = 2000,
  1105. .rssi_base_val = -91,
  1106. .set_channel = at86rf23x_set_channel,
  1107. .get_desense_steps = at86rf23x_get_desens_steps
  1108. };
  1109. static struct at86rf2xx_chip_data at86rf231_data = {
  1110. .t_sleep_cycle = 330,
  1111. .t_channel_switch = 24,
  1112. .t_reset_to_off = 37,
  1113. .t_off_to_aack = 110,
  1114. .t_off_to_tx_on = 110,
  1115. .t_frame = 4096,
  1116. .t_p_ack = 545,
  1117. .t_tx_timeout = 2000,
  1118. .rssi_base_val = -91,
  1119. .set_channel = at86rf23x_set_channel,
  1120. .get_desense_steps = at86rf23x_get_desens_steps
  1121. };
  1122. static struct at86rf2xx_chip_data at86rf212_data = {
  1123. .t_sleep_cycle = 330,
  1124. .t_channel_switch = 11,
  1125. .t_reset_to_off = 26,
  1126. .t_off_to_aack = 200,
  1127. .t_off_to_tx_on = 200,
  1128. .t_frame = 4096,
  1129. .t_p_ack = 545,
  1130. .t_tx_timeout = 2000,
  1131. .rssi_base_val = -100,
  1132. .set_channel = at86rf212_set_channel,
  1133. .get_desense_steps = at86rf212_get_desens_steps
  1134. };
  1135. static int at86rf230_hw_init(struct at86rf230_local *lp)
  1136. {
  1137. int rc, irq_type, irq_pol = IRQ_ACTIVE_HIGH;
  1138. unsigned int dvdd;
  1139. u8 csma_seed[2];
  1140. rc = at86rf230_sync_state_change(lp, STATE_FORCE_TRX_OFF);
  1141. if (rc)
  1142. return rc;
  1143. irq_type = irq_get_trigger_type(lp->spi->irq);
  1144. if (irq_type == IRQ_TYPE_EDGE_FALLING)
  1145. irq_pol = IRQ_ACTIVE_LOW;
  1146. rc = at86rf230_write_subreg(lp, SR_IRQ_POLARITY, irq_pol);
  1147. if (rc)
  1148. return rc;
  1149. rc = at86rf230_write_subreg(lp, SR_RX_SAFE_MODE, 1);
  1150. if (rc)
  1151. return rc;
  1152. rc = at86rf230_write_subreg(lp, SR_IRQ_MASK, IRQ_TRX_END);
  1153. if (rc)
  1154. return rc;
  1155. get_random_bytes(csma_seed, ARRAY_SIZE(csma_seed));
  1156. rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_0, csma_seed[0]);
  1157. if (rc)
  1158. return rc;
  1159. rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_1, csma_seed[1]);
  1160. if (rc)
  1161. return rc;
  1162. /* CLKM changes are applied immediately */
  1163. rc = at86rf230_write_subreg(lp, SR_CLKM_SHA_SEL, 0x00);
  1164. if (rc)
  1165. return rc;
  1166. /* Turn CLKM Off */
  1167. rc = at86rf230_write_subreg(lp, SR_CLKM_CTRL, 0x00);
  1168. if (rc)
  1169. return rc;
  1170. /* Wait the next SLEEP cycle */
  1171. usleep_range(lp->data->t_sleep_cycle,
  1172. lp->data->t_sleep_cycle + 100);
  1173. rc = at86rf230_read_subreg(lp, SR_DVDD_OK, &dvdd);
  1174. if (rc)
  1175. return rc;
  1176. if (!dvdd) {
  1177. dev_err(&lp->spi->dev, "DVDD error\n");
  1178. return -EINVAL;
  1179. }
  1180. /* Force setting slotted operation bit to 0. Sometimes the atben
  1181. * sets this bit and I don't know why. We set this always force
  1182. * to zero while probing.
  1183. */
  1184. return at86rf230_write_subreg(lp, SR_SLOTTED_OPERATION, 0);
  1185. }
  1186. static struct at86rf230_platform_data *
  1187. at86rf230_get_pdata(struct spi_device *spi)
  1188. {
  1189. struct at86rf230_platform_data *pdata;
  1190. if (!IS_ENABLED(CONFIG_OF) || !spi->dev.of_node)
  1191. return spi->dev.platform_data;
  1192. pdata = devm_kzalloc(&spi->dev, sizeof(*pdata), GFP_KERNEL);
  1193. if (!pdata)
  1194. goto done;
  1195. pdata->rstn = of_get_named_gpio(spi->dev.of_node, "reset-gpio", 0);
  1196. pdata->slp_tr = of_get_named_gpio(spi->dev.of_node, "sleep-gpio", 0);
  1197. spi->dev.platform_data = pdata;
  1198. done:
  1199. return pdata;
  1200. }
  1201. static int
  1202. at86rf230_detect_device(struct at86rf230_local *lp)
  1203. {
  1204. unsigned int part, version, val;
  1205. u16 man_id = 0;
  1206. const char *chip;
  1207. int rc;
  1208. rc = __at86rf230_read(lp, RG_MAN_ID_0, &val);
  1209. if (rc)
  1210. return rc;
  1211. man_id |= val;
  1212. rc = __at86rf230_read(lp, RG_MAN_ID_1, &val);
  1213. if (rc)
  1214. return rc;
  1215. man_id |= (val << 8);
  1216. rc = __at86rf230_read(lp, RG_PART_NUM, &part);
  1217. if (rc)
  1218. return rc;
  1219. rc = __at86rf230_read(lp, RG_PART_NUM, &version);
  1220. if (rc)
  1221. return rc;
  1222. if (man_id != 0x001f) {
  1223. dev_err(&lp->spi->dev, "Non-Atmel dev found (MAN_ID %02x %02x)\n",
  1224. man_id >> 8, man_id & 0xFF);
  1225. return -EINVAL;
  1226. }
  1227. lp->hw->extra_tx_headroom = 0;
  1228. lp->hw->flags = IEEE802154_HW_TX_OMIT_CKSUM | IEEE802154_HW_AACK |
  1229. IEEE802154_HW_TXPOWER | IEEE802154_HW_ARET |
  1230. IEEE802154_HW_AFILT | IEEE802154_HW_PROMISCUOUS;
  1231. switch (part) {
  1232. case 2:
  1233. chip = "at86rf230";
  1234. rc = -ENOTSUPP;
  1235. break;
  1236. case 3:
  1237. chip = "at86rf231";
  1238. lp->data = &at86rf231_data;
  1239. lp->hw->phy->channels_supported[0] = 0x7FFF800;
  1240. lp->hw->phy->current_channel = 11;
  1241. lp->hw->phy->symbol_duration = 16;
  1242. break;
  1243. case 7:
  1244. chip = "at86rf212";
  1245. if (version == 1) {
  1246. lp->data = &at86rf212_data;
  1247. lp->hw->flags |= IEEE802154_HW_LBT;
  1248. lp->hw->phy->channels_supported[0] = 0x00007FF;
  1249. lp->hw->phy->channels_supported[2] = 0x00007FF;
  1250. lp->hw->phy->current_channel = 5;
  1251. lp->hw->phy->symbol_duration = 25;
  1252. } else {
  1253. rc = -ENOTSUPP;
  1254. }
  1255. break;
  1256. case 11:
  1257. chip = "at86rf233";
  1258. lp->data = &at86rf233_data;
  1259. lp->hw->phy->channels_supported[0] = 0x7FFF800;
  1260. lp->hw->phy->current_channel = 13;
  1261. lp->hw->phy->symbol_duration = 16;
  1262. break;
  1263. default:
  1264. chip = "unkown";
  1265. rc = -ENOTSUPP;
  1266. break;
  1267. }
  1268. dev_info(&lp->spi->dev, "Detected %s chip version %d\n", chip, version);
  1269. return rc;
  1270. }
  1271. static void
  1272. at86rf230_setup_spi_messages(struct at86rf230_local *lp)
  1273. {
  1274. lp->state.lp = lp;
  1275. spi_message_init(&lp->state.msg);
  1276. lp->state.msg.context = &lp->state;
  1277. lp->state.trx.tx_buf = lp->state.buf;
  1278. lp->state.trx.rx_buf = lp->state.buf;
  1279. spi_message_add_tail(&lp->state.trx, &lp->state.msg);
  1280. lp->irq.lp = lp;
  1281. spi_message_init(&lp->irq.msg);
  1282. lp->irq.msg.context = &lp->irq;
  1283. lp->irq.trx.tx_buf = lp->irq.buf;
  1284. lp->irq.trx.rx_buf = lp->irq.buf;
  1285. spi_message_add_tail(&lp->irq.trx, &lp->irq.msg);
  1286. lp->tx.lp = lp;
  1287. spi_message_init(&lp->tx.msg);
  1288. lp->tx.msg.context = &lp->tx;
  1289. lp->tx.trx.tx_buf = lp->tx.buf;
  1290. lp->tx.trx.rx_buf = lp->tx.buf;
  1291. spi_message_add_tail(&lp->tx.trx, &lp->tx.msg);
  1292. }
  1293. static int at86rf230_probe(struct spi_device *spi)
  1294. {
  1295. struct at86rf230_platform_data *pdata;
  1296. struct ieee802154_hw *hw;
  1297. struct at86rf230_local *lp;
  1298. unsigned int status;
  1299. int rc, irq_type;
  1300. if (!spi->irq) {
  1301. dev_err(&spi->dev, "no IRQ specified\n");
  1302. return -EINVAL;
  1303. }
  1304. pdata = at86rf230_get_pdata(spi);
  1305. if (!pdata) {
  1306. dev_err(&spi->dev, "no platform_data\n");
  1307. return -EINVAL;
  1308. }
  1309. if (gpio_is_valid(pdata->rstn)) {
  1310. rc = devm_gpio_request_one(&spi->dev, pdata->rstn,
  1311. GPIOF_OUT_INIT_HIGH, "rstn");
  1312. if (rc)
  1313. return rc;
  1314. }
  1315. if (gpio_is_valid(pdata->slp_tr)) {
  1316. rc = devm_gpio_request_one(&spi->dev, pdata->slp_tr,
  1317. GPIOF_OUT_INIT_LOW, "slp_tr");
  1318. if (rc)
  1319. return rc;
  1320. }
  1321. /* Reset */
  1322. if (gpio_is_valid(pdata->rstn)) {
  1323. udelay(1);
  1324. gpio_set_value(pdata->rstn, 0);
  1325. udelay(1);
  1326. gpio_set_value(pdata->rstn, 1);
  1327. usleep_range(120, 240);
  1328. }
  1329. hw = ieee802154_alloc_hw(sizeof(*lp), &at86rf230_ops);
  1330. if (!hw)
  1331. return -ENOMEM;
  1332. lp = hw->priv;
  1333. lp->hw = hw;
  1334. lp->spi = spi;
  1335. hw->parent = &spi->dev;
  1336. hw->vif_data_size = sizeof(*lp);
  1337. ieee802154_random_extended_addr(&hw->phy->perm_extended_addr);
  1338. lp->regmap = devm_regmap_init_spi(spi, &at86rf230_regmap_spi_config);
  1339. if (IS_ERR(lp->regmap)) {
  1340. rc = PTR_ERR(lp->regmap);
  1341. dev_err(&spi->dev, "Failed to allocate register map: %d\n",
  1342. rc);
  1343. goto free_dev;
  1344. }
  1345. at86rf230_setup_spi_messages(lp);
  1346. rc = at86rf230_detect_device(lp);
  1347. if (rc < 0)
  1348. goto free_dev;
  1349. spin_lock_init(&lp->lock);
  1350. init_completion(&lp->state_complete);
  1351. spi_set_drvdata(spi, lp);
  1352. rc = at86rf230_hw_init(lp);
  1353. if (rc)
  1354. goto free_dev;
  1355. /* Read irq status register to reset irq line */
  1356. rc = at86rf230_read_subreg(lp, RG_IRQ_STATUS, 0xff, 0, &status);
  1357. if (rc)
  1358. goto free_dev;
  1359. irq_type = irq_get_trigger_type(spi->irq);
  1360. if (!irq_type)
  1361. irq_type = IRQF_TRIGGER_RISING;
  1362. rc = devm_request_irq(&spi->dev, spi->irq, at86rf230_isr,
  1363. IRQF_SHARED | irq_type, dev_name(&spi->dev), lp);
  1364. if (rc)
  1365. goto free_dev;
  1366. rc = ieee802154_register_hw(lp->hw);
  1367. if (rc)
  1368. goto free_dev;
  1369. return rc;
  1370. free_dev:
  1371. ieee802154_free_hw(lp->hw);
  1372. return rc;
  1373. }
  1374. static int at86rf230_remove(struct spi_device *spi)
  1375. {
  1376. struct at86rf230_local *lp = spi_get_drvdata(spi);
  1377. /* mask all at86rf230 irq's */
  1378. at86rf230_write_subreg(lp, SR_IRQ_MASK, 0);
  1379. ieee802154_unregister_hw(lp->hw);
  1380. ieee802154_free_hw(lp->hw);
  1381. dev_dbg(&spi->dev, "unregistered at86rf230\n");
  1382. return 0;
  1383. }
  1384. static const struct of_device_id at86rf230_of_match[] = {
  1385. { .compatible = "atmel,at86rf230", },
  1386. { .compatible = "atmel,at86rf231", },
  1387. { .compatible = "atmel,at86rf233", },
  1388. { .compatible = "atmel,at86rf212", },
  1389. { },
  1390. };
  1391. MODULE_DEVICE_TABLE(of, at86rf230_of_match);
  1392. static const struct spi_device_id at86rf230_device_id[] = {
  1393. { .name = "at86rf230", },
  1394. { .name = "at86rf231", },
  1395. { .name = "at86rf233", },
  1396. { .name = "at86rf212", },
  1397. { },
  1398. };
  1399. MODULE_DEVICE_TABLE(spi, at86rf230_device_id);
  1400. static struct spi_driver at86rf230_driver = {
  1401. .id_table = at86rf230_device_id,
  1402. .driver = {
  1403. .of_match_table = of_match_ptr(at86rf230_of_match),
  1404. .name = "at86rf230",
  1405. .owner = THIS_MODULE,
  1406. },
  1407. .probe = at86rf230_probe,
  1408. .remove = at86rf230_remove,
  1409. };
  1410. module_spi_driver(at86rf230_driver);
  1411. MODULE_DESCRIPTION("AT86RF230 Transceiver Driver");
  1412. MODULE_LICENSE("GPL v2");