dwmac-sti.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365
  1. /*
  2. * dwmac-sti.c - STMicroelectronics DWMAC Specific Glue layer
  3. *
  4. * Copyright (C) 2003-2014 STMicroelectronics (R&D) Limited
  5. * Author: Srinivas Kandagatla <srinivas.kandagatla@st.com>
  6. * Contributors: Giuseppe Cavallaro <peppe.cavallaro@st.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/stmmac.h>
  17. #include <linux/phy.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <linux/regmap.h>
  20. #include <linux/clk.h>
  21. #include <linux/of.h>
  22. #include <linux/of_net.h>
  23. #include "stmmac_platform.h"
  24. #define DWMAC_125MHZ 125000000
  25. #define DWMAC_50MHZ 50000000
  26. #define DWMAC_25MHZ 25000000
  27. #define DWMAC_2_5MHZ 2500000
  28. #define IS_PHY_IF_MODE_RGMII(iface) (iface == PHY_INTERFACE_MODE_RGMII || \
  29. iface == PHY_INTERFACE_MODE_RGMII_ID || \
  30. iface == PHY_INTERFACE_MODE_RGMII_RXID || \
  31. iface == PHY_INTERFACE_MODE_RGMII_TXID)
  32. #define IS_PHY_IF_MODE_GBIT(iface) (IS_PHY_IF_MODE_RGMII(iface) || \
  33. iface == PHY_INTERFACE_MODE_GMII)
  34. /* STiH4xx register definitions (STiH415/STiH416/STiH407/STiH410 families)
  35. *
  36. * Below table summarizes the clock requirement and clock sources for
  37. * supported phy interface modes with link speeds.
  38. * ________________________________________________
  39. *| PHY_MODE | 1000 Mbit Link | 100 Mbit Link |
  40. * ------------------------------------------------
  41. *| MII | n/a | 25Mhz |
  42. *| | | txclk |
  43. * ------------------------------------------------
  44. *| GMII | 125Mhz | 25Mhz |
  45. *| | clk-125/txclk | txclk |
  46. * ------------------------------------------------
  47. *| RGMII | 125Mhz | 25Mhz |
  48. *| | clk-125/txclk | clkgen |
  49. *| | clkgen | |
  50. * ------------------------------------------------
  51. *| RMII | n/a | 25Mhz |
  52. *| | |clkgen/phyclk-in |
  53. * ------------------------------------------------
  54. *
  55. * Register Configuration
  56. *-------------------------------
  57. * src |BIT(8)| BIT(7)| BIT(6)|
  58. *-------------------------------
  59. * txclk | 0 | n/a | 1 |
  60. *-------------------------------
  61. * ck_125| 0 | n/a | 0 |
  62. *-------------------------------
  63. * phyclk| 1 | 0 | n/a |
  64. *-------------------------------
  65. * clkgen| 1 | 1 | n/a |
  66. *-------------------------------
  67. */
  68. #define STIH4XX_RETIME_SRC_MASK GENMASK(8, 6)
  69. #define STIH4XX_ETH_SEL_TX_RETIME_CLK BIT(8)
  70. #define STIH4XX_ETH_SEL_INTERNAL_NOTEXT_PHYCLK BIT(7)
  71. #define STIH4XX_ETH_SEL_TXCLK_NOT_CLK125 BIT(6)
  72. /* STiD127 register definitions
  73. *-----------------------
  74. * src |BIT(6)| BIT(7)|
  75. *-----------------------
  76. * MII | 1 | n/a |
  77. *-----------------------
  78. * RMII | n/a | 1 |
  79. * clkgen| | |
  80. *-----------------------
  81. * RMII | n/a | 0 |
  82. * phyclk| | |
  83. *-----------------------
  84. * RGMII | 1 | n/a |
  85. * clkgen| | |
  86. *-----------------------
  87. */
  88. #define STID127_RETIME_SRC_MASK GENMASK(7, 6)
  89. #define STID127_ETH_SEL_INTERNAL_NOTEXT_PHYCLK BIT(7)
  90. #define STID127_ETH_SEL_INTERNAL_NOTEXT_TXCLK BIT(6)
  91. #define ENMII_MASK GENMASK(5, 5)
  92. #define ENMII BIT(5)
  93. #define EN_MASK GENMASK(1, 1)
  94. #define EN BIT(1)
  95. /*
  96. * 3 bits [4:2]
  97. * 000-GMII/MII
  98. * 001-RGMII
  99. * 010-SGMII
  100. * 100-RMII
  101. */
  102. #define MII_PHY_SEL_MASK GENMASK(4, 2)
  103. #define ETH_PHY_SEL_RMII BIT(4)
  104. #define ETH_PHY_SEL_SGMII BIT(3)
  105. #define ETH_PHY_SEL_RGMII BIT(2)
  106. #define ETH_PHY_SEL_GMII 0x0
  107. #define ETH_PHY_SEL_MII 0x0
  108. struct sti_dwmac {
  109. int interface; /* MII interface */
  110. bool ext_phyclk; /* Clock from external PHY */
  111. u32 tx_retime_src; /* TXCLK Retiming*/
  112. struct clk *clk; /* PHY clock */
  113. int ctrl_reg; /* GMAC glue-logic control register */
  114. int clk_sel_reg; /* GMAC ext clk selection register */
  115. struct device *dev;
  116. struct regmap *regmap;
  117. u32 speed;
  118. };
  119. static u32 phy_intf_sels[] = {
  120. [PHY_INTERFACE_MODE_MII] = ETH_PHY_SEL_MII,
  121. [PHY_INTERFACE_MODE_GMII] = ETH_PHY_SEL_GMII,
  122. [PHY_INTERFACE_MODE_RGMII] = ETH_PHY_SEL_RGMII,
  123. [PHY_INTERFACE_MODE_RGMII_ID] = ETH_PHY_SEL_RGMII,
  124. [PHY_INTERFACE_MODE_SGMII] = ETH_PHY_SEL_SGMII,
  125. [PHY_INTERFACE_MODE_RMII] = ETH_PHY_SEL_RMII,
  126. };
  127. enum {
  128. TX_RETIME_SRC_NA = 0,
  129. TX_RETIME_SRC_TXCLK = 1,
  130. TX_RETIME_SRC_CLK_125,
  131. TX_RETIME_SRC_PHYCLK,
  132. TX_RETIME_SRC_CLKGEN,
  133. };
  134. static u32 stih4xx_tx_retime_val[] = {
  135. [TX_RETIME_SRC_TXCLK] = STIH4XX_ETH_SEL_TXCLK_NOT_CLK125,
  136. [TX_RETIME_SRC_CLK_125] = 0x0,
  137. [TX_RETIME_SRC_PHYCLK] = STIH4XX_ETH_SEL_TX_RETIME_CLK,
  138. [TX_RETIME_SRC_CLKGEN] = STIH4XX_ETH_SEL_TX_RETIME_CLK
  139. | STIH4XX_ETH_SEL_INTERNAL_NOTEXT_PHYCLK,
  140. };
  141. static void stih4xx_fix_retime_src(void *priv, u32 spd)
  142. {
  143. struct sti_dwmac *dwmac = priv;
  144. u32 src = dwmac->tx_retime_src;
  145. u32 reg = dwmac->ctrl_reg;
  146. u32 freq = 0;
  147. if (dwmac->interface == PHY_INTERFACE_MODE_MII) {
  148. src = TX_RETIME_SRC_TXCLK;
  149. } else if (dwmac->interface == PHY_INTERFACE_MODE_RMII) {
  150. if (dwmac->ext_phyclk) {
  151. src = TX_RETIME_SRC_PHYCLK;
  152. } else {
  153. src = TX_RETIME_SRC_CLKGEN;
  154. freq = DWMAC_50MHZ;
  155. }
  156. } else if (IS_PHY_IF_MODE_RGMII(dwmac->interface)) {
  157. /* On GiGa clk source can be either ext or from clkgen */
  158. if (spd == SPEED_1000) {
  159. freq = DWMAC_125MHZ;
  160. } else {
  161. /* Switch to clkgen for these speeds */
  162. src = TX_RETIME_SRC_CLKGEN;
  163. if (spd == SPEED_100)
  164. freq = DWMAC_25MHZ;
  165. else if (spd == SPEED_10)
  166. freq = DWMAC_2_5MHZ;
  167. }
  168. }
  169. if (src == TX_RETIME_SRC_CLKGEN && dwmac->clk && freq)
  170. clk_set_rate(dwmac->clk, freq);
  171. regmap_update_bits(dwmac->regmap, reg, STIH4XX_RETIME_SRC_MASK,
  172. stih4xx_tx_retime_val[src]);
  173. }
  174. static void stid127_fix_retime_src(void *priv, u32 spd)
  175. {
  176. struct sti_dwmac *dwmac = priv;
  177. u32 reg = dwmac->ctrl_reg;
  178. u32 freq = 0;
  179. u32 val = 0;
  180. if (dwmac->interface == PHY_INTERFACE_MODE_MII) {
  181. val = STID127_ETH_SEL_INTERNAL_NOTEXT_TXCLK;
  182. } else if (dwmac->interface == PHY_INTERFACE_MODE_RMII) {
  183. if (!dwmac->ext_phyclk) {
  184. val = STID127_ETH_SEL_INTERNAL_NOTEXT_PHYCLK;
  185. freq = DWMAC_50MHZ;
  186. }
  187. } else if (IS_PHY_IF_MODE_RGMII(dwmac->interface)) {
  188. val = STID127_ETH_SEL_INTERNAL_NOTEXT_TXCLK;
  189. if (spd == SPEED_1000)
  190. freq = DWMAC_125MHZ;
  191. else if (spd == SPEED_100)
  192. freq = DWMAC_25MHZ;
  193. else if (spd == SPEED_10)
  194. freq = DWMAC_2_5MHZ;
  195. }
  196. if (dwmac->clk && freq)
  197. clk_set_rate(dwmac->clk, freq);
  198. regmap_update_bits(dwmac->regmap, reg, STID127_RETIME_SRC_MASK, val);
  199. }
  200. static void sti_dwmac_ctrl_init(struct sti_dwmac *dwmac)
  201. {
  202. struct regmap *regmap = dwmac->regmap;
  203. int iface = dwmac->interface;
  204. struct device *dev = dwmac->dev;
  205. struct device_node *np = dev->of_node;
  206. u32 reg = dwmac->ctrl_reg;
  207. u32 val;
  208. if (dwmac->clk)
  209. clk_prepare_enable(dwmac->clk);
  210. if (of_property_read_bool(np, "st,gmac_en"))
  211. regmap_update_bits(regmap, reg, EN_MASK, EN);
  212. regmap_update_bits(regmap, reg, MII_PHY_SEL_MASK, phy_intf_sels[iface]);
  213. val = (iface == PHY_INTERFACE_MODE_REVMII) ? 0 : ENMII;
  214. regmap_update_bits(regmap, reg, ENMII_MASK, val);
  215. }
  216. static int stix4xx_init(struct platform_device *pdev, void *priv)
  217. {
  218. struct sti_dwmac *dwmac = priv;
  219. u32 spd = dwmac->speed;
  220. sti_dwmac_ctrl_init(dwmac);
  221. stih4xx_fix_retime_src(priv, spd);
  222. return 0;
  223. }
  224. static int stid127_init(struct platform_device *pdev, void *priv)
  225. {
  226. struct sti_dwmac *dwmac = priv;
  227. u32 spd = dwmac->speed;
  228. sti_dwmac_ctrl_init(dwmac);
  229. stid127_fix_retime_src(priv, spd);
  230. return 0;
  231. }
  232. static void sti_dwmac_exit(struct platform_device *pdev, void *priv)
  233. {
  234. struct sti_dwmac *dwmac = priv;
  235. if (dwmac->clk)
  236. clk_disable_unprepare(dwmac->clk);
  237. }
  238. static int sti_dwmac_parse_data(struct sti_dwmac *dwmac,
  239. struct platform_device *pdev)
  240. {
  241. struct resource *res;
  242. struct device *dev = &pdev->dev;
  243. struct device_node *np = dev->of_node;
  244. struct regmap *regmap;
  245. int err;
  246. if (!np)
  247. return -EINVAL;
  248. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sti-ethconf");
  249. if (!res)
  250. return -ENODATA;
  251. dwmac->ctrl_reg = res->start;
  252. /* clk selection from extra syscfg register */
  253. dwmac->clk_sel_reg = -ENXIO;
  254. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sti-clkconf");
  255. if (res)
  256. dwmac->clk_sel_reg = res->start;
  257. regmap = syscon_regmap_lookup_by_phandle(np, "st,syscon");
  258. if (IS_ERR(regmap))
  259. return PTR_ERR(regmap);
  260. dwmac->dev = dev;
  261. dwmac->interface = of_get_phy_mode(np);
  262. dwmac->regmap = regmap;
  263. dwmac->ext_phyclk = of_property_read_bool(np, "st,ext-phyclk");
  264. dwmac->tx_retime_src = TX_RETIME_SRC_NA;
  265. dwmac->speed = SPEED_100;
  266. if (IS_PHY_IF_MODE_GBIT(dwmac->interface)) {
  267. const char *rs;
  268. err = of_property_read_string(np, "st,tx-retime-src", &rs);
  269. if (err < 0) {
  270. dev_warn(dev, "Use internal clock source\n");
  271. dwmac->tx_retime_src = TX_RETIME_SRC_CLKGEN;
  272. } else if (!strcasecmp(rs, "clk_125")) {
  273. dwmac->tx_retime_src = TX_RETIME_SRC_CLK_125;
  274. } else if (!strcasecmp(rs, "txclk")) {
  275. dwmac->tx_retime_src = TX_RETIME_SRC_TXCLK;
  276. }
  277. dwmac->speed = SPEED_1000;
  278. }
  279. dwmac->clk = devm_clk_get(dev, "sti-ethclk");
  280. if (IS_ERR(dwmac->clk)) {
  281. dev_warn(dev, "No phy clock provided...\n");
  282. dwmac->clk = NULL;
  283. }
  284. return 0;
  285. }
  286. static void *sti_dwmac_setup(struct platform_device *pdev)
  287. {
  288. struct sti_dwmac *dwmac;
  289. int ret;
  290. dwmac = devm_kzalloc(&pdev->dev, sizeof(*dwmac), GFP_KERNEL);
  291. if (!dwmac)
  292. return ERR_PTR(-ENOMEM);
  293. ret = sti_dwmac_parse_data(dwmac, pdev);
  294. if (ret) {
  295. dev_err(&pdev->dev, "Unable to parse OF data\n");
  296. return ERR_PTR(ret);
  297. }
  298. return dwmac;
  299. }
  300. const struct stmmac_of_data stih4xx_dwmac_data = {
  301. .fix_mac_speed = stih4xx_fix_retime_src,
  302. .setup = sti_dwmac_setup,
  303. .init = stix4xx_init,
  304. .exit = sti_dwmac_exit,
  305. };
  306. const struct stmmac_of_data stid127_dwmac_data = {
  307. .fix_mac_speed = stid127_fix_retime_src,
  308. .setup = sti_dwmac_setup,
  309. .init = stid127_init,
  310. .exit = sti_dwmac_exit,
  311. };