smc91x.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, see <http://www.gnu.org/licenses/>.
  22. .
  23. . Information contained in this file was obtained from the LAN91C111
  24. . manual from SMC. To get a copy, if you really want one, you can find
  25. . information under www.smsc.com.
  26. .
  27. . Authors
  28. . Erik Stahlman <erik@vt.edu>
  29. . Daris A Nevil <dnevil@snmc.com>
  30. . Nicolas Pitre <nico@fluxnic.net>
  31. .
  32. ---------------------------------------------------------------------------*/
  33. #ifndef _SMC91X_H_
  34. #define _SMC91X_H_
  35. #include <linux/smc91x.h>
  36. /*
  37. * Define your architecture specific bus configuration parameters here.
  38. */
  39. #if defined(CONFIG_ARCH_LUBBOCK) ||\
  40. defined(CONFIG_MACH_MAINSTONE) ||\
  41. defined(CONFIG_MACH_ZYLONITE) ||\
  42. defined(CONFIG_MACH_LITTLETON) ||\
  43. defined(CONFIG_MACH_ZYLONITE2) ||\
  44. defined(CONFIG_ARCH_VIPER) ||\
  45. defined(CONFIG_MACH_STARGATE2) ||\
  46. defined(CONFIG_ARCH_VERSATILE)
  47. #include <asm/mach-types.h>
  48. /* Now the bus width is specified in the platform data
  49. * pretend here to support all I/O access types
  50. */
  51. #define SMC_CAN_USE_8BIT 1
  52. #define SMC_CAN_USE_16BIT 1
  53. #define SMC_CAN_USE_32BIT 1
  54. #define SMC_NOWAIT 1
  55. #define SMC_IO_SHIFT (lp->io_shift)
  56. #define SMC_inb(a, r) readb((a) + (r))
  57. #define SMC_inw(a, r) readw((a) + (r))
  58. #define SMC_inl(a, r) readl((a) + (r))
  59. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  60. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  61. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  62. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  63. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  64. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  65. #define SMC_IRQ_FLAGS (-1) /* from resource */
  66. /* We actually can't write halfwords properly if not word aligned */
  67. static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  68. {
  69. if ((machine_is_mainstone() || machine_is_stargate2()) && reg & 2) {
  70. unsigned int v = val << 16;
  71. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  72. writel(v, ioaddr + (reg & ~2));
  73. } else {
  74. writew(val, ioaddr + reg);
  75. }
  76. }
  77. #elif defined(CONFIG_SA1100_PLEB)
  78. /* We can only do 16-bit reads and writes in the static memory space. */
  79. #define SMC_CAN_USE_8BIT 1
  80. #define SMC_CAN_USE_16BIT 1
  81. #define SMC_CAN_USE_32BIT 0
  82. #define SMC_IO_SHIFT 0
  83. #define SMC_NOWAIT 1
  84. #define SMC_inb(a, r) readb((a) + (r))
  85. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  86. #define SMC_inw(a, r) readw((a) + (r))
  87. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  88. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  89. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  90. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  91. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  92. #define SMC_IRQ_FLAGS (-1)
  93. #elif defined(CONFIG_SA1100_ASSABET)
  94. #include <mach/neponset.h>
  95. /* We can only do 8-bit reads and writes in the static memory space. */
  96. #define SMC_CAN_USE_8BIT 1
  97. #define SMC_CAN_USE_16BIT 0
  98. #define SMC_CAN_USE_32BIT 0
  99. #define SMC_NOWAIT 1
  100. /* The first two address lines aren't connected... */
  101. #define SMC_IO_SHIFT 2
  102. #define SMC_inb(a, r) readb((a) + (r))
  103. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  104. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  105. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  106. #define SMC_IRQ_FLAGS (-1) /* from resource */
  107. #elif defined(CONFIG_MACH_LOGICPD_PXA270) || \
  108. defined(CONFIG_MACH_NOMADIK_8815NHK)
  109. #define SMC_CAN_USE_8BIT 0
  110. #define SMC_CAN_USE_16BIT 1
  111. #define SMC_CAN_USE_32BIT 0
  112. #define SMC_IO_SHIFT 0
  113. #define SMC_NOWAIT 1
  114. #define SMC_inw(a, r) readw((a) + (r))
  115. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  116. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  117. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  118. #elif defined(CONFIG_ARCH_INNOKOM) || \
  119. defined(CONFIG_ARCH_PXA_IDP) || \
  120. defined(CONFIG_ARCH_RAMSES) || \
  121. defined(CONFIG_ARCH_PCM027)
  122. #define SMC_CAN_USE_8BIT 1
  123. #define SMC_CAN_USE_16BIT 1
  124. #define SMC_CAN_USE_32BIT 1
  125. #define SMC_IO_SHIFT 0
  126. #define SMC_NOWAIT 1
  127. #define SMC_USE_PXA_DMA 1
  128. #define SMC_inb(a, r) readb((a) + (r))
  129. #define SMC_inw(a, r) readw((a) + (r))
  130. #define SMC_inl(a, r) readl((a) + (r))
  131. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  132. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  133. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  134. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  135. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  136. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  137. #define SMC_IRQ_FLAGS (-1) /* from resource */
  138. /* We actually can't write halfwords properly if not word aligned */
  139. static inline void
  140. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  141. {
  142. if (reg & 2) {
  143. unsigned int v = val << 16;
  144. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  145. writel(v, ioaddr + (reg & ~2));
  146. } else {
  147. writew(val, ioaddr + reg);
  148. }
  149. }
  150. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  151. #define SMC_CAN_USE_8BIT 0
  152. #define SMC_CAN_USE_16BIT 1
  153. #define SMC_CAN_USE_32BIT 0
  154. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  155. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  156. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  157. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  158. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  159. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  160. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  161. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  162. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  163. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  164. #define SMC_IRQ_FLAGS (0)
  165. #elif defined(CONFIG_M32R)
  166. #define SMC_CAN_USE_8BIT 0
  167. #define SMC_CAN_USE_16BIT 1
  168. #define SMC_CAN_USE_32BIT 0
  169. #define SMC_inb(a, r) inb(((u32)a) + (r))
  170. #define SMC_inw(a, r) inw(((u32)a) + (r))
  171. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  172. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  173. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  174. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  175. #define SMC_IRQ_FLAGS (0)
  176. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  177. #define RPC_LSB_DEFAULT RPC_LED_100_10
  178. #elif defined(CONFIG_MN10300)
  179. /*
  180. * MN10300/AM33 configuration
  181. */
  182. #include <unit/smc91111.h>
  183. #elif defined(CONFIG_ARCH_MSM)
  184. #define SMC_CAN_USE_8BIT 0
  185. #define SMC_CAN_USE_16BIT 1
  186. #define SMC_CAN_USE_32BIT 0
  187. #define SMC_NOWAIT 1
  188. #define SMC_inw(a, r) readw((a) + (r))
  189. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  190. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  191. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  192. #define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
  193. #elif defined(CONFIG_COLDFIRE)
  194. #define SMC_CAN_USE_8BIT 0
  195. #define SMC_CAN_USE_16BIT 1
  196. #define SMC_CAN_USE_32BIT 0
  197. #define SMC_NOWAIT 1
  198. static inline void mcf_insw(void *a, unsigned char *p, int l)
  199. {
  200. u16 *wp = (u16 *) p;
  201. while (l-- > 0)
  202. *wp++ = readw(a);
  203. }
  204. static inline void mcf_outsw(void *a, unsigned char *p, int l)
  205. {
  206. u16 *wp = (u16 *) p;
  207. while (l-- > 0)
  208. writew(*wp++, a);
  209. }
  210. #define SMC_inw(a, r) _swapw(readw((a) + (r)))
  211. #define SMC_outw(v, a, r) writew(_swapw(v), (a) + (r))
  212. #define SMC_insw(a, r, p, l) mcf_insw(a + r, p, l)
  213. #define SMC_outsw(a, r, p, l) mcf_outsw(a + r, p, l)
  214. #define SMC_IRQ_FLAGS 0
  215. #else
  216. /*
  217. * Default configuration
  218. */
  219. #define SMC_CAN_USE_8BIT 1
  220. #define SMC_CAN_USE_16BIT 1
  221. #define SMC_CAN_USE_32BIT 1
  222. #define SMC_NOWAIT 1
  223. #define SMC_IO_SHIFT (lp->io_shift)
  224. #define SMC_inb(a, r) ioread8((a) + (r))
  225. #define SMC_inw(a, r) ioread16((a) + (r))
  226. #define SMC_inl(a, r) ioread32((a) + (r))
  227. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  228. #define SMC_outw(v, a, r) iowrite16(v, (a) + (r))
  229. #define SMC_outl(v, a, r) iowrite32(v, (a) + (r))
  230. #define SMC_insw(a, r, p, l) ioread16_rep((a) + (r), p, l)
  231. #define SMC_outsw(a, r, p, l) iowrite16_rep((a) + (r), p, l)
  232. #define SMC_insl(a, r, p, l) ioread32_rep((a) + (r), p, l)
  233. #define SMC_outsl(a, r, p, l) iowrite32_rep((a) + (r), p, l)
  234. #define RPC_LSA_DEFAULT RPC_LED_100_10
  235. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  236. #endif
  237. /* store this information for the driver.. */
  238. struct smc_local {
  239. /*
  240. * If I have to wait until memory is available to send a
  241. * packet, I will store the skbuff here, until I get the
  242. * desired memory. Then, I'll send it out and free it.
  243. */
  244. struct sk_buff *pending_tx_skb;
  245. struct tasklet_struct tx_task;
  246. struct gpio_desc *power_gpio;
  247. struct gpio_desc *reset_gpio;
  248. /* version/revision of the SMC91x chip */
  249. int version;
  250. /* Contains the current active transmission mode */
  251. int tcr_cur_mode;
  252. /* Contains the current active receive mode */
  253. int rcr_cur_mode;
  254. /* Contains the current active receive/phy mode */
  255. int rpc_cur_mode;
  256. int ctl_rfduplx;
  257. int ctl_rspeed;
  258. u32 msg_enable;
  259. u32 phy_type;
  260. struct mii_if_info mii;
  261. /* work queue */
  262. struct work_struct phy_configure;
  263. struct net_device *dev;
  264. int work_pending;
  265. spinlock_t lock;
  266. #ifdef CONFIG_ARCH_PXA
  267. /* DMA needs the physical address of the chip */
  268. u_long physaddr;
  269. struct device *device;
  270. #endif
  271. void __iomem *base;
  272. void __iomem *datacs;
  273. /* the low address lines on some platforms aren't connected... */
  274. int io_shift;
  275. struct smc91x_platdata cfg;
  276. };
  277. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  278. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  279. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  280. #ifdef CONFIG_ARCH_PXA
  281. /*
  282. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  283. * always happening in irq context so no need to worry about races. TX is
  284. * different and probably not worth it for that reason, and not as critical
  285. * as RX which can overrun memory and lose packets.
  286. */
  287. #include <linux/dma-mapping.h>
  288. #include <mach/dma.h>
  289. #ifdef SMC_insl
  290. #undef SMC_insl
  291. #define SMC_insl(a, r, p, l) \
  292. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  293. static inline void
  294. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  295. u_char *buf, int len)
  296. {
  297. u_long physaddr = lp->physaddr;
  298. dma_addr_t dmabuf;
  299. /* fallback if no DMA available */
  300. if (dma == (unsigned char)-1) {
  301. readsl(ioaddr + reg, buf, len);
  302. return;
  303. }
  304. /* 64 bit alignment is required for memory to memory DMA */
  305. if ((long)buf & 4) {
  306. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  307. buf += 4;
  308. len--;
  309. }
  310. len *= 4;
  311. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  312. DCSR(dma) = DCSR_NODESC;
  313. DTADR(dma) = dmabuf;
  314. DSADR(dma) = physaddr + reg;
  315. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  316. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  317. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  318. while (!(DCSR(dma) & DCSR_STOPSTATE))
  319. cpu_relax();
  320. DCSR(dma) = 0;
  321. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  322. }
  323. #endif
  324. #ifdef SMC_insw
  325. #undef SMC_insw
  326. #define SMC_insw(a, r, p, l) \
  327. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  328. static inline void
  329. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  330. u_char *buf, int len)
  331. {
  332. u_long physaddr = lp->physaddr;
  333. dma_addr_t dmabuf;
  334. /* fallback if no DMA available */
  335. if (dma == (unsigned char)-1) {
  336. readsw(ioaddr + reg, buf, len);
  337. return;
  338. }
  339. /* 64 bit alignment is required for memory to memory DMA */
  340. while ((long)buf & 6) {
  341. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  342. buf += 2;
  343. len--;
  344. }
  345. len *= 2;
  346. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  347. DCSR(dma) = DCSR_NODESC;
  348. DTADR(dma) = dmabuf;
  349. DSADR(dma) = physaddr + reg;
  350. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  351. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  352. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  353. while (!(DCSR(dma) & DCSR_STOPSTATE))
  354. cpu_relax();
  355. DCSR(dma) = 0;
  356. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  357. }
  358. #endif
  359. static void
  360. smc_pxa_dma_irq(int dma, void *dummy)
  361. {
  362. DCSR(dma) = 0;
  363. }
  364. #endif /* CONFIG_ARCH_PXA */
  365. /*
  366. * Everything a particular hardware setup needs should have been defined
  367. * at this point. Add stubs for the undefined cases, mainly to avoid
  368. * compilation warnings since they'll be optimized away, or to prevent buggy
  369. * use of them.
  370. */
  371. #if ! SMC_CAN_USE_32BIT
  372. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  373. #define SMC_outl(x, ioaddr, reg) BUG()
  374. #define SMC_insl(a, r, p, l) BUG()
  375. #define SMC_outsl(a, r, p, l) BUG()
  376. #endif
  377. #if !defined(SMC_insl) || !defined(SMC_outsl)
  378. #define SMC_insl(a, r, p, l) BUG()
  379. #define SMC_outsl(a, r, p, l) BUG()
  380. #endif
  381. #if ! SMC_CAN_USE_16BIT
  382. /*
  383. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  384. * can't do it directly. Most registers are 16-bit so those are mandatory.
  385. */
  386. #define SMC_outw(x, ioaddr, reg) \
  387. do { \
  388. unsigned int __val16 = (x); \
  389. SMC_outb( __val16, ioaddr, reg ); \
  390. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  391. } while (0)
  392. #define SMC_inw(ioaddr, reg) \
  393. ({ \
  394. unsigned int __val16; \
  395. __val16 = SMC_inb( ioaddr, reg ); \
  396. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  397. __val16; \
  398. })
  399. #define SMC_insw(a, r, p, l) BUG()
  400. #define SMC_outsw(a, r, p, l) BUG()
  401. #endif
  402. #if !defined(SMC_insw) || !defined(SMC_outsw)
  403. #define SMC_insw(a, r, p, l) BUG()
  404. #define SMC_outsw(a, r, p, l) BUG()
  405. #endif
  406. #if ! SMC_CAN_USE_8BIT
  407. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  408. #define SMC_outb(x, ioaddr, reg) BUG()
  409. #define SMC_insb(a, r, p, l) BUG()
  410. #define SMC_outsb(a, r, p, l) BUG()
  411. #endif
  412. #if !defined(SMC_insb) || !defined(SMC_outsb)
  413. #define SMC_insb(a, r, p, l) BUG()
  414. #define SMC_outsb(a, r, p, l) BUG()
  415. #endif
  416. #ifndef SMC_CAN_USE_DATACS
  417. #define SMC_CAN_USE_DATACS 0
  418. #endif
  419. #ifndef SMC_IO_SHIFT
  420. #define SMC_IO_SHIFT 0
  421. #endif
  422. #ifndef SMC_IRQ_FLAGS
  423. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  424. #endif
  425. #ifndef SMC_INTERRUPT_PREAMBLE
  426. #define SMC_INTERRUPT_PREAMBLE
  427. #endif
  428. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  429. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  430. #define SMC_DATA_EXTENT (4)
  431. /*
  432. . Bank Select Register:
  433. .
  434. . yyyy yyyy 0000 00xx
  435. . xx = bank number
  436. . yyyy yyyy = 0x33, for identification purposes.
  437. */
  438. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  439. // Transmit Control Register
  440. /* BANK 0 */
  441. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  442. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  443. #define TCR_LOOP 0x0002 // Controls output pin LBK
  444. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  445. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  446. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  447. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  448. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  449. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  450. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  451. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  452. #define TCR_CLEAR 0 /* do NOTHING */
  453. /* the default settings for the TCR register : */
  454. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  455. // EPH Status Register
  456. /* BANK 0 */
  457. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  458. #define ES_TX_SUC 0x0001 // Last TX was successful
  459. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  460. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  461. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  462. #define ES_16COL 0x0010 // 16 Collisions Reached
  463. #define ES_SQET 0x0020 // Signal Quality Error Test
  464. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  465. #define ES_TXDEFR 0x0080 // Transmit Deferred
  466. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  467. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  468. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  469. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  470. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  471. #define ES_TXUNRN 0x8000 // Tx Underrun
  472. // Receive Control Register
  473. /* BANK 0 */
  474. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  475. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  476. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  477. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  478. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  479. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  480. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  481. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  482. #define RCR_SOFTRST 0x8000 // resets the chip
  483. /* the normal settings for the RCR register : */
  484. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  485. #define RCR_CLEAR 0x0 // set it to a base state
  486. // Counter Register
  487. /* BANK 0 */
  488. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  489. // Memory Information Register
  490. /* BANK 0 */
  491. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  492. // Receive/Phy Control Register
  493. /* BANK 0 */
  494. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  495. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  496. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  497. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  498. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  499. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  500. #ifndef RPC_LSA_DEFAULT
  501. #define RPC_LSA_DEFAULT RPC_LED_100
  502. #endif
  503. #ifndef RPC_LSB_DEFAULT
  504. #define RPC_LSB_DEFAULT RPC_LED_FD
  505. #endif
  506. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  507. /* Bank 0 0x0C is reserved */
  508. // Bank Select Register
  509. /* All Banks */
  510. #define BSR_REG 0x000E
  511. // Configuration Reg
  512. /* BANK 1 */
  513. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  514. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  515. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  516. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  517. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  518. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  519. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  520. // Base Address Register
  521. /* BANK 1 */
  522. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  523. // Individual Address Registers
  524. /* BANK 1 */
  525. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  526. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  527. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  528. // General Purpose Register
  529. /* BANK 1 */
  530. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  531. // Control Register
  532. /* BANK 1 */
  533. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  534. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  535. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  536. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  537. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  538. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  539. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  540. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  541. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  542. // MMU Command Register
  543. /* BANK 2 */
  544. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  545. #define MC_BUSY 1 // When 1 the last release has not completed
  546. #define MC_NOP (0<<5) // No Op
  547. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  548. #define MC_RESET (2<<5) // Reset MMU to initial state
  549. #define MC_REMOVE (3<<5) // Remove the current rx packet
  550. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  551. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  552. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  553. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  554. // Packet Number Register
  555. /* BANK 2 */
  556. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  557. // Allocation Result Register
  558. /* BANK 2 */
  559. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  560. #define AR_FAILED 0x80 // Alocation Failed
  561. // TX FIFO Ports Register
  562. /* BANK 2 */
  563. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  564. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  565. // RX FIFO Ports Register
  566. /* BANK 2 */
  567. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  568. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  569. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  570. // Pointer Register
  571. /* BANK 2 */
  572. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  573. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  574. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  575. #define PTR_READ 0x2000 // When 1 the operation is a read
  576. // Data Register
  577. /* BANK 2 */
  578. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  579. // Interrupt Status/Acknowledge Register
  580. /* BANK 2 */
  581. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  582. // Interrupt Mask Register
  583. /* BANK 2 */
  584. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  585. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  586. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  587. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  588. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  589. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  590. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  591. #define IM_TX_INT 0x02 // Transmit Interrupt
  592. #define IM_RCV_INT 0x01 // Receive Interrupt
  593. // Multicast Table Registers
  594. /* BANK 3 */
  595. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  596. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  597. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  598. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  599. // Management Interface Register (MII)
  600. /* BANK 3 */
  601. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  602. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  603. #define MII_MDOE 0x0008 // MII Output Enable
  604. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  605. #define MII_MDI 0x0002 // MII Input, pin MDI
  606. #define MII_MDO 0x0001 // MII Output, pin MDO
  607. // Revision Register
  608. /* BANK 3 */
  609. /* ( hi: chip id low: rev # ) */
  610. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  611. // Early RCV Register
  612. /* BANK 3 */
  613. /* this is NOT on SMC9192 */
  614. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  615. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  616. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  617. // External Register
  618. /* BANK 7 */
  619. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  620. #define CHIP_9192 3
  621. #define CHIP_9194 4
  622. #define CHIP_9195 5
  623. #define CHIP_9196 6
  624. #define CHIP_91100 7
  625. #define CHIP_91100FD 8
  626. #define CHIP_91111FD 9
  627. static const char * chip_ids[ 16 ] = {
  628. NULL, NULL, NULL,
  629. /* 3 */ "SMC91C90/91C92",
  630. /* 4 */ "SMC91C94",
  631. /* 5 */ "SMC91C95",
  632. /* 6 */ "SMC91C96",
  633. /* 7 */ "SMC91C100",
  634. /* 8 */ "SMC91C100FD",
  635. /* 9 */ "SMC91C11xFD",
  636. NULL, NULL, NULL,
  637. NULL, NULL, NULL};
  638. /*
  639. . Receive status bits
  640. */
  641. #define RS_ALGNERR 0x8000
  642. #define RS_BRODCAST 0x4000
  643. #define RS_BADCRC 0x2000
  644. #define RS_ODDFRAME 0x1000
  645. #define RS_TOOLONG 0x0800
  646. #define RS_TOOSHORT 0x0400
  647. #define RS_MULTICAST 0x0001
  648. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  649. /*
  650. * PHY IDs
  651. * LAN83C183 == LAN91C111 Internal PHY
  652. */
  653. #define PHY_LAN83C183 0x0016f840
  654. #define PHY_LAN83C180 0x02821c50
  655. /*
  656. * PHY Register Addresses (LAN91C111 Internal PHY)
  657. *
  658. * Generic PHY registers can be found in <linux/mii.h>
  659. *
  660. * These phy registers are specific to our on-board phy.
  661. */
  662. // PHY Configuration Register 1
  663. #define PHY_CFG1_REG 0x10
  664. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  665. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  666. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  667. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  668. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  669. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  670. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  671. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  672. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  673. #define PHY_CFG1_TLVL_MASK 0x003C
  674. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  675. // PHY Configuration Register 2
  676. #define PHY_CFG2_REG 0x11
  677. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  678. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  679. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  680. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  681. // PHY Status Output (and Interrupt status) Register
  682. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  683. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  684. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  685. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  686. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  687. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  688. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  689. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  690. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  691. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  692. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  693. // PHY Interrupt/Status Mask Register
  694. #define PHY_MASK_REG 0x13 // Interrupt Mask
  695. // Uses the same bit definitions as PHY_INT_REG
  696. /*
  697. * SMC91C96 ethernet config and status registers.
  698. * These are in the "attribute" space.
  699. */
  700. #define ECOR 0x8000
  701. #define ECOR_RESET 0x80
  702. #define ECOR_LEVEL_IRQ 0x40
  703. #define ECOR_WR_ATTRIB 0x04
  704. #define ECOR_ENABLE 0x01
  705. #define ECSR 0x8002
  706. #define ECSR_IOIS8 0x20
  707. #define ECSR_PWRDWN 0x04
  708. #define ECSR_INT 0x02
  709. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  710. /*
  711. * Macros to abstract register access according to the data bus
  712. * capabilities. Please use those and not the in/out primitives.
  713. * Note: the following macros do *not* select the bank -- this must
  714. * be done separately as needed in the main code. The SMC_REG() macro
  715. * only uses the bank argument for debugging purposes (when enabled).
  716. *
  717. * Note: despite inline functions being safer, everything leading to this
  718. * should preferably be macros to let BUG() display the line number in
  719. * the core source code since we're interested in the top call site
  720. * not in any inline function location.
  721. */
  722. #if SMC_DEBUG > 0
  723. #define SMC_REG(lp, reg, bank) \
  724. ({ \
  725. int __b = SMC_CURRENT_BANK(lp); \
  726. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  727. pr_err("%s: bank reg screwed (0x%04x)\n", \
  728. CARDNAME, __b); \
  729. BUG(); \
  730. } \
  731. reg<<SMC_IO_SHIFT; \
  732. })
  733. #else
  734. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  735. #endif
  736. /*
  737. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  738. * aligned to a 32 bit boundary. I tell you that does exist!
  739. * Fortunately the affected register accesses can be easily worked around
  740. * since we can write zeroes to the preceding 16 bits without adverse
  741. * effects and use a 32-bit access.
  742. *
  743. * Enforce it on any 32-bit capable setup for now.
  744. */
  745. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  746. #define SMC_GET_PN(lp) \
  747. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  748. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  749. #define SMC_SET_PN(lp, x) \
  750. do { \
  751. if (SMC_MUST_ALIGN_WRITE(lp)) \
  752. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  753. else if (SMC_8BIT(lp)) \
  754. SMC_outb(x, ioaddr, PN_REG(lp)); \
  755. else \
  756. SMC_outw(x, ioaddr, PN_REG(lp)); \
  757. } while (0)
  758. #define SMC_GET_AR(lp) \
  759. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  760. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  761. #define SMC_GET_TXFIFO(lp) \
  762. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  763. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  764. #define SMC_GET_RXFIFO(lp) \
  765. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  766. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  767. #define SMC_GET_INT(lp) \
  768. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  769. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  770. #define SMC_ACK_INT(lp, x) \
  771. do { \
  772. if (SMC_8BIT(lp)) \
  773. SMC_outb(x, ioaddr, INT_REG(lp)); \
  774. else { \
  775. unsigned long __flags; \
  776. int __mask; \
  777. local_irq_save(__flags); \
  778. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  779. SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
  780. local_irq_restore(__flags); \
  781. } \
  782. } while (0)
  783. #define SMC_GET_INT_MASK(lp) \
  784. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  785. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  786. #define SMC_SET_INT_MASK(lp, x) \
  787. do { \
  788. if (SMC_8BIT(lp)) \
  789. SMC_outb(x, ioaddr, IM_REG(lp)); \
  790. else \
  791. SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
  792. } while (0)
  793. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  794. #define SMC_SELECT_BANK(lp, x) \
  795. do { \
  796. if (SMC_MUST_ALIGN_WRITE(lp)) \
  797. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  798. else \
  799. SMC_outw(x, ioaddr, BANK_SELECT); \
  800. } while (0)
  801. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  802. #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
  803. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  804. #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
  805. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  806. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  807. #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
  808. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  809. #define SMC_GET_GP(lp) SMC_inw(ioaddr, GP_REG(lp))
  810. #define SMC_SET_GP(lp, x) \
  811. do { \
  812. if (SMC_MUST_ALIGN_WRITE(lp)) \
  813. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 1)); \
  814. else \
  815. SMC_outw(x, ioaddr, GP_REG(lp)); \
  816. } while (0)
  817. #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
  818. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  819. #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
  820. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  821. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
  822. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  823. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  824. #define SMC_SET_PTR(lp, x) \
  825. do { \
  826. if (SMC_MUST_ALIGN_WRITE(lp)) \
  827. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  828. else \
  829. SMC_outw(x, ioaddr, PTR_REG(lp)); \
  830. } while (0)
  831. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  832. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  833. #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
  834. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  835. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  836. #define SMC_SET_RPC(lp, x) \
  837. do { \
  838. if (SMC_MUST_ALIGN_WRITE(lp)) \
  839. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  840. else \
  841. SMC_outw(x, ioaddr, RPC_REG(lp)); \
  842. } while (0)
  843. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  844. #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
  845. #ifndef SMC_GET_MAC_ADDR
  846. #define SMC_GET_MAC_ADDR(lp, addr) \
  847. do { \
  848. unsigned int __v; \
  849. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  850. addr[0] = __v; addr[1] = __v >> 8; \
  851. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  852. addr[2] = __v; addr[3] = __v >> 8; \
  853. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  854. addr[4] = __v; addr[5] = __v >> 8; \
  855. } while (0)
  856. #endif
  857. #define SMC_SET_MAC_ADDR(lp, addr) \
  858. do { \
  859. SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  860. SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  861. SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  862. } while (0)
  863. #define SMC_SET_MCAST(lp, x) \
  864. do { \
  865. const unsigned char *mt = (x); \
  866. SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  867. SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  868. SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  869. SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  870. } while (0)
  871. #define SMC_PUT_PKT_HDR(lp, status, length) \
  872. do { \
  873. if (SMC_32BIT(lp)) \
  874. SMC_outl((status) | (length)<<16, ioaddr, \
  875. DATA_REG(lp)); \
  876. else { \
  877. SMC_outw(status, ioaddr, DATA_REG(lp)); \
  878. SMC_outw(length, ioaddr, DATA_REG(lp)); \
  879. } \
  880. } while (0)
  881. #define SMC_GET_PKT_HDR(lp, status, length) \
  882. do { \
  883. if (SMC_32BIT(lp)) { \
  884. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  885. (status) = __val & 0xffff; \
  886. (length) = __val >> 16; \
  887. } else { \
  888. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  889. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  890. } \
  891. } while (0)
  892. #define SMC_PUSH_DATA(lp, p, l) \
  893. do { \
  894. if (SMC_32BIT(lp)) { \
  895. void *__ptr = (p); \
  896. int __len = (l); \
  897. void __iomem *__ioaddr = ioaddr; \
  898. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  899. __len -= 2; \
  900. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  901. __ptr += 2; \
  902. } \
  903. if (SMC_CAN_USE_DATACS && lp->datacs) \
  904. __ioaddr = lp->datacs; \
  905. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  906. if (__len & 2) { \
  907. __ptr += (__len & ~3); \
  908. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  909. } \
  910. } else if (SMC_16BIT(lp)) \
  911. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  912. else if (SMC_8BIT(lp)) \
  913. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  914. } while (0)
  915. #define SMC_PULL_DATA(lp, p, l) \
  916. do { \
  917. if (SMC_32BIT(lp)) { \
  918. void *__ptr = (p); \
  919. int __len = (l); \
  920. void __iomem *__ioaddr = ioaddr; \
  921. if ((unsigned long)__ptr & 2) { \
  922. /* \
  923. * We want 32bit alignment here. \
  924. * Since some buses perform a full \
  925. * 32bit fetch even for 16bit data \
  926. * we can't use SMC_inw() here. \
  927. * Back both source (on-chip) and \
  928. * destination pointers of 2 bytes. \
  929. * This is possible since the call to \
  930. * SMC_GET_PKT_HDR() already advanced \
  931. * the source pointer of 4 bytes, and \
  932. * the skb_reserve(skb, 2) advanced \
  933. * the destination pointer of 2 bytes. \
  934. */ \
  935. __ptr -= 2; \
  936. __len += 2; \
  937. SMC_SET_PTR(lp, \
  938. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  939. } \
  940. if (SMC_CAN_USE_DATACS && lp->datacs) \
  941. __ioaddr = lp->datacs; \
  942. __len += 2; \
  943. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  944. } else if (SMC_16BIT(lp)) \
  945. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  946. else if (SMC_8BIT(lp)) \
  947. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  948. } while (0)
  949. #endif /* _SMC91X_H_ */