sh_eth.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2014 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/clk.h>
  43. #include <linux/sh_eth.h>
  44. #include <linux/of_mdio.h>
  45. #include "sh_eth.h"
  46. #define SH_ETH_DEF_MSG_ENABLE \
  47. (NETIF_MSG_LINK | \
  48. NETIF_MSG_TIMER | \
  49. NETIF_MSG_RX_ERR| \
  50. NETIF_MSG_TX_ERR)
  51. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  52. [EDSR] = 0x0000,
  53. [EDMR] = 0x0400,
  54. [EDTRR] = 0x0408,
  55. [EDRRR] = 0x0410,
  56. [EESR] = 0x0428,
  57. [EESIPR] = 0x0430,
  58. [TDLAR] = 0x0010,
  59. [TDFAR] = 0x0014,
  60. [TDFXR] = 0x0018,
  61. [TDFFR] = 0x001c,
  62. [RDLAR] = 0x0030,
  63. [RDFAR] = 0x0034,
  64. [RDFXR] = 0x0038,
  65. [RDFFR] = 0x003c,
  66. [TRSCER] = 0x0438,
  67. [RMFCR] = 0x0440,
  68. [TFTR] = 0x0448,
  69. [FDR] = 0x0450,
  70. [RMCR] = 0x0458,
  71. [RPADIR] = 0x0460,
  72. [FCFTR] = 0x0468,
  73. [CSMR] = 0x04E4,
  74. [ECMR] = 0x0500,
  75. [ECSR] = 0x0510,
  76. [ECSIPR] = 0x0518,
  77. [PIR] = 0x0520,
  78. [PSR] = 0x0528,
  79. [PIPR] = 0x052c,
  80. [RFLR] = 0x0508,
  81. [APR] = 0x0554,
  82. [MPR] = 0x0558,
  83. [PFTCR] = 0x055c,
  84. [PFRCR] = 0x0560,
  85. [TPAUSER] = 0x0564,
  86. [GECMR] = 0x05b0,
  87. [BCULR] = 0x05b4,
  88. [MAHR] = 0x05c0,
  89. [MALR] = 0x05c8,
  90. [TROCR] = 0x0700,
  91. [CDCR] = 0x0708,
  92. [LCCR] = 0x0710,
  93. [CEFCR] = 0x0740,
  94. [FRECR] = 0x0748,
  95. [TSFRCR] = 0x0750,
  96. [TLFRCR] = 0x0758,
  97. [RFCR] = 0x0760,
  98. [CERCR] = 0x0768,
  99. [CEECR] = 0x0770,
  100. [MAFCR] = 0x0778,
  101. [RMII_MII] = 0x0790,
  102. [ARSTR] = 0x0000,
  103. [TSU_CTRST] = 0x0004,
  104. [TSU_FWEN0] = 0x0010,
  105. [TSU_FWEN1] = 0x0014,
  106. [TSU_FCM] = 0x0018,
  107. [TSU_BSYSL0] = 0x0020,
  108. [TSU_BSYSL1] = 0x0024,
  109. [TSU_PRISL0] = 0x0028,
  110. [TSU_PRISL1] = 0x002c,
  111. [TSU_FWSL0] = 0x0030,
  112. [TSU_FWSL1] = 0x0034,
  113. [TSU_FWSLC] = 0x0038,
  114. [TSU_QTAG0] = 0x0040,
  115. [TSU_QTAG1] = 0x0044,
  116. [TSU_FWSR] = 0x0050,
  117. [TSU_FWINMK] = 0x0054,
  118. [TSU_ADQT0] = 0x0048,
  119. [TSU_ADQT1] = 0x004c,
  120. [TSU_VTAG0] = 0x0058,
  121. [TSU_VTAG1] = 0x005c,
  122. [TSU_ADSBSY] = 0x0060,
  123. [TSU_TEN] = 0x0064,
  124. [TSU_POST1] = 0x0070,
  125. [TSU_POST2] = 0x0074,
  126. [TSU_POST3] = 0x0078,
  127. [TSU_POST4] = 0x007c,
  128. [TSU_ADRH0] = 0x0100,
  129. [TSU_ADRL0] = 0x0104,
  130. [TSU_ADRH31] = 0x01f8,
  131. [TSU_ADRL31] = 0x01fc,
  132. [TXNLCR0] = 0x0080,
  133. [TXALCR0] = 0x0084,
  134. [RXNLCR0] = 0x0088,
  135. [RXALCR0] = 0x008c,
  136. [FWNLCR0] = 0x0090,
  137. [FWALCR0] = 0x0094,
  138. [TXNLCR1] = 0x00a0,
  139. [TXALCR1] = 0x00a0,
  140. [RXNLCR1] = 0x00a8,
  141. [RXALCR1] = 0x00ac,
  142. [FWNLCR1] = 0x00b0,
  143. [FWALCR1] = 0x00b4,
  144. };
  145. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  146. [EDSR] = 0x0000,
  147. [EDMR] = 0x0400,
  148. [EDTRR] = 0x0408,
  149. [EDRRR] = 0x0410,
  150. [EESR] = 0x0428,
  151. [EESIPR] = 0x0430,
  152. [TDLAR] = 0x0010,
  153. [TDFAR] = 0x0014,
  154. [TDFXR] = 0x0018,
  155. [TDFFR] = 0x001c,
  156. [RDLAR] = 0x0030,
  157. [RDFAR] = 0x0034,
  158. [RDFXR] = 0x0038,
  159. [RDFFR] = 0x003c,
  160. [TRSCER] = 0x0438,
  161. [RMFCR] = 0x0440,
  162. [TFTR] = 0x0448,
  163. [FDR] = 0x0450,
  164. [RMCR] = 0x0458,
  165. [RPADIR] = 0x0460,
  166. [FCFTR] = 0x0468,
  167. [CSMR] = 0x04E4,
  168. [ECMR] = 0x0500,
  169. [RFLR] = 0x0508,
  170. [ECSR] = 0x0510,
  171. [ECSIPR] = 0x0518,
  172. [PIR] = 0x0520,
  173. [APR] = 0x0554,
  174. [MPR] = 0x0558,
  175. [PFTCR] = 0x055c,
  176. [PFRCR] = 0x0560,
  177. [TPAUSER] = 0x0564,
  178. [MAHR] = 0x05c0,
  179. [MALR] = 0x05c8,
  180. [CEFCR] = 0x0740,
  181. [FRECR] = 0x0748,
  182. [TSFRCR] = 0x0750,
  183. [TLFRCR] = 0x0758,
  184. [RFCR] = 0x0760,
  185. [MAFCR] = 0x0778,
  186. [ARSTR] = 0x0000,
  187. [TSU_CTRST] = 0x0004,
  188. [TSU_VTAG0] = 0x0058,
  189. [TSU_ADSBSY] = 0x0060,
  190. [TSU_TEN] = 0x0064,
  191. [TSU_ADRH0] = 0x0100,
  192. [TSU_ADRL0] = 0x0104,
  193. [TSU_ADRH31] = 0x01f8,
  194. [TSU_ADRL31] = 0x01fc,
  195. [TXNLCR0] = 0x0080,
  196. [TXALCR0] = 0x0084,
  197. [RXNLCR0] = 0x0088,
  198. [RXALCR0] = 0x008C,
  199. };
  200. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  201. [ECMR] = 0x0300,
  202. [RFLR] = 0x0308,
  203. [ECSR] = 0x0310,
  204. [ECSIPR] = 0x0318,
  205. [PIR] = 0x0320,
  206. [PSR] = 0x0328,
  207. [RDMLR] = 0x0340,
  208. [IPGR] = 0x0350,
  209. [APR] = 0x0354,
  210. [MPR] = 0x0358,
  211. [RFCF] = 0x0360,
  212. [TPAUSER] = 0x0364,
  213. [TPAUSECR] = 0x0368,
  214. [MAHR] = 0x03c0,
  215. [MALR] = 0x03c8,
  216. [TROCR] = 0x03d0,
  217. [CDCR] = 0x03d4,
  218. [LCCR] = 0x03d8,
  219. [CNDCR] = 0x03dc,
  220. [CEFCR] = 0x03e4,
  221. [FRECR] = 0x03e8,
  222. [TSFRCR] = 0x03ec,
  223. [TLFRCR] = 0x03f0,
  224. [RFCR] = 0x03f4,
  225. [MAFCR] = 0x03f8,
  226. [EDMR] = 0x0200,
  227. [EDTRR] = 0x0208,
  228. [EDRRR] = 0x0210,
  229. [TDLAR] = 0x0218,
  230. [RDLAR] = 0x0220,
  231. [EESR] = 0x0228,
  232. [EESIPR] = 0x0230,
  233. [TRSCER] = 0x0238,
  234. [RMFCR] = 0x0240,
  235. [TFTR] = 0x0248,
  236. [FDR] = 0x0250,
  237. [RMCR] = 0x0258,
  238. [TFUCR] = 0x0264,
  239. [RFOCR] = 0x0268,
  240. [RMIIMODE] = 0x026c,
  241. [FCFTR] = 0x0270,
  242. [TRIMD] = 0x027c,
  243. };
  244. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  245. [ECMR] = 0x0100,
  246. [RFLR] = 0x0108,
  247. [ECSR] = 0x0110,
  248. [ECSIPR] = 0x0118,
  249. [PIR] = 0x0120,
  250. [PSR] = 0x0128,
  251. [RDMLR] = 0x0140,
  252. [IPGR] = 0x0150,
  253. [APR] = 0x0154,
  254. [MPR] = 0x0158,
  255. [TPAUSER] = 0x0164,
  256. [RFCF] = 0x0160,
  257. [TPAUSECR] = 0x0168,
  258. [BCFRR] = 0x016c,
  259. [MAHR] = 0x01c0,
  260. [MALR] = 0x01c8,
  261. [TROCR] = 0x01d0,
  262. [CDCR] = 0x01d4,
  263. [LCCR] = 0x01d8,
  264. [CNDCR] = 0x01dc,
  265. [CEFCR] = 0x01e4,
  266. [FRECR] = 0x01e8,
  267. [TSFRCR] = 0x01ec,
  268. [TLFRCR] = 0x01f0,
  269. [RFCR] = 0x01f4,
  270. [MAFCR] = 0x01f8,
  271. [RTRATE] = 0x01fc,
  272. [EDMR] = 0x0000,
  273. [EDTRR] = 0x0008,
  274. [EDRRR] = 0x0010,
  275. [TDLAR] = 0x0018,
  276. [RDLAR] = 0x0020,
  277. [EESR] = 0x0028,
  278. [EESIPR] = 0x0030,
  279. [TRSCER] = 0x0038,
  280. [RMFCR] = 0x0040,
  281. [TFTR] = 0x0048,
  282. [FDR] = 0x0050,
  283. [RMCR] = 0x0058,
  284. [TFUCR] = 0x0064,
  285. [RFOCR] = 0x0068,
  286. [FCFTR] = 0x0070,
  287. [RPADIR] = 0x0078,
  288. [TRIMD] = 0x007c,
  289. [RBWAR] = 0x00c8,
  290. [RDFAR] = 0x00cc,
  291. [TBRAR] = 0x00d4,
  292. [TDFAR] = 0x00d8,
  293. };
  294. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  295. [EDMR] = 0x0000,
  296. [EDTRR] = 0x0004,
  297. [EDRRR] = 0x0008,
  298. [TDLAR] = 0x000c,
  299. [RDLAR] = 0x0010,
  300. [EESR] = 0x0014,
  301. [EESIPR] = 0x0018,
  302. [TRSCER] = 0x001c,
  303. [RMFCR] = 0x0020,
  304. [TFTR] = 0x0024,
  305. [FDR] = 0x0028,
  306. [RMCR] = 0x002c,
  307. [EDOCR] = 0x0030,
  308. [FCFTR] = 0x0034,
  309. [RPADIR] = 0x0038,
  310. [TRIMD] = 0x003c,
  311. [RBWAR] = 0x0040,
  312. [RDFAR] = 0x0044,
  313. [TBRAR] = 0x004c,
  314. [TDFAR] = 0x0050,
  315. [ECMR] = 0x0160,
  316. [ECSR] = 0x0164,
  317. [ECSIPR] = 0x0168,
  318. [PIR] = 0x016c,
  319. [MAHR] = 0x0170,
  320. [MALR] = 0x0174,
  321. [RFLR] = 0x0178,
  322. [PSR] = 0x017c,
  323. [TROCR] = 0x0180,
  324. [CDCR] = 0x0184,
  325. [LCCR] = 0x0188,
  326. [CNDCR] = 0x018c,
  327. [CEFCR] = 0x0194,
  328. [FRECR] = 0x0198,
  329. [TSFRCR] = 0x019c,
  330. [TLFRCR] = 0x01a0,
  331. [RFCR] = 0x01a4,
  332. [MAFCR] = 0x01a8,
  333. [IPGR] = 0x01b4,
  334. [APR] = 0x01b8,
  335. [MPR] = 0x01bc,
  336. [TPAUSER] = 0x01c4,
  337. [BCFR] = 0x01cc,
  338. [ARSTR] = 0x0000,
  339. [TSU_CTRST] = 0x0004,
  340. [TSU_FWEN0] = 0x0010,
  341. [TSU_FWEN1] = 0x0014,
  342. [TSU_FCM] = 0x0018,
  343. [TSU_BSYSL0] = 0x0020,
  344. [TSU_BSYSL1] = 0x0024,
  345. [TSU_PRISL0] = 0x0028,
  346. [TSU_PRISL1] = 0x002c,
  347. [TSU_FWSL0] = 0x0030,
  348. [TSU_FWSL1] = 0x0034,
  349. [TSU_FWSLC] = 0x0038,
  350. [TSU_QTAGM0] = 0x0040,
  351. [TSU_QTAGM1] = 0x0044,
  352. [TSU_ADQT0] = 0x0048,
  353. [TSU_ADQT1] = 0x004c,
  354. [TSU_FWSR] = 0x0050,
  355. [TSU_FWINMK] = 0x0054,
  356. [TSU_ADSBSY] = 0x0060,
  357. [TSU_TEN] = 0x0064,
  358. [TSU_POST1] = 0x0070,
  359. [TSU_POST2] = 0x0074,
  360. [TSU_POST3] = 0x0078,
  361. [TSU_POST4] = 0x007c,
  362. [TXNLCR0] = 0x0080,
  363. [TXALCR0] = 0x0084,
  364. [RXNLCR0] = 0x0088,
  365. [RXALCR0] = 0x008c,
  366. [FWNLCR0] = 0x0090,
  367. [FWALCR0] = 0x0094,
  368. [TXNLCR1] = 0x00a0,
  369. [TXALCR1] = 0x00a0,
  370. [RXNLCR1] = 0x00a8,
  371. [RXALCR1] = 0x00ac,
  372. [FWNLCR1] = 0x00b0,
  373. [FWALCR1] = 0x00b4,
  374. [TSU_ADRH0] = 0x0100,
  375. [TSU_ADRL0] = 0x0104,
  376. [TSU_ADRL31] = 0x01fc,
  377. };
  378. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  379. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  380. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  381. {
  382. return mdp->reg_offset == sh_eth_offset_gigabit;
  383. }
  384. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  385. {
  386. return mdp->reg_offset == sh_eth_offset_fast_rz;
  387. }
  388. static void sh_eth_select_mii(struct net_device *ndev)
  389. {
  390. u32 value = 0x0;
  391. struct sh_eth_private *mdp = netdev_priv(ndev);
  392. switch (mdp->phy_interface) {
  393. case PHY_INTERFACE_MODE_GMII:
  394. value = 0x2;
  395. break;
  396. case PHY_INTERFACE_MODE_MII:
  397. value = 0x1;
  398. break;
  399. case PHY_INTERFACE_MODE_RMII:
  400. value = 0x0;
  401. break;
  402. default:
  403. netdev_warn(ndev,
  404. "PHY interface mode was not setup. Set to MII.\n");
  405. value = 0x1;
  406. break;
  407. }
  408. sh_eth_write(ndev, value, RMII_MII);
  409. }
  410. static void sh_eth_set_duplex(struct net_device *ndev)
  411. {
  412. struct sh_eth_private *mdp = netdev_priv(ndev);
  413. if (mdp->duplex) /* Full */
  414. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  415. else /* Half */
  416. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  417. }
  418. /* There is CPU dependent code */
  419. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  420. {
  421. struct sh_eth_private *mdp = netdev_priv(ndev);
  422. switch (mdp->speed) {
  423. case 10: /* 10BASE */
  424. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  425. break;
  426. case 100:/* 100BASE */
  427. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  428. break;
  429. default:
  430. break;
  431. }
  432. }
  433. /* R8A7778/9 */
  434. static struct sh_eth_cpu_data r8a777x_data = {
  435. .set_duplex = sh_eth_set_duplex,
  436. .set_rate = sh_eth_set_rate_r8a777x,
  437. .register_type = SH_ETH_REG_FAST_RCAR,
  438. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  439. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  440. .eesipr_value = 0x01ff009f,
  441. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  442. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  443. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  444. EESR_ECI,
  445. .fdr_value = 0x00000f0f,
  446. .apr = 1,
  447. .mpr = 1,
  448. .tpauser = 1,
  449. .hw_swap = 1,
  450. };
  451. /* R8A7790/1 */
  452. static struct sh_eth_cpu_data r8a779x_data = {
  453. .set_duplex = sh_eth_set_duplex,
  454. .set_rate = sh_eth_set_rate_r8a777x,
  455. .register_type = SH_ETH_REG_FAST_RCAR,
  456. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  457. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  458. .eesipr_value = 0x01ff009f,
  459. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  460. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  461. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  462. EESR_ECI,
  463. .fdr_value = 0x00000f0f,
  464. .trscer_err_mask = DESC_I_RINT8,
  465. .apr = 1,
  466. .mpr = 1,
  467. .tpauser = 1,
  468. .hw_swap = 1,
  469. .rmiimode = 1,
  470. .shift_rd0 = 1,
  471. };
  472. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  473. {
  474. struct sh_eth_private *mdp = netdev_priv(ndev);
  475. switch (mdp->speed) {
  476. case 10: /* 10BASE */
  477. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  478. break;
  479. case 100:/* 100BASE */
  480. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  481. break;
  482. default:
  483. break;
  484. }
  485. }
  486. /* SH7724 */
  487. static struct sh_eth_cpu_data sh7724_data = {
  488. .set_duplex = sh_eth_set_duplex,
  489. .set_rate = sh_eth_set_rate_sh7724,
  490. .register_type = SH_ETH_REG_FAST_SH4,
  491. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  492. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  493. .eesipr_value = 0x01ff009f,
  494. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  495. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  496. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  497. EESR_ECI,
  498. .apr = 1,
  499. .mpr = 1,
  500. .tpauser = 1,
  501. .hw_swap = 1,
  502. .rpadir = 1,
  503. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  504. };
  505. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  506. {
  507. struct sh_eth_private *mdp = netdev_priv(ndev);
  508. switch (mdp->speed) {
  509. case 10: /* 10BASE */
  510. sh_eth_write(ndev, 0, RTRATE);
  511. break;
  512. case 100:/* 100BASE */
  513. sh_eth_write(ndev, 1, RTRATE);
  514. break;
  515. default:
  516. break;
  517. }
  518. }
  519. /* SH7757 */
  520. static struct sh_eth_cpu_data sh7757_data = {
  521. .set_duplex = sh_eth_set_duplex,
  522. .set_rate = sh_eth_set_rate_sh7757,
  523. .register_type = SH_ETH_REG_FAST_SH4,
  524. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  525. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  526. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  527. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  528. EESR_ECI,
  529. .irq_flags = IRQF_SHARED,
  530. .apr = 1,
  531. .mpr = 1,
  532. .tpauser = 1,
  533. .hw_swap = 1,
  534. .no_ade = 1,
  535. .rpadir = 1,
  536. .rpadir_value = 2 << 16,
  537. };
  538. #define SH_GIGA_ETH_BASE 0xfee00000UL
  539. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  540. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  541. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  542. {
  543. int i;
  544. unsigned long mahr[2], malr[2];
  545. /* save MAHR and MALR */
  546. for (i = 0; i < 2; i++) {
  547. malr[i] = ioread32((void *)GIGA_MALR(i));
  548. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  549. }
  550. /* reset device */
  551. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  552. mdelay(1);
  553. /* restore MAHR and MALR */
  554. for (i = 0; i < 2; i++) {
  555. iowrite32(malr[i], (void *)GIGA_MALR(i));
  556. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  557. }
  558. }
  559. static void sh_eth_set_rate_giga(struct net_device *ndev)
  560. {
  561. struct sh_eth_private *mdp = netdev_priv(ndev);
  562. switch (mdp->speed) {
  563. case 10: /* 10BASE */
  564. sh_eth_write(ndev, 0x00000000, GECMR);
  565. break;
  566. case 100:/* 100BASE */
  567. sh_eth_write(ndev, 0x00000010, GECMR);
  568. break;
  569. case 1000: /* 1000BASE */
  570. sh_eth_write(ndev, 0x00000020, GECMR);
  571. break;
  572. default:
  573. break;
  574. }
  575. }
  576. /* SH7757(GETHERC) */
  577. static struct sh_eth_cpu_data sh7757_data_giga = {
  578. .chip_reset = sh_eth_chip_reset_giga,
  579. .set_duplex = sh_eth_set_duplex,
  580. .set_rate = sh_eth_set_rate_giga,
  581. .register_type = SH_ETH_REG_GIGABIT,
  582. .ecsr_value = ECSR_ICD | ECSR_MPD,
  583. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  584. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  585. .tx_check = EESR_TC1 | EESR_FTC,
  586. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  587. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  588. EESR_TDE | EESR_ECI,
  589. .fdr_value = 0x0000072f,
  590. .irq_flags = IRQF_SHARED,
  591. .apr = 1,
  592. .mpr = 1,
  593. .tpauser = 1,
  594. .bculr = 1,
  595. .hw_swap = 1,
  596. .rpadir = 1,
  597. .rpadir_value = 2 << 16,
  598. .no_trimd = 1,
  599. .no_ade = 1,
  600. .tsu = 1,
  601. };
  602. static void sh_eth_chip_reset(struct net_device *ndev)
  603. {
  604. struct sh_eth_private *mdp = netdev_priv(ndev);
  605. /* reset device */
  606. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  607. mdelay(1);
  608. }
  609. static void sh_eth_set_rate_gether(struct net_device *ndev)
  610. {
  611. struct sh_eth_private *mdp = netdev_priv(ndev);
  612. switch (mdp->speed) {
  613. case 10: /* 10BASE */
  614. sh_eth_write(ndev, GECMR_10, GECMR);
  615. break;
  616. case 100:/* 100BASE */
  617. sh_eth_write(ndev, GECMR_100, GECMR);
  618. break;
  619. case 1000: /* 1000BASE */
  620. sh_eth_write(ndev, GECMR_1000, GECMR);
  621. break;
  622. default:
  623. break;
  624. }
  625. }
  626. /* SH7734 */
  627. static struct sh_eth_cpu_data sh7734_data = {
  628. .chip_reset = sh_eth_chip_reset,
  629. .set_duplex = sh_eth_set_duplex,
  630. .set_rate = sh_eth_set_rate_gether,
  631. .register_type = SH_ETH_REG_GIGABIT,
  632. .ecsr_value = ECSR_ICD | ECSR_MPD,
  633. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  634. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  635. .tx_check = EESR_TC1 | EESR_FTC,
  636. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  637. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  638. EESR_TDE | EESR_ECI,
  639. .apr = 1,
  640. .mpr = 1,
  641. .tpauser = 1,
  642. .bculr = 1,
  643. .hw_swap = 1,
  644. .no_trimd = 1,
  645. .no_ade = 1,
  646. .tsu = 1,
  647. .hw_crc = 1,
  648. .select_mii = 1,
  649. };
  650. /* SH7763 */
  651. static struct sh_eth_cpu_data sh7763_data = {
  652. .chip_reset = sh_eth_chip_reset,
  653. .set_duplex = sh_eth_set_duplex,
  654. .set_rate = sh_eth_set_rate_gether,
  655. .register_type = SH_ETH_REG_GIGABIT,
  656. .ecsr_value = ECSR_ICD | ECSR_MPD,
  657. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  658. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  659. .tx_check = EESR_TC1 | EESR_FTC,
  660. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  661. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  662. EESR_ECI,
  663. .apr = 1,
  664. .mpr = 1,
  665. .tpauser = 1,
  666. .bculr = 1,
  667. .hw_swap = 1,
  668. .no_trimd = 1,
  669. .no_ade = 1,
  670. .tsu = 1,
  671. .irq_flags = IRQF_SHARED,
  672. };
  673. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  674. {
  675. struct sh_eth_private *mdp = netdev_priv(ndev);
  676. /* reset device */
  677. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  678. mdelay(1);
  679. sh_eth_select_mii(ndev);
  680. }
  681. /* R8A7740 */
  682. static struct sh_eth_cpu_data r8a7740_data = {
  683. .chip_reset = sh_eth_chip_reset_r8a7740,
  684. .set_duplex = sh_eth_set_duplex,
  685. .set_rate = sh_eth_set_rate_gether,
  686. .register_type = SH_ETH_REG_GIGABIT,
  687. .ecsr_value = ECSR_ICD | ECSR_MPD,
  688. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  689. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  690. .tx_check = EESR_TC1 | EESR_FTC,
  691. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  692. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  693. EESR_TDE | EESR_ECI,
  694. .fdr_value = 0x0000070f,
  695. .apr = 1,
  696. .mpr = 1,
  697. .tpauser = 1,
  698. .bculr = 1,
  699. .hw_swap = 1,
  700. .rpadir = 1,
  701. .rpadir_value = 2 << 16,
  702. .no_trimd = 1,
  703. .no_ade = 1,
  704. .tsu = 1,
  705. .select_mii = 1,
  706. .shift_rd0 = 1,
  707. };
  708. /* R7S72100 */
  709. static struct sh_eth_cpu_data r7s72100_data = {
  710. .chip_reset = sh_eth_chip_reset,
  711. .set_duplex = sh_eth_set_duplex,
  712. .register_type = SH_ETH_REG_FAST_RZ,
  713. .ecsr_value = ECSR_ICD,
  714. .ecsipr_value = ECSIPR_ICDIP,
  715. .eesipr_value = 0xff7f009f,
  716. .tx_check = EESR_TC1 | EESR_FTC,
  717. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  718. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  719. EESR_TDE | EESR_ECI,
  720. .fdr_value = 0x0000070f,
  721. .no_psr = 1,
  722. .apr = 1,
  723. .mpr = 1,
  724. .tpauser = 1,
  725. .hw_swap = 1,
  726. .rpadir = 1,
  727. .rpadir_value = 2 << 16,
  728. .no_trimd = 1,
  729. .no_ade = 1,
  730. .hw_crc = 1,
  731. .tsu = 1,
  732. .shift_rd0 = 1,
  733. };
  734. static struct sh_eth_cpu_data sh7619_data = {
  735. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  736. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  737. .apr = 1,
  738. .mpr = 1,
  739. .tpauser = 1,
  740. .hw_swap = 1,
  741. };
  742. static struct sh_eth_cpu_data sh771x_data = {
  743. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  744. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  745. .tsu = 1,
  746. };
  747. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  748. {
  749. if (!cd->ecsr_value)
  750. cd->ecsr_value = DEFAULT_ECSR_INIT;
  751. if (!cd->ecsipr_value)
  752. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  753. if (!cd->fcftr_value)
  754. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  755. DEFAULT_FIFO_F_D_RFD;
  756. if (!cd->fdr_value)
  757. cd->fdr_value = DEFAULT_FDR_INIT;
  758. if (!cd->tx_check)
  759. cd->tx_check = DEFAULT_TX_CHECK;
  760. if (!cd->eesr_err_check)
  761. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  762. if (!cd->trscer_err_mask)
  763. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  764. }
  765. static int sh_eth_check_reset(struct net_device *ndev)
  766. {
  767. int ret = 0;
  768. int cnt = 100;
  769. while (cnt > 0) {
  770. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  771. break;
  772. mdelay(1);
  773. cnt--;
  774. }
  775. if (cnt <= 0) {
  776. netdev_err(ndev, "Device reset failed\n");
  777. ret = -ETIMEDOUT;
  778. }
  779. return ret;
  780. }
  781. static int sh_eth_reset(struct net_device *ndev)
  782. {
  783. struct sh_eth_private *mdp = netdev_priv(ndev);
  784. int ret = 0;
  785. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  786. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  787. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  788. EDMR);
  789. ret = sh_eth_check_reset(ndev);
  790. if (ret)
  791. return ret;
  792. /* Table Init */
  793. sh_eth_write(ndev, 0x0, TDLAR);
  794. sh_eth_write(ndev, 0x0, TDFAR);
  795. sh_eth_write(ndev, 0x0, TDFXR);
  796. sh_eth_write(ndev, 0x0, TDFFR);
  797. sh_eth_write(ndev, 0x0, RDLAR);
  798. sh_eth_write(ndev, 0x0, RDFAR);
  799. sh_eth_write(ndev, 0x0, RDFXR);
  800. sh_eth_write(ndev, 0x0, RDFFR);
  801. /* Reset HW CRC register */
  802. if (mdp->cd->hw_crc)
  803. sh_eth_write(ndev, 0x0, CSMR);
  804. /* Select MII mode */
  805. if (mdp->cd->select_mii)
  806. sh_eth_select_mii(ndev);
  807. } else {
  808. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  809. EDMR);
  810. mdelay(3);
  811. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  812. EDMR);
  813. }
  814. return ret;
  815. }
  816. static void sh_eth_set_receive_align(struct sk_buff *skb)
  817. {
  818. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  819. if (reserve)
  820. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  821. }
  822. /* CPU <-> EDMAC endian convert */
  823. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  824. {
  825. switch (mdp->edmac_endian) {
  826. case EDMAC_LITTLE_ENDIAN:
  827. return cpu_to_le32(x);
  828. case EDMAC_BIG_ENDIAN:
  829. return cpu_to_be32(x);
  830. }
  831. return x;
  832. }
  833. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  834. {
  835. switch (mdp->edmac_endian) {
  836. case EDMAC_LITTLE_ENDIAN:
  837. return le32_to_cpu(x);
  838. case EDMAC_BIG_ENDIAN:
  839. return be32_to_cpu(x);
  840. }
  841. return x;
  842. }
  843. /* Program the hardware MAC address from dev->dev_addr. */
  844. static void update_mac_address(struct net_device *ndev)
  845. {
  846. sh_eth_write(ndev,
  847. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  848. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  849. sh_eth_write(ndev,
  850. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  851. }
  852. /* Get MAC address from SuperH MAC address register
  853. *
  854. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  855. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  856. * When you want use this device, you must set MAC address in bootloader.
  857. *
  858. */
  859. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  860. {
  861. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  862. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  863. } else {
  864. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  865. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  866. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  867. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  868. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  869. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  870. }
  871. }
  872. static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  873. {
  874. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  875. return EDTRR_TRNS_GETHER;
  876. else
  877. return EDTRR_TRNS_ETHER;
  878. }
  879. struct bb_info {
  880. void (*set_gate)(void *addr);
  881. struct mdiobb_ctrl ctrl;
  882. void *addr;
  883. u32 mmd_msk;/* MMD */
  884. u32 mdo_msk;
  885. u32 mdi_msk;
  886. u32 mdc_msk;
  887. };
  888. /* PHY bit set */
  889. static void bb_set(void *addr, u32 msk)
  890. {
  891. iowrite32(ioread32(addr) | msk, addr);
  892. }
  893. /* PHY bit clear */
  894. static void bb_clr(void *addr, u32 msk)
  895. {
  896. iowrite32((ioread32(addr) & ~msk), addr);
  897. }
  898. /* PHY bit read */
  899. static int bb_read(void *addr, u32 msk)
  900. {
  901. return (ioread32(addr) & msk) != 0;
  902. }
  903. /* Data I/O pin control */
  904. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  905. {
  906. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  907. if (bitbang->set_gate)
  908. bitbang->set_gate(bitbang->addr);
  909. if (bit)
  910. bb_set(bitbang->addr, bitbang->mmd_msk);
  911. else
  912. bb_clr(bitbang->addr, bitbang->mmd_msk);
  913. }
  914. /* Set bit data*/
  915. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  916. {
  917. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  918. if (bitbang->set_gate)
  919. bitbang->set_gate(bitbang->addr);
  920. if (bit)
  921. bb_set(bitbang->addr, bitbang->mdo_msk);
  922. else
  923. bb_clr(bitbang->addr, bitbang->mdo_msk);
  924. }
  925. /* Get bit data*/
  926. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  927. {
  928. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  929. if (bitbang->set_gate)
  930. bitbang->set_gate(bitbang->addr);
  931. return bb_read(bitbang->addr, bitbang->mdi_msk);
  932. }
  933. /* MDC pin control */
  934. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  935. {
  936. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  937. if (bitbang->set_gate)
  938. bitbang->set_gate(bitbang->addr);
  939. if (bit)
  940. bb_set(bitbang->addr, bitbang->mdc_msk);
  941. else
  942. bb_clr(bitbang->addr, bitbang->mdc_msk);
  943. }
  944. /* mdio bus control struct */
  945. static struct mdiobb_ops bb_ops = {
  946. .owner = THIS_MODULE,
  947. .set_mdc = sh_mdc_ctrl,
  948. .set_mdio_dir = sh_mmd_ctrl,
  949. .set_mdio_data = sh_set_mdio,
  950. .get_mdio_data = sh_get_mdio,
  951. };
  952. /* free skb and descriptor buffer */
  953. static void sh_eth_ring_free(struct net_device *ndev)
  954. {
  955. struct sh_eth_private *mdp = netdev_priv(ndev);
  956. int i;
  957. /* Free Rx skb ringbuffer */
  958. if (mdp->rx_skbuff) {
  959. for (i = 0; i < mdp->num_rx_ring; i++)
  960. dev_kfree_skb(mdp->rx_skbuff[i]);
  961. }
  962. kfree(mdp->rx_skbuff);
  963. mdp->rx_skbuff = NULL;
  964. /* Free Tx skb ringbuffer */
  965. if (mdp->tx_skbuff) {
  966. for (i = 0; i < mdp->num_tx_ring; i++)
  967. dev_kfree_skb(mdp->tx_skbuff[i]);
  968. }
  969. kfree(mdp->tx_skbuff);
  970. mdp->tx_skbuff = NULL;
  971. }
  972. /* format skb and descriptor buffer */
  973. static void sh_eth_ring_format(struct net_device *ndev)
  974. {
  975. struct sh_eth_private *mdp = netdev_priv(ndev);
  976. int i;
  977. struct sk_buff *skb;
  978. struct sh_eth_rxdesc *rxdesc = NULL;
  979. struct sh_eth_txdesc *txdesc = NULL;
  980. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  981. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  982. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN - 1;
  983. dma_addr_t dma_addr;
  984. mdp->cur_rx = 0;
  985. mdp->cur_tx = 0;
  986. mdp->dirty_rx = 0;
  987. mdp->dirty_tx = 0;
  988. memset(mdp->rx_ring, 0, rx_ringsize);
  989. /* build Rx ring buffer */
  990. for (i = 0; i < mdp->num_rx_ring; i++) {
  991. /* skb */
  992. mdp->rx_skbuff[i] = NULL;
  993. skb = netdev_alloc_skb(ndev, skbuff_size);
  994. if (skb == NULL)
  995. break;
  996. sh_eth_set_receive_align(skb);
  997. /* RX descriptor */
  998. rxdesc = &mdp->rx_ring[i];
  999. /* The size of the buffer is a multiple of 16 bytes. */
  1000. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1001. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1002. rxdesc->buffer_length,
  1003. DMA_FROM_DEVICE);
  1004. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1005. kfree_skb(skb);
  1006. break;
  1007. }
  1008. mdp->rx_skbuff[i] = skb;
  1009. rxdesc->addr = dma_addr;
  1010. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1011. /* Rx descriptor address set */
  1012. if (i == 0) {
  1013. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1014. if (sh_eth_is_gether(mdp) ||
  1015. sh_eth_is_rz_fast_ether(mdp))
  1016. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1017. }
  1018. }
  1019. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1020. /* Mark the last entry as wrapping the ring. */
  1021. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  1022. memset(mdp->tx_ring, 0, tx_ringsize);
  1023. /* build Tx ring buffer */
  1024. for (i = 0; i < mdp->num_tx_ring; i++) {
  1025. mdp->tx_skbuff[i] = NULL;
  1026. txdesc = &mdp->tx_ring[i];
  1027. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1028. txdesc->buffer_length = 0;
  1029. if (i == 0) {
  1030. /* Tx descriptor address set */
  1031. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1032. if (sh_eth_is_gether(mdp) ||
  1033. sh_eth_is_rz_fast_ether(mdp))
  1034. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1035. }
  1036. }
  1037. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1038. }
  1039. /* Get skb and descriptor buffer */
  1040. static int sh_eth_ring_init(struct net_device *ndev)
  1041. {
  1042. struct sh_eth_private *mdp = netdev_priv(ndev);
  1043. int rx_ringsize, tx_ringsize, ret = 0;
  1044. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1045. * card needs room to do 8 byte alignment, +2 so we can reserve
  1046. * the first 2 bytes, and +16 gets room for the status word from the
  1047. * card.
  1048. */
  1049. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1050. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1051. if (mdp->cd->rpadir)
  1052. mdp->rx_buf_sz += NET_IP_ALIGN;
  1053. /* Allocate RX and TX skb rings */
  1054. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  1055. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  1056. if (!mdp->rx_skbuff) {
  1057. ret = -ENOMEM;
  1058. return ret;
  1059. }
  1060. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  1061. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  1062. if (!mdp->tx_skbuff) {
  1063. ret = -ENOMEM;
  1064. goto skb_ring_free;
  1065. }
  1066. /* Allocate all Rx descriptors. */
  1067. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1068. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1069. GFP_KERNEL);
  1070. if (!mdp->rx_ring) {
  1071. ret = -ENOMEM;
  1072. goto desc_ring_free;
  1073. }
  1074. mdp->dirty_rx = 0;
  1075. /* Allocate all Tx descriptors. */
  1076. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1077. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1078. GFP_KERNEL);
  1079. if (!mdp->tx_ring) {
  1080. ret = -ENOMEM;
  1081. goto desc_ring_free;
  1082. }
  1083. return ret;
  1084. desc_ring_free:
  1085. /* free DMA buffer */
  1086. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  1087. skb_ring_free:
  1088. /* Free Rx and Tx skb ring buffer */
  1089. sh_eth_ring_free(ndev);
  1090. mdp->tx_ring = NULL;
  1091. mdp->rx_ring = NULL;
  1092. return ret;
  1093. }
  1094. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  1095. {
  1096. int ringsize;
  1097. if (mdp->rx_ring) {
  1098. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1099. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  1100. mdp->rx_desc_dma);
  1101. mdp->rx_ring = NULL;
  1102. }
  1103. if (mdp->tx_ring) {
  1104. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1105. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1106. mdp->tx_desc_dma);
  1107. mdp->tx_ring = NULL;
  1108. }
  1109. }
  1110. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1111. {
  1112. int ret = 0;
  1113. struct sh_eth_private *mdp = netdev_priv(ndev);
  1114. u32 val;
  1115. /* Soft Reset */
  1116. ret = sh_eth_reset(ndev);
  1117. if (ret)
  1118. return ret;
  1119. if (mdp->cd->rmiimode)
  1120. sh_eth_write(ndev, 0x1, RMIIMODE);
  1121. /* Descriptor format */
  1122. sh_eth_ring_format(ndev);
  1123. if (mdp->cd->rpadir)
  1124. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1125. /* all sh_eth int mask */
  1126. sh_eth_write(ndev, 0, EESIPR);
  1127. #if defined(__LITTLE_ENDIAN)
  1128. if (mdp->cd->hw_swap)
  1129. sh_eth_write(ndev, EDMR_EL, EDMR);
  1130. else
  1131. #endif
  1132. sh_eth_write(ndev, 0, EDMR);
  1133. /* FIFO size set */
  1134. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1135. sh_eth_write(ndev, 0, TFTR);
  1136. /* Frame recv control (enable multiple-packets per rx irq) */
  1137. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1138. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1139. if (mdp->cd->bculr)
  1140. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1141. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1142. if (!mdp->cd->no_trimd)
  1143. sh_eth_write(ndev, 0, TRIMD);
  1144. /* Recv frame limit set register */
  1145. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1146. RFLR);
  1147. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1148. if (start) {
  1149. mdp->irq_enabled = true;
  1150. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1151. }
  1152. /* PAUSE Prohibition */
  1153. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1154. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1155. sh_eth_write(ndev, val, ECMR);
  1156. if (mdp->cd->set_rate)
  1157. mdp->cd->set_rate(ndev);
  1158. /* E-MAC Status Register clear */
  1159. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1160. /* E-MAC Interrupt Enable register */
  1161. if (start)
  1162. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1163. /* Set MAC address */
  1164. update_mac_address(ndev);
  1165. /* mask reset */
  1166. if (mdp->cd->apr)
  1167. sh_eth_write(ndev, APR_AP, APR);
  1168. if (mdp->cd->mpr)
  1169. sh_eth_write(ndev, MPR_MP, MPR);
  1170. if (mdp->cd->tpauser)
  1171. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1172. if (start) {
  1173. /* Setting the Rx mode will start the Rx process. */
  1174. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1175. netif_start_queue(ndev);
  1176. }
  1177. return ret;
  1178. }
  1179. static void sh_eth_dev_exit(struct net_device *ndev)
  1180. {
  1181. struct sh_eth_private *mdp = netdev_priv(ndev);
  1182. int i;
  1183. /* Deactivate all TX descriptors, so DMA should stop at next
  1184. * packet boundary if it's currently running
  1185. */
  1186. for (i = 0; i < mdp->num_tx_ring; i++)
  1187. mdp->tx_ring[i].status &= ~cpu_to_edmac(mdp, TD_TACT);
  1188. /* Disable TX FIFO egress to MAC */
  1189. sh_eth_rcv_snd_disable(ndev);
  1190. /* Stop RX DMA at next packet boundary */
  1191. sh_eth_write(ndev, 0, EDRRR);
  1192. /* Aside from TX DMA, we can't tell when the hardware is
  1193. * really stopped, so we need to reset to make sure.
  1194. * Before doing that, wait for long enough to *probably*
  1195. * finish transmitting the last packet and poll stats.
  1196. */
  1197. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1198. sh_eth_get_stats(ndev);
  1199. sh_eth_reset(ndev);
  1200. }
  1201. /* free Tx skb function */
  1202. static int sh_eth_txfree(struct net_device *ndev)
  1203. {
  1204. struct sh_eth_private *mdp = netdev_priv(ndev);
  1205. struct sh_eth_txdesc *txdesc;
  1206. int free_num = 0;
  1207. int entry = 0;
  1208. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1209. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1210. txdesc = &mdp->tx_ring[entry];
  1211. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1212. break;
  1213. /* Free the original skb. */
  1214. if (mdp->tx_skbuff[entry]) {
  1215. dma_unmap_single(&ndev->dev, txdesc->addr,
  1216. txdesc->buffer_length, DMA_TO_DEVICE);
  1217. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1218. mdp->tx_skbuff[entry] = NULL;
  1219. free_num++;
  1220. }
  1221. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1222. if (entry >= mdp->num_tx_ring - 1)
  1223. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1224. ndev->stats.tx_packets++;
  1225. ndev->stats.tx_bytes += txdesc->buffer_length;
  1226. }
  1227. return free_num;
  1228. }
  1229. /* Packet receive function */
  1230. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1231. {
  1232. struct sh_eth_private *mdp = netdev_priv(ndev);
  1233. struct sh_eth_rxdesc *rxdesc;
  1234. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1235. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1236. int limit;
  1237. struct sk_buff *skb;
  1238. u16 pkt_len = 0;
  1239. u32 desc_status;
  1240. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN - 1;
  1241. dma_addr_t dma_addr;
  1242. boguscnt = min(boguscnt, *quota);
  1243. limit = boguscnt;
  1244. rxdesc = &mdp->rx_ring[entry];
  1245. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1246. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1247. pkt_len = rxdesc->frame_length;
  1248. if (--boguscnt < 0)
  1249. break;
  1250. if (!(desc_status & RDFEND))
  1251. ndev->stats.rx_length_errors++;
  1252. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1253. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1254. * bit 0. However, in case of the R8A7740, R8A779x, and
  1255. * R7S72100 the RFS bits are from bit 25 to bit 16. So, the
  1256. * driver needs right shifting by 16.
  1257. */
  1258. if (mdp->cd->shift_rd0)
  1259. desc_status >>= 16;
  1260. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1261. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1262. ndev->stats.rx_errors++;
  1263. if (desc_status & RD_RFS1)
  1264. ndev->stats.rx_crc_errors++;
  1265. if (desc_status & RD_RFS2)
  1266. ndev->stats.rx_frame_errors++;
  1267. if (desc_status & RD_RFS3)
  1268. ndev->stats.rx_length_errors++;
  1269. if (desc_status & RD_RFS4)
  1270. ndev->stats.rx_length_errors++;
  1271. if (desc_status & RD_RFS6)
  1272. ndev->stats.rx_missed_errors++;
  1273. if (desc_status & RD_RFS10)
  1274. ndev->stats.rx_over_errors++;
  1275. } else {
  1276. if (!mdp->cd->hw_swap)
  1277. sh_eth_soft_swap(
  1278. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1279. pkt_len + 2);
  1280. skb = mdp->rx_skbuff[entry];
  1281. mdp->rx_skbuff[entry] = NULL;
  1282. if (mdp->cd->rpadir)
  1283. skb_reserve(skb, NET_IP_ALIGN);
  1284. dma_unmap_single(&ndev->dev, rxdesc->addr,
  1285. ALIGN(mdp->rx_buf_sz, 16),
  1286. DMA_FROM_DEVICE);
  1287. skb_put(skb, pkt_len);
  1288. skb->protocol = eth_type_trans(skb, ndev);
  1289. netif_receive_skb(skb);
  1290. ndev->stats.rx_packets++;
  1291. ndev->stats.rx_bytes += pkt_len;
  1292. }
  1293. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1294. rxdesc = &mdp->rx_ring[entry];
  1295. }
  1296. /* Refill the Rx ring buffers. */
  1297. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1298. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1299. rxdesc = &mdp->rx_ring[entry];
  1300. /* The size of the buffer is 16 byte boundary. */
  1301. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1302. if (mdp->rx_skbuff[entry] == NULL) {
  1303. skb = netdev_alloc_skb(ndev, skbuff_size);
  1304. if (skb == NULL)
  1305. break; /* Better luck next round. */
  1306. sh_eth_set_receive_align(skb);
  1307. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1308. rxdesc->buffer_length,
  1309. DMA_FROM_DEVICE);
  1310. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1311. kfree_skb(skb);
  1312. break;
  1313. }
  1314. mdp->rx_skbuff[entry] = skb;
  1315. skb_checksum_none_assert(skb);
  1316. rxdesc->addr = dma_addr;
  1317. }
  1318. if (entry >= mdp->num_rx_ring - 1)
  1319. rxdesc->status |=
  1320. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1321. else
  1322. rxdesc->status |=
  1323. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1324. }
  1325. /* Restart Rx engine if stopped. */
  1326. /* If we don't need to check status, don't. -KDU */
  1327. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1328. /* fix the values for the next receiving if RDE is set */
  1329. if (intr_status & EESR_RDE) {
  1330. u32 count = (sh_eth_read(ndev, RDFAR) -
  1331. sh_eth_read(ndev, RDLAR)) >> 4;
  1332. mdp->cur_rx = count;
  1333. mdp->dirty_rx = count;
  1334. }
  1335. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1336. }
  1337. *quota -= limit - boguscnt - 1;
  1338. return *quota <= 0;
  1339. }
  1340. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1341. {
  1342. /* disable tx and rx */
  1343. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1344. ~(ECMR_RE | ECMR_TE), ECMR);
  1345. }
  1346. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1347. {
  1348. /* enable tx and rx */
  1349. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1350. (ECMR_RE | ECMR_TE), ECMR);
  1351. }
  1352. /* error control function */
  1353. static void sh_eth_error(struct net_device *ndev, int intr_status)
  1354. {
  1355. struct sh_eth_private *mdp = netdev_priv(ndev);
  1356. u32 felic_stat;
  1357. u32 link_stat;
  1358. u32 mask;
  1359. if (intr_status & EESR_ECI) {
  1360. felic_stat = sh_eth_read(ndev, ECSR);
  1361. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1362. if (felic_stat & ECSR_ICD)
  1363. ndev->stats.tx_carrier_errors++;
  1364. if (felic_stat & ECSR_LCHNG) {
  1365. /* Link Changed */
  1366. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1367. goto ignore_link;
  1368. } else {
  1369. link_stat = (sh_eth_read(ndev, PSR));
  1370. if (mdp->ether_link_active_low)
  1371. link_stat = ~link_stat;
  1372. }
  1373. if (!(link_stat & PHY_ST_LINK)) {
  1374. sh_eth_rcv_snd_disable(ndev);
  1375. } else {
  1376. /* Link Up */
  1377. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1378. ~DMAC_M_ECI, EESIPR);
  1379. /* clear int */
  1380. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1381. ECSR);
  1382. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1383. DMAC_M_ECI, EESIPR);
  1384. /* enable tx and rx */
  1385. sh_eth_rcv_snd_enable(ndev);
  1386. }
  1387. }
  1388. }
  1389. ignore_link:
  1390. if (intr_status & EESR_TWB) {
  1391. /* Unused write back interrupt */
  1392. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1393. ndev->stats.tx_aborted_errors++;
  1394. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1395. }
  1396. }
  1397. if (intr_status & EESR_RABT) {
  1398. /* Receive Abort int */
  1399. if (intr_status & EESR_RFRMER) {
  1400. /* Receive Frame Overflow int */
  1401. ndev->stats.rx_frame_errors++;
  1402. }
  1403. }
  1404. if (intr_status & EESR_TDE) {
  1405. /* Transmit Descriptor Empty int */
  1406. ndev->stats.tx_fifo_errors++;
  1407. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1408. }
  1409. if (intr_status & EESR_TFE) {
  1410. /* FIFO under flow */
  1411. ndev->stats.tx_fifo_errors++;
  1412. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1413. }
  1414. if (intr_status & EESR_RDE) {
  1415. /* Receive Descriptor Empty int */
  1416. ndev->stats.rx_over_errors++;
  1417. }
  1418. if (intr_status & EESR_RFE) {
  1419. /* Receive FIFO Overflow int */
  1420. ndev->stats.rx_fifo_errors++;
  1421. }
  1422. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1423. /* Address Error */
  1424. ndev->stats.tx_fifo_errors++;
  1425. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1426. }
  1427. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1428. if (mdp->cd->no_ade)
  1429. mask &= ~EESR_ADE;
  1430. if (intr_status & mask) {
  1431. /* Tx error */
  1432. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1433. /* dmesg */
  1434. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1435. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1436. (u32)ndev->state, edtrr);
  1437. /* dirty buffer free */
  1438. sh_eth_txfree(ndev);
  1439. /* SH7712 BUG */
  1440. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1441. /* tx dma start */
  1442. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1443. }
  1444. /* wakeup */
  1445. netif_wake_queue(ndev);
  1446. }
  1447. }
  1448. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1449. {
  1450. struct net_device *ndev = netdev;
  1451. struct sh_eth_private *mdp = netdev_priv(ndev);
  1452. struct sh_eth_cpu_data *cd = mdp->cd;
  1453. irqreturn_t ret = IRQ_NONE;
  1454. unsigned long intr_status, intr_enable;
  1455. spin_lock(&mdp->lock);
  1456. /* Get interrupt status */
  1457. intr_status = sh_eth_read(ndev, EESR);
  1458. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1459. * enabled since it's the one that comes thru regardless of the mask,
  1460. * and we need to fully handle it in sh_eth_error() in order to quench
  1461. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1462. */
  1463. intr_enable = sh_eth_read(ndev, EESIPR);
  1464. intr_status &= intr_enable | DMAC_M_ECI;
  1465. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1466. ret = IRQ_HANDLED;
  1467. else
  1468. goto out;
  1469. if (!likely(mdp->irq_enabled)) {
  1470. sh_eth_write(ndev, 0, EESIPR);
  1471. goto out;
  1472. }
  1473. if (intr_status & EESR_RX_CHECK) {
  1474. if (napi_schedule_prep(&mdp->napi)) {
  1475. /* Mask Rx interrupts */
  1476. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1477. EESIPR);
  1478. __napi_schedule(&mdp->napi);
  1479. } else {
  1480. netdev_warn(ndev,
  1481. "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
  1482. intr_status, intr_enable);
  1483. }
  1484. }
  1485. /* Tx Check */
  1486. if (intr_status & cd->tx_check) {
  1487. /* Clear Tx interrupts */
  1488. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1489. sh_eth_txfree(ndev);
  1490. netif_wake_queue(ndev);
  1491. }
  1492. if (intr_status & cd->eesr_err_check) {
  1493. /* Clear error interrupts */
  1494. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1495. sh_eth_error(ndev, intr_status);
  1496. }
  1497. out:
  1498. spin_unlock(&mdp->lock);
  1499. return ret;
  1500. }
  1501. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1502. {
  1503. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1504. napi);
  1505. struct net_device *ndev = napi->dev;
  1506. int quota = budget;
  1507. unsigned long intr_status;
  1508. for (;;) {
  1509. intr_status = sh_eth_read(ndev, EESR);
  1510. if (!(intr_status & EESR_RX_CHECK))
  1511. break;
  1512. /* Clear Rx interrupts */
  1513. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1514. if (sh_eth_rx(ndev, intr_status, &quota))
  1515. goto out;
  1516. }
  1517. napi_complete(napi);
  1518. /* Reenable Rx interrupts */
  1519. if (mdp->irq_enabled)
  1520. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1521. out:
  1522. return budget - quota;
  1523. }
  1524. /* PHY state control function */
  1525. static void sh_eth_adjust_link(struct net_device *ndev)
  1526. {
  1527. struct sh_eth_private *mdp = netdev_priv(ndev);
  1528. struct phy_device *phydev = mdp->phydev;
  1529. int new_state = 0;
  1530. if (phydev->link) {
  1531. if (phydev->duplex != mdp->duplex) {
  1532. new_state = 1;
  1533. mdp->duplex = phydev->duplex;
  1534. if (mdp->cd->set_duplex)
  1535. mdp->cd->set_duplex(ndev);
  1536. }
  1537. if (phydev->speed != mdp->speed) {
  1538. new_state = 1;
  1539. mdp->speed = phydev->speed;
  1540. if (mdp->cd->set_rate)
  1541. mdp->cd->set_rate(ndev);
  1542. }
  1543. if (!mdp->link) {
  1544. sh_eth_write(ndev,
  1545. sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
  1546. ECMR);
  1547. new_state = 1;
  1548. mdp->link = phydev->link;
  1549. if (mdp->cd->no_psr || mdp->no_ether_link)
  1550. sh_eth_rcv_snd_enable(ndev);
  1551. }
  1552. } else if (mdp->link) {
  1553. new_state = 1;
  1554. mdp->link = 0;
  1555. mdp->speed = 0;
  1556. mdp->duplex = -1;
  1557. if (mdp->cd->no_psr || mdp->no_ether_link)
  1558. sh_eth_rcv_snd_disable(ndev);
  1559. }
  1560. if (new_state && netif_msg_link(mdp))
  1561. phy_print_status(phydev);
  1562. }
  1563. /* PHY init function */
  1564. static int sh_eth_phy_init(struct net_device *ndev)
  1565. {
  1566. struct device_node *np = ndev->dev.parent->of_node;
  1567. struct sh_eth_private *mdp = netdev_priv(ndev);
  1568. struct phy_device *phydev = NULL;
  1569. mdp->link = 0;
  1570. mdp->speed = 0;
  1571. mdp->duplex = -1;
  1572. /* Try connect to PHY */
  1573. if (np) {
  1574. struct device_node *pn;
  1575. pn = of_parse_phandle(np, "phy-handle", 0);
  1576. phydev = of_phy_connect(ndev, pn,
  1577. sh_eth_adjust_link, 0,
  1578. mdp->phy_interface);
  1579. if (!phydev)
  1580. phydev = ERR_PTR(-ENOENT);
  1581. } else {
  1582. char phy_id[MII_BUS_ID_SIZE + 3];
  1583. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1584. mdp->mii_bus->id, mdp->phy_id);
  1585. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1586. mdp->phy_interface);
  1587. }
  1588. if (IS_ERR(phydev)) {
  1589. netdev_err(ndev, "failed to connect PHY\n");
  1590. return PTR_ERR(phydev);
  1591. }
  1592. netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
  1593. phydev->addr, phydev->irq, phydev->drv->name);
  1594. mdp->phydev = phydev;
  1595. return 0;
  1596. }
  1597. /* PHY control start function */
  1598. static int sh_eth_phy_start(struct net_device *ndev)
  1599. {
  1600. struct sh_eth_private *mdp = netdev_priv(ndev);
  1601. int ret;
  1602. ret = sh_eth_phy_init(ndev);
  1603. if (ret)
  1604. return ret;
  1605. phy_start(mdp->phydev);
  1606. return 0;
  1607. }
  1608. static int sh_eth_get_settings(struct net_device *ndev,
  1609. struct ethtool_cmd *ecmd)
  1610. {
  1611. struct sh_eth_private *mdp = netdev_priv(ndev);
  1612. unsigned long flags;
  1613. int ret;
  1614. if (!mdp->phydev)
  1615. return -ENODEV;
  1616. spin_lock_irqsave(&mdp->lock, flags);
  1617. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1618. spin_unlock_irqrestore(&mdp->lock, flags);
  1619. return ret;
  1620. }
  1621. static int sh_eth_set_settings(struct net_device *ndev,
  1622. struct ethtool_cmd *ecmd)
  1623. {
  1624. struct sh_eth_private *mdp = netdev_priv(ndev);
  1625. unsigned long flags;
  1626. int ret;
  1627. if (!mdp->phydev)
  1628. return -ENODEV;
  1629. spin_lock_irqsave(&mdp->lock, flags);
  1630. /* disable tx and rx */
  1631. sh_eth_rcv_snd_disable(ndev);
  1632. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1633. if (ret)
  1634. goto error_exit;
  1635. if (ecmd->duplex == DUPLEX_FULL)
  1636. mdp->duplex = 1;
  1637. else
  1638. mdp->duplex = 0;
  1639. if (mdp->cd->set_duplex)
  1640. mdp->cd->set_duplex(ndev);
  1641. error_exit:
  1642. mdelay(1);
  1643. /* enable tx and rx */
  1644. sh_eth_rcv_snd_enable(ndev);
  1645. spin_unlock_irqrestore(&mdp->lock, flags);
  1646. return ret;
  1647. }
  1648. static int sh_eth_nway_reset(struct net_device *ndev)
  1649. {
  1650. struct sh_eth_private *mdp = netdev_priv(ndev);
  1651. unsigned long flags;
  1652. int ret;
  1653. if (!mdp->phydev)
  1654. return -ENODEV;
  1655. spin_lock_irqsave(&mdp->lock, flags);
  1656. ret = phy_start_aneg(mdp->phydev);
  1657. spin_unlock_irqrestore(&mdp->lock, flags);
  1658. return ret;
  1659. }
  1660. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1661. {
  1662. struct sh_eth_private *mdp = netdev_priv(ndev);
  1663. return mdp->msg_enable;
  1664. }
  1665. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1666. {
  1667. struct sh_eth_private *mdp = netdev_priv(ndev);
  1668. mdp->msg_enable = value;
  1669. }
  1670. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1671. "rx_current", "tx_current",
  1672. "rx_dirty", "tx_dirty",
  1673. };
  1674. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1675. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1676. {
  1677. switch (sset) {
  1678. case ETH_SS_STATS:
  1679. return SH_ETH_STATS_LEN;
  1680. default:
  1681. return -EOPNOTSUPP;
  1682. }
  1683. }
  1684. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1685. struct ethtool_stats *stats, u64 *data)
  1686. {
  1687. struct sh_eth_private *mdp = netdev_priv(ndev);
  1688. int i = 0;
  1689. /* device-specific stats */
  1690. data[i++] = mdp->cur_rx;
  1691. data[i++] = mdp->cur_tx;
  1692. data[i++] = mdp->dirty_rx;
  1693. data[i++] = mdp->dirty_tx;
  1694. }
  1695. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1696. {
  1697. switch (stringset) {
  1698. case ETH_SS_STATS:
  1699. memcpy(data, *sh_eth_gstrings_stats,
  1700. sizeof(sh_eth_gstrings_stats));
  1701. break;
  1702. }
  1703. }
  1704. static void sh_eth_get_ringparam(struct net_device *ndev,
  1705. struct ethtool_ringparam *ring)
  1706. {
  1707. struct sh_eth_private *mdp = netdev_priv(ndev);
  1708. ring->rx_max_pending = RX_RING_MAX;
  1709. ring->tx_max_pending = TX_RING_MAX;
  1710. ring->rx_pending = mdp->num_rx_ring;
  1711. ring->tx_pending = mdp->num_tx_ring;
  1712. }
  1713. static int sh_eth_set_ringparam(struct net_device *ndev,
  1714. struct ethtool_ringparam *ring)
  1715. {
  1716. struct sh_eth_private *mdp = netdev_priv(ndev);
  1717. int ret;
  1718. if (ring->tx_pending > TX_RING_MAX ||
  1719. ring->rx_pending > RX_RING_MAX ||
  1720. ring->tx_pending < TX_RING_MIN ||
  1721. ring->rx_pending < RX_RING_MIN)
  1722. return -EINVAL;
  1723. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1724. return -EINVAL;
  1725. if (netif_running(ndev)) {
  1726. netif_device_detach(ndev);
  1727. netif_tx_disable(ndev);
  1728. /* Serialise with the interrupt handler and NAPI, then
  1729. * disable interrupts. We have to clear the
  1730. * irq_enabled flag first to ensure that interrupts
  1731. * won't be re-enabled.
  1732. */
  1733. mdp->irq_enabled = false;
  1734. synchronize_irq(ndev->irq);
  1735. napi_synchronize(&mdp->napi);
  1736. sh_eth_write(ndev, 0x0000, EESIPR);
  1737. sh_eth_dev_exit(ndev);
  1738. /* Free all the skbuffs in the Rx queue. */
  1739. sh_eth_ring_free(ndev);
  1740. /* Free DMA buffer */
  1741. sh_eth_free_dma_buffer(mdp);
  1742. }
  1743. /* Set new parameters */
  1744. mdp->num_rx_ring = ring->rx_pending;
  1745. mdp->num_tx_ring = ring->tx_pending;
  1746. if (netif_running(ndev)) {
  1747. ret = sh_eth_ring_init(ndev);
  1748. if (ret < 0) {
  1749. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1750. __func__);
  1751. return ret;
  1752. }
  1753. ret = sh_eth_dev_init(ndev, false);
  1754. if (ret < 0) {
  1755. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1756. __func__);
  1757. return ret;
  1758. }
  1759. mdp->irq_enabled = true;
  1760. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1761. /* Setting the Rx mode will start the Rx process. */
  1762. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1763. netif_device_attach(ndev);
  1764. }
  1765. return 0;
  1766. }
  1767. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1768. .get_settings = sh_eth_get_settings,
  1769. .set_settings = sh_eth_set_settings,
  1770. .nway_reset = sh_eth_nway_reset,
  1771. .get_msglevel = sh_eth_get_msglevel,
  1772. .set_msglevel = sh_eth_set_msglevel,
  1773. .get_link = ethtool_op_get_link,
  1774. .get_strings = sh_eth_get_strings,
  1775. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1776. .get_sset_count = sh_eth_get_sset_count,
  1777. .get_ringparam = sh_eth_get_ringparam,
  1778. .set_ringparam = sh_eth_set_ringparam,
  1779. };
  1780. /* network device open function */
  1781. static int sh_eth_open(struct net_device *ndev)
  1782. {
  1783. int ret = 0;
  1784. struct sh_eth_private *mdp = netdev_priv(ndev);
  1785. pm_runtime_get_sync(&mdp->pdev->dev);
  1786. napi_enable(&mdp->napi);
  1787. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1788. mdp->cd->irq_flags, ndev->name, ndev);
  1789. if (ret) {
  1790. netdev_err(ndev, "Can not assign IRQ number\n");
  1791. goto out_napi_off;
  1792. }
  1793. /* Descriptor set */
  1794. ret = sh_eth_ring_init(ndev);
  1795. if (ret)
  1796. goto out_free_irq;
  1797. /* device init */
  1798. ret = sh_eth_dev_init(ndev, true);
  1799. if (ret)
  1800. goto out_free_irq;
  1801. /* PHY control start*/
  1802. ret = sh_eth_phy_start(ndev);
  1803. if (ret)
  1804. goto out_free_irq;
  1805. mdp->is_opened = 1;
  1806. return ret;
  1807. out_free_irq:
  1808. free_irq(ndev->irq, ndev);
  1809. out_napi_off:
  1810. napi_disable(&mdp->napi);
  1811. pm_runtime_put_sync(&mdp->pdev->dev);
  1812. return ret;
  1813. }
  1814. /* Timeout function */
  1815. static void sh_eth_tx_timeout(struct net_device *ndev)
  1816. {
  1817. struct sh_eth_private *mdp = netdev_priv(ndev);
  1818. struct sh_eth_rxdesc *rxdesc;
  1819. int i;
  1820. netif_stop_queue(ndev);
  1821. netif_err(mdp, timer, ndev,
  1822. "transmit timed out, status %8.8x, resetting...\n",
  1823. (int)sh_eth_read(ndev, EESR));
  1824. /* tx_errors count up */
  1825. ndev->stats.tx_errors++;
  1826. /* Free all the skbuffs in the Rx queue. */
  1827. for (i = 0; i < mdp->num_rx_ring; i++) {
  1828. rxdesc = &mdp->rx_ring[i];
  1829. rxdesc->status = 0;
  1830. rxdesc->addr = 0xBADF00D0;
  1831. dev_kfree_skb(mdp->rx_skbuff[i]);
  1832. mdp->rx_skbuff[i] = NULL;
  1833. }
  1834. for (i = 0; i < mdp->num_tx_ring; i++) {
  1835. dev_kfree_skb(mdp->tx_skbuff[i]);
  1836. mdp->tx_skbuff[i] = NULL;
  1837. }
  1838. /* device init */
  1839. sh_eth_dev_init(ndev, true);
  1840. }
  1841. /* Packet transmit function */
  1842. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1843. {
  1844. struct sh_eth_private *mdp = netdev_priv(ndev);
  1845. struct sh_eth_txdesc *txdesc;
  1846. u32 entry;
  1847. unsigned long flags;
  1848. spin_lock_irqsave(&mdp->lock, flags);
  1849. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1850. if (!sh_eth_txfree(ndev)) {
  1851. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  1852. netif_stop_queue(ndev);
  1853. spin_unlock_irqrestore(&mdp->lock, flags);
  1854. return NETDEV_TX_BUSY;
  1855. }
  1856. }
  1857. spin_unlock_irqrestore(&mdp->lock, flags);
  1858. if (skb_padto(skb, ETH_ZLEN))
  1859. return NETDEV_TX_OK;
  1860. entry = mdp->cur_tx % mdp->num_tx_ring;
  1861. mdp->tx_skbuff[entry] = skb;
  1862. txdesc = &mdp->tx_ring[entry];
  1863. /* soft swap. */
  1864. if (!mdp->cd->hw_swap)
  1865. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1866. skb->len + 2);
  1867. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1868. DMA_TO_DEVICE);
  1869. if (dma_mapping_error(&ndev->dev, txdesc->addr)) {
  1870. kfree_skb(skb);
  1871. return NETDEV_TX_OK;
  1872. }
  1873. txdesc->buffer_length = skb->len;
  1874. if (entry >= mdp->num_tx_ring - 1)
  1875. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1876. else
  1877. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1878. mdp->cur_tx++;
  1879. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  1880. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1881. return NETDEV_TX_OK;
  1882. }
  1883. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1884. {
  1885. struct sh_eth_private *mdp = netdev_priv(ndev);
  1886. if (sh_eth_is_rz_fast_ether(mdp))
  1887. return &ndev->stats;
  1888. if (!mdp->is_opened)
  1889. return &ndev->stats;
  1890. ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1891. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1892. ndev->stats.collisions += sh_eth_read(ndev, CDCR);
  1893. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1894. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1895. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1896. if (sh_eth_is_gether(mdp)) {
  1897. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
  1898. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1899. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
  1900. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1901. } else {
  1902. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1903. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1904. }
  1905. return &ndev->stats;
  1906. }
  1907. /* device close function */
  1908. static int sh_eth_close(struct net_device *ndev)
  1909. {
  1910. struct sh_eth_private *mdp = netdev_priv(ndev);
  1911. netif_stop_queue(ndev);
  1912. /* Serialise with the interrupt handler and NAPI, then disable
  1913. * interrupts. We have to clear the irq_enabled flag first to
  1914. * ensure that interrupts won't be re-enabled.
  1915. */
  1916. mdp->irq_enabled = false;
  1917. synchronize_irq(ndev->irq);
  1918. napi_disable(&mdp->napi);
  1919. sh_eth_write(ndev, 0x0000, EESIPR);
  1920. sh_eth_dev_exit(ndev);
  1921. /* PHY Disconnect */
  1922. if (mdp->phydev) {
  1923. phy_stop(mdp->phydev);
  1924. phy_disconnect(mdp->phydev);
  1925. mdp->phydev = NULL;
  1926. }
  1927. free_irq(ndev->irq, ndev);
  1928. /* Free all the skbuffs in the Rx queue. */
  1929. sh_eth_ring_free(ndev);
  1930. /* free DMA buffer */
  1931. sh_eth_free_dma_buffer(mdp);
  1932. pm_runtime_put_sync(&mdp->pdev->dev);
  1933. mdp->is_opened = 0;
  1934. return 0;
  1935. }
  1936. /* ioctl to device function */
  1937. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  1938. {
  1939. struct sh_eth_private *mdp = netdev_priv(ndev);
  1940. struct phy_device *phydev = mdp->phydev;
  1941. if (!netif_running(ndev))
  1942. return -EINVAL;
  1943. if (!phydev)
  1944. return -ENODEV;
  1945. return phy_mii_ioctl(phydev, rq, cmd);
  1946. }
  1947. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  1948. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  1949. int entry)
  1950. {
  1951. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  1952. }
  1953. static u32 sh_eth_tsu_get_post_mask(int entry)
  1954. {
  1955. return 0x0f << (28 - ((entry % 8) * 4));
  1956. }
  1957. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  1958. {
  1959. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  1960. }
  1961. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  1962. int entry)
  1963. {
  1964. struct sh_eth_private *mdp = netdev_priv(ndev);
  1965. u32 tmp;
  1966. void *reg_offset;
  1967. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1968. tmp = ioread32(reg_offset);
  1969. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  1970. }
  1971. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  1972. int entry)
  1973. {
  1974. struct sh_eth_private *mdp = netdev_priv(ndev);
  1975. u32 post_mask, ref_mask, tmp;
  1976. void *reg_offset;
  1977. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1978. post_mask = sh_eth_tsu_get_post_mask(entry);
  1979. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  1980. tmp = ioread32(reg_offset);
  1981. iowrite32(tmp & ~post_mask, reg_offset);
  1982. /* If other port enables, the function returns "true" */
  1983. return tmp & ref_mask;
  1984. }
  1985. static int sh_eth_tsu_busy(struct net_device *ndev)
  1986. {
  1987. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  1988. struct sh_eth_private *mdp = netdev_priv(ndev);
  1989. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  1990. udelay(10);
  1991. timeout--;
  1992. if (timeout <= 0) {
  1993. netdev_err(ndev, "%s: timeout\n", __func__);
  1994. return -ETIMEDOUT;
  1995. }
  1996. }
  1997. return 0;
  1998. }
  1999. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2000. const u8 *addr)
  2001. {
  2002. u32 val;
  2003. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2004. iowrite32(val, reg);
  2005. if (sh_eth_tsu_busy(ndev) < 0)
  2006. return -EBUSY;
  2007. val = addr[4] << 8 | addr[5];
  2008. iowrite32(val, reg + 4);
  2009. if (sh_eth_tsu_busy(ndev) < 0)
  2010. return -EBUSY;
  2011. return 0;
  2012. }
  2013. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2014. {
  2015. u32 val;
  2016. val = ioread32(reg);
  2017. addr[0] = (val >> 24) & 0xff;
  2018. addr[1] = (val >> 16) & 0xff;
  2019. addr[2] = (val >> 8) & 0xff;
  2020. addr[3] = val & 0xff;
  2021. val = ioread32(reg + 4);
  2022. addr[4] = (val >> 8) & 0xff;
  2023. addr[5] = val & 0xff;
  2024. }
  2025. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2026. {
  2027. struct sh_eth_private *mdp = netdev_priv(ndev);
  2028. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2029. int i;
  2030. u8 c_addr[ETH_ALEN];
  2031. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2032. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2033. if (ether_addr_equal(addr, c_addr))
  2034. return i;
  2035. }
  2036. return -ENOENT;
  2037. }
  2038. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2039. {
  2040. u8 blank[ETH_ALEN];
  2041. int entry;
  2042. memset(blank, 0, sizeof(blank));
  2043. entry = sh_eth_tsu_find_entry(ndev, blank);
  2044. return (entry < 0) ? -ENOMEM : entry;
  2045. }
  2046. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2047. int entry)
  2048. {
  2049. struct sh_eth_private *mdp = netdev_priv(ndev);
  2050. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2051. int ret;
  2052. u8 blank[ETH_ALEN];
  2053. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2054. ~(1 << (31 - entry)), TSU_TEN);
  2055. memset(blank, 0, sizeof(blank));
  2056. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2057. if (ret < 0)
  2058. return ret;
  2059. return 0;
  2060. }
  2061. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2062. {
  2063. struct sh_eth_private *mdp = netdev_priv(ndev);
  2064. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2065. int i, ret;
  2066. if (!mdp->cd->tsu)
  2067. return 0;
  2068. i = sh_eth_tsu_find_entry(ndev, addr);
  2069. if (i < 0) {
  2070. /* No entry found, create one */
  2071. i = sh_eth_tsu_find_empty(ndev);
  2072. if (i < 0)
  2073. return -ENOMEM;
  2074. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2075. if (ret < 0)
  2076. return ret;
  2077. /* Enable the entry */
  2078. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2079. (1 << (31 - i)), TSU_TEN);
  2080. }
  2081. /* Entry found or created, enable POST */
  2082. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2083. return 0;
  2084. }
  2085. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2086. {
  2087. struct sh_eth_private *mdp = netdev_priv(ndev);
  2088. int i, ret;
  2089. if (!mdp->cd->tsu)
  2090. return 0;
  2091. i = sh_eth_tsu_find_entry(ndev, addr);
  2092. if (i) {
  2093. /* Entry found */
  2094. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2095. goto done;
  2096. /* Disable the entry if both ports was disabled */
  2097. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2098. if (ret < 0)
  2099. return ret;
  2100. }
  2101. done:
  2102. return 0;
  2103. }
  2104. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2105. {
  2106. struct sh_eth_private *mdp = netdev_priv(ndev);
  2107. int i, ret;
  2108. if (!mdp->cd->tsu)
  2109. return 0;
  2110. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2111. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2112. continue;
  2113. /* Disable the entry if both ports was disabled */
  2114. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2115. if (ret < 0)
  2116. return ret;
  2117. }
  2118. return 0;
  2119. }
  2120. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2121. {
  2122. struct sh_eth_private *mdp = netdev_priv(ndev);
  2123. u8 addr[ETH_ALEN];
  2124. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2125. int i;
  2126. if (!mdp->cd->tsu)
  2127. return;
  2128. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2129. sh_eth_tsu_read_entry(reg_offset, addr);
  2130. if (is_multicast_ether_addr(addr))
  2131. sh_eth_tsu_del_entry(ndev, addr);
  2132. }
  2133. }
  2134. /* Update promiscuous flag and multicast filter */
  2135. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2136. {
  2137. struct sh_eth_private *mdp = netdev_priv(ndev);
  2138. u32 ecmr_bits;
  2139. int mcast_all = 0;
  2140. unsigned long flags;
  2141. spin_lock_irqsave(&mdp->lock, flags);
  2142. /* Initial condition is MCT = 1, PRM = 0.
  2143. * Depending on ndev->flags, set PRM or clear MCT
  2144. */
  2145. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2146. if (mdp->cd->tsu)
  2147. ecmr_bits |= ECMR_MCT;
  2148. if (!(ndev->flags & IFF_MULTICAST)) {
  2149. sh_eth_tsu_purge_mcast(ndev);
  2150. mcast_all = 1;
  2151. }
  2152. if (ndev->flags & IFF_ALLMULTI) {
  2153. sh_eth_tsu_purge_mcast(ndev);
  2154. ecmr_bits &= ~ECMR_MCT;
  2155. mcast_all = 1;
  2156. }
  2157. if (ndev->flags & IFF_PROMISC) {
  2158. sh_eth_tsu_purge_all(ndev);
  2159. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2160. } else if (mdp->cd->tsu) {
  2161. struct netdev_hw_addr *ha;
  2162. netdev_for_each_mc_addr(ha, ndev) {
  2163. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2164. continue;
  2165. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2166. if (!mcast_all) {
  2167. sh_eth_tsu_purge_mcast(ndev);
  2168. ecmr_bits &= ~ECMR_MCT;
  2169. mcast_all = 1;
  2170. }
  2171. }
  2172. }
  2173. }
  2174. /* update the ethernet mode */
  2175. sh_eth_write(ndev, ecmr_bits, ECMR);
  2176. spin_unlock_irqrestore(&mdp->lock, flags);
  2177. }
  2178. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2179. {
  2180. if (!mdp->port)
  2181. return TSU_VTAG0;
  2182. else
  2183. return TSU_VTAG1;
  2184. }
  2185. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2186. __be16 proto, u16 vid)
  2187. {
  2188. struct sh_eth_private *mdp = netdev_priv(ndev);
  2189. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2190. if (unlikely(!mdp->cd->tsu))
  2191. return -EPERM;
  2192. /* No filtering if vid = 0 */
  2193. if (!vid)
  2194. return 0;
  2195. mdp->vlan_num_ids++;
  2196. /* The controller has one VLAN tag HW filter. So, if the filter is
  2197. * already enabled, the driver disables it and the filte
  2198. */
  2199. if (mdp->vlan_num_ids > 1) {
  2200. /* disable VLAN filter */
  2201. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2202. return 0;
  2203. }
  2204. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2205. vtag_reg_index);
  2206. return 0;
  2207. }
  2208. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2209. __be16 proto, u16 vid)
  2210. {
  2211. struct sh_eth_private *mdp = netdev_priv(ndev);
  2212. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2213. if (unlikely(!mdp->cd->tsu))
  2214. return -EPERM;
  2215. /* No filtering if vid = 0 */
  2216. if (!vid)
  2217. return 0;
  2218. mdp->vlan_num_ids--;
  2219. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2220. return 0;
  2221. }
  2222. /* SuperH's TSU register init function */
  2223. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2224. {
  2225. if (sh_eth_is_rz_fast_ether(mdp)) {
  2226. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2227. return;
  2228. }
  2229. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2230. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2231. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2232. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2233. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2234. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2235. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2236. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2237. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2238. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2239. if (sh_eth_is_gether(mdp)) {
  2240. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2241. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2242. } else {
  2243. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2244. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2245. }
  2246. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2247. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2248. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2249. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2250. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2251. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2252. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2253. }
  2254. /* MDIO bus release function */
  2255. static int sh_mdio_release(struct sh_eth_private *mdp)
  2256. {
  2257. /* unregister mdio bus */
  2258. mdiobus_unregister(mdp->mii_bus);
  2259. /* free bitbang info */
  2260. free_mdio_bitbang(mdp->mii_bus);
  2261. return 0;
  2262. }
  2263. /* MDIO bus init function */
  2264. static int sh_mdio_init(struct sh_eth_private *mdp,
  2265. struct sh_eth_plat_data *pd)
  2266. {
  2267. int ret, i;
  2268. struct bb_info *bitbang;
  2269. struct platform_device *pdev = mdp->pdev;
  2270. struct device *dev = &mdp->pdev->dev;
  2271. /* create bit control struct for PHY */
  2272. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2273. if (!bitbang)
  2274. return -ENOMEM;
  2275. /* bitbang init */
  2276. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2277. bitbang->set_gate = pd->set_mdio_gate;
  2278. bitbang->mdi_msk = PIR_MDI;
  2279. bitbang->mdo_msk = PIR_MDO;
  2280. bitbang->mmd_msk = PIR_MMD;
  2281. bitbang->mdc_msk = PIR_MDC;
  2282. bitbang->ctrl.ops = &bb_ops;
  2283. /* MII controller setting */
  2284. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2285. if (!mdp->mii_bus)
  2286. return -ENOMEM;
  2287. /* Hook up MII support for ethtool */
  2288. mdp->mii_bus->name = "sh_mii";
  2289. mdp->mii_bus->parent = dev;
  2290. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2291. pdev->name, pdev->id);
  2292. /* PHY IRQ */
  2293. mdp->mii_bus->irq = devm_kmalloc_array(dev, PHY_MAX_ADDR, sizeof(int),
  2294. GFP_KERNEL);
  2295. if (!mdp->mii_bus->irq) {
  2296. ret = -ENOMEM;
  2297. goto out_free_bus;
  2298. }
  2299. /* register MDIO bus */
  2300. if (dev->of_node) {
  2301. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2302. } else {
  2303. for (i = 0; i < PHY_MAX_ADDR; i++)
  2304. mdp->mii_bus->irq[i] = PHY_POLL;
  2305. if (pd->phy_irq > 0)
  2306. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2307. ret = mdiobus_register(mdp->mii_bus);
  2308. }
  2309. if (ret)
  2310. goto out_free_bus;
  2311. return 0;
  2312. out_free_bus:
  2313. free_mdio_bitbang(mdp->mii_bus);
  2314. return ret;
  2315. }
  2316. static const u16 *sh_eth_get_register_offset(int register_type)
  2317. {
  2318. const u16 *reg_offset = NULL;
  2319. switch (register_type) {
  2320. case SH_ETH_REG_GIGABIT:
  2321. reg_offset = sh_eth_offset_gigabit;
  2322. break;
  2323. case SH_ETH_REG_FAST_RZ:
  2324. reg_offset = sh_eth_offset_fast_rz;
  2325. break;
  2326. case SH_ETH_REG_FAST_RCAR:
  2327. reg_offset = sh_eth_offset_fast_rcar;
  2328. break;
  2329. case SH_ETH_REG_FAST_SH4:
  2330. reg_offset = sh_eth_offset_fast_sh4;
  2331. break;
  2332. case SH_ETH_REG_FAST_SH3_SH2:
  2333. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2334. break;
  2335. default:
  2336. break;
  2337. }
  2338. return reg_offset;
  2339. }
  2340. static const struct net_device_ops sh_eth_netdev_ops = {
  2341. .ndo_open = sh_eth_open,
  2342. .ndo_stop = sh_eth_close,
  2343. .ndo_start_xmit = sh_eth_start_xmit,
  2344. .ndo_get_stats = sh_eth_get_stats,
  2345. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2346. .ndo_tx_timeout = sh_eth_tx_timeout,
  2347. .ndo_do_ioctl = sh_eth_do_ioctl,
  2348. .ndo_validate_addr = eth_validate_addr,
  2349. .ndo_set_mac_address = eth_mac_addr,
  2350. .ndo_change_mtu = eth_change_mtu,
  2351. };
  2352. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2353. .ndo_open = sh_eth_open,
  2354. .ndo_stop = sh_eth_close,
  2355. .ndo_start_xmit = sh_eth_start_xmit,
  2356. .ndo_get_stats = sh_eth_get_stats,
  2357. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2358. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2359. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2360. .ndo_tx_timeout = sh_eth_tx_timeout,
  2361. .ndo_do_ioctl = sh_eth_do_ioctl,
  2362. .ndo_validate_addr = eth_validate_addr,
  2363. .ndo_set_mac_address = eth_mac_addr,
  2364. .ndo_change_mtu = eth_change_mtu,
  2365. };
  2366. #ifdef CONFIG_OF
  2367. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2368. {
  2369. struct device_node *np = dev->of_node;
  2370. struct sh_eth_plat_data *pdata;
  2371. const char *mac_addr;
  2372. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2373. if (!pdata)
  2374. return NULL;
  2375. pdata->phy_interface = of_get_phy_mode(np);
  2376. mac_addr = of_get_mac_address(np);
  2377. if (mac_addr)
  2378. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2379. pdata->no_ether_link =
  2380. of_property_read_bool(np, "renesas,no-ether-link");
  2381. pdata->ether_link_active_low =
  2382. of_property_read_bool(np, "renesas,ether-link-active-low");
  2383. return pdata;
  2384. }
  2385. static const struct of_device_id sh_eth_match_table[] = {
  2386. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2387. { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
  2388. { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
  2389. { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
  2390. { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
  2391. { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
  2392. { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
  2393. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2394. { }
  2395. };
  2396. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2397. #else
  2398. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2399. {
  2400. return NULL;
  2401. }
  2402. #endif
  2403. static int sh_eth_drv_probe(struct platform_device *pdev)
  2404. {
  2405. int ret, devno = 0;
  2406. struct resource *res;
  2407. struct net_device *ndev = NULL;
  2408. struct sh_eth_private *mdp = NULL;
  2409. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2410. const struct platform_device_id *id = platform_get_device_id(pdev);
  2411. /* get base addr */
  2412. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2413. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2414. if (!ndev)
  2415. return -ENOMEM;
  2416. pm_runtime_enable(&pdev->dev);
  2417. pm_runtime_get_sync(&pdev->dev);
  2418. devno = pdev->id;
  2419. if (devno < 0)
  2420. devno = 0;
  2421. ndev->dma = -1;
  2422. ret = platform_get_irq(pdev, 0);
  2423. if (ret < 0) {
  2424. ret = -ENODEV;
  2425. goto out_release;
  2426. }
  2427. ndev->irq = ret;
  2428. SET_NETDEV_DEV(ndev, &pdev->dev);
  2429. mdp = netdev_priv(ndev);
  2430. mdp->num_tx_ring = TX_RING_SIZE;
  2431. mdp->num_rx_ring = RX_RING_SIZE;
  2432. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2433. if (IS_ERR(mdp->addr)) {
  2434. ret = PTR_ERR(mdp->addr);
  2435. goto out_release;
  2436. }
  2437. ndev->base_addr = res->start;
  2438. spin_lock_init(&mdp->lock);
  2439. mdp->pdev = pdev;
  2440. if (pdev->dev.of_node)
  2441. pd = sh_eth_parse_dt(&pdev->dev);
  2442. if (!pd) {
  2443. dev_err(&pdev->dev, "no platform data\n");
  2444. ret = -EINVAL;
  2445. goto out_release;
  2446. }
  2447. /* get PHY ID */
  2448. mdp->phy_id = pd->phy;
  2449. mdp->phy_interface = pd->phy_interface;
  2450. /* EDMAC endian */
  2451. mdp->edmac_endian = pd->edmac_endian;
  2452. mdp->no_ether_link = pd->no_ether_link;
  2453. mdp->ether_link_active_low = pd->ether_link_active_low;
  2454. /* set cpu data */
  2455. if (id) {
  2456. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2457. } else {
  2458. const struct of_device_id *match;
  2459. match = of_match_device(of_match_ptr(sh_eth_match_table),
  2460. &pdev->dev);
  2461. mdp->cd = (struct sh_eth_cpu_data *)match->data;
  2462. }
  2463. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2464. if (!mdp->reg_offset) {
  2465. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2466. mdp->cd->register_type);
  2467. ret = -EINVAL;
  2468. goto out_release;
  2469. }
  2470. sh_eth_set_default_cpu_data(mdp->cd);
  2471. /* set function */
  2472. if (mdp->cd->tsu)
  2473. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2474. else
  2475. ndev->netdev_ops = &sh_eth_netdev_ops;
  2476. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2477. ndev->watchdog_timeo = TX_TIMEOUT;
  2478. /* debug message level */
  2479. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2480. /* read and set MAC address */
  2481. read_mac_address(ndev, pd->mac_addr);
  2482. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2483. dev_warn(&pdev->dev,
  2484. "no valid MAC address supplied, using a random one.\n");
  2485. eth_hw_addr_random(ndev);
  2486. }
  2487. /* ioremap the TSU registers */
  2488. if (mdp->cd->tsu) {
  2489. struct resource *rtsu;
  2490. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2491. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2492. if (IS_ERR(mdp->tsu_addr)) {
  2493. ret = PTR_ERR(mdp->tsu_addr);
  2494. goto out_release;
  2495. }
  2496. mdp->port = devno % 2;
  2497. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2498. }
  2499. /* initialize first or needed device */
  2500. if (!devno || pd->needs_init) {
  2501. if (mdp->cd->chip_reset)
  2502. mdp->cd->chip_reset(ndev);
  2503. if (mdp->cd->tsu) {
  2504. /* TSU init (Init only)*/
  2505. sh_eth_tsu_init(mdp);
  2506. }
  2507. }
  2508. if (mdp->cd->rmiimode)
  2509. sh_eth_write(ndev, 0x1, RMIIMODE);
  2510. /* MDIO bus init */
  2511. ret = sh_mdio_init(mdp, pd);
  2512. if (ret) {
  2513. dev_err(&ndev->dev, "failed to initialise MDIO\n");
  2514. goto out_release;
  2515. }
  2516. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2517. /* network device register */
  2518. ret = register_netdev(ndev);
  2519. if (ret)
  2520. goto out_napi_del;
  2521. /* print device information */
  2522. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2523. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2524. pm_runtime_put(&pdev->dev);
  2525. platform_set_drvdata(pdev, ndev);
  2526. return ret;
  2527. out_napi_del:
  2528. netif_napi_del(&mdp->napi);
  2529. sh_mdio_release(mdp);
  2530. out_release:
  2531. /* net_dev free */
  2532. if (ndev)
  2533. free_netdev(ndev);
  2534. pm_runtime_put(&pdev->dev);
  2535. pm_runtime_disable(&pdev->dev);
  2536. return ret;
  2537. }
  2538. static int sh_eth_drv_remove(struct platform_device *pdev)
  2539. {
  2540. struct net_device *ndev = platform_get_drvdata(pdev);
  2541. struct sh_eth_private *mdp = netdev_priv(ndev);
  2542. unregister_netdev(ndev);
  2543. netif_napi_del(&mdp->napi);
  2544. sh_mdio_release(mdp);
  2545. pm_runtime_disable(&pdev->dev);
  2546. free_netdev(ndev);
  2547. return 0;
  2548. }
  2549. #ifdef CONFIG_PM
  2550. static int sh_eth_runtime_nop(struct device *dev)
  2551. {
  2552. /* Runtime PM callback shared between ->runtime_suspend()
  2553. * and ->runtime_resume(). Simply returns success.
  2554. *
  2555. * This driver re-initializes all registers after
  2556. * pm_runtime_get_sync() anyway so there is no need
  2557. * to save and restore registers here.
  2558. */
  2559. return 0;
  2560. }
  2561. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2562. .runtime_suspend = sh_eth_runtime_nop,
  2563. .runtime_resume = sh_eth_runtime_nop,
  2564. };
  2565. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2566. #else
  2567. #define SH_ETH_PM_OPS NULL
  2568. #endif
  2569. static struct platform_device_id sh_eth_id_table[] = {
  2570. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2571. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2572. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2573. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2574. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2575. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2576. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2577. { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
  2578. { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
  2579. { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
  2580. { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
  2581. { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
  2582. { "r8a7793-ether", (kernel_ulong_t)&r8a779x_data },
  2583. { "r8a7794-ether", (kernel_ulong_t)&r8a779x_data },
  2584. { }
  2585. };
  2586. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2587. static struct platform_driver sh_eth_driver = {
  2588. .probe = sh_eth_drv_probe,
  2589. .remove = sh_eth_drv_remove,
  2590. .id_table = sh_eth_id_table,
  2591. .driver = {
  2592. .name = CARDNAME,
  2593. .pm = SH_ETH_PM_OPS,
  2594. .of_match_table = of_match_ptr(sh_eth_match_table),
  2595. },
  2596. };
  2597. module_platform_driver(sh_eth_driver);
  2598. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2599. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2600. MODULE_LICENSE("GPL v2");