mr.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/errno.h>
  35. #include <linux/export.h>
  36. #include <linux/slab.h>
  37. #include <linux/kernel.h>
  38. #include <linux/vmalloc.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include "mlx4.h"
  41. #include "icm.h"
  42. static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
  43. {
  44. int o;
  45. int m;
  46. u32 seg;
  47. spin_lock(&buddy->lock);
  48. for (o = order; o <= buddy->max_order; ++o)
  49. if (buddy->num_free[o]) {
  50. m = 1 << (buddy->max_order - o);
  51. seg = find_first_bit(buddy->bits[o], m);
  52. if (seg < m)
  53. goto found;
  54. }
  55. spin_unlock(&buddy->lock);
  56. return -1;
  57. found:
  58. clear_bit(seg, buddy->bits[o]);
  59. --buddy->num_free[o];
  60. while (o > order) {
  61. --o;
  62. seg <<= 1;
  63. set_bit(seg ^ 1, buddy->bits[o]);
  64. ++buddy->num_free[o];
  65. }
  66. spin_unlock(&buddy->lock);
  67. seg <<= order;
  68. return seg;
  69. }
  70. static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
  71. {
  72. seg >>= order;
  73. spin_lock(&buddy->lock);
  74. while (test_bit(seg ^ 1, buddy->bits[order])) {
  75. clear_bit(seg ^ 1, buddy->bits[order]);
  76. --buddy->num_free[order];
  77. seg >>= 1;
  78. ++order;
  79. }
  80. set_bit(seg, buddy->bits[order]);
  81. ++buddy->num_free[order];
  82. spin_unlock(&buddy->lock);
  83. }
  84. static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
  85. {
  86. int i, s;
  87. buddy->max_order = max_order;
  88. spin_lock_init(&buddy->lock);
  89. buddy->bits = kcalloc(buddy->max_order + 1, sizeof (long *),
  90. GFP_KERNEL);
  91. buddy->num_free = kcalloc((buddy->max_order + 1), sizeof *buddy->num_free,
  92. GFP_KERNEL);
  93. if (!buddy->bits || !buddy->num_free)
  94. goto err_out;
  95. for (i = 0; i <= buddy->max_order; ++i) {
  96. s = BITS_TO_LONGS(1 << (buddy->max_order - i));
  97. buddy->bits[i] = kcalloc(s, sizeof (long), GFP_KERNEL | __GFP_NOWARN);
  98. if (!buddy->bits[i]) {
  99. buddy->bits[i] = vzalloc(s * sizeof(long));
  100. if (!buddy->bits[i])
  101. goto err_out_free;
  102. }
  103. }
  104. set_bit(0, buddy->bits[buddy->max_order]);
  105. buddy->num_free[buddy->max_order] = 1;
  106. return 0;
  107. err_out_free:
  108. for (i = 0; i <= buddy->max_order; ++i)
  109. kvfree(buddy->bits[i]);
  110. err_out:
  111. kfree(buddy->bits);
  112. kfree(buddy->num_free);
  113. return -ENOMEM;
  114. }
  115. static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
  116. {
  117. int i;
  118. for (i = 0; i <= buddy->max_order; ++i)
  119. kvfree(buddy->bits[i]);
  120. kfree(buddy->bits);
  121. kfree(buddy->num_free);
  122. }
  123. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  124. {
  125. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  126. u32 seg;
  127. int seg_order;
  128. u32 offset;
  129. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  130. seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, seg_order);
  131. if (seg == -1)
  132. return -1;
  133. offset = seg * (1 << log_mtts_per_seg);
  134. if (mlx4_table_get_range(dev, &mr_table->mtt_table, offset,
  135. offset + (1 << order) - 1)) {
  136. mlx4_buddy_free(&mr_table->mtt_buddy, seg, seg_order);
  137. return -1;
  138. }
  139. return offset;
  140. }
  141. static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  142. {
  143. u64 in_param = 0;
  144. u64 out_param;
  145. int err;
  146. if (mlx4_is_mfunc(dev)) {
  147. set_param_l(&in_param, order);
  148. err = mlx4_cmd_imm(dev, in_param, &out_param, RES_MTT,
  149. RES_OP_RESERVE_AND_MAP,
  150. MLX4_CMD_ALLOC_RES,
  151. MLX4_CMD_TIME_CLASS_A,
  152. MLX4_CMD_WRAPPED);
  153. if (err)
  154. return -1;
  155. return get_param_l(&out_param);
  156. }
  157. return __mlx4_alloc_mtt_range(dev, order);
  158. }
  159. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  160. struct mlx4_mtt *mtt)
  161. {
  162. int i;
  163. if (!npages) {
  164. mtt->order = -1;
  165. mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
  166. return 0;
  167. } else
  168. mtt->page_shift = page_shift;
  169. for (mtt->order = 0, i = 1; i < npages; i <<= 1)
  170. ++mtt->order;
  171. mtt->offset = mlx4_alloc_mtt_range(dev, mtt->order);
  172. if (mtt->offset == -1)
  173. return -ENOMEM;
  174. return 0;
  175. }
  176. EXPORT_SYMBOL_GPL(mlx4_mtt_init);
  177. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  178. {
  179. u32 first_seg;
  180. int seg_order;
  181. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  182. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  183. first_seg = offset / (1 << log_mtts_per_seg);
  184. mlx4_buddy_free(&mr_table->mtt_buddy, first_seg, seg_order);
  185. mlx4_table_put_range(dev, &mr_table->mtt_table, offset,
  186. offset + (1 << order) - 1);
  187. }
  188. static void mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  189. {
  190. u64 in_param = 0;
  191. int err;
  192. if (mlx4_is_mfunc(dev)) {
  193. set_param_l(&in_param, offset);
  194. set_param_h(&in_param, order);
  195. err = mlx4_cmd(dev, in_param, RES_MTT, RES_OP_RESERVE_AND_MAP,
  196. MLX4_CMD_FREE_RES,
  197. MLX4_CMD_TIME_CLASS_A,
  198. MLX4_CMD_WRAPPED);
  199. if (err)
  200. mlx4_warn(dev, "Failed to free mtt range at:%d order:%d\n",
  201. offset, order);
  202. return;
  203. }
  204. __mlx4_free_mtt_range(dev, offset, order);
  205. }
  206. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  207. {
  208. if (mtt->order < 0)
  209. return;
  210. mlx4_free_mtt_range(dev, mtt->offset, mtt->order);
  211. }
  212. EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
  213. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  214. {
  215. return (u64) mtt->offset * dev->caps.mtt_entry_sz;
  216. }
  217. EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
  218. static u32 hw_index_to_key(u32 ind)
  219. {
  220. return (ind >> 24) | (ind << 8);
  221. }
  222. static u32 key_to_hw_index(u32 key)
  223. {
  224. return (key << 24) | (key >> 8);
  225. }
  226. static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  227. int mpt_index)
  228. {
  229. return mlx4_cmd(dev, mailbox->dma, mpt_index,
  230. 0, MLX4_CMD_SW2HW_MPT, MLX4_CMD_TIME_CLASS_B,
  231. MLX4_CMD_WRAPPED);
  232. }
  233. static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  234. int mpt_index)
  235. {
  236. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  237. !mailbox, MLX4_CMD_HW2SW_MPT,
  238. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_WRAPPED);
  239. }
  240. /* Must protect against concurrent access */
  241. int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  242. struct mlx4_mpt_entry ***mpt_entry)
  243. {
  244. int err;
  245. int key = key_to_hw_index(mmr->key) & (dev->caps.num_mpts - 1);
  246. struct mlx4_cmd_mailbox *mailbox = NULL;
  247. if (mmr->enabled != MLX4_MPT_EN_HW)
  248. return -EINVAL;
  249. err = mlx4_HW2SW_MPT(dev, NULL, key);
  250. if (err) {
  251. mlx4_warn(dev, "HW2SW_MPT failed (%d).", err);
  252. mlx4_warn(dev, "Most likely the MR has MWs bound to it.\n");
  253. return err;
  254. }
  255. mmr->enabled = MLX4_MPT_EN_SW;
  256. if (!mlx4_is_mfunc(dev)) {
  257. **mpt_entry = mlx4_table_find(
  258. &mlx4_priv(dev)->mr_table.dmpt_table,
  259. key, NULL);
  260. } else {
  261. mailbox = mlx4_alloc_cmd_mailbox(dev);
  262. if (IS_ERR_OR_NULL(mailbox))
  263. return PTR_ERR(mailbox);
  264. err = mlx4_cmd_box(dev, 0, mailbox->dma, key,
  265. 0, MLX4_CMD_QUERY_MPT,
  266. MLX4_CMD_TIME_CLASS_B,
  267. MLX4_CMD_WRAPPED);
  268. if (err)
  269. goto free_mailbox;
  270. *mpt_entry = (struct mlx4_mpt_entry **)&mailbox->buf;
  271. }
  272. if (!(*mpt_entry) || !(**mpt_entry)) {
  273. err = -ENOMEM;
  274. goto free_mailbox;
  275. }
  276. return 0;
  277. free_mailbox:
  278. mlx4_free_cmd_mailbox(dev, mailbox);
  279. return err;
  280. }
  281. EXPORT_SYMBOL_GPL(mlx4_mr_hw_get_mpt);
  282. int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  283. struct mlx4_mpt_entry **mpt_entry)
  284. {
  285. int err;
  286. if (!mlx4_is_mfunc(dev)) {
  287. /* Make sure any changes to this entry are flushed */
  288. wmb();
  289. *(u8 *)(*mpt_entry) = MLX4_MPT_STATUS_HW;
  290. /* Make sure the new status is written */
  291. wmb();
  292. err = mlx4_SYNC_TPT(dev);
  293. } else {
  294. int key = key_to_hw_index(mmr->key) & (dev->caps.num_mpts - 1);
  295. struct mlx4_cmd_mailbox *mailbox =
  296. container_of((void *)mpt_entry, struct mlx4_cmd_mailbox,
  297. buf);
  298. err = mlx4_SW2HW_MPT(dev, mailbox, key);
  299. }
  300. if (!err) {
  301. mmr->pd = be32_to_cpu((*mpt_entry)->pd_flags) & MLX4_MPT_PD_MASK;
  302. mmr->enabled = MLX4_MPT_EN_HW;
  303. }
  304. return err;
  305. }
  306. EXPORT_SYMBOL_GPL(mlx4_mr_hw_write_mpt);
  307. void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
  308. struct mlx4_mpt_entry **mpt_entry)
  309. {
  310. if (mlx4_is_mfunc(dev)) {
  311. struct mlx4_cmd_mailbox *mailbox =
  312. container_of((void *)mpt_entry, struct mlx4_cmd_mailbox,
  313. buf);
  314. mlx4_free_cmd_mailbox(dev, mailbox);
  315. }
  316. }
  317. EXPORT_SYMBOL_GPL(mlx4_mr_hw_put_mpt);
  318. int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
  319. u32 pdn)
  320. {
  321. u32 pd_flags = be32_to_cpu(mpt_entry->pd_flags) & ~MLX4_MPT_PD_MASK;
  322. /* The wrapper function will put the slave's id here */
  323. if (mlx4_is_mfunc(dev))
  324. pd_flags &= ~MLX4_MPT_PD_VF_MASK;
  325. mpt_entry->pd_flags = cpu_to_be32(pd_flags |
  326. (pdn & MLX4_MPT_PD_MASK)
  327. | MLX4_MPT_PD_FLAG_EN_INV);
  328. return 0;
  329. }
  330. EXPORT_SYMBOL_GPL(mlx4_mr_hw_change_pd);
  331. int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
  332. struct mlx4_mpt_entry *mpt_entry,
  333. u32 access)
  334. {
  335. u32 flags = (be32_to_cpu(mpt_entry->flags) & ~MLX4_PERM_MASK) |
  336. (access & MLX4_PERM_MASK);
  337. mpt_entry->flags = cpu_to_be32(flags);
  338. return 0;
  339. }
  340. EXPORT_SYMBOL_GPL(mlx4_mr_hw_change_access);
  341. static int mlx4_mr_alloc_reserved(struct mlx4_dev *dev, u32 mridx, u32 pd,
  342. u64 iova, u64 size, u32 access, int npages,
  343. int page_shift, struct mlx4_mr *mr)
  344. {
  345. mr->iova = iova;
  346. mr->size = size;
  347. mr->pd = pd;
  348. mr->access = access;
  349. mr->enabled = MLX4_MPT_DISABLED;
  350. mr->key = hw_index_to_key(mridx);
  351. return mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  352. }
  353. static int mlx4_WRITE_MTT(struct mlx4_dev *dev,
  354. struct mlx4_cmd_mailbox *mailbox,
  355. int num_entries)
  356. {
  357. return mlx4_cmd(dev, mailbox->dma, num_entries, 0, MLX4_CMD_WRITE_MTT,
  358. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  359. }
  360. int __mlx4_mpt_reserve(struct mlx4_dev *dev)
  361. {
  362. struct mlx4_priv *priv = mlx4_priv(dev);
  363. return mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
  364. }
  365. static int mlx4_mpt_reserve(struct mlx4_dev *dev)
  366. {
  367. u64 out_param;
  368. if (mlx4_is_mfunc(dev)) {
  369. if (mlx4_cmd_imm(dev, 0, &out_param, RES_MPT, RES_OP_RESERVE,
  370. MLX4_CMD_ALLOC_RES,
  371. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  372. return -1;
  373. return get_param_l(&out_param);
  374. }
  375. return __mlx4_mpt_reserve(dev);
  376. }
  377. void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
  378. {
  379. struct mlx4_priv *priv = mlx4_priv(dev);
  380. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index, MLX4_NO_RR);
  381. }
  382. static void mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
  383. {
  384. u64 in_param = 0;
  385. if (mlx4_is_mfunc(dev)) {
  386. set_param_l(&in_param, index);
  387. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_RESERVE,
  388. MLX4_CMD_FREE_RES,
  389. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  390. mlx4_warn(dev, "Failed to release mr index:%d\n",
  391. index);
  392. return;
  393. }
  394. __mlx4_mpt_release(dev, index);
  395. }
  396. int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index, gfp_t gfp)
  397. {
  398. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  399. return mlx4_table_get(dev, &mr_table->dmpt_table, index, gfp);
  400. }
  401. static int mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index, gfp_t gfp)
  402. {
  403. u64 param = 0;
  404. if (mlx4_is_mfunc(dev)) {
  405. set_param_l(&param, index);
  406. return mlx4_cmd_imm(dev, param, &param, RES_MPT, RES_OP_MAP_ICM,
  407. MLX4_CMD_ALLOC_RES,
  408. MLX4_CMD_TIME_CLASS_A,
  409. MLX4_CMD_WRAPPED);
  410. }
  411. return __mlx4_mpt_alloc_icm(dev, index, gfp);
  412. }
  413. void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
  414. {
  415. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  416. mlx4_table_put(dev, &mr_table->dmpt_table, index);
  417. }
  418. static void mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
  419. {
  420. u64 in_param = 0;
  421. if (mlx4_is_mfunc(dev)) {
  422. set_param_l(&in_param, index);
  423. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_MAP_ICM,
  424. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  425. MLX4_CMD_WRAPPED))
  426. mlx4_warn(dev, "Failed to free icm of mr index:%d\n",
  427. index);
  428. return;
  429. }
  430. return __mlx4_mpt_free_icm(dev, index);
  431. }
  432. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  433. int npages, int page_shift, struct mlx4_mr *mr)
  434. {
  435. u32 index;
  436. int err;
  437. index = mlx4_mpt_reserve(dev);
  438. if (index == -1)
  439. return -ENOMEM;
  440. err = mlx4_mr_alloc_reserved(dev, index, pd, iova, size,
  441. access, npages, page_shift, mr);
  442. if (err)
  443. mlx4_mpt_release(dev, index);
  444. return err;
  445. }
  446. EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
  447. static int mlx4_mr_free_reserved(struct mlx4_dev *dev, struct mlx4_mr *mr)
  448. {
  449. int err;
  450. if (mr->enabled == MLX4_MPT_EN_HW) {
  451. err = mlx4_HW2SW_MPT(dev, NULL,
  452. key_to_hw_index(mr->key) &
  453. (dev->caps.num_mpts - 1));
  454. if (err) {
  455. mlx4_warn(dev, "HW2SW_MPT failed (%d), MR has MWs bound to it\n",
  456. err);
  457. return err;
  458. }
  459. mr->enabled = MLX4_MPT_EN_SW;
  460. }
  461. mlx4_mtt_cleanup(dev, &mr->mtt);
  462. return 0;
  463. }
  464. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
  465. {
  466. int ret;
  467. ret = mlx4_mr_free_reserved(dev, mr);
  468. if (ret)
  469. return ret;
  470. if (mr->enabled)
  471. mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
  472. mlx4_mpt_release(dev, key_to_hw_index(mr->key));
  473. return 0;
  474. }
  475. EXPORT_SYMBOL_GPL(mlx4_mr_free);
  476. void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr)
  477. {
  478. mlx4_mtt_cleanup(dev, &mr->mtt);
  479. mr->mtt.order = -1;
  480. }
  481. EXPORT_SYMBOL_GPL(mlx4_mr_rereg_mem_cleanup);
  482. int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
  483. u64 iova, u64 size, int npages,
  484. int page_shift, struct mlx4_mpt_entry *mpt_entry)
  485. {
  486. int err;
  487. err = mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  488. if (err)
  489. return err;
  490. mpt_entry->start = cpu_to_be64(mr->iova);
  491. mpt_entry->length = cpu_to_be64(mr->size);
  492. mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
  493. mpt_entry->pd_flags &= cpu_to_be32(MLX4_MPT_PD_MASK |
  494. MLX4_MPT_PD_FLAG_EN_INV);
  495. mpt_entry->flags &= cpu_to_be32(MLX4_MPT_FLAG_FREE |
  496. MLX4_MPT_FLAG_SW_OWNS);
  497. if (mr->mtt.order < 0) {
  498. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  499. mpt_entry->mtt_addr = 0;
  500. } else {
  501. mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
  502. &mr->mtt));
  503. if (mr->mtt.page_shift == 0)
  504. mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
  505. }
  506. if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
  507. /* fast register MR in free state */
  508. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  509. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
  510. MLX4_MPT_PD_FLAG_RAE);
  511. } else {
  512. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
  513. }
  514. mr->enabled = MLX4_MPT_EN_SW;
  515. return 0;
  516. }
  517. EXPORT_SYMBOL_GPL(mlx4_mr_rereg_mem_write);
  518. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
  519. {
  520. struct mlx4_cmd_mailbox *mailbox;
  521. struct mlx4_mpt_entry *mpt_entry;
  522. int err;
  523. err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mr->key), GFP_KERNEL);
  524. if (err)
  525. return err;
  526. mailbox = mlx4_alloc_cmd_mailbox(dev);
  527. if (IS_ERR(mailbox)) {
  528. err = PTR_ERR(mailbox);
  529. goto err_table;
  530. }
  531. mpt_entry = mailbox->buf;
  532. mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO |
  533. MLX4_MPT_FLAG_REGION |
  534. mr->access);
  535. mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
  536. mpt_entry->pd_flags = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
  537. mpt_entry->start = cpu_to_be64(mr->iova);
  538. mpt_entry->length = cpu_to_be64(mr->size);
  539. mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
  540. if (mr->mtt.order < 0) {
  541. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  542. mpt_entry->mtt_addr = 0;
  543. } else {
  544. mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
  545. &mr->mtt));
  546. }
  547. if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
  548. /* fast register MR in free state */
  549. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  550. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
  551. MLX4_MPT_PD_FLAG_RAE);
  552. mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
  553. } else {
  554. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
  555. }
  556. err = mlx4_SW2HW_MPT(dev, mailbox,
  557. key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
  558. if (err) {
  559. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  560. goto err_cmd;
  561. }
  562. mr->enabled = MLX4_MPT_EN_HW;
  563. mlx4_free_cmd_mailbox(dev, mailbox);
  564. return 0;
  565. err_cmd:
  566. mlx4_free_cmd_mailbox(dev, mailbox);
  567. err_table:
  568. mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
  569. return err;
  570. }
  571. EXPORT_SYMBOL_GPL(mlx4_mr_enable);
  572. static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  573. int start_index, int npages, u64 *page_list)
  574. {
  575. struct mlx4_priv *priv = mlx4_priv(dev);
  576. __be64 *mtts;
  577. dma_addr_t dma_handle;
  578. int i;
  579. mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->offset +
  580. start_index, &dma_handle);
  581. if (!mtts)
  582. return -ENOMEM;
  583. dma_sync_single_for_cpu(&dev->pdev->dev, dma_handle,
  584. npages * sizeof (u64), DMA_TO_DEVICE);
  585. for (i = 0; i < npages; ++i)
  586. mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  587. dma_sync_single_for_device(&dev->pdev->dev, dma_handle,
  588. npages * sizeof (u64), DMA_TO_DEVICE);
  589. return 0;
  590. }
  591. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  592. int start_index, int npages, u64 *page_list)
  593. {
  594. int err = 0;
  595. int chunk;
  596. int mtts_per_page;
  597. int max_mtts_first_page;
  598. /* compute how may mtts fit in the first page */
  599. mtts_per_page = PAGE_SIZE / sizeof(u64);
  600. max_mtts_first_page = mtts_per_page - (mtt->offset + start_index)
  601. % mtts_per_page;
  602. chunk = min_t(int, max_mtts_first_page, npages);
  603. while (npages > 0) {
  604. err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
  605. if (err)
  606. return err;
  607. npages -= chunk;
  608. start_index += chunk;
  609. page_list += chunk;
  610. chunk = min_t(int, mtts_per_page, npages);
  611. }
  612. return err;
  613. }
  614. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  615. int start_index, int npages, u64 *page_list)
  616. {
  617. struct mlx4_cmd_mailbox *mailbox = NULL;
  618. __be64 *inbox = NULL;
  619. int chunk;
  620. int err = 0;
  621. int i;
  622. if (mtt->order < 0)
  623. return -EINVAL;
  624. if (mlx4_is_mfunc(dev)) {
  625. mailbox = mlx4_alloc_cmd_mailbox(dev);
  626. if (IS_ERR(mailbox))
  627. return PTR_ERR(mailbox);
  628. inbox = mailbox->buf;
  629. while (npages > 0) {
  630. chunk = min_t(int, MLX4_MAILBOX_SIZE / sizeof(u64) - 2,
  631. npages);
  632. inbox[0] = cpu_to_be64(mtt->offset + start_index);
  633. inbox[1] = 0;
  634. for (i = 0; i < chunk; ++i)
  635. inbox[i + 2] = cpu_to_be64(page_list[i] |
  636. MLX4_MTT_FLAG_PRESENT);
  637. err = mlx4_WRITE_MTT(dev, mailbox, chunk);
  638. if (err) {
  639. mlx4_free_cmd_mailbox(dev, mailbox);
  640. return err;
  641. }
  642. npages -= chunk;
  643. start_index += chunk;
  644. page_list += chunk;
  645. }
  646. mlx4_free_cmd_mailbox(dev, mailbox);
  647. return err;
  648. }
  649. return __mlx4_write_mtt(dev, mtt, start_index, npages, page_list);
  650. }
  651. EXPORT_SYMBOL_GPL(mlx4_write_mtt);
  652. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  653. struct mlx4_buf *buf, gfp_t gfp)
  654. {
  655. u64 *page_list;
  656. int err;
  657. int i;
  658. page_list = kmalloc(buf->npages * sizeof *page_list,
  659. gfp);
  660. if (!page_list)
  661. return -ENOMEM;
  662. for (i = 0; i < buf->npages; ++i)
  663. if (buf->nbufs == 1)
  664. page_list[i] = buf->direct.map + (i << buf->page_shift);
  665. else
  666. page_list[i] = buf->page_list[i].map;
  667. err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
  668. kfree(page_list);
  669. return err;
  670. }
  671. EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
  672. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  673. struct mlx4_mw *mw)
  674. {
  675. u32 index;
  676. if ((type == MLX4_MW_TYPE_1 &&
  677. !(dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW)) ||
  678. (type == MLX4_MW_TYPE_2 &&
  679. !(dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)))
  680. return -ENOTSUPP;
  681. index = mlx4_mpt_reserve(dev);
  682. if (index == -1)
  683. return -ENOMEM;
  684. mw->key = hw_index_to_key(index);
  685. mw->pd = pd;
  686. mw->type = type;
  687. mw->enabled = MLX4_MPT_DISABLED;
  688. return 0;
  689. }
  690. EXPORT_SYMBOL_GPL(mlx4_mw_alloc);
  691. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw)
  692. {
  693. struct mlx4_cmd_mailbox *mailbox;
  694. struct mlx4_mpt_entry *mpt_entry;
  695. int err;
  696. err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mw->key), GFP_KERNEL);
  697. if (err)
  698. return err;
  699. mailbox = mlx4_alloc_cmd_mailbox(dev);
  700. if (IS_ERR(mailbox)) {
  701. err = PTR_ERR(mailbox);
  702. goto err_table;
  703. }
  704. mpt_entry = mailbox->buf;
  705. /* Note that the MLX4_MPT_FLAG_REGION bit in mpt_entry->flags is turned
  706. * off, thus creating a memory window and not a memory region.
  707. */
  708. mpt_entry->key = cpu_to_be32(key_to_hw_index(mw->key));
  709. mpt_entry->pd_flags = cpu_to_be32(mw->pd);
  710. if (mw->type == MLX4_MW_TYPE_2) {
  711. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  712. mpt_entry->qpn = cpu_to_be32(MLX4_MPT_QP_FLAG_BOUND_QP);
  713. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_EN_INV);
  714. }
  715. err = mlx4_SW2HW_MPT(dev, mailbox,
  716. key_to_hw_index(mw->key) &
  717. (dev->caps.num_mpts - 1));
  718. if (err) {
  719. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  720. goto err_cmd;
  721. }
  722. mw->enabled = MLX4_MPT_EN_HW;
  723. mlx4_free_cmd_mailbox(dev, mailbox);
  724. return 0;
  725. err_cmd:
  726. mlx4_free_cmd_mailbox(dev, mailbox);
  727. err_table:
  728. mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
  729. return err;
  730. }
  731. EXPORT_SYMBOL_GPL(mlx4_mw_enable);
  732. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw)
  733. {
  734. int err;
  735. if (mw->enabled == MLX4_MPT_EN_HW) {
  736. err = mlx4_HW2SW_MPT(dev, NULL,
  737. key_to_hw_index(mw->key) &
  738. (dev->caps.num_mpts - 1));
  739. if (err)
  740. mlx4_warn(dev, "xxx HW2SW_MPT failed (%d)\n", err);
  741. mw->enabled = MLX4_MPT_EN_SW;
  742. }
  743. if (mw->enabled)
  744. mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
  745. mlx4_mpt_release(dev, key_to_hw_index(mw->key));
  746. }
  747. EXPORT_SYMBOL_GPL(mlx4_mw_free);
  748. int mlx4_init_mr_table(struct mlx4_dev *dev)
  749. {
  750. struct mlx4_priv *priv = mlx4_priv(dev);
  751. struct mlx4_mr_table *mr_table = &priv->mr_table;
  752. int err;
  753. /* Nothing to do for slaves - all MR handling is forwarded
  754. * to the master */
  755. if (mlx4_is_slave(dev))
  756. return 0;
  757. if (!is_power_of_2(dev->caps.num_mpts))
  758. return -EINVAL;
  759. err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
  760. ~0, dev->caps.reserved_mrws, 0);
  761. if (err)
  762. return err;
  763. err = mlx4_buddy_init(&mr_table->mtt_buddy,
  764. ilog2((u32)dev->caps.num_mtts /
  765. (1 << log_mtts_per_seg)));
  766. if (err)
  767. goto err_buddy;
  768. if (dev->caps.reserved_mtts) {
  769. priv->reserved_mtts =
  770. mlx4_alloc_mtt_range(dev,
  771. fls(dev->caps.reserved_mtts - 1));
  772. if (priv->reserved_mtts < 0) {
  773. mlx4_warn(dev, "MTT table of order %u is too small\n",
  774. mr_table->mtt_buddy.max_order);
  775. err = -ENOMEM;
  776. goto err_reserve_mtts;
  777. }
  778. }
  779. return 0;
  780. err_reserve_mtts:
  781. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  782. err_buddy:
  783. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  784. return err;
  785. }
  786. void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
  787. {
  788. struct mlx4_priv *priv = mlx4_priv(dev);
  789. struct mlx4_mr_table *mr_table = &priv->mr_table;
  790. if (mlx4_is_slave(dev))
  791. return;
  792. if (priv->reserved_mtts >= 0)
  793. mlx4_free_mtt_range(dev, priv->reserved_mtts,
  794. fls(dev->caps.reserved_mtts - 1));
  795. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  796. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  797. }
  798. static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
  799. int npages, u64 iova)
  800. {
  801. int i, page_mask;
  802. if (npages > fmr->max_pages)
  803. return -EINVAL;
  804. page_mask = (1 << fmr->page_shift) - 1;
  805. /* We are getting page lists, so va must be page aligned. */
  806. if (iova & page_mask)
  807. return -EINVAL;
  808. /* Trust the user not to pass misaligned data in page_list */
  809. if (0)
  810. for (i = 0; i < npages; ++i) {
  811. if (page_list[i] & ~page_mask)
  812. return -EINVAL;
  813. }
  814. if (fmr->maps >= fmr->max_maps)
  815. return -EINVAL;
  816. return 0;
  817. }
  818. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  819. int npages, u64 iova, u32 *lkey, u32 *rkey)
  820. {
  821. u32 key;
  822. int i, err;
  823. err = mlx4_check_fmr(fmr, page_list, npages, iova);
  824. if (err)
  825. return err;
  826. ++fmr->maps;
  827. key = key_to_hw_index(fmr->mr.key);
  828. key += dev->caps.num_mpts;
  829. *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
  830. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  831. /* Make sure MPT status is visible before writing MTT entries */
  832. wmb();
  833. dma_sync_single_for_cpu(&dev->pdev->dev, fmr->dma_handle,
  834. npages * sizeof(u64), DMA_TO_DEVICE);
  835. for (i = 0; i < npages; ++i)
  836. fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  837. dma_sync_single_for_device(&dev->pdev->dev, fmr->dma_handle,
  838. npages * sizeof(u64), DMA_TO_DEVICE);
  839. fmr->mpt->key = cpu_to_be32(key);
  840. fmr->mpt->lkey = cpu_to_be32(key);
  841. fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
  842. fmr->mpt->start = cpu_to_be64(iova);
  843. /* Make MTT entries are visible before setting MPT status */
  844. wmb();
  845. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
  846. /* Make sure MPT status is visible before consumer can use FMR */
  847. wmb();
  848. return 0;
  849. }
  850. EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
  851. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  852. int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
  853. {
  854. struct mlx4_priv *priv = mlx4_priv(dev);
  855. int err = -ENOMEM;
  856. if (max_maps > dev->caps.max_fmr_maps)
  857. return -EINVAL;
  858. if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
  859. return -EINVAL;
  860. /* All MTTs must fit in the same page */
  861. if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
  862. return -EINVAL;
  863. fmr->page_shift = page_shift;
  864. fmr->max_pages = max_pages;
  865. fmr->max_maps = max_maps;
  866. fmr->maps = 0;
  867. err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
  868. page_shift, &fmr->mr);
  869. if (err)
  870. return err;
  871. fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
  872. fmr->mr.mtt.offset,
  873. &fmr->dma_handle);
  874. if (!fmr->mtts) {
  875. err = -ENOMEM;
  876. goto err_free;
  877. }
  878. return 0;
  879. err_free:
  880. (void) mlx4_mr_free(dev, &fmr->mr);
  881. return err;
  882. }
  883. EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
  884. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  885. {
  886. struct mlx4_priv *priv = mlx4_priv(dev);
  887. int err;
  888. err = mlx4_mr_enable(dev, &fmr->mr);
  889. if (err)
  890. return err;
  891. fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
  892. key_to_hw_index(fmr->mr.key), NULL);
  893. if (!fmr->mpt)
  894. return -ENOMEM;
  895. return 0;
  896. }
  897. EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
  898. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  899. u32 *lkey, u32 *rkey)
  900. {
  901. struct mlx4_cmd_mailbox *mailbox;
  902. int err;
  903. if (!fmr->maps)
  904. return;
  905. fmr->maps = 0;
  906. mailbox = mlx4_alloc_cmd_mailbox(dev);
  907. if (IS_ERR(mailbox)) {
  908. err = PTR_ERR(mailbox);
  909. pr_warn("mlx4_ib: mlx4_alloc_cmd_mailbox failed (%d)\n", err);
  910. return;
  911. }
  912. err = mlx4_HW2SW_MPT(dev, NULL,
  913. key_to_hw_index(fmr->mr.key) &
  914. (dev->caps.num_mpts - 1));
  915. mlx4_free_cmd_mailbox(dev, mailbox);
  916. if (err) {
  917. pr_warn("mlx4_ib: mlx4_HW2SW_MPT failed (%d)\n", err);
  918. return;
  919. }
  920. fmr->mr.enabled = MLX4_MPT_EN_SW;
  921. }
  922. EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
  923. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  924. {
  925. int ret;
  926. if (fmr->maps)
  927. return -EBUSY;
  928. ret = mlx4_mr_free(dev, &fmr->mr);
  929. if (ret)
  930. return ret;
  931. fmr->mr.enabled = MLX4_MPT_DISABLED;
  932. return 0;
  933. }
  934. EXPORT_SYMBOL_GPL(mlx4_fmr_free);
  935. int mlx4_SYNC_TPT(struct mlx4_dev *dev)
  936. {
  937. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT, 1000,
  938. MLX4_CMD_NATIVE);
  939. }
  940. EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);