fw.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [53] = "Port ETS Scheduler support",
  105. [55] = "Port link type sensing support",
  106. [59] = "Port management change event support",
  107. [61] = "64 byte EQE support",
  108. [62] = "64 byte CQE support",
  109. };
  110. int i;
  111. mlx4_dbg(dev, "DEV_CAP flags:\n");
  112. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  113. if (fname[i] && (flags & (1LL << i)))
  114. mlx4_dbg(dev, " %s\n", fname[i]);
  115. }
  116. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  117. {
  118. static const char * const fname[] = {
  119. [0] = "RSS support",
  120. [1] = "RSS Toeplitz Hash Function support",
  121. [2] = "RSS XOR Hash Function support",
  122. [3] = "Device managed flow steering support",
  123. [4] = "Automatic MAC reassignment support",
  124. [5] = "Time stamping support",
  125. [6] = "VST (control vlan insertion/stripping) support",
  126. [7] = "FSM (MAC anti-spoofing) support",
  127. [8] = "Dynamic QP updates support",
  128. [9] = "Device managed flow steering IPoIB support",
  129. [10] = "TCP/IP offloads/flow-steering for VXLAN support",
  130. [11] = "MAD DEMUX (Secure-Host) support",
  131. [12] = "Large cache line (>64B) CQE stride support",
  132. [13] = "Large cache line (>64B) EQE stride support",
  133. [14] = "Ethernet protocol control support",
  134. [15] = "Ethernet Backplane autoneg support",
  135. [16] = "CONFIG DEV support",
  136. [17] = "Asymmetric EQs support",
  137. [18] = "More than 80 VFs support",
  138. [19] = "Performance optimized for limited rule configuration flow steering support"
  139. };
  140. int i;
  141. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  142. if (fname[i] && (flags & (1LL << i)))
  143. mlx4_dbg(dev, " %s\n", fname[i]);
  144. }
  145. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  146. {
  147. struct mlx4_cmd_mailbox *mailbox;
  148. u32 *inbox;
  149. int err = 0;
  150. #define MOD_STAT_CFG_IN_SIZE 0x100
  151. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  152. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  153. mailbox = mlx4_alloc_cmd_mailbox(dev);
  154. if (IS_ERR(mailbox))
  155. return PTR_ERR(mailbox);
  156. inbox = mailbox->buf;
  157. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  158. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  159. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  160. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  161. mlx4_free_cmd_mailbox(dev, mailbox);
  162. return err;
  163. }
  164. int mlx4_QUERY_FUNC(struct mlx4_dev *dev, struct mlx4_func *func, int slave)
  165. {
  166. struct mlx4_cmd_mailbox *mailbox;
  167. u32 *outbox;
  168. u8 in_modifier;
  169. u8 field;
  170. u16 field16;
  171. int err;
  172. #define QUERY_FUNC_BUS_OFFSET 0x00
  173. #define QUERY_FUNC_DEVICE_OFFSET 0x01
  174. #define QUERY_FUNC_FUNCTION_OFFSET 0x01
  175. #define QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET 0x03
  176. #define QUERY_FUNC_RSVD_EQS_OFFSET 0x04
  177. #define QUERY_FUNC_MAX_EQ_OFFSET 0x06
  178. #define QUERY_FUNC_RSVD_UARS_OFFSET 0x0b
  179. mailbox = mlx4_alloc_cmd_mailbox(dev);
  180. if (IS_ERR(mailbox))
  181. return PTR_ERR(mailbox);
  182. outbox = mailbox->buf;
  183. in_modifier = slave;
  184. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, 0,
  185. MLX4_CMD_QUERY_FUNC,
  186. MLX4_CMD_TIME_CLASS_A,
  187. MLX4_CMD_NATIVE);
  188. if (err)
  189. goto out;
  190. MLX4_GET(field, outbox, QUERY_FUNC_BUS_OFFSET);
  191. func->bus = field & 0xf;
  192. MLX4_GET(field, outbox, QUERY_FUNC_DEVICE_OFFSET);
  193. func->device = field & 0xf1;
  194. MLX4_GET(field, outbox, QUERY_FUNC_FUNCTION_OFFSET);
  195. func->function = field & 0x7;
  196. MLX4_GET(field, outbox, QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET);
  197. func->physical_function = field & 0xf;
  198. MLX4_GET(field16, outbox, QUERY_FUNC_RSVD_EQS_OFFSET);
  199. func->rsvd_eqs = field16 & 0xffff;
  200. MLX4_GET(field16, outbox, QUERY_FUNC_MAX_EQ_OFFSET);
  201. func->max_eq = field16 & 0xffff;
  202. MLX4_GET(field, outbox, QUERY_FUNC_RSVD_UARS_OFFSET);
  203. func->rsvd_uars = field & 0x0f;
  204. mlx4_dbg(dev, "Bus: %d, Device: %d, Function: %d, Physical function: %d, Max EQs: %d, Reserved EQs: %d, Reserved UARs: %d\n",
  205. func->bus, func->device, func->function, func->physical_function,
  206. func->max_eq, func->rsvd_eqs, func->rsvd_uars);
  207. out:
  208. mlx4_free_cmd_mailbox(dev, mailbox);
  209. return err;
  210. }
  211. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  212. struct mlx4_vhcr *vhcr,
  213. struct mlx4_cmd_mailbox *inbox,
  214. struct mlx4_cmd_mailbox *outbox,
  215. struct mlx4_cmd_info *cmd)
  216. {
  217. struct mlx4_priv *priv = mlx4_priv(dev);
  218. u8 field, port;
  219. u32 size, proxy_qp, qkey;
  220. int err = 0;
  221. struct mlx4_func func;
  222. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  223. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  224. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  225. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  226. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
  227. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
  228. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
  229. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
  230. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
  231. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
  232. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  233. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  234. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
  235. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
  236. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
  237. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
  238. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
  239. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
  240. #define QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET 0x6c
  241. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  242. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  243. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  244. #define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
  245. #define QUERY_FUNC_CAP_FLAG_VALID_MAILBOX 0x04
  246. #define QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG (1UL << 31)
  247. #define QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG (1UL << 30)
  248. /* when opcode modifier = 1 */
  249. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  250. #define QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET 0x4
  251. #define QUERY_FUNC_CAP_FLAGS0_OFFSET 0x8
  252. #define QUERY_FUNC_CAP_FLAGS1_OFFSET 0xc
  253. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  254. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  255. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  256. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  257. #define QUERY_FUNC_CAP_PHYS_PORT_ID 0x28
  258. #define QUERY_FUNC_CAP_FLAGS1_FORCE_MAC 0x40
  259. #define QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN 0x80
  260. #define QUERY_FUNC_CAP_FLAGS1_NIC_INFO 0x10
  261. #define QUERY_FUNC_CAP_VF_ENABLE_QP0 0x08
  262. #define QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID 0x80
  263. #define QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS (1 << 31)
  264. if (vhcr->op_modifier == 1) {
  265. struct mlx4_active_ports actv_ports =
  266. mlx4_get_active_ports(dev, slave);
  267. int converted_port = mlx4_slave_convert_port(
  268. dev, slave, vhcr->in_modifier);
  269. if (converted_port < 0)
  270. return -EINVAL;
  271. vhcr->in_modifier = converted_port;
  272. /* phys-port = logical-port */
  273. field = vhcr->in_modifier -
  274. find_first_bit(actv_ports.ports, dev->caps.num_ports);
  275. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  276. port = vhcr->in_modifier;
  277. proxy_qp = dev->phys_caps.base_proxy_sqpn + 8 * slave + port - 1;
  278. /* Set nic_info bit to mark new fields support */
  279. field = QUERY_FUNC_CAP_FLAGS1_NIC_INFO;
  280. if (mlx4_vf_smi_enabled(dev, slave, port) &&
  281. !mlx4_get_parav_qkey(dev, proxy_qp, &qkey)) {
  282. field |= QUERY_FUNC_CAP_VF_ENABLE_QP0;
  283. MLX4_PUT(outbox->buf, qkey,
  284. QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
  285. }
  286. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS1_OFFSET);
  287. /* size is now the QP number */
  288. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + port - 1;
  289. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  290. size += 2;
  291. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  292. MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP0_PROXY);
  293. proxy_qp += 2;
  294. MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP1_PROXY);
  295. MLX4_PUT(outbox->buf, dev->caps.phys_port_id[vhcr->in_modifier],
  296. QUERY_FUNC_CAP_PHYS_PORT_ID);
  297. } else if (vhcr->op_modifier == 0) {
  298. struct mlx4_active_ports actv_ports =
  299. mlx4_get_active_ports(dev, slave);
  300. /* enable rdma and ethernet interfaces, and new quota locations */
  301. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
  302. QUERY_FUNC_CAP_FLAG_QUOTAS | QUERY_FUNC_CAP_FLAG_VALID_MAILBOX);
  303. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  304. field = min(
  305. bitmap_weight(actv_ports.ports, dev->caps.num_ports),
  306. dev->caps.num_ports);
  307. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  308. size = dev->caps.function_caps; /* set PF behaviours */
  309. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  310. field = 0; /* protected FMR support not available as yet */
  311. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  312. size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
  313. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  314. size = dev->caps.num_qps;
  315. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  316. size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
  317. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  318. size = dev->caps.num_srqs;
  319. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  320. size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
  321. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  322. size = dev->caps.num_cqs;
  323. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  324. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) ||
  325. mlx4_QUERY_FUNC(dev, &func, slave)) {
  326. size = vhcr->in_modifier &
  327. QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
  328. dev->caps.num_eqs :
  329. rounddown_pow_of_two(dev->caps.num_eqs);
  330. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  331. size = dev->caps.reserved_eqs;
  332. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  333. } else {
  334. size = vhcr->in_modifier &
  335. QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
  336. func.max_eq :
  337. rounddown_pow_of_two(func.max_eq);
  338. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  339. size = func.rsvd_eqs;
  340. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  341. }
  342. size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
  343. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  344. size = dev->caps.num_mpts;
  345. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  346. size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
  347. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  348. size = dev->caps.num_mtts;
  349. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  350. size = dev->caps.num_mgms + dev->caps.num_amgms;
  351. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  352. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  353. size = QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG |
  354. QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG;
  355. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
  356. } else
  357. err = -EINVAL;
  358. return err;
  359. }
  360. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u8 gen_or_port,
  361. struct mlx4_func_cap *func_cap)
  362. {
  363. struct mlx4_cmd_mailbox *mailbox;
  364. u32 *outbox;
  365. u8 field, op_modifier;
  366. u32 size, qkey;
  367. int err = 0, quotas = 0;
  368. u32 in_modifier;
  369. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  370. in_modifier = op_modifier ? gen_or_port :
  371. QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS;
  372. mailbox = mlx4_alloc_cmd_mailbox(dev);
  373. if (IS_ERR(mailbox))
  374. return PTR_ERR(mailbox);
  375. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, op_modifier,
  376. MLX4_CMD_QUERY_FUNC_CAP,
  377. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  378. if (err)
  379. goto out;
  380. outbox = mailbox->buf;
  381. if (!op_modifier) {
  382. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  383. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  384. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  385. err = -EPROTONOSUPPORT;
  386. goto out;
  387. }
  388. func_cap->flags = field;
  389. quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
  390. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  391. func_cap->num_ports = field;
  392. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  393. func_cap->pf_context_behaviour = size;
  394. if (quotas) {
  395. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  396. func_cap->qp_quota = size & 0xFFFFFF;
  397. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  398. func_cap->srq_quota = size & 0xFFFFFF;
  399. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  400. func_cap->cq_quota = size & 0xFFFFFF;
  401. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  402. func_cap->mpt_quota = size & 0xFFFFFF;
  403. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  404. func_cap->mtt_quota = size & 0xFFFFFF;
  405. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  406. func_cap->mcg_quota = size & 0xFFFFFF;
  407. } else {
  408. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  409. func_cap->qp_quota = size & 0xFFFFFF;
  410. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  411. func_cap->srq_quota = size & 0xFFFFFF;
  412. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  413. func_cap->cq_quota = size & 0xFFFFFF;
  414. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  415. func_cap->mpt_quota = size & 0xFFFFFF;
  416. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  417. func_cap->mtt_quota = size & 0xFFFFFF;
  418. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  419. func_cap->mcg_quota = size & 0xFFFFFF;
  420. }
  421. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  422. func_cap->max_eq = size & 0xFFFFFF;
  423. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  424. func_cap->reserved_eq = size & 0xFFFFFF;
  425. func_cap->extra_flags = 0;
  426. /* Mailbox data from 0x6c and onward should only be treated if
  427. * QUERY_FUNC_CAP_FLAG_VALID_MAILBOX is set in func_cap->flags
  428. */
  429. if (func_cap->flags & QUERY_FUNC_CAP_FLAG_VALID_MAILBOX) {
  430. MLX4_GET(size, outbox, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
  431. if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG)
  432. func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_BF_RES_QP;
  433. if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG)
  434. func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_A0_RES_QP;
  435. }
  436. goto out;
  437. }
  438. /* logical port query */
  439. if (gen_or_port > dev->caps.num_ports) {
  440. err = -EINVAL;
  441. goto out;
  442. }
  443. MLX4_GET(func_cap->flags1, outbox, QUERY_FUNC_CAP_FLAGS1_OFFSET);
  444. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  445. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN) {
  446. mlx4_err(dev, "VLAN is enforced on this port\n");
  447. err = -EPROTONOSUPPORT;
  448. goto out;
  449. }
  450. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_MAC) {
  451. mlx4_err(dev, "Force mac is enabled on this port\n");
  452. err = -EPROTONOSUPPORT;
  453. goto out;
  454. }
  455. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  456. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
  457. if (field & QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID) {
  458. mlx4_err(dev, "phy_wqe_gid is enforced on this ib port\n");
  459. err = -EPROTONOSUPPORT;
  460. goto out;
  461. }
  462. }
  463. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  464. func_cap->physical_port = field;
  465. if (func_cap->physical_port != gen_or_port) {
  466. err = -ENOSYS;
  467. goto out;
  468. }
  469. if (func_cap->flags1 & QUERY_FUNC_CAP_VF_ENABLE_QP0) {
  470. MLX4_GET(qkey, outbox, QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
  471. func_cap->qp0_qkey = qkey;
  472. } else {
  473. func_cap->qp0_qkey = 0;
  474. }
  475. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  476. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  477. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  478. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  479. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  480. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  481. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  482. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  483. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_NIC_INFO)
  484. MLX4_GET(func_cap->phys_port_id, outbox,
  485. QUERY_FUNC_CAP_PHYS_PORT_ID);
  486. /* All other resources are allocated by the master, but we still report
  487. * 'num' and 'reserved' capabilities as follows:
  488. * - num remains the maximum resource index
  489. * - 'num - reserved' is the total available objects of a resource, but
  490. * resource indices may be less than 'reserved'
  491. * TODO: set per-resource quotas */
  492. out:
  493. mlx4_free_cmd_mailbox(dev, mailbox);
  494. return err;
  495. }
  496. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  497. {
  498. struct mlx4_cmd_mailbox *mailbox;
  499. u32 *outbox;
  500. u8 field;
  501. u32 field32, flags, ext_flags;
  502. u16 size;
  503. u16 stat_rate;
  504. int err;
  505. int i;
  506. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  507. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  508. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  509. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  510. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  511. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  512. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  513. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  514. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  515. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  516. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  517. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  518. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  519. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  520. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  521. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  522. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  523. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  524. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  525. #define QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET 0x26
  526. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  527. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  528. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  529. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  530. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  531. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  532. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  533. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  534. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  535. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  536. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  537. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  538. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  539. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  540. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  541. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  542. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  543. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  544. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  545. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  546. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  547. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  548. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  549. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  550. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  551. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  552. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  553. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  554. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  555. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  556. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  557. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  558. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  559. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  560. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  561. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  562. #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
  563. #define QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET 0x74
  564. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  565. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  566. #define QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE 0x7a
  567. #define QUERY_DEV_CAP_ETH_PROT_CTRL_OFFSET 0x7a
  568. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  569. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  570. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  571. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  572. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  573. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  574. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  575. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  576. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  577. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  578. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  579. #define QUERY_DEV_CAP_CONFIG_DEV_OFFSET 0x94
  580. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  581. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  582. #define QUERY_DEV_CAP_ETH_BACKPL_OFFSET 0x9c
  583. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  584. #define QUERY_DEV_CAP_VXLAN 0x9e
  585. #define QUERY_DEV_CAP_MAD_DEMUX_OFFSET 0xb0
  586. #define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET 0xa8
  587. #define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET 0xac
  588. dev_cap->flags2 = 0;
  589. mailbox = mlx4_alloc_cmd_mailbox(dev);
  590. if (IS_ERR(mailbox))
  591. return PTR_ERR(mailbox);
  592. outbox = mailbox->buf;
  593. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  594. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  595. if (err)
  596. goto out;
  597. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  598. dev_cap->reserved_qps = 1 << (field & 0xf);
  599. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  600. dev_cap->max_qps = 1 << (field & 0x1f);
  601. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  602. dev_cap->reserved_srqs = 1 << (field >> 4);
  603. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  604. dev_cap->max_srqs = 1 << (field & 0x1f);
  605. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  606. dev_cap->max_cq_sz = 1 << field;
  607. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  608. dev_cap->reserved_cqs = 1 << (field & 0xf);
  609. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  610. dev_cap->max_cqs = 1 << (field & 0x1f);
  611. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  612. dev_cap->max_mpts = 1 << (field & 0x3f);
  613. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  614. dev_cap->reserved_eqs = 1 << (field & 0xf);
  615. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  616. dev_cap->max_eqs = 1 << (field & 0xf);
  617. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  618. dev_cap->reserved_mtts = 1 << (field >> 4);
  619. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  620. dev_cap->max_mrw_sz = 1 << field;
  621. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  622. dev_cap->reserved_mrws = 1 << (field & 0xf);
  623. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  624. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  625. MLX4_GET(size, outbox, QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET);
  626. dev_cap->num_sys_eqs = size & 0xfff;
  627. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  628. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  629. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  630. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  631. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  632. field &= 0x1f;
  633. if (!field)
  634. dev_cap->max_gso_sz = 0;
  635. else
  636. dev_cap->max_gso_sz = 1 << field;
  637. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  638. if (field & 0x20)
  639. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  640. if (field & 0x10)
  641. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  642. field &= 0xf;
  643. if (field) {
  644. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  645. dev_cap->max_rss_tbl_sz = 1 << field;
  646. } else
  647. dev_cap->max_rss_tbl_sz = 0;
  648. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  649. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  650. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  651. dev_cap->local_ca_ack_delay = field & 0x1f;
  652. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  653. dev_cap->num_ports = field & 0xf;
  654. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  655. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  656. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  657. if (field & 0x80)
  658. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  659. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  660. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  661. if (field & 0x80)
  662. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_IPOIB;
  663. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  664. dev_cap->fs_max_num_qp_per_entry = field;
  665. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  666. dev_cap->stat_rate_support = stat_rate;
  667. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  668. if (field & 0x80)
  669. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  670. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  671. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  672. dev_cap->flags = flags | (u64)ext_flags << 32;
  673. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  674. dev_cap->reserved_uars = field >> 4;
  675. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  676. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  677. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  678. dev_cap->min_page_sz = 1 << field;
  679. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  680. if (field & 0x80) {
  681. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  682. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  683. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  684. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  685. field = 3;
  686. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  687. } else {
  688. dev_cap->bf_reg_size = 0;
  689. }
  690. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  691. dev_cap->max_sq_sg = field;
  692. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  693. dev_cap->max_sq_desc_sz = size;
  694. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  695. dev_cap->max_qp_per_mcg = 1 << field;
  696. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  697. dev_cap->reserved_mgms = field & 0xf;
  698. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  699. dev_cap->max_mcgs = 1 << field;
  700. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  701. dev_cap->reserved_pds = field >> 4;
  702. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  703. dev_cap->max_pds = 1 << (field & 0x3f);
  704. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  705. dev_cap->reserved_xrcds = field >> 4;
  706. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  707. dev_cap->max_xrcds = 1 << (field & 0x1f);
  708. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  709. dev_cap->rdmarc_entry_sz = size;
  710. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  711. dev_cap->qpc_entry_sz = size;
  712. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  713. dev_cap->aux_entry_sz = size;
  714. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  715. dev_cap->altc_entry_sz = size;
  716. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  717. dev_cap->eqc_entry_sz = size;
  718. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  719. dev_cap->cqc_entry_sz = size;
  720. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  721. dev_cap->srq_entry_sz = size;
  722. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  723. dev_cap->cmpt_entry_sz = size;
  724. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  725. dev_cap->mtt_entry_sz = size;
  726. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  727. dev_cap->dmpt_entry_sz = size;
  728. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  729. dev_cap->max_srq_sz = 1 << field;
  730. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  731. dev_cap->max_qp_sz = 1 << field;
  732. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  733. dev_cap->resize_srq = field & 1;
  734. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  735. dev_cap->max_rq_sg = field;
  736. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  737. dev_cap->max_rq_desc_sz = size;
  738. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
  739. if (field & (1 << 5))
  740. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL;
  741. if (field & (1 << 6))
  742. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  743. if (field & (1 << 7))
  744. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  745. MLX4_GET(dev_cap->bmme_flags, outbox,
  746. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  747. MLX4_GET(field, outbox, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
  748. if (field & 0x20)
  749. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CONFIG_DEV;
  750. MLX4_GET(dev_cap->reserved_lkey, outbox,
  751. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  752. MLX4_GET(field32, outbox, QUERY_DEV_CAP_ETH_BACKPL_OFFSET);
  753. if (field32 & (1 << 0))
  754. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP;
  755. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  756. if (field & 1<<6)
  757. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
  758. MLX4_GET(field, outbox, QUERY_DEV_CAP_VXLAN);
  759. if (field & 1<<3)
  760. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS;
  761. MLX4_GET(dev_cap->max_icm_sz, outbox,
  762. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  763. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  764. MLX4_GET(dev_cap->max_counters, outbox,
  765. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  766. MLX4_GET(field32, outbox,
  767. QUERY_DEV_CAP_MAD_DEMUX_OFFSET);
  768. if (field32 & (1 << 0))
  769. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_MAD_DEMUX;
  770. MLX4_GET(dev_cap->dmfs_high_rate_qpn_base, outbox,
  771. QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET);
  772. dev_cap->dmfs_high_rate_qpn_base &= MGM_QPN_MASK;
  773. MLX4_GET(dev_cap->dmfs_high_rate_qpn_range, outbox,
  774. QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET);
  775. dev_cap->dmfs_high_rate_qpn_range &= MGM_QPN_MASK;
  776. MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  777. if (field32 & (1 << 16))
  778. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
  779. if (field32 & (1 << 26))
  780. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
  781. if (field32 & (1 << 20))
  782. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
  783. if (field32 & (1 << 21))
  784. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_80_VFS;
  785. for (i = 1; i <= dev_cap->num_ports; i++) {
  786. err = mlx4_QUERY_PORT(dev, i, dev_cap->port_cap + i);
  787. if (err)
  788. goto out;
  789. }
  790. /*
  791. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  792. * we can't use any EQs whose doorbell falls on that page,
  793. * even if the EQ itself isn't reserved.
  794. */
  795. if (dev_cap->num_sys_eqs == 0)
  796. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  797. dev_cap->reserved_eqs);
  798. else
  799. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SYS_EQS;
  800. out:
  801. mlx4_free_cmd_mailbox(dev, mailbox);
  802. return err;
  803. }
  804. void mlx4_dev_cap_dump(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  805. {
  806. if (dev_cap->bf_reg_size > 0)
  807. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  808. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  809. else
  810. mlx4_dbg(dev, "BlueFlame not available\n");
  811. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  812. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  813. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  814. (unsigned long long) dev_cap->max_icm_sz >> 20);
  815. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  816. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  817. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  818. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  819. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  820. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  821. mlx4_dbg(dev, "Num sys EQs: %d, max EQs: %d, reserved EQs: %d, entry size: %d\n",
  822. dev_cap->num_sys_eqs, dev_cap->max_eqs, dev_cap->reserved_eqs,
  823. dev_cap->eqc_entry_sz);
  824. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  825. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  826. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  827. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  828. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  829. dev_cap->max_pds, dev_cap->reserved_mgms);
  830. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  831. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  832. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  833. dev_cap->local_ca_ack_delay, 128 << dev_cap->port_cap[1].ib_mtu,
  834. dev_cap->port_cap[1].max_port_width);
  835. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  836. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  837. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  838. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  839. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  840. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  841. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  842. mlx4_dbg(dev, "DMFS high rate steer QPn base: %d\n",
  843. dev_cap->dmfs_high_rate_qpn_base);
  844. mlx4_dbg(dev, "DMFS high rate steer QPn range: %d\n",
  845. dev_cap->dmfs_high_rate_qpn_range);
  846. dump_dev_cap_flags(dev, dev_cap->flags);
  847. dump_dev_cap_flags2(dev, dev_cap->flags2);
  848. }
  849. int mlx4_QUERY_PORT(struct mlx4_dev *dev, int port, struct mlx4_port_cap *port_cap)
  850. {
  851. struct mlx4_cmd_mailbox *mailbox;
  852. u32 *outbox;
  853. u8 field;
  854. u32 field32;
  855. int err;
  856. mailbox = mlx4_alloc_cmd_mailbox(dev);
  857. if (IS_ERR(mailbox))
  858. return PTR_ERR(mailbox);
  859. outbox = mailbox->buf;
  860. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  861. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  862. MLX4_CMD_TIME_CLASS_A,
  863. MLX4_CMD_NATIVE);
  864. if (err)
  865. goto out;
  866. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  867. port_cap->max_vl = field >> 4;
  868. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  869. port_cap->ib_mtu = field >> 4;
  870. port_cap->max_port_width = field & 0xf;
  871. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  872. port_cap->max_gids = 1 << (field & 0xf);
  873. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  874. port_cap->max_pkeys = 1 << (field & 0xf);
  875. } else {
  876. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  877. #define QUERY_PORT_MTU_OFFSET 0x01
  878. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  879. #define QUERY_PORT_WIDTH_OFFSET 0x06
  880. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  881. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  882. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  883. #define QUERY_PORT_MAC_OFFSET 0x10
  884. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  885. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  886. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  887. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0, MLX4_CMD_QUERY_PORT,
  888. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  889. if (err)
  890. goto out;
  891. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  892. port_cap->supported_port_types = field & 3;
  893. port_cap->suggested_type = (field >> 3) & 1;
  894. port_cap->default_sense = (field >> 4) & 1;
  895. port_cap->dmfs_optimized_state = (field >> 5) & 1;
  896. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  897. port_cap->ib_mtu = field & 0xf;
  898. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  899. port_cap->max_port_width = field & 0xf;
  900. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  901. port_cap->max_gids = 1 << (field >> 4);
  902. port_cap->max_pkeys = 1 << (field & 0xf);
  903. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  904. port_cap->max_vl = field & 0xf;
  905. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  906. port_cap->log_max_macs = field & 0xf;
  907. port_cap->log_max_vlans = field >> 4;
  908. MLX4_GET(port_cap->eth_mtu, outbox, QUERY_PORT_ETH_MTU_OFFSET);
  909. MLX4_GET(port_cap->def_mac, outbox, QUERY_PORT_MAC_OFFSET);
  910. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  911. port_cap->trans_type = field32 >> 24;
  912. port_cap->vendor_oui = field32 & 0xffffff;
  913. MLX4_GET(port_cap->wavelength, outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  914. MLX4_GET(port_cap->trans_code, outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  915. }
  916. out:
  917. mlx4_free_cmd_mailbox(dev, mailbox);
  918. return err;
  919. }
  920. #define DEV_CAP_EXT_2_FLAG_VLAN_CONTROL (1 << 26)
  921. #define DEV_CAP_EXT_2_FLAG_80_VFS (1 << 21)
  922. #define DEV_CAP_EXT_2_FLAG_FSM (1 << 20)
  923. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  924. struct mlx4_vhcr *vhcr,
  925. struct mlx4_cmd_mailbox *inbox,
  926. struct mlx4_cmd_mailbox *outbox,
  927. struct mlx4_cmd_info *cmd)
  928. {
  929. u64 flags;
  930. int err = 0;
  931. u8 field;
  932. u32 bmme_flags, field32;
  933. int real_port;
  934. int slave_port;
  935. int first_port;
  936. struct mlx4_active_ports actv_ports;
  937. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  938. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  939. if (err)
  940. return err;
  941. /* add port mng change event capability and disable mw type 1
  942. * unconditionally to slaves
  943. */
  944. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  945. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  946. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  947. actv_ports = mlx4_get_active_ports(dev, slave);
  948. first_port = find_first_bit(actv_ports.ports, dev->caps.num_ports);
  949. for (slave_port = 0, real_port = first_port;
  950. real_port < first_port +
  951. bitmap_weight(actv_ports.ports, dev->caps.num_ports);
  952. ++real_port, ++slave_port) {
  953. if (flags & (MLX4_DEV_CAP_FLAG_WOL_PORT1 << real_port))
  954. flags |= MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port;
  955. else
  956. flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
  957. }
  958. for (; slave_port < dev->caps.num_ports; ++slave_port)
  959. flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
  960. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  961. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VL_PORT_OFFSET);
  962. field &= ~0x0F;
  963. field |= bitmap_weight(actv_ports.ports, dev->caps.num_ports) & 0x0F;
  964. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VL_PORT_OFFSET);
  965. /* For guests, disable timestamp */
  966. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  967. field &= 0x7f;
  968. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  969. /* For guests, disable vxlan tunneling */
  970. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VXLAN);
  971. field &= 0xf7;
  972. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VXLAN);
  973. /* For guests, report Blueflame disabled */
  974. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  975. field &= 0x7f;
  976. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  977. /* For guests, disable mw type 2 */
  978. MLX4_GET(bmme_flags, outbox->buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  979. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  980. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  981. /* turn off device-managed steering capability if not enabled */
  982. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  983. MLX4_GET(field, outbox->buf,
  984. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  985. field &= 0x7f;
  986. MLX4_PUT(outbox->buf, field,
  987. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  988. }
  989. /* turn off ipoib managed steering for guests */
  990. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  991. field &= ~0x80;
  992. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  993. /* turn off host side virt features (VST, FSM, etc) for guests */
  994. MLX4_GET(field32, outbox->buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  995. field32 &= ~(DEV_CAP_EXT_2_FLAG_VLAN_CONTROL | DEV_CAP_EXT_2_FLAG_80_VFS |
  996. DEV_CAP_EXT_2_FLAG_FSM);
  997. MLX4_PUT(outbox->buf, field32, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  998. return 0;
  999. }
  1000. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1001. struct mlx4_vhcr *vhcr,
  1002. struct mlx4_cmd_mailbox *inbox,
  1003. struct mlx4_cmd_mailbox *outbox,
  1004. struct mlx4_cmd_info *cmd)
  1005. {
  1006. struct mlx4_priv *priv = mlx4_priv(dev);
  1007. u64 def_mac;
  1008. u8 port_type;
  1009. u16 short_field;
  1010. int err;
  1011. int admin_link_state;
  1012. int port = mlx4_slave_convert_port(dev, slave,
  1013. vhcr->in_modifier & 0xFF);
  1014. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  1015. #define MLX4_PORT_LINK_UP_MASK 0x80
  1016. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  1017. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  1018. if (port < 0)
  1019. return -EINVAL;
  1020. /* Protect against untrusted guests: enforce that this is the
  1021. * QUERY_PORT general query.
  1022. */
  1023. if (vhcr->op_modifier || vhcr->in_modifier & ~0xFF)
  1024. return -EINVAL;
  1025. vhcr->in_modifier = port;
  1026. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  1027. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  1028. MLX4_CMD_NATIVE);
  1029. if (!err && dev->caps.function != slave) {
  1030. def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
  1031. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  1032. /* get port type - currently only eth is enabled */
  1033. MLX4_GET(port_type, outbox->buf,
  1034. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  1035. /* No link sensing allowed */
  1036. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  1037. /* set port type to currently operating port type */
  1038. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  1039. admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
  1040. if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
  1041. port_type |= MLX4_PORT_LINK_UP_MASK;
  1042. else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
  1043. port_type &= ~MLX4_PORT_LINK_UP_MASK;
  1044. MLX4_PUT(outbox->buf, port_type,
  1045. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  1046. if (dev->caps.port_type[vhcr->in_modifier] == MLX4_PORT_TYPE_ETH)
  1047. short_field = mlx4_get_slave_num_gids(dev, slave, port);
  1048. else
  1049. short_field = 1; /* slave max gids */
  1050. MLX4_PUT(outbox->buf, short_field,
  1051. QUERY_PORT_CUR_MAX_GID_OFFSET);
  1052. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  1053. MLX4_PUT(outbox->buf, short_field,
  1054. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  1055. }
  1056. return err;
  1057. }
  1058. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  1059. int *gid_tbl_len, int *pkey_tbl_len)
  1060. {
  1061. struct mlx4_cmd_mailbox *mailbox;
  1062. u32 *outbox;
  1063. u16 field;
  1064. int err;
  1065. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1066. if (IS_ERR(mailbox))
  1067. return PTR_ERR(mailbox);
  1068. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  1069. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  1070. MLX4_CMD_WRAPPED);
  1071. if (err)
  1072. goto out;
  1073. outbox = mailbox->buf;
  1074. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  1075. *gid_tbl_len = field;
  1076. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  1077. *pkey_tbl_len = field;
  1078. out:
  1079. mlx4_free_cmd_mailbox(dev, mailbox);
  1080. return err;
  1081. }
  1082. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  1083. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  1084. {
  1085. struct mlx4_cmd_mailbox *mailbox;
  1086. struct mlx4_icm_iter iter;
  1087. __be64 *pages;
  1088. int lg;
  1089. int nent = 0;
  1090. int i;
  1091. int err = 0;
  1092. int ts = 0, tc = 0;
  1093. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1094. if (IS_ERR(mailbox))
  1095. return PTR_ERR(mailbox);
  1096. pages = mailbox->buf;
  1097. for (mlx4_icm_first(icm, &iter);
  1098. !mlx4_icm_last(&iter);
  1099. mlx4_icm_next(&iter)) {
  1100. /*
  1101. * We have to pass pages that are aligned to their
  1102. * size, so find the least significant 1 in the
  1103. * address or size and use that as our log2 size.
  1104. */
  1105. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  1106. if (lg < MLX4_ICM_PAGE_SHIFT) {
  1107. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx)\n",
  1108. MLX4_ICM_PAGE_SIZE,
  1109. (unsigned long long) mlx4_icm_addr(&iter),
  1110. mlx4_icm_size(&iter));
  1111. err = -EINVAL;
  1112. goto out;
  1113. }
  1114. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  1115. if (virt != -1) {
  1116. pages[nent * 2] = cpu_to_be64(virt);
  1117. virt += 1 << lg;
  1118. }
  1119. pages[nent * 2 + 1] =
  1120. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  1121. (lg - MLX4_ICM_PAGE_SHIFT));
  1122. ts += 1 << (lg - 10);
  1123. ++tc;
  1124. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  1125. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  1126. MLX4_CMD_TIME_CLASS_B,
  1127. MLX4_CMD_NATIVE);
  1128. if (err)
  1129. goto out;
  1130. nent = 0;
  1131. }
  1132. }
  1133. }
  1134. if (nent)
  1135. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  1136. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1137. if (err)
  1138. goto out;
  1139. switch (op) {
  1140. case MLX4_CMD_MAP_FA:
  1141. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW\n", tc, ts);
  1142. break;
  1143. case MLX4_CMD_MAP_ICM_AUX:
  1144. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux\n", tc, ts);
  1145. break;
  1146. case MLX4_CMD_MAP_ICM:
  1147. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM\n",
  1148. tc, ts, (unsigned long long) virt - (ts << 10));
  1149. break;
  1150. }
  1151. out:
  1152. mlx4_free_cmd_mailbox(dev, mailbox);
  1153. return err;
  1154. }
  1155. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  1156. {
  1157. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  1158. }
  1159. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  1160. {
  1161. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  1162. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1163. }
  1164. int mlx4_RUN_FW(struct mlx4_dev *dev)
  1165. {
  1166. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  1167. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1168. }
  1169. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  1170. {
  1171. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  1172. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  1173. struct mlx4_cmd_mailbox *mailbox;
  1174. u32 *outbox;
  1175. int err = 0;
  1176. u64 fw_ver;
  1177. u16 cmd_if_rev;
  1178. u8 lg;
  1179. #define QUERY_FW_OUT_SIZE 0x100
  1180. #define QUERY_FW_VER_OFFSET 0x00
  1181. #define QUERY_FW_PPF_ID 0x09
  1182. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  1183. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  1184. #define QUERY_FW_ERR_START_OFFSET 0x30
  1185. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  1186. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  1187. #define QUERY_FW_SIZE_OFFSET 0x00
  1188. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  1189. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  1190. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  1191. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  1192. #define QUERY_FW_CLOCK_OFFSET 0x50
  1193. #define QUERY_FW_CLOCK_BAR 0x58
  1194. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1195. if (IS_ERR(mailbox))
  1196. return PTR_ERR(mailbox);
  1197. outbox = mailbox->buf;
  1198. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1199. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1200. if (err)
  1201. goto out;
  1202. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  1203. /*
  1204. * FW subminor version is at more significant bits than minor
  1205. * version, so swap here.
  1206. */
  1207. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  1208. ((fw_ver & 0xffff0000ull) >> 16) |
  1209. ((fw_ver & 0x0000ffffull) << 16);
  1210. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  1211. dev->caps.function = lg;
  1212. if (mlx4_is_slave(dev))
  1213. goto out;
  1214. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  1215. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  1216. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  1217. mlx4_err(dev, "Installed FW has unsupported command interface revision %d\n",
  1218. cmd_if_rev);
  1219. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  1220. (int) (dev->caps.fw_ver >> 32),
  1221. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  1222. (int) dev->caps.fw_ver & 0xffff);
  1223. mlx4_err(dev, "This driver version supports only revisions %d to %d\n",
  1224. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  1225. err = -ENODEV;
  1226. goto out;
  1227. }
  1228. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  1229. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  1230. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  1231. cmd->max_cmds = 1 << lg;
  1232. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  1233. (int) (dev->caps.fw_ver >> 32),
  1234. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  1235. (int) dev->caps.fw_ver & 0xffff,
  1236. cmd_if_rev, cmd->max_cmds);
  1237. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  1238. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  1239. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  1240. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  1241. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  1242. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  1243. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  1244. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  1245. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  1246. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  1247. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  1248. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  1249. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  1250. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  1251. fw->comm_bar, fw->comm_base);
  1252. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  1253. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  1254. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  1255. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  1256. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  1257. fw->clock_bar, fw->clock_offset);
  1258. /*
  1259. * Round up number of system pages needed in case
  1260. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1261. */
  1262. fw->fw_pages =
  1263. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1264. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1265. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  1266. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  1267. out:
  1268. mlx4_free_cmd_mailbox(dev, mailbox);
  1269. return err;
  1270. }
  1271. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  1272. struct mlx4_vhcr *vhcr,
  1273. struct mlx4_cmd_mailbox *inbox,
  1274. struct mlx4_cmd_mailbox *outbox,
  1275. struct mlx4_cmd_info *cmd)
  1276. {
  1277. u8 *outbuf;
  1278. int err;
  1279. outbuf = outbox->buf;
  1280. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1281. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1282. if (err)
  1283. return err;
  1284. /* for slaves, set pci PPF ID to invalid and zero out everything
  1285. * else except FW version */
  1286. outbuf[0] = outbuf[1] = 0;
  1287. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  1288. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  1289. return 0;
  1290. }
  1291. static void get_board_id(void *vsd, char *board_id)
  1292. {
  1293. int i;
  1294. #define VSD_OFFSET_SIG1 0x00
  1295. #define VSD_OFFSET_SIG2 0xde
  1296. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1297. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1298. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1299. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  1300. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1301. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1302. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  1303. } else {
  1304. /*
  1305. * The board ID is a string but the firmware byte
  1306. * swaps each 4-byte word before passing it back to
  1307. * us. Therefore we need to swab it before printing.
  1308. */
  1309. for (i = 0; i < 4; ++i)
  1310. ((u32 *) board_id)[i] =
  1311. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1312. }
  1313. }
  1314. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1315. {
  1316. struct mlx4_cmd_mailbox *mailbox;
  1317. u32 *outbox;
  1318. int err;
  1319. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1320. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1321. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1322. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1323. if (IS_ERR(mailbox))
  1324. return PTR_ERR(mailbox);
  1325. outbox = mailbox->buf;
  1326. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1327. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1328. if (err)
  1329. goto out;
  1330. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1331. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1332. adapter->board_id);
  1333. out:
  1334. mlx4_free_cmd_mailbox(dev, mailbox);
  1335. return err;
  1336. }
  1337. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1338. {
  1339. struct mlx4_cmd_mailbox *mailbox;
  1340. __be32 *inbox;
  1341. int err;
  1342. static const u8 a0_dmfs_hw_steering[] = {
  1343. [MLX4_STEERING_DMFS_A0_DEFAULT] = 0,
  1344. [MLX4_STEERING_DMFS_A0_DYNAMIC] = 1,
  1345. [MLX4_STEERING_DMFS_A0_STATIC] = 2,
  1346. [MLX4_STEERING_DMFS_A0_DISABLE] = 3
  1347. };
  1348. #define INIT_HCA_IN_SIZE 0x200
  1349. #define INIT_HCA_VERSION_OFFSET 0x000
  1350. #define INIT_HCA_VERSION 2
  1351. #define INIT_HCA_VXLAN_OFFSET 0x0c
  1352. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1353. #define INIT_HCA_FLAGS_OFFSET 0x014
  1354. #define INIT_HCA_QPC_OFFSET 0x020
  1355. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1356. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1357. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1358. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1359. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1360. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1361. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1362. #define INIT_HCA_EQE_CQE_STRIDE_OFFSET (INIT_HCA_QPC_OFFSET + 0x3b)
  1363. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1364. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1365. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1366. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1367. #define INIT_HCA_NUM_SYS_EQS_OFFSET (INIT_HCA_QPC_OFFSET + 0x6a)
  1368. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1369. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1370. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1371. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1372. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1373. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1374. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1375. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1376. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1377. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1378. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1379. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1380. #define INIT_HCA_FS_A0_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x18)
  1381. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1382. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1383. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1384. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1385. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1386. #define INIT_HCA_TPT_OFFSET 0x0f0
  1387. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1388. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1389. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1390. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1391. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1392. #define INIT_HCA_UAR_OFFSET 0x120
  1393. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1394. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1395. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1396. if (IS_ERR(mailbox))
  1397. return PTR_ERR(mailbox);
  1398. inbox = mailbox->buf;
  1399. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1400. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1401. (ilog2(cache_line_size()) - 4) << 5;
  1402. #if defined(__LITTLE_ENDIAN)
  1403. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1404. #elif defined(__BIG_ENDIAN)
  1405. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1406. #else
  1407. #error Host endianness not defined
  1408. #endif
  1409. /* Check port for UD address vector: */
  1410. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1411. /* Enable IPoIB checksumming if we can: */
  1412. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1413. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1414. /* Enable QoS support if module parameter set */
  1415. if (enable_qos)
  1416. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1417. /* enable counters */
  1418. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1419. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1420. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1421. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1422. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1423. dev->caps.eqe_size = 64;
  1424. dev->caps.eqe_factor = 1;
  1425. } else {
  1426. dev->caps.eqe_size = 32;
  1427. dev->caps.eqe_factor = 0;
  1428. }
  1429. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1430. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1431. dev->caps.cqe_size = 64;
  1432. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  1433. } else {
  1434. dev->caps.cqe_size = 32;
  1435. }
  1436. /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
  1437. if ((dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) &&
  1438. (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) {
  1439. dev->caps.eqe_size = cache_line_size();
  1440. dev->caps.cqe_size = cache_line_size();
  1441. dev->caps.eqe_factor = 0;
  1442. MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 |
  1443. (ilog2(dev->caps.eqe_size) - 5)),
  1444. INIT_HCA_EQE_CQE_STRIDE_OFFSET);
  1445. /* User still need to know to support CQE > 32B */
  1446. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  1447. }
  1448. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1449. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1450. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1451. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1452. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1453. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1454. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1455. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1456. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1457. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1458. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1459. MLX4_PUT(inbox, param->num_sys_eqs, INIT_HCA_NUM_SYS_EQS_OFFSET);
  1460. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1461. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1462. /* steering attributes */
  1463. if (dev->caps.steering_mode ==
  1464. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1465. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1466. cpu_to_be32(1 <<
  1467. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1468. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1469. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1470. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1471. MLX4_PUT(inbox, param->log_mc_table_sz,
  1472. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1473. /* Enable Ethernet flow steering
  1474. * with udp unicast and tcp unicast
  1475. */
  1476. if (dev->caps.dmfs_high_steer_mode !=
  1477. MLX4_STEERING_DMFS_A0_STATIC)
  1478. MLX4_PUT(inbox,
  1479. (u8)(MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1480. INIT_HCA_FS_ETH_BITS_OFFSET);
  1481. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1482. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1483. /* Enable IPoIB flow steering
  1484. * with udp unicast and tcp unicast
  1485. */
  1486. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1487. INIT_HCA_FS_IB_BITS_OFFSET);
  1488. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1489. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1490. if (dev->caps.dmfs_high_steer_mode !=
  1491. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
  1492. MLX4_PUT(inbox,
  1493. ((u8)(a0_dmfs_hw_steering[dev->caps.dmfs_high_steer_mode]
  1494. << 6)),
  1495. INIT_HCA_FS_A0_OFFSET);
  1496. } else {
  1497. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1498. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1499. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1500. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1501. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1502. MLX4_PUT(inbox, param->log_mc_table_sz,
  1503. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1504. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1505. MLX4_PUT(inbox, (u8) (1 << 3),
  1506. INIT_HCA_UC_STEERING_OFFSET);
  1507. }
  1508. /* TPT attributes */
  1509. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1510. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1511. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1512. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1513. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1514. /* UAR attributes */
  1515. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1516. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1517. /* set parser VXLAN attributes */
  1518. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) {
  1519. u8 parser_params = 0;
  1520. MLX4_PUT(inbox, parser_params, INIT_HCA_VXLAN_OFFSET);
  1521. }
  1522. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1523. MLX4_CMD_NATIVE);
  1524. if (err)
  1525. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1526. mlx4_free_cmd_mailbox(dev, mailbox);
  1527. return err;
  1528. }
  1529. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1530. struct mlx4_init_hca_param *param)
  1531. {
  1532. struct mlx4_cmd_mailbox *mailbox;
  1533. __be32 *outbox;
  1534. u32 dword_field;
  1535. int err;
  1536. u8 byte_field;
  1537. static const u8 a0_dmfs_query_hw_steering[] = {
  1538. [0] = MLX4_STEERING_DMFS_A0_DEFAULT,
  1539. [1] = MLX4_STEERING_DMFS_A0_DYNAMIC,
  1540. [2] = MLX4_STEERING_DMFS_A0_STATIC,
  1541. [3] = MLX4_STEERING_DMFS_A0_DISABLE
  1542. };
  1543. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1544. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1545. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1546. if (IS_ERR(mailbox))
  1547. return PTR_ERR(mailbox);
  1548. outbox = mailbox->buf;
  1549. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1550. MLX4_CMD_QUERY_HCA,
  1551. MLX4_CMD_TIME_CLASS_B,
  1552. !mlx4_is_slave(dev));
  1553. if (err)
  1554. goto out;
  1555. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1556. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1557. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1558. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1559. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1560. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1561. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1562. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1563. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1564. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1565. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1566. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1567. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1568. MLX4_GET(param->num_sys_eqs, outbox, INIT_HCA_NUM_SYS_EQS_OFFSET);
  1569. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1570. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1571. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1572. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1573. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1574. } else {
  1575. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1576. if (byte_field & 0x8)
  1577. param->steering_mode = MLX4_STEERING_MODE_B0;
  1578. else
  1579. param->steering_mode = MLX4_STEERING_MODE_A0;
  1580. }
  1581. /* steering attributes */
  1582. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1583. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1584. MLX4_GET(param->log_mc_entry_sz, outbox,
  1585. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1586. MLX4_GET(param->log_mc_table_sz, outbox,
  1587. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1588. MLX4_GET(byte_field, outbox,
  1589. INIT_HCA_FS_A0_OFFSET);
  1590. param->dmfs_high_steer_mode =
  1591. a0_dmfs_query_hw_steering[(byte_field >> 6) & 3];
  1592. } else {
  1593. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1594. MLX4_GET(param->log_mc_entry_sz, outbox,
  1595. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1596. MLX4_GET(param->log_mc_hash_sz, outbox,
  1597. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1598. MLX4_GET(param->log_mc_table_sz, outbox,
  1599. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1600. }
  1601. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1602. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1603. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1604. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1605. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1606. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1607. /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
  1608. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_STRIDE_OFFSET);
  1609. if (byte_field) {
  1610. param->dev_cap_enabled |= MLX4_DEV_CAP_EQE_STRIDE_ENABLED;
  1611. param->dev_cap_enabled |= MLX4_DEV_CAP_CQE_STRIDE_ENABLED;
  1612. param->cqe_size = 1 << ((byte_field &
  1613. MLX4_CQE_SIZE_MASK_STRIDE) + 5);
  1614. param->eqe_size = 1 << (((byte_field &
  1615. MLX4_EQE_SIZE_MASK_STRIDE) >> 4) + 5);
  1616. }
  1617. /* TPT attributes */
  1618. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1619. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1620. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1621. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1622. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1623. /* UAR attributes */
  1624. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1625. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1626. out:
  1627. mlx4_free_cmd_mailbox(dev, mailbox);
  1628. return err;
  1629. }
  1630. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1631. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1632. * to operate */
  1633. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1634. {
  1635. struct mlx4_priv *priv = mlx4_priv(dev);
  1636. /* irrelevant if not infiniband */
  1637. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1638. priv->mfunc.master.qp0_state[port].qp0_active)
  1639. return 1;
  1640. return 0;
  1641. }
  1642. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1643. struct mlx4_vhcr *vhcr,
  1644. struct mlx4_cmd_mailbox *inbox,
  1645. struct mlx4_cmd_mailbox *outbox,
  1646. struct mlx4_cmd_info *cmd)
  1647. {
  1648. struct mlx4_priv *priv = mlx4_priv(dev);
  1649. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
  1650. int err;
  1651. if (port < 0)
  1652. return -EINVAL;
  1653. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1654. return 0;
  1655. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1656. /* Enable port only if it was previously disabled */
  1657. if (!priv->mfunc.master.init_port_ref[port]) {
  1658. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1659. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1660. if (err)
  1661. return err;
  1662. }
  1663. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1664. } else {
  1665. if (slave == mlx4_master_func_num(dev)) {
  1666. if (check_qp0_state(dev, slave, port) &&
  1667. !priv->mfunc.master.qp0_state[port].port_active) {
  1668. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1669. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1670. if (err)
  1671. return err;
  1672. priv->mfunc.master.qp0_state[port].port_active = 1;
  1673. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1674. }
  1675. } else
  1676. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1677. }
  1678. ++priv->mfunc.master.init_port_ref[port];
  1679. return 0;
  1680. }
  1681. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1682. {
  1683. struct mlx4_cmd_mailbox *mailbox;
  1684. u32 *inbox;
  1685. int err;
  1686. u32 flags;
  1687. u16 field;
  1688. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1689. #define INIT_PORT_IN_SIZE 256
  1690. #define INIT_PORT_FLAGS_OFFSET 0x00
  1691. #define INIT_PORT_FLAG_SIG (1 << 18)
  1692. #define INIT_PORT_FLAG_NG (1 << 17)
  1693. #define INIT_PORT_FLAG_G0 (1 << 16)
  1694. #define INIT_PORT_VL_SHIFT 4
  1695. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1696. #define INIT_PORT_MTU_OFFSET 0x04
  1697. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1698. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1699. #define INIT_PORT_GUID0_OFFSET 0x10
  1700. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1701. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1702. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1703. if (IS_ERR(mailbox))
  1704. return PTR_ERR(mailbox);
  1705. inbox = mailbox->buf;
  1706. flags = 0;
  1707. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1708. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1709. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1710. field = 128 << dev->caps.ib_mtu_cap[port];
  1711. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1712. field = dev->caps.gid_table_len[port];
  1713. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1714. field = dev->caps.pkey_table_len[port];
  1715. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1716. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1717. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1718. mlx4_free_cmd_mailbox(dev, mailbox);
  1719. } else
  1720. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1721. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1722. return err;
  1723. }
  1724. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1725. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1726. struct mlx4_vhcr *vhcr,
  1727. struct mlx4_cmd_mailbox *inbox,
  1728. struct mlx4_cmd_mailbox *outbox,
  1729. struct mlx4_cmd_info *cmd)
  1730. {
  1731. struct mlx4_priv *priv = mlx4_priv(dev);
  1732. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
  1733. int err;
  1734. if (port < 0)
  1735. return -EINVAL;
  1736. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1737. (1 << port)))
  1738. return 0;
  1739. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1740. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1741. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1742. 1000, MLX4_CMD_NATIVE);
  1743. if (err)
  1744. return err;
  1745. }
  1746. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1747. } else {
  1748. /* infiniband port */
  1749. if (slave == mlx4_master_func_num(dev)) {
  1750. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1751. priv->mfunc.master.qp0_state[port].port_active) {
  1752. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1753. 1000, MLX4_CMD_NATIVE);
  1754. if (err)
  1755. return err;
  1756. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1757. priv->mfunc.master.qp0_state[port].port_active = 0;
  1758. }
  1759. } else
  1760. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1761. }
  1762. --priv->mfunc.master.init_port_ref[port];
  1763. return 0;
  1764. }
  1765. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1766. {
  1767. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1768. MLX4_CMD_WRAPPED);
  1769. }
  1770. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1771. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1772. {
  1773. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1774. MLX4_CMD_NATIVE);
  1775. }
  1776. struct mlx4_config_dev {
  1777. __be32 update_flags;
  1778. __be32 rsvd1[3];
  1779. __be16 vxlan_udp_dport;
  1780. __be16 rsvd2;
  1781. __be32 rsvd3[27];
  1782. __be16 rsvd4;
  1783. u8 rsvd5;
  1784. u8 rx_checksum_val;
  1785. };
  1786. #define MLX4_VXLAN_UDP_DPORT (1 << 0)
  1787. static int mlx4_CONFIG_DEV_set(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
  1788. {
  1789. int err;
  1790. struct mlx4_cmd_mailbox *mailbox;
  1791. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1792. if (IS_ERR(mailbox))
  1793. return PTR_ERR(mailbox);
  1794. memcpy(mailbox->buf, config_dev, sizeof(*config_dev));
  1795. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_CONFIG_DEV,
  1796. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1797. mlx4_free_cmd_mailbox(dev, mailbox);
  1798. return err;
  1799. }
  1800. static int mlx4_CONFIG_DEV_get(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
  1801. {
  1802. int err;
  1803. struct mlx4_cmd_mailbox *mailbox;
  1804. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1805. if (IS_ERR(mailbox))
  1806. return PTR_ERR(mailbox);
  1807. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 1, MLX4_CMD_CONFIG_DEV,
  1808. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1809. if (!err)
  1810. memcpy(config_dev, mailbox->buf, sizeof(*config_dev));
  1811. mlx4_free_cmd_mailbox(dev, mailbox);
  1812. return err;
  1813. }
  1814. /* Conversion between the HW values and the actual functionality.
  1815. * The value represented by the array index,
  1816. * and the functionality determined by the flags.
  1817. */
  1818. static const u8 config_dev_csum_flags[] = {
  1819. [0] = 0,
  1820. [1] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP,
  1821. [2] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP |
  1822. MLX4_RX_CSUM_MODE_L4,
  1823. [3] = MLX4_RX_CSUM_MODE_L4 |
  1824. MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP |
  1825. MLX4_RX_CSUM_MODE_MULTI_VLAN
  1826. };
  1827. int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
  1828. struct mlx4_config_dev_params *params)
  1829. {
  1830. struct mlx4_config_dev config_dev;
  1831. int err;
  1832. u8 csum_mask;
  1833. #define CONFIG_DEV_RX_CSUM_MODE_MASK 0x7
  1834. #define CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET 0
  1835. #define CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET 4
  1836. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CONFIG_DEV))
  1837. return -ENOTSUPP;
  1838. err = mlx4_CONFIG_DEV_get(dev, &config_dev);
  1839. if (err)
  1840. return err;
  1841. csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET) &
  1842. CONFIG_DEV_RX_CSUM_MODE_MASK;
  1843. if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
  1844. return -EINVAL;
  1845. params->rx_csum_flags_port_1 = config_dev_csum_flags[csum_mask];
  1846. csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET) &
  1847. CONFIG_DEV_RX_CSUM_MODE_MASK;
  1848. if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
  1849. return -EINVAL;
  1850. params->rx_csum_flags_port_2 = config_dev_csum_flags[csum_mask];
  1851. params->vxlan_udp_dport = be16_to_cpu(config_dev.vxlan_udp_dport);
  1852. return 0;
  1853. }
  1854. EXPORT_SYMBOL_GPL(mlx4_config_dev_retrieval);
  1855. int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port)
  1856. {
  1857. struct mlx4_config_dev config_dev;
  1858. memset(&config_dev, 0, sizeof(config_dev));
  1859. config_dev.update_flags = cpu_to_be32(MLX4_VXLAN_UDP_DPORT);
  1860. config_dev.vxlan_udp_dport = udp_port;
  1861. return mlx4_CONFIG_DEV_set(dev, &config_dev);
  1862. }
  1863. EXPORT_SYMBOL_GPL(mlx4_config_vxlan_port);
  1864. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1865. {
  1866. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1867. MLX4_CMD_SET_ICM_SIZE,
  1868. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1869. if (ret)
  1870. return ret;
  1871. /*
  1872. * Round up number of system pages needed in case
  1873. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1874. */
  1875. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1876. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1877. return 0;
  1878. }
  1879. int mlx4_NOP(struct mlx4_dev *dev)
  1880. {
  1881. /* Input modifier of 0x1f means "finish as soon as possible." */
  1882. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1883. }
  1884. int mlx4_get_phys_port_id(struct mlx4_dev *dev)
  1885. {
  1886. u8 port;
  1887. u32 *outbox;
  1888. struct mlx4_cmd_mailbox *mailbox;
  1889. u32 in_mod;
  1890. u32 guid_hi, guid_lo;
  1891. int err, ret = 0;
  1892. #define MOD_STAT_CFG_PORT_OFFSET 8
  1893. #define MOD_STAT_CFG_GUID_H 0X14
  1894. #define MOD_STAT_CFG_GUID_L 0X1c
  1895. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1896. if (IS_ERR(mailbox))
  1897. return PTR_ERR(mailbox);
  1898. outbox = mailbox->buf;
  1899. for (port = 1; port <= dev->caps.num_ports; port++) {
  1900. in_mod = port << MOD_STAT_CFG_PORT_OFFSET;
  1901. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_mod, 0x2,
  1902. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1903. MLX4_CMD_NATIVE);
  1904. if (err) {
  1905. mlx4_err(dev, "Fail to get port %d uplink guid\n",
  1906. port);
  1907. ret = err;
  1908. } else {
  1909. MLX4_GET(guid_hi, outbox, MOD_STAT_CFG_GUID_H);
  1910. MLX4_GET(guid_lo, outbox, MOD_STAT_CFG_GUID_L);
  1911. dev->caps.phys_port_id[port] = (u64)guid_lo |
  1912. (u64)guid_hi << 32;
  1913. }
  1914. }
  1915. mlx4_free_cmd_mailbox(dev, mailbox);
  1916. return ret;
  1917. }
  1918. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1919. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1920. {
  1921. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1922. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1923. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1924. MLX4_CMD_NATIVE);
  1925. }
  1926. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1927. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1928. {
  1929. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1930. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1931. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1932. }
  1933. EXPORT_SYMBOL_GPL(mlx4_wol_write);
  1934. enum {
  1935. ADD_TO_MCG = 0x26,
  1936. };
  1937. void mlx4_opreq_action(struct work_struct *work)
  1938. {
  1939. struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
  1940. opreq_task);
  1941. struct mlx4_dev *dev = &priv->dev;
  1942. int num_tasks = atomic_read(&priv->opreq_count);
  1943. struct mlx4_cmd_mailbox *mailbox;
  1944. struct mlx4_mgm *mgm;
  1945. u32 *outbox;
  1946. u32 modifier;
  1947. u16 token;
  1948. u16 type;
  1949. int err;
  1950. u32 num_qps;
  1951. struct mlx4_qp qp;
  1952. int i;
  1953. u8 rem_mcg;
  1954. u8 prot;
  1955. #define GET_OP_REQ_MODIFIER_OFFSET 0x08
  1956. #define GET_OP_REQ_TOKEN_OFFSET 0x14
  1957. #define GET_OP_REQ_TYPE_OFFSET 0x1a
  1958. #define GET_OP_REQ_DATA_OFFSET 0x20
  1959. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1960. if (IS_ERR(mailbox)) {
  1961. mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
  1962. return;
  1963. }
  1964. outbox = mailbox->buf;
  1965. while (num_tasks) {
  1966. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1967. MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  1968. MLX4_CMD_NATIVE);
  1969. if (err) {
  1970. mlx4_err(dev, "Failed to retrieve required operation: %d\n",
  1971. err);
  1972. return;
  1973. }
  1974. MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
  1975. MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
  1976. MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
  1977. type &= 0xfff;
  1978. switch (type) {
  1979. case ADD_TO_MCG:
  1980. if (dev->caps.steering_mode ==
  1981. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1982. mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
  1983. err = EPERM;
  1984. break;
  1985. }
  1986. mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
  1987. GET_OP_REQ_DATA_OFFSET);
  1988. num_qps = be32_to_cpu(mgm->members_count) &
  1989. MGM_QPN_MASK;
  1990. rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
  1991. prot = ((u8 *)(&mgm->members_count))[0] >> 6;
  1992. for (i = 0; i < num_qps; i++) {
  1993. qp.qpn = be32_to_cpu(mgm->qp[i]);
  1994. if (rem_mcg)
  1995. err = mlx4_multicast_detach(dev, &qp,
  1996. mgm->gid,
  1997. prot, 0);
  1998. else
  1999. err = mlx4_multicast_attach(dev, &qp,
  2000. mgm->gid,
  2001. mgm->gid[5]
  2002. , 0, prot,
  2003. NULL);
  2004. if (err)
  2005. break;
  2006. }
  2007. break;
  2008. default:
  2009. mlx4_warn(dev, "Bad type for required operation\n");
  2010. err = EINVAL;
  2011. break;
  2012. }
  2013. err = mlx4_cmd(dev, 0, ((u32) err |
  2014. (__force u32)cpu_to_be32(token) << 16),
  2015. 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  2016. MLX4_CMD_NATIVE);
  2017. if (err) {
  2018. mlx4_err(dev, "Failed to acknowledge required request: %d\n",
  2019. err);
  2020. goto out;
  2021. }
  2022. memset(outbox, 0, 0xffc);
  2023. num_tasks = atomic_dec_return(&priv->opreq_count);
  2024. }
  2025. out:
  2026. mlx4_free_cmd_mailbox(dev, mailbox);
  2027. }
  2028. static int mlx4_check_smp_firewall_active(struct mlx4_dev *dev,
  2029. struct mlx4_cmd_mailbox *mailbox)
  2030. {
  2031. #define MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET 0x10
  2032. #define MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET 0x20
  2033. #define MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET 0x40
  2034. #define MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET 0x70
  2035. u32 set_attr_mask, getresp_attr_mask;
  2036. u32 trap_attr_mask, traprepress_attr_mask;
  2037. MLX4_GET(set_attr_mask, mailbox->buf,
  2038. MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET);
  2039. mlx4_dbg(dev, "SMP firewall set_attribute_mask = 0x%x\n",
  2040. set_attr_mask);
  2041. MLX4_GET(getresp_attr_mask, mailbox->buf,
  2042. MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET);
  2043. mlx4_dbg(dev, "SMP firewall getresp_attribute_mask = 0x%x\n",
  2044. getresp_attr_mask);
  2045. MLX4_GET(trap_attr_mask, mailbox->buf,
  2046. MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET);
  2047. mlx4_dbg(dev, "SMP firewall trap_attribute_mask = 0x%x\n",
  2048. trap_attr_mask);
  2049. MLX4_GET(traprepress_attr_mask, mailbox->buf,
  2050. MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET);
  2051. mlx4_dbg(dev, "SMP firewall traprepress_attribute_mask = 0x%x\n",
  2052. traprepress_attr_mask);
  2053. if (set_attr_mask && getresp_attr_mask && trap_attr_mask &&
  2054. traprepress_attr_mask)
  2055. return 1;
  2056. return 0;
  2057. }
  2058. int mlx4_config_mad_demux(struct mlx4_dev *dev)
  2059. {
  2060. struct mlx4_cmd_mailbox *mailbox;
  2061. int secure_host_active;
  2062. int err;
  2063. /* Check if mad_demux is supported */
  2064. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_MAD_DEMUX))
  2065. return 0;
  2066. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2067. if (IS_ERR(mailbox)) {
  2068. mlx4_warn(dev, "Failed to allocate mailbox for cmd MAD_DEMUX");
  2069. return -ENOMEM;
  2070. }
  2071. /* Query mad_demux to find out which MADs are handled by internal sma */
  2072. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0x01 /* subn mgmt class */,
  2073. MLX4_CMD_MAD_DEMUX_QUERY_RESTR, MLX4_CMD_MAD_DEMUX,
  2074. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  2075. if (err) {
  2076. mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: query restrictions failed (%d)\n",
  2077. err);
  2078. goto out;
  2079. }
  2080. secure_host_active = mlx4_check_smp_firewall_active(dev, mailbox);
  2081. /* Config mad_demux to handle all MADs returned by the query above */
  2082. err = mlx4_cmd(dev, mailbox->dma, 0x01 /* subn mgmt class */,
  2083. MLX4_CMD_MAD_DEMUX_CONFIG, MLX4_CMD_MAD_DEMUX,
  2084. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  2085. if (err) {
  2086. mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: configure failed (%d)\n", err);
  2087. goto out;
  2088. }
  2089. if (secure_host_active)
  2090. mlx4_warn(dev, "HCA operating in secure-host mode. SMP firewall activated.\n");
  2091. out:
  2092. mlx4_free_cmd_mailbox(dev, mailbox);
  2093. return err;
  2094. }
  2095. /* Access Reg commands */
  2096. enum mlx4_access_reg_masks {
  2097. MLX4_ACCESS_REG_STATUS_MASK = 0x7f,
  2098. MLX4_ACCESS_REG_METHOD_MASK = 0x7f,
  2099. MLX4_ACCESS_REG_LEN_MASK = 0x7ff
  2100. };
  2101. struct mlx4_access_reg {
  2102. __be16 constant1;
  2103. u8 status;
  2104. u8 resrvd1;
  2105. __be16 reg_id;
  2106. u8 method;
  2107. u8 constant2;
  2108. __be32 resrvd2[2];
  2109. __be16 len_const;
  2110. __be16 resrvd3;
  2111. #define MLX4_ACCESS_REG_HEADER_SIZE (20)
  2112. u8 reg_data[MLX4_MAILBOX_SIZE-MLX4_ACCESS_REG_HEADER_SIZE];
  2113. } __attribute__((__packed__));
  2114. /**
  2115. * mlx4_ACCESS_REG - Generic access reg command.
  2116. * @dev: mlx4_dev.
  2117. * @reg_id: register ID to access.
  2118. * @method: Access method Read/Write.
  2119. * @reg_len: register length to Read/Write in bytes.
  2120. * @reg_data: reg_data pointer to Read/Write From/To.
  2121. *
  2122. * Access ConnectX registers FW command.
  2123. * Returns 0 on success and copies outbox mlx4_access_reg data
  2124. * field into reg_data or a negative error code.
  2125. */
  2126. static int mlx4_ACCESS_REG(struct mlx4_dev *dev, u16 reg_id,
  2127. enum mlx4_access_reg_method method,
  2128. u16 reg_len, void *reg_data)
  2129. {
  2130. struct mlx4_cmd_mailbox *inbox, *outbox;
  2131. struct mlx4_access_reg *inbuf, *outbuf;
  2132. int err;
  2133. inbox = mlx4_alloc_cmd_mailbox(dev);
  2134. if (IS_ERR(inbox))
  2135. return PTR_ERR(inbox);
  2136. outbox = mlx4_alloc_cmd_mailbox(dev);
  2137. if (IS_ERR(outbox)) {
  2138. mlx4_free_cmd_mailbox(dev, inbox);
  2139. return PTR_ERR(outbox);
  2140. }
  2141. inbuf = inbox->buf;
  2142. outbuf = outbox->buf;
  2143. inbuf->constant1 = cpu_to_be16(0x1<<11 | 0x4);
  2144. inbuf->constant2 = 0x1;
  2145. inbuf->reg_id = cpu_to_be16(reg_id);
  2146. inbuf->method = method & MLX4_ACCESS_REG_METHOD_MASK;
  2147. reg_len = min(reg_len, (u16)(sizeof(inbuf->reg_data)));
  2148. inbuf->len_const =
  2149. cpu_to_be16(((reg_len/4 + 1) & MLX4_ACCESS_REG_LEN_MASK) |
  2150. ((0x3) << 12));
  2151. memcpy(inbuf->reg_data, reg_data, reg_len);
  2152. err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 0, 0,
  2153. MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
  2154. MLX4_CMD_WRAPPED);
  2155. if (err)
  2156. goto out;
  2157. if (outbuf->status & MLX4_ACCESS_REG_STATUS_MASK) {
  2158. err = outbuf->status & MLX4_ACCESS_REG_STATUS_MASK;
  2159. mlx4_err(dev,
  2160. "MLX4_CMD_ACCESS_REG(%x) returned REG status (%x)\n",
  2161. reg_id, err);
  2162. goto out;
  2163. }
  2164. memcpy(reg_data, outbuf->reg_data, reg_len);
  2165. out:
  2166. mlx4_free_cmd_mailbox(dev, inbox);
  2167. mlx4_free_cmd_mailbox(dev, outbox);
  2168. return err;
  2169. }
  2170. /* ConnectX registers IDs */
  2171. enum mlx4_reg_id {
  2172. MLX4_REG_ID_PTYS = 0x5004,
  2173. };
  2174. /**
  2175. * mlx4_ACCESS_PTYS_REG - Access PTYs (Port Type and Speed)
  2176. * register
  2177. * @dev: mlx4_dev.
  2178. * @method: Access method Read/Write.
  2179. * @ptys_reg: PTYS register data pointer.
  2180. *
  2181. * Access ConnectX PTYS register, to Read/Write Port Type/Speed
  2182. * configuration
  2183. * Returns 0 on success or a negative error code.
  2184. */
  2185. int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
  2186. enum mlx4_access_reg_method method,
  2187. struct mlx4_ptys_reg *ptys_reg)
  2188. {
  2189. return mlx4_ACCESS_REG(dev, MLX4_REG_ID_PTYS,
  2190. method, sizeof(*ptys_reg), ptys_reg);
  2191. }
  2192. EXPORT_SYMBOL_GPL(mlx4_ACCESS_PTYS_REG);
  2193. int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
  2194. struct mlx4_vhcr *vhcr,
  2195. struct mlx4_cmd_mailbox *inbox,
  2196. struct mlx4_cmd_mailbox *outbox,
  2197. struct mlx4_cmd_info *cmd)
  2198. {
  2199. struct mlx4_access_reg *inbuf = inbox->buf;
  2200. u8 method = inbuf->method & MLX4_ACCESS_REG_METHOD_MASK;
  2201. u16 reg_id = be16_to_cpu(inbuf->reg_id);
  2202. if (slave != mlx4_master_func_num(dev) &&
  2203. method == MLX4_ACCESS_REG_WRITE)
  2204. return -EPERM;
  2205. if (reg_id == MLX4_REG_ID_PTYS) {
  2206. struct mlx4_ptys_reg *ptys_reg =
  2207. (struct mlx4_ptys_reg *)inbuf->reg_data;
  2208. ptys_reg->local_port =
  2209. mlx4_slave_convert_port(dev, slave,
  2210. ptys_reg->local_port);
  2211. }
  2212. return mlx4_cmd_box(dev, inbox->dma, outbox->dma, vhcr->in_modifier,
  2213. 0, MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
  2214. MLX4_CMD_NATIVE);
  2215. }