be_cmds.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162
  1. /*
  2. * Copyright (C) 2005 - 2014 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
  53. {
  54. int i;
  55. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  56. u32 cmd_privileges = adapter->cmd_privileges;
  57. for (i = 0; i < num_entries; i++)
  58. if (opcode == cmd_priv_map[i].opcode &&
  59. subsystem == cmd_priv_map[i].subsystem)
  60. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  61. return false;
  62. return true;
  63. }
  64. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  65. {
  66. return wrb->payload.embedded_payload;
  67. }
  68. static void be_mcc_notify(struct be_adapter *adapter)
  69. {
  70. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  71. u32 val = 0;
  72. if (be_error(adapter))
  73. return;
  74. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  75. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  76. wmb();
  77. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  78. }
  79. /* To check if valid bit is set, check the entire word as we don't know
  80. * the endianness of the data (old entry is host endian while a new entry is
  81. * little endian) */
  82. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  83. {
  84. u32 flags;
  85. if (compl->flags != 0) {
  86. flags = le32_to_cpu(compl->flags);
  87. if (flags & CQE_FLAGS_VALID_MASK) {
  88. compl->flags = flags;
  89. return true;
  90. }
  91. }
  92. return false;
  93. }
  94. /* Need to reset the entire word that houses the valid bit */
  95. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  96. {
  97. compl->flags = 0;
  98. }
  99. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  100. {
  101. unsigned long addr;
  102. addr = tag1;
  103. addr = ((addr << 16) << 16) | tag0;
  104. return (void *)addr;
  105. }
  106. static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
  107. {
  108. if (base_status == MCC_STATUS_NOT_SUPPORTED ||
  109. base_status == MCC_STATUS_ILLEGAL_REQUEST ||
  110. addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
  111. (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
  112. (base_status == MCC_STATUS_ILLEGAL_FIELD ||
  113. addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
  114. return true;
  115. else
  116. return false;
  117. }
  118. /* Place holder for all the async MCC cmds wherein the caller is not in a busy
  119. * loop (has not issued be_mcc_notify_wait())
  120. */
  121. static void be_async_cmd_process(struct be_adapter *adapter,
  122. struct be_mcc_compl *compl,
  123. struct be_cmd_resp_hdr *resp_hdr)
  124. {
  125. enum mcc_base_status base_status = base_status(compl->status);
  126. u8 opcode = 0, subsystem = 0;
  127. if (resp_hdr) {
  128. opcode = resp_hdr->opcode;
  129. subsystem = resp_hdr->subsystem;
  130. }
  131. if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
  132. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  133. complete(&adapter->et_cmd_compl);
  134. return;
  135. }
  136. if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
  137. opcode == OPCODE_COMMON_WRITE_OBJECT) &&
  138. subsystem == CMD_SUBSYSTEM_COMMON) {
  139. adapter->flash_status = compl->status;
  140. complete(&adapter->et_cmd_compl);
  141. return;
  142. }
  143. if ((opcode == OPCODE_ETH_GET_STATISTICS ||
  144. opcode == OPCODE_ETH_GET_PPORT_STATS) &&
  145. subsystem == CMD_SUBSYSTEM_ETH &&
  146. base_status == MCC_STATUS_SUCCESS) {
  147. be_parse_stats(adapter);
  148. adapter->stats_cmd_sent = false;
  149. return;
  150. }
  151. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  152. subsystem == CMD_SUBSYSTEM_COMMON) {
  153. if (base_status == MCC_STATUS_SUCCESS) {
  154. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  155. (void *)resp_hdr;
  156. adapter->drv_stats.be_on_die_temperature =
  157. resp->on_die_temperature;
  158. } else {
  159. adapter->be_get_temp_freq = 0;
  160. }
  161. return;
  162. }
  163. }
  164. static int be_mcc_compl_process(struct be_adapter *adapter,
  165. struct be_mcc_compl *compl)
  166. {
  167. enum mcc_base_status base_status;
  168. enum mcc_addl_status addl_status;
  169. struct be_cmd_resp_hdr *resp_hdr;
  170. u8 opcode = 0, subsystem = 0;
  171. /* Just swap the status to host endian; mcc tag is opaquely copied
  172. * from mcc_wrb */
  173. be_dws_le_to_cpu(compl, 4);
  174. base_status = base_status(compl->status);
  175. addl_status = addl_status(compl->status);
  176. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  177. if (resp_hdr) {
  178. opcode = resp_hdr->opcode;
  179. subsystem = resp_hdr->subsystem;
  180. }
  181. be_async_cmd_process(adapter, compl, resp_hdr);
  182. if (base_status != MCC_STATUS_SUCCESS &&
  183. !be_skip_err_log(opcode, base_status, addl_status)) {
  184. if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  185. dev_warn(&adapter->pdev->dev,
  186. "VF is not privileged to issue opcode %d-%d\n",
  187. opcode, subsystem);
  188. } else {
  189. dev_err(&adapter->pdev->dev,
  190. "opcode %d-%d failed:status %d-%d\n",
  191. opcode, subsystem, base_status, addl_status);
  192. }
  193. }
  194. return compl->status;
  195. }
  196. /* Link state evt is a string of bytes; no need for endian swapping */
  197. static void be_async_link_state_process(struct be_adapter *adapter,
  198. struct be_mcc_compl *compl)
  199. {
  200. struct be_async_event_link_state *evt =
  201. (struct be_async_event_link_state *)compl;
  202. /* When link status changes, link speed must be re-queried from FW */
  203. adapter->phy.link_speed = -1;
  204. /* On BEx the FW does not send a separate link status
  205. * notification for physical and logical link.
  206. * On other chips just process the logical link
  207. * status notification
  208. */
  209. if (!BEx_chip(adapter) &&
  210. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  211. return;
  212. /* For the initial link status do not rely on the ASYNC event as
  213. * it may not be received in some cases.
  214. */
  215. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  216. be_link_status_update(adapter,
  217. evt->port_link_status & LINK_STATUS_MASK);
  218. }
  219. /* Grp5 CoS Priority evt */
  220. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  221. struct be_mcc_compl *compl)
  222. {
  223. struct be_async_event_grp5_cos_priority *evt =
  224. (struct be_async_event_grp5_cos_priority *)compl;
  225. if (evt->valid) {
  226. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  227. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  228. adapter->recommended_prio =
  229. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  230. }
  231. }
  232. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  233. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  234. struct be_mcc_compl *compl)
  235. {
  236. struct be_async_event_grp5_qos_link_speed *evt =
  237. (struct be_async_event_grp5_qos_link_speed *)compl;
  238. if (adapter->phy.link_speed >= 0 &&
  239. evt->physical_port == adapter->port_num)
  240. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  241. }
  242. /*Grp5 PVID evt*/
  243. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  244. struct be_mcc_compl *compl)
  245. {
  246. struct be_async_event_grp5_pvid_state *evt =
  247. (struct be_async_event_grp5_pvid_state *)compl;
  248. if (evt->enabled) {
  249. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  250. dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
  251. } else {
  252. adapter->pvid = 0;
  253. }
  254. }
  255. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  256. struct be_mcc_compl *compl)
  257. {
  258. u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  259. ASYNC_EVENT_TYPE_MASK;
  260. switch (event_type) {
  261. case ASYNC_EVENT_COS_PRIORITY:
  262. be_async_grp5_cos_priority_process(adapter, compl);
  263. break;
  264. case ASYNC_EVENT_QOS_SPEED:
  265. be_async_grp5_qos_speed_process(adapter, compl);
  266. break;
  267. case ASYNC_EVENT_PVID_STATE:
  268. be_async_grp5_pvid_state_process(adapter, compl);
  269. break;
  270. default:
  271. break;
  272. }
  273. }
  274. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  275. struct be_mcc_compl *cmp)
  276. {
  277. u8 event_type = 0;
  278. struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
  279. event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  280. ASYNC_EVENT_TYPE_MASK;
  281. switch (event_type) {
  282. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  283. if (evt->valid)
  284. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  285. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  286. break;
  287. default:
  288. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  289. event_type);
  290. break;
  291. }
  292. }
  293. static inline bool is_link_state_evt(u32 flags)
  294. {
  295. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  296. ASYNC_EVENT_CODE_LINK_STATE;
  297. }
  298. static inline bool is_grp5_evt(u32 flags)
  299. {
  300. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  301. ASYNC_EVENT_CODE_GRP_5;
  302. }
  303. static inline bool is_dbg_evt(u32 flags)
  304. {
  305. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  306. ASYNC_EVENT_CODE_QNQ;
  307. }
  308. static void be_mcc_event_process(struct be_adapter *adapter,
  309. struct be_mcc_compl *compl)
  310. {
  311. if (is_link_state_evt(compl->flags))
  312. be_async_link_state_process(adapter, compl);
  313. else if (is_grp5_evt(compl->flags))
  314. be_async_grp5_evt_process(adapter, compl);
  315. else if (is_dbg_evt(compl->flags))
  316. be_async_dbg_evt_process(adapter, compl);
  317. }
  318. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  319. {
  320. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  321. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  322. if (be_mcc_compl_is_new(compl)) {
  323. queue_tail_inc(mcc_cq);
  324. return compl;
  325. }
  326. return NULL;
  327. }
  328. void be_async_mcc_enable(struct be_adapter *adapter)
  329. {
  330. spin_lock_bh(&adapter->mcc_cq_lock);
  331. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  332. adapter->mcc_obj.rearm_cq = true;
  333. spin_unlock_bh(&adapter->mcc_cq_lock);
  334. }
  335. void be_async_mcc_disable(struct be_adapter *adapter)
  336. {
  337. spin_lock_bh(&adapter->mcc_cq_lock);
  338. adapter->mcc_obj.rearm_cq = false;
  339. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  340. spin_unlock_bh(&adapter->mcc_cq_lock);
  341. }
  342. int be_process_mcc(struct be_adapter *adapter)
  343. {
  344. struct be_mcc_compl *compl;
  345. int num = 0, status = 0;
  346. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  347. spin_lock(&adapter->mcc_cq_lock);
  348. while ((compl = be_mcc_compl_get(adapter))) {
  349. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  350. be_mcc_event_process(adapter, compl);
  351. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  352. status = be_mcc_compl_process(adapter, compl);
  353. atomic_dec(&mcc_obj->q.used);
  354. }
  355. be_mcc_compl_use(compl);
  356. num++;
  357. }
  358. if (num)
  359. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  360. spin_unlock(&adapter->mcc_cq_lock);
  361. return status;
  362. }
  363. /* Wait till no more pending mcc requests are present */
  364. static int be_mcc_wait_compl(struct be_adapter *adapter)
  365. {
  366. #define mcc_timeout 120000 /* 12s timeout */
  367. int i, status = 0;
  368. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  369. for (i = 0; i < mcc_timeout; i++) {
  370. if (be_error(adapter))
  371. return -EIO;
  372. local_bh_disable();
  373. status = be_process_mcc(adapter);
  374. local_bh_enable();
  375. if (atomic_read(&mcc_obj->q.used) == 0)
  376. break;
  377. udelay(100);
  378. }
  379. if (i == mcc_timeout) {
  380. dev_err(&adapter->pdev->dev, "FW not responding\n");
  381. adapter->fw_timeout = true;
  382. return -EIO;
  383. }
  384. return status;
  385. }
  386. /* Notify MCC requests and wait for completion */
  387. static int be_mcc_notify_wait(struct be_adapter *adapter)
  388. {
  389. int status;
  390. struct be_mcc_wrb *wrb;
  391. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  392. u16 index = mcc_obj->q.head;
  393. struct be_cmd_resp_hdr *resp;
  394. index_dec(&index, mcc_obj->q.len);
  395. wrb = queue_index_node(&mcc_obj->q, index);
  396. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  397. be_mcc_notify(adapter);
  398. status = be_mcc_wait_compl(adapter);
  399. if (status == -EIO)
  400. goto out;
  401. status = (resp->base_status |
  402. ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
  403. CQE_ADDL_STATUS_SHIFT));
  404. out:
  405. return status;
  406. }
  407. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  408. {
  409. int msecs = 0;
  410. u32 ready;
  411. do {
  412. if (be_error(adapter))
  413. return -EIO;
  414. ready = ioread32(db);
  415. if (ready == 0xffffffff)
  416. return -1;
  417. ready &= MPU_MAILBOX_DB_RDY_MASK;
  418. if (ready)
  419. break;
  420. if (msecs > 4000) {
  421. dev_err(&adapter->pdev->dev, "FW not responding\n");
  422. adapter->fw_timeout = true;
  423. be_detect_error(adapter);
  424. return -1;
  425. }
  426. msleep(1);
  427. msecs++;
  428. } while (true);
  429. return 0;
  430. }
  431. /*
  432. * Insert the mailbox address into the doorbell in two steps
  433. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  434. */
  435. static int be_mbox_notify_wait(struct be_adapter *adapter)
  436. {
  437. int status;
  438. u32 val = 0;
  439. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  440. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  441. struct be_mcc_mailbox *mbox = mbox_mem->va;
  442. struct be_mcc_compl *compl = &mbox->compl;
  443. /* wait for ready to be set */
  444. status = be_mbox_db_ready_wait(adapter, db);
  445. if (status != 0)
  446. return status;
  447. val |= MPU_MAILBOX_DB_HI_MASK;
  448. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  449. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  450. iowrite32(val, db);
  451. /* wait for ready to be set */
  452. status = be_mbox_db_ready_wait(adapter, db);
  453. if (status != 0)
  454. return status;
  455. val = 0;
  456. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  457. val |= (u32)(mbox_mem->dma >> 4) << 2;
  458. iowrite32(val, db);
  459. status = be_mbox_db_ready_wait(adapter, db);
  460. if (status != 0)
  461. return status;
  462. /* A cq entry has been made now */
  463. if (be_mcc_compl_is_new(compl)) {
  464. status = be_mcc_compl_process(adapter, &mbox->compl);
  465. be_mcc_compl_use(compl);
  466. if (status)
  467. return status;
  468. } else {
  469. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  470. return -1;
  471. }
  472. return 0;
  473. }
  474. static u16 be_POST_stage_get(struct be_adapter *adapter)
  475. {
  476. u32 sem;
  477. if (BEx_chip(adapter))
  478. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  479. else
  480. pci_read_config_dword(adapter->pdev,
  481. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  482. return sem & POST_STAGE_MASK;
  483. }
  484. static int lancer_wait_ready(struct be_adapter *adapter)
  485. {
  486. #define SLIPORT_READY_TIMEOUT 30
  487. u32 sliport_status;
  488. int status = 0, i;
  489. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  490. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  491. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  492. break;
  493. msleep(1000);
  494. }
  495. if (i == SLIPORT_READY_TIMEOUT)
  496. status = -1;
  497. return status;
  498. }
  499. static bool lancer_provisioning_error(struct be_adapter *adapter)
  500. {
  501. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  502. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  503. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  504. sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
  505. sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
  506. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  507. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  508. return true;
  509. }
  510. return false;
  511. }
  512. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  513. {
  514. int status;
  515. u32 sliport_status, err, reset_needed;
  516. bool resource_error;
  517. resource_error = lancer_provisioning_error(adapter);
  518. if (resource_error)
  519. return -EAGAIN;
  520. status = lancer_wait_ready(adapter);
  521. if (!status) {
  522. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  523. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  524. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  525. if (err && reset_needed) {
  526. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  527. adapter->db + SLIPORT_CONTROL_OFFSET);
  528. /* check adapter has corrected the error */
  529. status = lancer_wait_ready(adapter);
  530. sliport_status = ioread32(adapter->db +
  531. SLIPORT_STATUS_OFFSET);
  532. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  533. SLIPORT_STATUS_RN_MASK);
  534. if (status || sliport_status)
  535. status = -1;
  536. } else if (err || reset_needed) {
  537. status = -1;
  538. }
  539. }
  540. /* Stop error recovery if error is not recoverable.
  541. * No resource error is temporary errors and will go away
  542. * when PF provisions resources.
  543. */
  544. resource_error = lancer_provisioning_error(adapter);
  545. if (resource_error)
  546. status = -EAGAIN;
  547. return status;
  548. }
  549. int be_fw_wait_ready(struct be_adapter *adapter)
  550. {
  551. u16 stage;
  552. int status, timeout = 0;
  553. struct device *dev = &adapter->pdev->dev;
  554. if (lancer_chip(adapter)) {
  555. status = lancer_wait_ready(adapter);
  556. return status;
  557. }
  558. do {
  559. stage = be_POST_stage_get(adapter);
  560. if (stage == POST_STAGE_ARMFW_RDY)
  561. return 0;
  562. dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
  563. if (msleep_interruptible(2000)) {
  564. dev_err(dev, "Waiting for POST aborted\n");
  565. return -EINTR;
  566. }
  567. timeout += 2;
  568. } while (timeout < 60);
  569. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  570. return -1;
  571. }
  572. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  573. {
  574. return &wrb->payload.sgl[0];
  575. }
  576. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
  577. {
  578. wrb->tag0 = addr & 0xFFFFFFFF;
  579. wrb->tag1 = upper_32_bits(addr);
  580. }
  581. /* Don't touch the hdr after it's prepared */
  582. /* mem will be NULL for embedded commands */
  583. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  584. u8 subsystem, u8 opcode, int cmd_len,
  585. struct be_mcc_wrb *wrb,
  586. struct be_dma_mem *mem)
  587. {
  588. struct be_sge *sge;
  589. req_hdr->opcode = opcode;
  590. req_hdr->subsystem = subsystem;
  591. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  592. req_hdr->version = 0;
  593. fill_wrb_tags(wrb, (ulong) req_hdr);
  594. wrb->payload_length = cmd_len;
  595. if (mem) {
  596. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  597. MCC_WRB_SGE_CNT_SHIFT;
  598. sge = nonembedded_sgl(wrb);
  599. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  600. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  601. sge->len = cpu_to_le32(mem->size);
  602. } else
  603. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  604. be_dws_cpu_to_le(wrb, 8);
  605. }
  606. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  607. struct be_dma_mem *mem)
  608. {
  609. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  610. u64 dma = (u64)mem->dma;
  611. for (i = 0; i < buf_pages; i++) {
  612. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  613. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  614. dma += PAGE_SIZE_4K;
  615. }
  616. }
  617. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  618. {
  619. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  620. struct be_mcc_wrb *wrb
  621. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  622. memset(wrb, 0, sizeof(*wrb));
  623. return wrb;
  624. }
  625. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  626. {
  627. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  628. struct be_mcc_wrb *wrb;
  629. if (!mccq->created)
  630. return NULL;
  631. if (atomic_read(&mccq->used) >= mccq->len)
  632. return NULL;
  633. wrb = queue_head_node(mccq);
  634. queue_head_inc(mccq);
  635. atomic_inc(&mccq->used);
  636. memset(wrb, 0, sizeof(*wrb));
  637. return wrb;
  638. }
  639. static bool use_mcc(struct be_adapter *adapter)
  640. {
  641. return adapter->mcc_obj.q.created;
  642. }
  643. /* Must be used only in process context */
  644. static int be_cmd_lock(struct be_adapter *adapter)
  645. {
  646. if (use_mcc(adapter)) {
  647. spin_lock_bh(&adapter->mcc_lock);
  648. return 0;
  649. } else {
  650. return mutex_lock_interruptible(&adapter->mbox_lock);
  651. }
  652. }
  653. /* Must be used only in process context */
  654. static void be_cmd_unlock(struct be_adapter *adapter)
  655. {
  656. if (use_mcc(adapter))
  657. spin_unlock_bh(&adapter->mcc_lock);
  658. else
  659. return mutex_unlock(&adapter->mbox_lock);
  660. }
  661. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  662. struct be_mcc_wrb *wrb)
  663. {
  664. struct be_mcc_wrb *dest_wrb;
  665. if (use_mcc(adapter)) {
  666. dest_wrb = wrb_from_mccq(adapter);
  667. if (!dest_wrb)
  668. return NULL;
  669. } else {
  670. dest_wrb = wrb_from_mbox(adapter);
  671. }
  672. memcpy(dest_wrb, wrb, sizeof(*wrb));
  673. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  674. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  675. return dest_wrb;
  676. }
  677. /* Must be used only in process context */
  678. static int be_cmd_notify_wait(struct be_adapter *adapter,
  679. struct be_mcc_wrb *wrb)
  680. {
  681. struct be_mcc_wrb *dest_wrb;
  682. int status;
  683. status = be_cmd_lock(adapter);
  684. if (status)
  685. return status;
  686. dest_wrb = be_cmd_copy(adapter, wrb);
  687. if (!dest_wrb)
  688. return -EBUSY;
  689. if (use_mcc(adapter))
  690. status = be_mcc_notify_wait(adapter);
  691. else
  692. status = be_mbox_notify_wait(adapter);
  693. if (!status)
  694. memcpy(wrb, dest_wrb, sizeof(*wrb));
  695. be_cmd_unlock(adapter);
  696. return status;
  697. }
  698. /* Tell fw we're about to start firing cmds by writing a
  699. * special pattern across the wrb hdr; uses mbox
  700. */
  701. int be_cmd_fw_init(struct be_adapter *adapter)
  702. {
  703. u8 *wrb;
  704. int status;
  705. if (lancer_chip(adapter))
  706. return 0;
  707. if (mutex_lock_interruptible(&adapter->mbox_lock))
  708. return -1;
  709. wrb = (u8 *)wrb_from_mbox(adapter);
  710. *wrb++ = 0xFF;
  711. *wrb++ = 0x12;
  712. *wrb++ = 0x34;
  713. *wrb++ = 0xFF;
  714. *wrb++ = 0xFF;
  715. *wrb++ = 0x56;
  716. *wrb++ = 0x78;
  717. *wrb = 0xFF;
  718. status = be_mbox_notify_wait(adapter);
  719. mutex_unlock(&adapter->mbox_lock);
  720. return status;
  721. }
  722. /* Tell fw we're done with firing cmds by writing a
  723. * special pattern across the wrb hdr; uses mbox
  724. */
  725. int be_cmd_fw_clean(struct be_adapter *adapter)
  726. {
  727. u8 *wrb;
  728. int status;
  729. if (lancer_chip(adapter))
  730. return 0;
  731. if (mutex_lock_interruptible(&adapter->mbox_lock))
  732. return -1;
  733. wrb = (u8 *)wrb_from_mbox(adapter);
  734. *wrb++ = 0xFF;
  735. *wrb++ = 0xAA;
  736. *wrb++ = 0xBB;
  737. *wrb++ = 0xFF;
  738. *wrb++ = 0xFF;
  739. *wrb++ = 0xCC;
  740. *wrb++ = 0xDD;
  741. *wrb = 0xFF;
  742. status = be_mbox_notify_wait(adapter);
  743. mutex_unlock(&adapter->mbox_lock);
  744. return status;
  745. }
  746. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  747. {
  748. struct be_mcc_wrb *wrb;
  749. struct be_cmd_req_eq_create *req;
  750. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  751. int status, ver = 0;
  752. if (mutex_lock_interruptible(&adapter->mbox_lock))
  753. return -1;
  754. wrb = wrb_from_mbox(adapter);
  755. req = embedded_payload(wrb);
  756. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  757. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
  758. NULL);
  759. /* Support for EQ_CREATEv2 available only SH-R onwards */
  760. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  761. ver = 2;
  762. req->hdr.version = ver;
  763. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  764. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  765. /* 4byte eqe*/
  766. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  767. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  768. __ilog2_u32(eqo->q.len / 256));
  769. be_dws_cpu_to_le(req->context, sizeof(req->context));
  770. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  771. status = be_mbox_notify_wait(adapter);
  772. if (!status) {
  773. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  774. eqo->q.id = le16_to_cpu(resp->eq_id);
  775. eqo->msix_idx =
  776. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  777. eqo->q.created = true;
  778. }
  779. mutex_unlock(&adapter->mbox_lock);
  780. return status;
  781. }
  782. /* Use MCC */
  783. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  784. bool permanent, u32 if_handle, u32 pmac_id)
  785. {
  786. struct be_mcc_wrb *wrb;
  787. struct be_cmd_req_mac_query *req;
  788. int status;
  789. spin_lock_bh(&adapter->mcc_lock);
  790. wrb = wrb_from_mccq(adapter);
  791. if (!wrb) {
  792. status = -EBUSY;
  793. goto err;
  794. }
  795. req = embedded_payload(wrb);
  796. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  797. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
  798. NULL);
  799. req->type = MAC_ADDRESS_TYPE_NETWORK;
  800. if (permanent) {
  801. req->permanent = 1;
  802. } else {
  803. req->if_id = cpu_to_le16((u16)if_handle);
  804. req->pmac_id = cpu_to_le32(pmac_id);
  805. req->permanent = 0;
  806. }
  807. status = be_mcc_notify_wait(adapter);
  808. if (!status) {
  809. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  810. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  811. }
  812. err:
  813. spin_unlock_bh(&adapter->mcc_lock);
  814. return status;
  815. }
  816. /* Uses synchronous MCCQ */
  817. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  818. u32 if_id, u32 *pmac_id, u32 domain)
  819. {
  820. struct be_mcc_wrb *wrb;
  821. struct be_cmd_req_pmac_add *req;
  822. int status;
  823. spin_lock_bh(&adapter->mcc_lock);
  824. wrb = wrb_from_mccq(adapter);
  825. if (!wrb) {
  826. status = -EBUSY;
  827. goto err;
  828. }
  829. req = embedded_payload(wrb);
  830. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  831. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
  832. NULL);
  833. req->hdr.domain = domain;
  834. req->if_id = cpu_to_le32(if_id);
  835. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  836. status = be_mcc_notify_wait(adapter);
  837. if (!status) {
  838. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  839. *pmac_id = le32_to_cpu(resp->pmac_id);
  840. }
  841. err:
  842. spin_unlock_bh(&adapter->mcc_lock);
  843. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  844. status = -EPERM;
  845. return status;
  846. }
  847. /* Uses synchronous MCCQ */
  848. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  849. {
  850. struct be_mcc_wrb *wrb;
  851. struct be_cmd_req_pmac_del *req;
  852. int status;
  853. if (pmac_id == -1)
  854. return 0;
  855. spin_lock_bh(&adapter->mcc_lock);
  856. wrb = wrb_from_mccq(adapter);
  857. if (!wrb) {
  858. status = -EBUSY;
  859. goto err;
  860. }
  861. req = embedded_payload(wrb);
  862. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  863. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
  864. wrb, NULL);
  865. req->hdr.domain = dom;
  866. req->if_id = cpu_to_le32(if_id);
  867. req->pmac_id = cpu_to_le32(pmac_id);
  868. status = be_mcc_notify_wait(adapter);
  869. err:
  870. spin_unlock_bh(&adapter->mcc_lock);
  871. return status;
  872. }
  873. /* Uses Mbox */
  874. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  875. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  876. {
  877. struct be_mcc_wrb *wrb;
  878. struct be_cmd_req_cq_create *req;
  879. struct be_dma_mem *q_mem = &cq->dma_mem;
  880. void *ctxt;
  881. int status;
  882. if (mutex_lock_interruptible(&adapter->mbox_lock))
  883. return -1;
  884. wrb = wrb_from_mbox(adapter);
  885. req = embedded_payload(wrb);
  886. ctxt = &req->context;
  887. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  888. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
  889. NULL);
  890. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  891. if (BEx_chip(adapter)) {
  892. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  893. coalesce_wm);
  894. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  895. ctxt, no_delay);
  896. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  897. __ilog2_u32(cq->len / 256));
  898. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  899. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  900. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  901. } else {
  902. req->hdr.version = 2;
  903. req->page_size = 1; /* 1 for 4K */
  904. /* coalesce-wm field in this cmd is not relevant to Lancer.
  905. * Lancer uses COMMON_MODIFY_CQ to set this field
  906. */
  907. if (!lancer_chip(adapter))
  908. AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
  909. ctxt, coalesce_wm);
  910. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  911. no_delay);
  912. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  913. __ilog2_u32(cq->len / 256));
  914. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  915. AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
  916. AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
  917. }
  918. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  919. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  920. status = be_mbox_notify_wait(adapter);
  921. if (!status) {
  922. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  923. cq->id = le16_to_cpu(resp->cq_id);
  924. cq->created = true;
  925. }
  926. mutex_unlock(&adapter->mbox_lock);
  927. return status;
  928. }
  929. static u32 be_encoded_q_len(int q_len)
  930. {
  931. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  932. if (len_encoded == 16)
  933. len_encoded = 0;
  934. return len_encoded;
  935. }
  936. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  937. struct be_queue_info *mccq,
  938. struct be_queue_info *cq)
  939. {
  940. struct be_mcc_wrb *wrb;
  941. struct be_cmd_req_mcc_ext_create *req;
  942. struct be_dma_mem *q_mem = &mccq->dma_mem;
  943. void *ctxt;
  944. int status;
  945. if (mutex_lock_interruptible(&adapter->mbox_lock))
  946. return -1;
  947. wrb = wrb_from_mbox(adapter);
  948. req = embedded_payload(wrb);
  949. ctxt = &req->context;
  950. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  951. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
  952. NULL);
  953. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  954. if (BEx_chip(adapter)) {
  955. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  956. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  957. be_encoded_q_len(mccq->len));
  958. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  959. } else {
  960. req->hdr.version = 1;
  961. req->cq_id = cpu_to_le16(cq->id);
  962. AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
  963. be_encoded_q_len(mccq->len));
  964. AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
  965. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
  966. ctxt, cq->id);
  967. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
  968. ctxt, 1);
  969. }
  970. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  971. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  972. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  973. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  974. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  975. status = be_mbox_notify_wait(adapter);
  976. if (!status) {
  977. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  978. mccq->id = le16_to_cpu(resp->id);
  979. mccq->created = true;
  980. }
  981. mutex_unlock(&adapter->mbox_lock);
  982. return status;
  983. }
  984. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  985. struct be_queue_info *mccq,
  986. struct be_queue_info *cq)
  987. {
  988. struct be_mcc_wrb *wrb;
  989. struct be_cmd_req_mcc_create *req;
  990. struct be_dma_mem *q_mem = &mccq->dma_mem;
  991. void *ctxt;
  992. int status;
  993. if (mutex_lock_interruptible(&adapter->mbox_lock))
  994. return -1;
  995. wrb = wrb_from_mbox(adapter);
  996. req = embedded_payload(wrb);
  997. ctxt = &req->context;
  998. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  999. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
  1000. NULL);
  1001. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1002. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1003. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1004. be_encoded_q_len(mccq->len));
  1005. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1006. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1007. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1008. status = be_mbox_notify_wait(adapter);
  1009. if (!status) {
  1010. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1011. mccq->id = le16_to_cpu(resp->id);
  1012. mccq->created = true;
  1013. }
  1014. mutex_unlock(&adapter->mbox_lock);
  1015. return status;
  1016. }
  1017. int be_cmd_mccq_create(struct be_adapter *adapter,
  1018. struct be_queue_info *mccq, struct be_queue_info *cq)
  1019. {
  1020. int status;
  1021. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  1022. if (status && BEx_chip(adapter)) {
  1023. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  1024. "or newer to avoid conflicting priorities between NIC "
  1025. "and FCoE traffic");
  1026. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  1027. }
  1028. return status;
  1029. }
  1030. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  1031. {
  1032. struct be_mcc_wrb wrb = {0};
  1033. struct be_cmd_req_eth_tx_create *req;
  1034. struct be_queue_info *txq = &txo->q;
  1035. struct be_queue_info *cq = &txo->cq;
  1036. struct be_dma_mem *q_mem = &txq->dma_mem;
  1037. int status, ver = 0;
  1038. req = embedded_payload(&wrb);
  1039. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1040. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  1041. if (lancer_chip(adapter)) {
  1042. req->hdr.version = 1;
  1043. } else if (BEx_chip(adapter)) {
  1044. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1045. req->hdr.version = 2;
  1046. } else { /* For SH */
  1047. req->hdr.version = 2;
  1048. }
  1049. if (req->hdr.version > 0)
  1050. req->if_id = cpu_to_le16(adapter->if_handle);
  1051. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1052. req->ulp_num = BE_ULP1_NUM;
  1053. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1054. req->cq_id = cpu_to_le16(cq->id);
  1055. req->queue_size = be_encoded_q_len(txq->len);
  1056. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1057. ver = req->hdr.version;
  1058. status = be_cmd_notify_wait(adapter, &wrb);
  1059. if (!status) {
  1060. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1061. txq->id = le16_to_cpu(resp->cid);
  1062. if (ver == 2)
  1063. txo->db_offset = le32_to_cpu(resp->db_offset);
  1064. else
  1065. txo->db_offset = DB_TXULP1_OFFSET;
  1066. txq->created = true;
  1067. }
  1068. return status;
  1069. }
  1070. /* Uses MCC */
  1071. int be_cmd_rxq_create(struct be_adapter *adapter,
  1072. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1073. u32 if_id, u32 rss, u8 *rss_id)
  1074. {
  1075. struct be_mcc_wrb *wrb;
  1076. struct be_cmd_req_eth_rx_create *req;
  1077. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1078. int status;
  1079. spin_lock_bh(&adapter->mcc_lock);
  1080. wrb = wrb_from_mccq(adapter);
  1081. if (!wrb) {
  1082. status = -EBUSY;
  1083. goto err;
  1084. }
  1085. req = embedded_payload(wrb);
  1086. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1087. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1088. req->cq_id = cpu_to_le16(cq_id);
  1089. req->frag_size = fls(frag_size) - 1;
  1090. req->num_pages = 2;
  1091. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1092. req->interface_id = cpu_to_le32(if_id);
  1093. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1094. req->rss_queue = cpu_to_le32(rss);
  1095. status = be_mcc_notify_wait(adapter);
  1096. if (!status) {
  1097. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1098. rxq->id = le16_to_cpu(resp->id);
  1099. rxq->created = true;
  1100. *rss_id = resp->rss_id;
  1101. }
  1102. err:
  1103. spin_unlock_bh(&adapter->mcc_lock);
  1104. return status;
  1105. }
  1106. /* Generic destroyer function for all types of queues
  1107. * Uses Mbox
  1108. */
  1109. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1110. int queue_type)
  1111. {
  1112. struct be_mcc_wrb *wrb;
  1113. struct be_cmd_req_q_destroy *req;
  1114. u8 subsys = 0, opcode = 0;
  1115. int status;
  1116. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1117. return -1;
  1118. wrb = wrb_from_mbox(adapter);
  1119. req = embedded_payload(wrb);
  1120. switch (queue_type) {
  1121. case QTYPE_EQ:
  1122. subsys = CMD_SUBSYSTEM_COMMON;
  1123. opcode = OPCODE_COMMON_EQ_DESTROY;
  1124. break;
  1125. case QTYPE_CQ:
  1126. subsys = CMD_SUBSYSTEM_COMMON;
  1127. opcode = OPCODE_COMMON_CQ_DESTROY;
  1128. break;
  1129. case QTYPE_TXQ:
  1130. subsys = CMD_SUBSYSTEM_ETH;
  1131. opcode = OPCODE_ETH_TX_DESTROY;
  1132. break;
  1133. case QTYPE_RXQ:
  1134. subsys = CMD_SUBSYSTEM_ETH;
  1135. opcode = OPCODE_ETH_RX_DESTROY;
  1136. break;
  1137. case QTYPE_MCCQ:
  1138. subsys = CMD_SUBSYSTEM_COMMON;
  1139. opcode = OPCODE_COMMON_MCC_DESTROY;
  1140. break;
  1141. default:
  1142. BUG();
  1143. }
  1144. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1145. NULL);
  1146. req->id = cpu_to_le16(q->id);
  1147. status = be_mbox_notify_wait(adapter);
  1148. q->created = false;
  1149. mutex_unlock(&adapter->mbox_lock);
  1150. return status;
  1151. }
  1152. /* Uses MCC */
  1153. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1154. {
  1155. struct be_mcc_wrb *wrb;
  1156. struct be_cmd_req_q_destroy *req;
  1157. int status;
  1158. spin_lock_bh(&adapter->mcc_lock);
  1159. wrb = wrb_from_mccq(adapter);
  1160. if (!wrb) {
  1161. status = -EBUSY;
  1162. goto err;
  1163. }
  1164. req = embedded_payload(wrb);
  1165. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1166. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1167. req->id = cpu_to_le16(q->id);
  1168. status = be_mcc_notify_wait(adapter);
  1169. q->created = false;
  1170. err:
  1171. spin_unlock_bh(&adapter->mcc_lock);
  1172. return status;
  1173. }
  1174. /* Create an rx filtering policy configuration on an i/f
  1175. * Will use MBOX only if MCCQ has not been created.
  1176. */
  1177. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1178. u32 *if_handle, u32 domain)
  1179. {
  1180. struct be_mcc_wrb wrb = {0};
  1181. struct be_cmd_req_if_create *req;
  1182. int status;
  1183. req = embedded_payload(&wrb);
  1184. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1185. OPCODE_COMMON_NTWK_INTERFACE_CREATE,
  1186. sizeof(*req), &wrb, NULL);
  1187. req->hdr.domain = domain;
  1188. req->capability_flags = cpu_to_le32(cap_flags);
  1189. req->enable_flags = cpu_to_le32(en_flags);
  1190. req->pmac_invalid = true;
  1191. status = be_cmd_notify_wait(adapter, &wrb);
  1192. if (!status) {
  1193. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1194. *if_handle = le32_to_cpu(resp->interface_id);
  1195. /* Hack to retrieve VF's pmac-id on BE3 */
  1196. if (BE3_chip(adapter) && !be_physfn(adapter))
  1197. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1198. }
  1199. return status;
  1200. }
  1201. /* Uses MCCQ */
  1202. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1203. {
  1204. struct be_mcc_wrb *wrb;
  1205. struct be_cmd_req_if_destroy *req;
  1206. int status;
  1207. if (interface_id == -1)
  1208. return 0;
  1209. spin_lock_bh(&adapter->mcc_lock);
  1210. wrb = wrb_from_mccq(adapter);
  1211. if (!wrb) {
  1212. status = -EBUSY;
  1213. goto err;
  1214. }
  1215. req = embedded_payload(wrb);
  1216. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1217. OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
  1218. sizeof(*req), wrb, NULL);
  1219. req->hdr.domain = domain;
  1220. req->interface_id = cpu_to_le32(interface_id);
  1221. status = be_mcc_notify_wait(adapter);
  1222. err:
  1223. spin_unlock_bh(&adapter->mcc_lock);
  1224. return status;
  1225. }
  1226. /* Get stats is a non embedded command: the request is not embedded inside
  1227. * WRB but is a separate dma memory block
  1228. * Uses asynchronous MCC
  1229. */
  1230. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1231. {
  1232. struct be_mcc_wrb *wrb;
  1233. struct be_cmd_req_hdr *hdr;
  1234. int status = 0;
  1235. spin_lock_bh(&adapter->mcc_lock);
  1236. wrb = wrb_from_mccq(adapter);
  1237. if (!wrb) {
  1238. status = -EBUSY;
  1239. goto err;
  1240. }
  1241. hdr = nonemb_cmd->va;
  1242. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1243. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
  1244. nonemb_cmd);
  1245. /* version 1 of the cmd is not supported only by BE2 */
  1246. if (BE2_chip(adapter))
  1247. hdr->version = 0;
  1248. if (BE3_chip(adapter) || lancer_chip(adapter))
  1249. hdr->version = 1;
  1250. else
  1251. hdr->version = 2;
  1252. be_mcc_notify(adapter);
  1253. adapter->stats_cmd_sent = true;
  1254. err:
  1255. spin_unlock_bh(&adapter->mcc_lock);
  1256. return status;
  1257. }
  1258. /* Lancer Stats */
  1259. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1260. struct be_dma_mem *nonemb_cmd)
  1261. {
  1262. struct be_mcc_wrb *wrb;
  1263. struct lancer_cmd_req_pport_stats *req;
  1264. int status = 0;
  1265. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1266. CMD_SUBSYSTEM_ETH))
  1267. return -EPERM;
  1268. spin_lock_bh(&adapter->mcc_lock);
  1269. wrb = wrb_from_mccq(adapter);
  1270. if (!wrb) {
  1271. status = -EBUSY;
  1272. goto err;
  1273. }
  1274. req = nonemb_cmd->va;
  1275. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1276. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
  1277. wrb, nonemb_cmd);
  1278. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1279. req->cmd_params.params.reset_stats = 0;
  1280. be_mcc_notify(adapter);
  1281. adapter->stats_cmd_sent = true;
  1282. err:
  1283. spin_unlock_bh(&adapter->mcc_lock);
  1284. return status;
  1285. }
  1286. static int be_mac_to_link_speed(int mac_speed)
  1287. {
  1288. switch (mac_speed) {
  1289. case PHY_LINK_SPEED_ZERO:
  1290. return 0;
  1291. case PHY_LINK_SPEED_10MBPS:
  1292. return 10;
  1293. case PHY_LINK_SPEED_100MBPS:
  1294. return 100;
  1295. case PHY_LINK_SPEED_1GBPS:
  1296. return 1000;
  1297. case PHY_LINK_SPEED_10GBPS:
  1298. return 10000;
  1299. case PHY_LINK_SPEED_20GBPS:
  1300. return 20000;
  1301. case PHY_LINK_SPEED_25GBPS:
  1302. return 25000;
  1303. case PHY_LINK_SPEED_40GBPS:
  1304. return 40000;
  1305. }
  1306. return 0;
  1307. }
  1308. /* Uses synchronous mcc
  1309. * Returns link_speed in Mbps
  1310. */
  1311. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1312. u8 *link_status, u32 dom)
  1313. {
  1314. struct be_mcc_wrb *wrb;
  1315. struct be_cmd_req_link_status *req;
  1316. int status;
  1317. spin_lock_bh(&adapter->mcc_lock);
  1318. if (link_status)
  1319. *link_status = LINK_DOWN;
  1320. wrb = wrb_from_mccq(adapter);
  1321. if (!wrb) {
  1322. status = -EBUSY;
  1323. goto err;
  1324. }
  1325. req = embedded_payload(wrb);
  1326. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1327. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
  1328. sizeof(*req), wrb, NULL);
  1329. /* version 1 of the cmd is not supported only by BE2 */
  1330. if (!BE2_chip(adapter))
  1331. req->hdr.version = 1;
  1332. req->hdr.domain = dom;
  1333. status = be_mcc_notify_wait(adapter);
  1334. if (!status) {
  1335. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1336. if (link_speed) {
  1337. *link_speed = resp->link_speed ?
  1338. le16_to_cpu(resp->link_speed) * 10 :
  1339. be_mac_to_link_speed(resp->mac_speed);
  1340. if (!resp->logical_link_status)
  1341. *link_speed = 0;
  1342. }
  1343. if (link_status)
  1344. *link_status = resp->logical_link_status;
  1345. }
  1346. err:
  1347. spin_unlock_bh(&adapter->mcc_lock);
  1348. return status;
  1349. }
  1350. /* Uses synchronous mcc */
  1351. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1352. {
  1353. struct be_mcc_wrb *wrb;
  1354. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1355. int status = 0;
  1356. spin_lock_bh(&adapter->mcc_lock);
  1357. wrb = wrb_from_mccq(adapter);
  1358. if (!wrb) {
  1359. status = -EBUSY;
  1360. goto err;
  1361. }
  1362. req = embedded_payload(wrb);
  1363. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1364. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
  1365. sizeof(*req), wrb, NULL);
  1366. be_mcc_notify(adapter);
  1367. err:
  1368. spin_unlock_bh(&adapter->mcc_lock);
  1369. return status;
  1370. }
  1371. /* Uses synchronous mcc */
  1372. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1373. {
  1374. struct be_mcc_wrb *wrb;
  1375. struct be_cmd_req_get_fat *req;
  1376. int status;
  1377. spin_lock_bh(&adapter->mcc_lock);
  1378. wrb = wrb_from_mccq(adapter);
  1379. if (!wrb) {
  1380. status = -EBUSY;
  1381. goto err;
  1382. }
  1383. req = embedded_payload(wrb);
  1384. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1385. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
  1386. NULL);
  1387. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1388. status = be_mcc_notify_wait(adapter);
  1389. if (!status) {
  1390. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1391. if (log_size && resp->log_size)
  1392. *log_size = le32_to_cpu(resp->log_size) -
  1393. sizeof(u32);
  1394. }
  1395. err:
  1396. spin_unlock_bh(&adapter->mcc_lock);
  1397. return status;
  1398. }
  1399. int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1400. {
  1401. struct be_dma_mem get_fat_cmd;
  1402. struct be_mcc_wrb *wrb;
  1403. struct be_cmd_req_get_fat *req;
  1404. u32 offset = 0, total_size, buf_size,
  1405. log_offset = sizeof(u32), payload_len;
  1406. int status = 0;
  1407. if (buf_len == 0)
  1408. return -EIO;
  1409. total_size = buf_len;
  1410. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1411. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1412. get_fat_cmd.size,
  1413. &get_fat_cmd.dma);
  1414. if (!get_fat_cmd.va) {
  1415. dev_err(&adapter->pdev->dev,
  1416. "Memory allocation failure while reading FAT data\n");
  1417. return -ENOMEM;
  1418. }
  1419. spin_lock_bh(&adapter->mcc_lock);
  1420. while (total_size) {
  1421. buf_size = min(total_size, (u32)60*1024);
  1422. total_size -= buf_size;
  1423. wrb = wrb_from_mccq(adapter);
  1424. if (!wrb) {
  1425. status = -EBUSY;
  1426. goto err;
  1427. }
  1428. req = get_fat_cmd.va;
  1429. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1430. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1431. OPCODE_COMMON_MANAGE_FAT, payload_len,
  1432. wrb, &get_fat_cmd);
  1433. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1434. req->read_log_offset = cpu_to_le32(log_offset);
  1435. req->read_log_length = cpu_to_le32(buf_size);
  1436. req->data_buffer_size = cpu_to_le32(buf_size);
  1437. status = be_mcc_notify_wait(adapter);
  1438. if (!status) {
  1439. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1440. memcpy(buf + offset,
  1441. resp->data_buffer,
  1442. le32_to_cpu(resp->read_log_length));
  1443. } else {
  1444. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1445. goto err;
  1446. }
  1447. offset += buf_size;
  1448. log_offset += buf_size;
  1449. }
  1450. err:
  1451. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1452. get_fat_cmd.va, get_fat_cmd.dma);
  1453. spin_unlock_bh(&adapter->mcc_lock);
  1454. return status;
  1455. }
  1456. /* Uses synchronous mcc */
  1457. int be_cmd_get_fw_ver(struct be_adapter *adapter)
  1458. {
  1459. struct be_mcc_wrb *wrb;
  1460. struct be_cmd_req_get_fw_version *req;
  1461. int status;
  1462. spin_lock_bh(&adapter->mcc_lock);
  1463. wrb = wrb_from_mccq(adapter);
  1464. if (!wrb) {
  1465. status = -EBUSY;
  1466. goto err;
  1467. }
  1468. req = embedded_payload(wrb);
  1469. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1470. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
  1471. NULL);
  1472. status = be_mcc_notify_wait(adapter);
  1473. if (!status) {
  1474. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1475. strlcpy(adapter->fw_ver, resp->firmware_version_string,
  1476. sizeof(adapter->fw_ver));
  1477. strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
  1478. sizeof(adapter->fw_on_flash));
  1479. }
  1480. err:
  1481. spin_unlock_bh(&adapter->mcc_lock);
  1482. return status;
  1483. }
  1484. /* set the EQ delay interval of an EQ to specified value
  1485. * Uses async mcc
  1486. */
  1487. static int __be_cmd_modify_eqd(struct be_adapter *adapter,
  1488. struct be_set_eqd *set_eqd, int num)
  1489. {
  1490. struct be_mcc_wrb *wrb;
  1491. struct be_cmd_req_modify_eq_delay *req;
  1492. int status = 0, i;
  1493. spin_lock_bh(&adapter->mcc_lock);
  1494. wrb = wrb_from_mccq(adapter);
  1495. if (!wrb) {
  1496. status = -EBUSY;
  1497. goto err;
  1498. }
  1499. req = embedded_payload(wrb);
  1500. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1501. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
  1502. NULL);
  1503. req->num_eq = cpu_to_le32(num);
  1504. for (i = 0; i < num; i++) {
  1505. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1506. req->set_eqd[i].phase = 0;
  1507. req->set_eqd[i].delay_multiplier =
  1508. cpu_to_le32(set_eqd[i].delay_multiplier);
  1509. }
  1510. be_mcc_notify(adapter);
  1511. err:
  1512. spin_unlock_bh(&adapter->mcc_lock);
  1513. return status;
  1514. }
  1515. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1516. int num)
  1517. {
  1518. int num_eqs, i = 0;
  1519. if (lancer_chip(adapter) && num > 8) {
  1520. while (num) {
  1521. num_eqs = min(num, 8);
  1522. __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
  1523. i += num_eqs;
  1524. num -= num_eqs;
  1525. }
  1526. } else {
  1527. __be_cmd_modify_eqd(adapter, set_eqd, num);
  1528. }
  1529. return 0;
  1530. }
  1531. /* Uses sycnhronous mcc */
  1532. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1533. u32 num)
  1534. {
  1535. struct be_mcc_wrb *wrb;
  1536. struct be_cmd_req_vlan_config *req;
  1537. int status;
  1538. spin_lock_bh(&adapter->mcc_lock);
  1539. wrb = wrb_from_mccq(adapter);
  1540. if (!wrb) {
  1541. status = -EBUSY;
  1542. goto err;
  1543. }
  1544. req = embedded_payload(wrb);
  1545. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1546. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
  1547. wrb, NULL);
  1548. req->interface_id = if_id;
  1549. req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
  1550. req->num_vlan = num;
  1551. memcpy(req->normal_vlan, vtag_array,
  1552. req->num_vlan * sizeof(vtag_array[0]));
  1553. status = be_mcc_notify_wait(adapter);
  1554. err:
  1555. spin_unlock_bh(&adapter->mcc_lock);
  1556. return status;
  1557. }
  1558. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1559. {
  1560. struct be_mcc_wrb *wrb;
  1561. struct be_dma_mem *mem = &adapter->rx_filter;
  1562. struct be_cmd_req_rx_filter *req = mem->va;
  1563. int status;
  1564. spin_lock_bh(&adapter->mcc_lock);
  1565. wrb = wrb_from_mccq(adapter);
  1566. if (!wrb) {
  1567. status = -EBUSY;
  1568. goto err;
  1569. }
  1570. memset(req, 0, sizeof(*req));
  1571. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1572. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1573. wrb, mem);
  1574. req->if_id = cpu_to_le32(adapter->if_handle);
  1575. if (flags & IFF_PROMISC) {
  1576. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1577. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1578. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1579. if (value == ON)
  1580. req->if_flags =
  1581. cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1582. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1583. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1584. } else if (flags & IFF_ALLMULTI) {
  1585. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1586. req->if_flags = cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1587. } else if (flags & BE_FLAGS_VLAN_PROMISC) {
  1588. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1589. if (value == ON)
  1590. req->if_flags =
  1591. cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1592. } else {
  1593. struct netdev_hw_addr *ha;
  1594. int i = 0;
  1595. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1596. req->if_flags = cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1597. /* Reset mcast promisc mode if already set by setting mask
  1598. * and not setting flags field
  1599. */
  1600. req->if_flags_mask |=
  1601. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1602. be_if_cap_flags(adapter));
  1603. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1604. netdev_for_each_mc_addr(ha, adapter->netdev)
  1605. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1606. }
  1607. if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
  1608. req->if_flags_mask) {
  1609. dev_warn(&adapter->pdev->dev,
  1610. "Cannot set rx filter flags 0x%x\n",
  1611. req->if_flags_mask);
  1612. dev_warn(&adapter->pdev->dev,
  1613. "Interface is capable of 0x%x flags only\n",
  1614. be_if_cap_flags(adapter));
  1615. }
  1616. req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
  1617. status = be_mcc_notify_wait(adapter);
  1618. err:
  1619. spin_unlock_bh(&adapter->mcc_lock);
  1620. return status;
  1621. }
  1622. /* Uses synchrounous mcc */
  1623. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1624. {
  1625. struct be_mcc_wrb *wrb;
  1626. struct be_cmd_req_set_flow_control *req;
  1627. int status;
  1628. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1629. CMD_SUBSYSTEM_COMMON))
  1630. return -EPERM;
  1631. spin_lock_bh(&adapter->mcc_lock);
  1632. wrb = wrb_from_mccq(adapter);
  1633. if (!wrb) {
  1634. status = -EBUSY;
  1635. goto err;
  1636. }
  1637. req = embedded_payload(wrb);
  1638. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1639. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
  1640. wrb, NULL);
  1641. req->hdr.version = 1;
  1642. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1643. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1644. status = be_mcc_notify_wait(adapter);
  1645. err:
  1646. spin_unlock_bh(&adapter->mcc_lock);
  1647. if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
  1648. return -EOPNOTSUPP;
  1649. return status;
  1650. }
  1651. /* Uses sycn mcc */
  1652. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1653. {
  1654. struct be_mcc_wrb *wrb;
  1655. struct be_cmd_req_get_flow_control *req;
  1656. int status;
  1657. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1658. CMD_SUBSYSTEM_COMMON))
  1659. return -EPERM;
  1660. spin_lock_bh(&adapter->mcc_lock);
  1661. wrb = wrb_from_mccq(adapter);
  1662. if (!wrb) {
  1663. status = -EBUSY;
  1664. goto err;
  1665. }
  1666. req = embedded_payload(wrb);
  1667. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1668. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
  1669. wrb, NULL);
  1670. status = be_mcc_notify_wait(adapter);
  1671. if (!status) {
  1672. struct be_cmd_resp_get_flow_control *resp =
  1673. embedded_payload(wrb);
  1674. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1675. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1676. }
  1677. err:
  1678. spin_unlock_bh(&adapter->mcc_lock);
  1679. return status;
  1680. }
  1681. /* Uses mbox */
  1682. int be_cmd_query_fw_cfg(struct be_adapter *adapter)
  1683. {
  1684. struct be_mcc_wrb *wrb;
  1685. struct be_cmd_req_query_fw_cfg *req;
  1686. int status;
  1687. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1688. return -1;
  1689. wrb = wrb_from_mbox(adapter);
  1690. req = embedded_payload(wrb);
  1691. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1692. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
  1693. sizeof(*req), wrb, NULL);
  1694. status = be_mbox_notify_wait(adapter);
  1695. if (!status) {
  1696. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1697. adapter->port_num = le32_to_cpu(resp->phys_port);
  1698. adapter->function_mode = le32_to_cpu(resp->function_mode);
  1699. adapter->function_caps = le32_to_cpu(resp->function_caps);
  1700. adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1701. dev_info(&adapter->pdev->dev,
  1702. "FW config: function_mode=0x%x, function_caps=0x%x\n",
  1703. adapter->function_mode, adapter->function_caps);
  1704. }
  1705. mutex_unlock(&adapter->mbox_lock);
  1706. return status;
  1707. }
  1708. /* Uses mbox */
  1709. int be_cmd_reset_function(struct be_adapter *adapter)
  1710. {
  1711. struct be_mcc_wrb *wrb;
  1712. struct be_cmd_req_hdr *req;
  1713. int status;
  1714. if (lancer_chip(adapter)) {
  1715. status = lancer_wait_ready(adapter);
  1716. if (!status) {
  1717. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1718. adapter->db + SLIPORT_CONTROL_OFFSET);
  1719. status = lancer_test_and_set_rdy_state(adapter);
  1720. }
  1721. if (status) {
  1722. dev_err(&adapter->pdev->dev,
  1723. "Adapter in non recoverable error\n");
  1724. }
  1725. return status;
  1726. }
  1727. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1728. return -1;
  1729. wrb = wrb_from_mbox(adapter);
  1730. req = embedded_payload(wrb);
  1731. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1732. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
  1733. NULL);
  1734. status = be_mbox_notify_wait(adapter);
  1735. mutex_unlock(&adapter->mbox_lock);
  1736. return status;
  1737. }
  1738. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1739. u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
  1740. {
  1741. struct be_mcc_wrb *wrb;
  1742. struct be_cmd_req_rss_config *req;
  1743. int status;
  1744. if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
  1745. return 0;
  1746. spin_lock_bh(&adapter->mcc_lock);
  1747. wrb = wrb_from_mccq(adapter);
  1748. if (!wrb) {
  1749. status = -EBUSY;
  1750. goto err;
  1751. }
  1752. req = embedded_payload(wrb);
  1753. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1754. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1755. req->if_id = cpu_to_le32(adapter->if_handle);
  1756. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1757. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1758. if (!BEx_chip(adapter))
  1759. req->hdr.version = 1;
  1760. memcpy(req->cpu_table, rsstable, table_size);
  1761. memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
  1762. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1763. status = be_mcc_notify_wait(adapter);
  1764. err:
  1765. spin_unlock_bh(&adapter->mcc_lock);
  1766. return status;
  1767. }
  1768. /* Uses sync mcc */
  1769. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1770. u8 bcn, u8 sts, u8 state)
  1771. {
  1772. struct be_mcc_wrb *wrb;
  1773. struct be_cmd_req_enable_disable_beacon *req;
  1774. int status;
  1775. spin_lock_bh(&adapter->mcc_lock);
  1776. wrb = wrb_from_mccq(adapter);
  1777. if (!wrb) {
  1778. status = -EBUSY;
  1779. goto err;
  1780. }
  1781. req = embedded_payload(wrb);
  1782. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1783. OPCODE_COMMON_ENABLE_DISABLE_BEACON,
  1784. sizeof(*req), wrb, NULL);
  1785. req->port_num = port_num;
  1786. req->beacon_state = state;
  1787. req->beacon_duration = bcn;
  1788. req->status_duration = sts;
  1789. status = be_mcc_notify_wait(adapter);
  1790. err:
  1791. spin_unlock_bh(&adapter->mcc_lock);
  1792. return status;
  1793. }
  1794. /* Uses sync mcc */
  1795. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1796. {
  1797. struct be_mcc_wrb *wrb;
  1798. struct be_cmd_req_get_beacon_state *req;
  1799. int status;
  1800. spin_lock_bh(&adapter->mcc_lock);
  1801. wrb = wrb_from_mccq(adapter);
  1802. if (!wrb) {
  1803. status = -EBUSY;
  1804. goto err;
  1805. }
  1806. req = embedded_payload(wrb);
  1807. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1808. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
  1809. wrb, NULL);
  1810. req->port_num = port_num;
  1811. status = be_mcc_notify_wait(adapter);
  1812. if (!status) {
  1813. struct be_cmd_resp_get_beacon_state *resp =
  1814. embedded_payload(wrb);
  1815. *state = resp->beacon_state;
  1816. }
  1817. err:
  1818. spin_unlock_bh(&adapter->mcc_lock);
  1819. return status;
  1820. }
  1821. /* Uses sync mcc */
  1822. int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
  1823. u8 page_num, u8 *data)
  1824. {
  1825. struct be_dma_mem cmd;
  1826. struct be_mcc_wrb *wrb;
  1827. struct be_cmd_req_port_type *req;
  1828. int status;
  1829. if (page_num > TR_PAGE_A2)
  1830. return -EINVAL;
  1831. cmd.size = sizeof(struct be_cmd_resp_port_type);
  1832. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  1833. if (!cmd.va) {
  1834. dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
  1835. return -ENOMEM;
  1836. }
  1837. memset(cmd.va, 0, cmd.size);
  1838. spin_lock_bh(&adapter->mcc_lock);
  1839. wrb = wrb_from_mccq(adapter);
  1840. if (!wrb) {
  1841. status = -EBUSY;
  1842. goto err;
  1843. }
  1844. req = cmd.va;
  1845. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1846. OPCODE_COMMON_READ_TRANSRECV_DATA,
  1847. cmd.size, wrb, &cmd);
  1848. req->port = cpu_to_le32(adapter->hba_port_num);
  1849. req->page_num = cpu_to_le32(page_num);
  1850. status = be_mcc_notify_wait(adapter);
  1851. if (!status) {
  1852. struct be_cmd_resp_port_type *resp = cmd.va;
  1853. memcpy(data, resp->page_data, PAGE_DATA_LEN);
  1854. }
  1855. err:
  1856. spin_unlock_bh(&adapter->mcc_lock);
  1857. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  1858. return status;
  1859. }
  1860. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1861. u32 data_size, u32 data_offset,
  1862. const char *obj_name, u32 *data_written,
  1863. u8 *change_status, u8 *addn_status)
  1864. {
  1865. struct be_mcc_wrb *wrb;
  1866. struct lancer_cmd_req_write_object *req;
  1867. struct lancer_cmd_resp_write_object *resp;
  1868. void *ctxt = NULL;
  1869. int status;
  1870. spin_lock_bh(&adapter->mcc_lock);
  1871. adapter->flash_status = 0;
  1872. wrb = wrb_from_mccq(adapter);
  1873. if (!wrb) {
  1874. status = -EBUSY;
  1875. goto err_unlock;
  1876. }
  1877. req = embedded_payload(wrb);
  1878. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1879. OPCODE_COMMON_WRITE_OBJECT,
  1880. sizeof(struct lancer_cmd_req_write_object), wrb,
  1881. NULL);
  1882. ctxt = &req->context;
  1883. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1884. write_length, ctxt, data_size);
  1885. if (data_size == 0)
  1886. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1887. eof, ctxt, 1);
  1888. else
  1889. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1890. eof, ctxt, 0);
  1891. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1892. req->write_offset = cpu_to_le32(data_offset);
  1893. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1894. req->descriptor_count = cpu_to_le32(1);
  1895. req->buf_len = cpu_to_le32(data_size);
  1896. req->addr_low = cpu_to_le32((cmd->dma +
  1897. sizeof(struct lancer_cmd_req_write_object))
  1898. & 0xFFFFFFFF);
  1899. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1900. sizeof(struct lancer_cmd_req_write_object)));
  1901. be_mcc_notify(adapter);
  1902. spin_unlock_bh(&adapter->mcc_lock);
  1903. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1904. msecs_to_jiffies(60000)))
  1905. status = -ETIMEDOUT;
  1906. else
  1907. status = adapter->flash_status;
  1908. resp = embedded_payload(wrb);
  1909. if (!status) {
  1910. *data_written = le32_to_cpu(resp->actual_write_len);
  1911. *change_status = resp->change_status;
  1912. } else {
  1913. *addn_status = resp->additional_status;
  1914. }
  1915. return status;
  1916. err_unlock:
  1917. spin_unlock_bh(&adapter->mcc_lock);
  1918. return status;
  1919. }
  1920. int be_cmd_query_cable_type(struct be_adapter *adapter)
  1921. {
  1922. u8 page_data[PAGE_DATA_LEN];
  1923. int status;
  1924. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1925. page_data);
  1926. if (!status) {
  1927. switch (adapter->phy.interface_type) {
  1928. case PHY_TYPE_QSFP:
  1929. adapter->phy.cable_type =
  1930. page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
  1931. break;
  1932. case PHY_TYPE_SFP_PLUS_10GB:
  1933. adapter->phy.cable_type =
  1934. page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
  1935. break;
  1936. default:
  1937. adapter->phy.cable_type = 0;
  1938. break;
  1939. }
  1940. }
  1941. return status;
  1942. }
  1943. int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
  1944. {
  1945. struct lancer_cmd_req_delete_object *req;
  1946. struct be_mcc_wrb *wrb;
  1947. int status;
  1948. spin_lock_bh(&adapter->mcc_lock);
  1949. wrb = wrb_from_mccq(adapter);
  1950. if (!wrb) {
  1951. status = -EBUSY;
  1952. goto err;
  1953. }
  1954. req = embedded_payload(wrb);
  1955. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1956. OPCODE_COMMON_DELETE_OBJECT,
  1957. sizeof(*req), wrb, NULL);
  1958. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1959. status = be_mcc_notify_wait(adapter);
  1960. err:
  1961. spin_unlock_bh(&adapter->mcc_lock);
  1962. return status;
  1963. }
  1964. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1965. u32 data_size, u32 data_offset, const char *obj_name,
  1966. u32 *data_read, u32 *eof, u8 *addn_status)
  1967. {
  1968. struct be_mcc_wrb *wrb;
  1969. struct lancer_cmd_req_read_object *req;
  1970. struct lancer_cmd_resp_read_object *resp;
  1971. int status;
  1972. spin_lock_bh(&adapter->mcc_lock);
  1973. wrb = wrb_from_mccq(adapter);
  1974. if (!wrb) {
  1975. status = -EBUSY;
  1976. goto err_unlock;
  1977. }
  1978. req = embedded_payload(wrb);
  1979. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1980. OPCODE_COMMON_READ_OBJECT,
  1981. sizeof(struct lancer_cmd_req_read_object), wrb,
  1982. NULL);
  1983. req->desired_read_len = cpu_to_le32(data_size);
  1984. req->read_offset = cpu_to_le32(data_offset);
  1985. strcpy(req->object_name, obj_name);
  1986. req->descriptor_count = cpu_to_le32(1);
  1987. req->buf_len = cpu_to_le32(data_size);
  1988. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1989. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1990. status = be_mcc_notify_wait(adapter);
  1991. resp = embedded_payload(wrb);
  1992. if (!status) {
  1993. *data_read = le32_to_cpu(resp->actual_read_len);
  1994. *eof = le32_to_cpu(resp->eof);
  1995. } else {
  1996. *addn_status = resp->additional_status;
  1997. }
  1998. err_unlock:
  1999. spin_unlock_bh(&adapter->mcc_lock);
  2000. return status;
  2001. }
  2002. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  2003. u32 flash_type, u32 flash_opcode, u32 buf_size)
  2004. {
  2005. struct be_mcc_wrb *wrb;
  2006. struct be_cmd_write_flashrom *req;
  2007. int status;
  2008. spin_lock_bh(&adapter->mcc_lock);
  2009. adapter->flash_status = 0;
  2010. wrb = wrb_from_mccq(adapter);
  2011. if (!wrb) {
  2012. status = -EBUSY;
  2013. goto err_unlock;
  2014. }
  2015. req = cmd->va;
  2016. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2017. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
  2018. cmd);
  2019. req->params.op_type = cpu_to_le32(flash_type);
  2020. req->params.op_code = cpu_to_le32(flash_opcode);
  2021. req->params.data_buf_size = cpu_to_le32(buf_size);
  2022. be_mcc_notify(adapter);
  2023. spin_unlock_bh(&adapter->mcc_lock);
  2024. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2025. msecs_to_jiffies(40000)))
  2026. status = -ETIMEDOUT;
  2027. else
  2028. status = adapter->flash_status;
  2029. return status;
  2030. err_unlock:
  2031. spin_unlock_bh(&adapter->mcc_lock);
  2032. return status;
  2033. }
  2034. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  2035. u16 optype, int offset)
  2036. {
  2037. struct be_mcc_wrb *wrb;
  2038. struct be_cmd_read_flash_crc *req;
  2039. int status;
  2040. spin_lock_bh(&adapter->mcc_lock);
  2041. wrb = wrb_from_mccq(adapter);
  2042. if (!wrb) {
  2043. status = -EBUSY;
  2044. goto err;
  2045. }
  2046. req = embedded_payload(wrb);
  2047. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2048. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  2049. wrb, NULL);
  2050. req->params.op_type = cpu_to_le32(optype);
  2051. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  2052. req->params.offset = cpu_to_le32(offset);
  2053. req->params.data_buf_size = cpu_to_le32(0x4);
  2054. status = be_mcc_notify_wait(adapter);
  2055. if (!status)
  2056. memcpy(flashed_crc, req->crc, 4);
  2057. err:
  2058. spin_unlock_bh(&adapter->mcc_lock);
  2059. return status;
  2060. }
  2061. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  2062. struct be_dma_mem *nonemb_cmd)
  2063. {
  2064. struct be_mcc_wrb *wrb;
  2065. struct be_cmd_req_acpi_wol_magic_config *req;
  2066. int status;
  2067. spin_lock_bh(&adapter->mcc_lock);
  2068. wrb = wrb_from_mccq(adapter);
  2069. if (!wrb) {
  2070. status = -EBUSY;
  2071. goto err;
  2072. }
  2073. req = nonemb_cmd->va;
  2074. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2075. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
  2076. wrb, nonemb_cmd);
  2077. memcpy(req->magic_mac, mac, ETH_ALEN);
  2078. status = be_mcc_notify_wait(adapter);
  2079. err:
  2080. spin_unlock_bh(&adapter->mcc_lock);
  2081. return status;
  2082. }
  2083. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  2084. u8 loopback_type, u8 enable)
  2085. {
  2086. struct be_mcc_wrb *wrb;
  2087. struct be_cmd_req_set_lmode *req;
  2088. int status;
  2089. spin_lock_bh(&adapter->mcc_lock);
  2090. wrb = wrb_from_mccq(adapter);
  2091. if (!wrb) {
  2092. status = -EBUSY;
  2093. goto err;
  2094. }
  2095. req = embedded_payload(wrb);
  2096. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2097. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
  2098. wrb, NULL);
  2099. req->src_port = port_num;
  2100. req->dest_port = port_num;
  2101. req->loopback_type = loopback_type;
  2102. req->loopback_state = enable;
  2103. status = be_mcc_notify_wait(adapter);
  2104. err:
  2105. spin_unlock_bh(&adapter->mcc_lock);
  2106. return status;
  2107. }
  2108. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  2109. u32 loopback_type, u32 pkt_size, u32 num_pkts,
  2110. u64 pattern)
  2111. {
  2112. struct be_mcc_wrb *wrb;
  2113. struct be_cmd_req_loopback_test *req;
  2114. struct be_cmd_resp_loopback_test *resp;
  2115. int status;
  2116. spin_lock_bh(&adapter->mcc_lock);
  2117. wrb = wrb_from_mccq(adapter);
  2118. if (!wrb) {
  2119. status = -EBUSY;
  2120. goto err;
  2121. }
  2122. req = embedded_payload(wrb);
  2123. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2124. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
  2125. NULL);
  2126. req->hdr.timeout = cpu_to_le32(15);
  2127. req->pattern = cpu_to_le64(pattern);
  2128. req->src_port = cpu_to_le32(port_num);
  2129. req->dest_port = cpu_to_le32(port_num);
  2130. req->pkt_size = cpu_to_le32(pkt_size);
  2131. req->num_pkts = cpu_to_le32(num_pkts);
  2132. req->loopback_type = cpu_to_le32(loopback_type);
  2133. be_mcc_notify(adapter);
  2134. spin_unlock_bh(&adapter->mcc_lock);
  2135. wait_for_completion(&adapter->et_cmd_compl);
  2136. resp = embedded_payload(wrb);
  2137. status = le32_to_cpu(resp->status);
  2138. return status;
  2139. err:
  2140. spin_unlock_bh(&adapter->mcc_lock);
  2141. return status;
  2142. }
  2143. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  2144. u32 byte_cnt, struct be_dma_mem *cmd)
  2145. {
  2146. struct be_mcc_wrb *wrb;
  2147. struct be_cmd_req_ddrdma_test *req;
  2148. int status;
  2149. int i, j = 0;
  2150. spin_lock_bh(&adapter->mcc_lock);
  2151. wrb = wrb_from_mccq(adapter);
  2152. if (!wrb) {
  2153. status = -EBUSY;
  2154. goto err;
  2155. }
  2156. req = cmd->va;
  2157. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2158. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
  2159. cmd);
  2160. req->pattern = cpu_to_le64(pattern);
  2161. req->byte_count = cpu_to_le32(byte_cnt);
  2162. for (i = 0; i < byte_cnt; i++) {
  2163. req->snd_buff[i] = (u8)(pattern >> (j*8));
  2164. j++;
  2165. if (j > 7)
  2166. j = 0;
  2167. }
  2168. status = be_mcc_notify_wait(adapter);
  2169. if (!status) {
  2170. struct be_cmd_resp_ddrdma_test *resp;
  2171. resp = cmd->va;
  2172. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  2173. resp->snd_err) {
  2174. status = -1;
  2175. }
  2176. }
  2177. err:
  2178. spin_unlock_bh(&adapter->mcc_lock);
  2179. return status;
  2180. }
  2181. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2182. struct be_dma_mem *nonemb_cmd)
  2183. {
  2184. struct be_mcc_wrb *wrb;
  2185. struct be_cmd_req_seeprom_read *req;
  2186. int status;
  2187. spin_lock_bh(&adapter->mcc_lock);
  2188. wrb = wrb_from_mccq(adapter);
  2189. if (!wrb) {
  2190. status = -EBUSY;
  2191. goto err;
  2192. }
  2193. req = nonemb_cmd->va;
  2194. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2195. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2196. nonemb_cmd);
  2197. status = be_mcc_notify_wait(adapter);
  2198. err:
  2199. spin_unlock_bh(&adapter->mcc_lock);
  2200. return status;
  2201. }
  2202. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2203. {
  2204. struct be_mcc_wrb *wrb;
  2205. struct be_cmd_req_get_phy_info *req;
  2206. struct be_dma_mem cmd;
  2207. int status;
  2208. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2209. CMD_SUBSYSTEM_COMMON))
  2210. return -EPERM;
  2211. spin_lock_bh(&adapter->mcc_lock);
  2212. wrb = wrb_from_mccq(adapter);
  2213. if (!wrb) {
  2214. status = -EBUSY;
  2215. goto err;
  2216. }
  2217. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2218. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2219. if (!cmd.va) {
  2220. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2221. status = -ENOMEM;
  2222. goto err;
  2223. }
  2224. req = cmd.va;
  2225. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2226. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2227. wrb, &cmd);
  2228. status = be_mcc_notify_wait(adapter);
  2229. if (!status) {
  2230. struct be_phy_info *resp_phy_info =
  2231. cmd.va + sizeof(struct be_cmd_req_hdr);
  2232. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2233. adapter->phy.interface_type =
  2234. le16_to_cpu(resp_phy_info->interface_type);
  2235. adapter->phy.auto_speeds_supported =
  2236. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2237. adapter->phy.fixed_speeds_supported =
  2238. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2239. adapter->phy.misc_params =
  2240. le32_to_cpu(resp_phy_info->misc_params);
  2241. if (BE2_chip(adapter)) {
  2242. adapter->phy.fixed_speeds_supported =
  2243. BE_SUPPORTED_SPEED_10GBPS |
  2244. BE_SUPPORTED_SPEED_1GBPS;
  2245. }
  2246. }
  2247. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2248. err:
  2249. spin_unlock_bh(&adapter->mcc_lock);
  2250. return status;
  2251. }
  2252. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2253. {
  2254. struct be_mcc_wrb *wrb;
  2255. struct be_cmd_req_set_qos *req;
  2256. int status;
  2257. spin_lock_bh(&adapter->mcc_lock);
  2258. wrb = wrb_from_mccq(adapter);
  2259. if (!wrb) {
  2260. status = -EBUSY;
  2261. goto err;
  2262. }
  2263. req = embedded_payload(wrb);
  2264. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2265. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2266. req->hdr.domain = domain;
  2267. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2268. req->max_bps_nic = cpu_to_le32(bps);
  2269. status = be_mcc_notify_wait(adapter);
  2270. err:
  2271. spin_unlock_bh(&adapter->mcc_lock);
  2272. return status;
  2273. }
  2274. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2275. {
  2276. struct be_mcc_wrb *wrb;
  2277. struct be_cmd_req_cntl_attribs *req;
  2278. struct be_cmd_resp_cntl_attribs *resp;
  2279. int status;
  2280. int payload_len = max(sizeof(*req), sizeof(*resp));
  2281. struct mgmt_controller_attrib *attribs;
  2282. struct be_dma_mem attribs_cmd;
  2283. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2284. return -1;
  2285. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2286. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2287. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2288. &attribs_cmd.dma);
  2289. if (!attribs_cmd.va) {
  2290. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2291. status = -ENOMEM;
  2292. goto err;
  2293. }
  2294. wrb = wrb_from_mbox(adapter);
  2295. if (!wrb) {
  2296. status = -EBUSY;
  2297. goto err;
  2298. }
  2299. req = attribs_cmd.va;
  2300. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2301. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
  2302. wrb, &attribs_cmd);
  2303. status = be_mbox_notify_wait(adapter);
  2304. if (!status) {
  2305. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2306. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2307. }
  2308. err:
  2309. mutex_unlock(&adapter->mbox_lock);
  2310. if (attribs_cmd.va)
  2311. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2312. attribs_cmd.va, attribs_cmd.dma);
  2313. return status;
  2314. }
  2315. /* Uses mbox */
  2316. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2317. {
  2318. struct be_mcc_wrb *wrb;
  2319. struct be_cmd_req_set_func_cap *req;
  2320. int status;
  2321. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2322. return -1;
  2323. wrb = wrb_from_mbox(adapter);
  2324. if (!wrb) {
  2325. status = -EBUSY;
  2326. goto err;
  2327. }
  2328. req = embedded_payload(wrb);
  2329. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2330. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
  2331. sizeof(*req), wrb, NULL);
  2332. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2333. CAPABILITY_BE3_NATIVE_ERX_API);
  2334. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2335. status = be_mbox_notify_wait(adapter);
  2336. if (!status) {
  2337. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2338. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2339. CAPABILITY_BE3_NATIVE_ERX_API;
  2340. if (!adapter->be3_native)
  2341. dev_warn(&adapter->pdev->dev,
  2342. "adapter not in advanced mode\n");
  2343. }
  2344. err:
  2345. mutex_unlock(&adapter->mbox_lock);
  2346. return status;
  2347. }
  2348. /* Get privilege(s) for a function */
  2349. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2350. u32 domain)
  2351. {
  2352. struct be_mcc_wrb *wrb;
  2353. struct be_cmd_req_get_fn_privileges *req;
  2354. int status;
  2355. spin_lock_bh(&adapter->mcc_lock);
  2356. wrb = wrb_from_mccq(adapter);
  2357. if (!wrb) {
  2358. status = -EBUSY;
  2359. goto err;
  2360. }
  2361. req = embedded_payload(wrb);
  2362. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2363. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2364. wrb, NULL);
  2365. req->hdr.domain = domain;
  2366. status = be_mcc_notify_wait(adapter);
  2367. if (!status) {
  2368. struct be_cmd_resp_get_fn_privileges *resp =
  2369. embedded_payload(wrb);
  2370. *privilege = le32_to_cpu(resp->privilege_mask);
  2371. /* In UMC mode FW does not return right privileges.
  2372. * Override with correct privilege equivalent to PF.
  2373. */
  2374. if (BEx_chip(adapter) && be_is_mc(adapter) &&
  2375. be_physfn(adapter))
  2376. *privilege = MAX_PRIVILEGES;
  2377. }
  2378. err:
  2379. spin_unlock_bh(&adapter->mcc_lock);
  2380. return status;
  2381. }
  2382. /* Set privilege(s) for a function */
  2383. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2384. u32 domain)
  2385. {
  2386. struct be_mcc_wrb *wrb;
  2387. struct be_cmd_req_set_fn_privileges *req;
  2388. int status;
  2389. spin_lock_bh(&adapter->mcc_lock);
  2390. wrb = wrb_from_mccq(adapter);
  2391. if (!wrb) {
  2392. status = -EBUSY;
  2393. goto err;
  2394. }
  2395. req = embedded_payload(wrb);
  2396. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2397. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2398. wrb, NULL);
  2399. req->hdr.domain = domain;
  2400. if (lancer_chip(adapter))
  2401. req->privileges_lancer = cpu_to_le32(privileges);
  2402. else
  2403. req->privileges = cpu_to_le32(privileges);
  2404. status = be_mcc_notify_wait(adapter);
  2405. err:
  2406. spin_unlock_bh(&adapter->mcc_lock);
  2407. return status;
  2408. }
  2409. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2410. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2411. * If pmac_id is returned, pmac_id_valid is returned as true
  2412. */
  2413. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2414. bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
  2415. u8 domain)
  2416. {
  2417. struct be_mcc_wrb *wrb;
  2418. struct be_cmd_req_get_mac_list *req;
  2419. int status;
  2420. int mac_count;
  2421. struct be_dma_mem get_mac_list_cmd;
  2422. int i;
  2423. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2424. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2425. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2426. get_mac_list_cmd.size,
  2427. &get_mac_list_cmd.dma);
  2428. if (!get_mac_list_cmd.va) {
  2429. dev_err(&adapter->pdev->dev,
  2430. "Memory allocation failure during GET_MAC_LIST\n");
  2431. return -ENOMEM;
  2432. }
  2433. spin_lock_bh(&adapter->mcc_lock);
  2434. wrb = wrb_from_mccq(adapter);
  2435. if (!wrb) {
  2436. status = -EBUSY;
  2437. goto out;
  2438. }
  2439. req = get_mac_list_cmd.va;
  2440. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2441. OPCODE_COMMON_GET_MAC_LIST,
  2442. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2443. req->hdr.domain = domain;
  2444. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2445. if (*pmac_id_valid) {
  2446. req->mac_id = cpu_to_le32(*pmac_id);
  2447. req->iface_id = cpu_to_le16(if_handle);
  2448. req->perm_override = 0;
  2449. } else {
  2450. req->perm_override = 1;
  2451. }
  2452. status = be_mcc_notify_wait(adapter);
  2453. if (!status) {
  2454. struct be_cmd_resp_get_mac_list *resp =
  2455. get_mac_list_cmd.va;
  2456. if (*pmac_id_valid) {
  2457. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2458. ETH_ALEN);
  2459. goto out;
  2460. }
  2461. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2462. /* Mac list returned could contain one or more active mac_ids
  2463. * or one or more true or pseudo permanant mac addresses.
  2464. * If an active mac_id is present, return first active mac_id
  2465. * found.
  2466. */
  2467. for (i = 0; i < mac_count; i++) {
  2468. struct get_list_macaddr *mac_entry;
  2469. u16 mac_addr_size;
  2470. u32 mac_id;
  2471. mac_entry = &resp->macaddr_list[i];
  2472. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2473. /* mac_id is a 32 bit value and mac_addr size
  2474. * is 6 bytes
  2475. */
  2476. if (mac_addr_size == sizeof(u32)) {
  2477. *pmac_id_valid = true;
  2478. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2479. *pmac_id = le32_to_cpu(mac_id);
  2480. goto out;
  2481. }
  2482. }
  2483. /* If no active mac_id found, return first mac addr */
  2484. *pmac_id_valid = false;
  2485. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2486. ETH_ALEN);
  2487. }
  2488. out:
  2489. spin_unlock_bh(&adapter->mcc_lock);
  2490. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2491. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2492. return status;
  2493. }
  2494. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
  2495. u8 *mac, u32 if_handle, bool active, u32 domain)
  2496. {
  2497. if (!active)
  2498. be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
  2499. if_handle, domain);
  2500. if (BEx_chip(adapter))
  2501. return be_cmd_mac_addr_query(adapter, mac, false,
  2502. if_handle, curr_pmac_id);
  2503. else
  2504. /* Fetch the MAC address using pmac_id */
  2505. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2506. &curr_pmac_id,
  2507. if_handle, domain);
  2508. }
  2509. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2510. {
  2511. int status;
  2512. bool pmac_valid = false;
  2513. memset(mac, 0, ETH_ALEN);
  2514. if (BEx_chip(adapter)) {
  2515. if (be_physfn(adapter))
  2516. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2517. 0);
  2518. else
  2519. status = be_cmd_mac_addr_query(adapter, mac, false,
  2520. adapter->if_handle, 0);
  2521. } else {
  2522. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2523. NULL, adapter->if_handle, 0);
  2524. }
  2525. return status;
  2526. }
  2527. /* Uses synchronous MCCQ */
  2528. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2529. u8 mac_count, u32 domain)
  2530. {
  2531. struct be_mcc_wrb *wrb;
  2532. struct be_cmd_req_set_mac_list *req;
  2533. int status;
  2534. struct be_dma_mem cmd;
  2535. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2536. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2537. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2538. &cmd.dma, GFP_KERNEL);
  2539. if (!cmd.va)
  2540. return -ENOMEM;
  2541. spin_lock_bh(&adapter->mcc_lock);
  2542. wrb = wrb_from_mccq(adapter);
  2543. if (!wrb) {
  2544. status = -EBUSY;
  2545. goto err;
  2546. }
  2547. req = cmd.va;
  2548. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2549. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2550. wrb, &cmd);
  2551. req->hdr.domain = domain;
  2552. req->mac_count = mac_count;
  2553. if (mac_count)
  2554. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2555. status = be_mcc_notify_wait(adapter);
  2556. err:
  2557. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2558. spin_unlock_bh(&adapter->mcc_lock);
  2559. return status;
  2560. }
  2561. /* Wrapper to delete any active MACs and provision the new mac.
  2562. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2563. * current list are active.
  2564. */
  2565. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2566. {
  2567. bool active_mac = false;
  2568. u8 old_mac[ETH_ALEN];
  2569. u32 pmac_id;
  2570. int status;
  2571. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2572. &pmac_id, if_id, dom);
  2573. if (!status && active_mac)
  2574. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2575. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2576. }
  2577. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2578. u32 domain, u16 intf_id, u16 hsw_mode)
  2579. {
  2580. struct be_mcc_wrb *wrb;
  2581. struct be_cmd_req_set_hsw_config *req;
  2582. void *ctxt;
  2583. int status;
  2584. spin_lock_bh(&adapter->mcc_lock);
  2585. wrb = wrb_from_mccq(adapter);
  2586. if (!wrb) {
  2587. status = -EBUSY;
  2588. goto err;
  2589. }
  2590. req = embedded_payload(wrb);
  2591. ctxt = &req->context;
  2592. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2593. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
  2594. NULL);
  2595. req->hdr.domain = domain;
  2596. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2597. if (pvid) {
  2598. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2599. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2600. }
  2601. if (!BEx_chip(adapter) && hsw_mode) {
  2602. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2603. ctxt, adapter->hba_port_num);
  2604. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2605. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2606. ctxt, hsw_mode);
  2607. }
  2608. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2609. status = be_mcc_notify_wait(adapter);
  2610. err:
  2611. spin_unlock_bh(&adapter->mcc_lock);
  2612. return status;
  2613. }
  2614. /* Get Hyper switch config */
  2615. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2616. u32 domain, u16 intf_id, u8 *mode)
  2617. {
  2618. struct be_mcc_wrb *wrb;
  2619. struct be_cmd_req_get_hsw_config *req;
  2620. void *ctxt;
  2621. int status;
  2622. u16 vid;
  2623. spin_lock_bh(&adapter->mcc_lock);
  2624. wrb = wrb_from_mccq(adapter);
  2625. if (!wrb) {
  2626. status = -EBUSY;
  2627. goto err;
  2628. }
  2629. req = embedded_payload(wrb);
  2630. ctxt = &req->context;
  2631. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2632. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
  2633. NULL);
  2634. req->hdr.domain = domain;
  2635. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2636. ctxt, intf_id);
  2637. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2638. if (!BEx_chip(adapter) && mode) {
  2639. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2640. ctxt, adapter->hba_port_num);
  2641. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2642. }
  2643. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2644. status = be_mcc_notify_wait(adapter);
  2645. if (!status) {
  2646. struct be_cmd_resp_get_hsw_config *resp =
  2647. embedded_payload(wrb);
  2648. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  2649. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2650. pvid, &resp->context);
  2651. if (pvid)
  2652. *pvid = le16_to_cpu(vid);
  2653. if (mode)
  2654. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2655. port_fwd_type, &resp->context);
  2656. }
  2657. err:
  2658. spin_unlock_bh(&adapter->mcc_lock);
  2659. return status;
  2660. }
  2661. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2662. {
  2663. struct be_mcc_wrb *wrb;
  2664. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2665. int status = 0;
  2666. struct be_dma_mem cmd;
  2667. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2668. CMD_SUBSYSTEM_ETH))
  2669. return -EPERM;
  2670. if (be_is_wol_excluded(adapter))
  2671. return status;
  2672. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2673. return -1;
  2674. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2675. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2676. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2677. if (!cmd.va) {
  2678. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2679. status = -ENOMEM;
  2680. goto err;
  2681. }
  2682. wrb = wrb_from_mbox(adapter);
  2683. if (!wrb) {
  2684. status = -EBUSY;
  2685. goto err;
  2686. }
  2687. req = cmd.va;
  2688. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2689. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2690. sizeof(*req), wrb, &cmd);
  2691. req->hdr.version = 1;
  2692. req->query_options = BE_GET_WOL_CAP;
  2693. status = be_mbox_notify_wait(adapter);
  2694. if (!status) {
  2695. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2696. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
  2697. adapter->wol_cap = resp->wol_settings;
  2698. if (adapter->wol_cap & BE_WOL_CAP)
  2699. adapter->wol_en = true;
  2700. }
  2701. err:
  2702. mutex_unlock(&adapter->mbox_lock);
  2703. if (cmd.va)
  2704. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2705. return status;
  2706. }
  2707. int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
  2708. {
  2709. struct be_dma_mem extfat_cmd;
  2710. struct be_fat_conf_params *cfgs;
  2711. int status;
  2712. int i, j;
  2713. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2714. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2715. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2716. &extfat_cmd.dma);
  2717. if (!extfat_cmd.va)
  2718. return -ENOMEM;
  2719. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2720. if (status)
  2721. goto err;
  2722. cfgs = (struct be_fat_conf_params *)
  2723. (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
  2724. for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
  2725. u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
  2726. for (j = 0; j < num_modes; j++) {
  2727. if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
  2728. cfgs->module[i].trace_lvl[j].dbg_lvl =
  2729. cpu_to_le32(level);
  2730. }
  2731. }
  2732. status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
  2733. err:
  2734. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2735. extfat_cmd.dma);
  2736. return status;
  2737. }
  2738. int be_cmd_get_fw_log_level(struct be_adapter *adapter)
  2739. {
  2740. struct be_dma_mem extfat_cmd;
  2741. struct be_fat_conf_params *cfgs;
  2742. int status, j;
  2743. int level = 0;
  2744. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2745. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2746. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2747. &extfat_cmd.dma);
  2748. if (!extfat_cmd.va) {
  2749. dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
  2750. __func__);
  2751. goto err;
  2752. }
  2753. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2754. if (!status) {
  2755. cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
  2756. sizeof(struct be_cmd_resp_hdr));
  2757. for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
  2758. if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
  2759. level = cfgs->module[0].trace_lvl[j].dbg_lvl;
  2760. }
  2761. }
  2762. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2763. extfat_cmd.dma);
  2764. err:
  2765. return level;
  2766. }
  2767. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2768. struct be_dma_mem *cmd)
  2769. {
  2770. struct be_mcc_wrb *wrb;
  2771. struct be_cmd_req_get_ext_fat_caps *req;
  2772. int status;
  2773. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2774. return -1;
  2775. wrb = wrb_from_mbox(adapter);
  2776. if (!wrb) {
  2777. status = -EBUSY;
  2778. goto err;
  2779. }
  2780. req = cmd->va;
  2781. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2782. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2783. cmd->size, wrb, cmd);
  2784. req->parameter_type = cpu_to_le32(1);
  2785. status = be_mbox_notify_wait(adapter);
  2786. err:
  2787. mutex_unlock(&adapter->mbox_lock);
  2788. return status;
  2789. }
  2790. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2791. struct be_dma_mem *cmd,
  2792. struct be_fat_conf_params *configs)
  2793. {
  2794. struct be_mcc_wrb *wrb;
  2795. struct be_cmd_req_set_ext_fat_caps *req;
  2796. int status;
  2797. spin_lock_bh(&adapter->mcc_lock);
  2798. wrb = wrb_from_mccq(adapter);
  2799. if (!wrb) {
  2800. status = -EBUSY;
  2801. goto err;
  2802. }
  2803. req = cmd->va;
  2804. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2805. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2806. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2807. cmd->size, wrb, cmd);
  2808. status = be_mcc_notify_wait(adapter);
  2809. err:
  2810. spin_unlock_bh(&adapter->mcc_lock);
  2811. return status;
  2812. }
  2813. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2814. {
  2815. struct be_mcc_wrb *wrb;
  2816. struct be_cmd_req_get_port_name *req;
  2817. int status;
  2818. if (!lancer_chip(adapter)) {
  2819. *port_name = adapter->hba_port_num + '0';
  2820. return 0;
  2821. }
  2822. spin_lock_bh(&adapter->mcc_lock);
  2823. wrb = wrb_from_mccq(adapter);
  2824. if (!wrb) {
  2825. status = -EBUSY;
  2826. goto err;
  2827. }
  2828. req = embedded_payload(wrb);
  2829. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2830. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2831. NULL);
  2832. req->hdr.version = 1;
  2833. status = be_mcc_notify_wait(adapter);
  2834. if (!status) {
  2835. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2836. *port_name = resp->port_name[adapter->hba_port_num];
  2837. } else {
  2838. *port_name = adapter->hba_port_num + '0';
  2839. }
  2840. err:
  2841. spin_unlock_bh(&adapter->mcc_lock);
  2842. return status;
  2843. }
  2844. /* Descriptor type */
  2845. enum {
  2846. FUNC_DESC = 1,
  2847. VFT_DESC = 2
  2848. };
  2849. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2850. int desc_type)
  2851. {
  2852. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2853. struct be_nic_res_desc *nic;
  2854. int i;
  2855. for (i = 0; i < desc_count; i++) {
  2856. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2857. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
  2858. nic = (struct be_nic_res_desc *)hdr;
  2859. if (desc_type == FUNC_DESC ||
  2860. (desc_type == VFT_DESC &&
  2861. nic->flags & (1 << VFT_SHIFT)))
  2862. return nic;
  2863. }
  2864. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2865. hdr = (void *)hdr + hdr->desc_len;
  2866. }
  2867. return NULL;
  2868. }
  2869. static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
  2870. {
  2871. return be_get_nic_desc(buf, desc_count, VFT_DESC);
  2872. }
  2873. static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
  2874. {
  2875. return be_get_nic_desc(buf, desc_count, FUNC_DESC);
  2876. }
  2877. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2878. u32 desc_count)
  2879. {
  2880. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2881. struct be_pcie_res_desc *pcie;
  2882. int i;
  2883. for (i = 0; i < desc_count; i++) {
  2884. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2885. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2886. pcie = (struct be_pcie_res_desc *)hdr;
  2887. if (pcie->pf_num == devfn)
  2888. return pcie;
  2889. }
  2890. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2891. hdr = (void *)hdr + hdr->desc_len;
  2892. }
  2893. return NULL;
  2894. }
  2895. static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
  2896. {
  2897. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2898. int i;
  2899. for (i = 0; i < desc_count; i++) {
  2900. if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
  2901. return (struct be_port_res_desc *)hdr;
  2902. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2903. hdr = (void *)hdr + hdr->desc_len;
  2904. }
  2905. return NULL;
  2906. }
  2907. static void be_copy_nic_desc(struct be_resources *res,
  2908. struct be_nic_res_desc *desc)
  2909. {
  2910. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2911. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2912. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2913. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2914. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2915. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2916. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2917. /* Clear flags that driver is not interested in */
  2918. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2919. BE_IF_CAP_FLAGS_WANT;
  2920. /* Need 1 RXQ as the default RXQ */
  2921. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2922. res->max_rss_qs -= 1;
  2923. }
  2924. /* Uses Mbox */
  2925. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2926. {
  2927. struct be_mcc_wrb *wrb;
  2928. struct be_cmd_req_get_func_config *req;
  2929. int status;
  2930. struct be_dma_mem cmd;
  2931. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2932. return -1;
  2933. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2934. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2935. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2936. if (!cmd.va) {
  2937. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2938. status = -ENOMEM;
  2939. goto err;
  2940. }
  2941. wrb = wrb_from_mbox(adapter);
  2942. if (!wrb) {
  2943. status = -EBUSY;
  2944. goto err;
  2945. }
  2946. req = cmd.va;
  2947. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2948. OPCODE_COMMON_GET_FUNC_CONFIG,
  2949. cmd.size, wrb, &cmd);
  2950. if (skyhawk_chip(adapter))
  2951. req->hdr.version = 1;
  2952. status = be_mbox_notify_wait(adapter);
  2953. if (!status) {
  2954. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2955. u32 desc_count = le32_to_cpu(resp->desc_count);
  2956. struct be_nic_res_desc *desc;
  2957. desc = be_get_func_nic_desc(resp->func_param, desc_count);
  2958. if (!desc) {
  2959. status = -EINVAL;
  2960. goto err;
  2961. }
  2962. adapter->pf_number = desc->pf_num;
  2963. be_copy_nic_desc(res, desc);
  2964. }
  2965. err:
  2966. mutex_unlock(&adapter->mbox_lock);
  2967. if (cmd.va)
  2968. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2969. return status;
  2970. }
  2971. /* Will use MBOX only if MCCQ has not been created */
  2972. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2973. struct be_resources *res, u8 domain)
  2974. {
  2975. struct be_cmd_resp_get_profile_config *resp;
  2976. struct be_cmd_req_get_profile_config *req;
  2977. struct be_nic_res_desc *vf_res;
  2978. struct be_pcie_res_desc *pcie;
  2979. struct be_port_res_desc *port;
  2980. struct be_nic_res_desc *nic;
  2981. struct be_mcc_wrb wrb = {0};
  2982. struct be_dma_mem cmd;
  2983. u32 desc_count;
  2984. int status;
  2985. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2986. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2987. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2988. if (!cmd.va)
  2989. return -ENOMEM;
  2990. req = cmd.va;
  2991. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2992. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2993. cmd.size, &wrb, &cmd);
  2994. req->hdr.domain = domain;
  2995. if (!lancer_chip(adapter))
  2996. req->hdr.version = 1;
  2997. req->type = ACTIVE_PROFILE_TYPE;
  2998. status = be_cmd_notify_wait(adapter, &wrb);
  2999. if (status)
  3000. goto err;
  3001. resp = cmd.va;
  3002. desc_count = le32_to_cpu(resp->desc_count);
  3003. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  3004. desc_count);
  3005. if (pcie)
  3006. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  3007. port = be_get_port_desc(resp->func_param, desc_count);
  3008. if (port)
  3009. adapter->mc_type = port->mc_type;
  3010. nic = be_get_func_nic_desc(resp->func_param, desc_count);
  3011. if (nic)
  3012. be_copy_nic_desc(res, nic);
  3013. vf_res = be_get_vft_desc(resp->func_param, desc_count);
  3014. if (vf_res)
  3015. res->vf_if_cap_flags = vf_res->cap_flags;
  3016. err:
  3017. if (cmd.va)
  3018. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  3019. return status;
  3020. }
  3021. /* Will use MBOX only if MCCQ has not been created */
  3022. static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
  3023. int size, int count, u8 version, u8 domain)
  3024. {
  3025. struct be_cmd_req_set_profile_config *req;
  3026. struct be_mcc_wrb wrb = {0};
  3027. struct be_dma_mem cmd;
  3028. int status;
  3029. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3030. cmd.size = sizeof(struct be_cmd_req_set_profile_config);
  3031. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  3032. if (!cmd.va)
  3033. return -ENOMEM;
  3034. req = cmd.va;
  3035. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3036. OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
  3037. &wrb, &cmd);
  3038. req->hdr.version = version;
  3039. req->hdr.domain = domain;
  3040. req->desc_count = cpu_to_le32(count);
  3041. memcpy(req->desc, desc, size);
  3042. status = be_cmd_notify_wait(adapter, &wrb);
  3043. if (cmd.va)
  3044. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  3045. return status;
  3046. }
  3047. /* Mark all fields invalid */
  3048. static void be_reset_nic_desc(struct be_nic_res_desc *nic)
  3049. {
  3050. memset(nic, 0, sizeof(*nic));
  3051. nic->unicast_mac_count = 0xFFFF;
  3052. nic->mcc_count = 0xFFFF;
  3053. nic->vlan_count = 0xFFFF;
  3054. nic->mcast_mac_count = 0xFFFF;
  3055. nic->txq_count = 0xFFFF;
  3056. nic->rq_count = 0xFFFF;
  3057. nic->rssq_count = 0xFFFF;
  3058. nic->lro_count = 0xFFFF;
  3059. nic->cq_count = 0xFFFF;
  3060. nic->toe_conn_count = 0xFFFF;
  3061. nic->eq_count = 0xFFFF;
  3062. nic->iface_count = 0xFFFF;
  3063. nic->link_param = 0xFF;
  3064. nic->channel_id_param = cpu_to_le16(0xF000);
  3065. nic->acpi_params = 0xFF;
  3066. nic->wol_param = 0x0F;
  3067. nic->tunnel_iface_count = 0xFFFF;
  3068. nic->direct_tenant_iface_count = 0xFFFF;
  3069. nic->bw_min = 0xFFFFFFFF;
  3070. nic->bw_max = 0xFFFFFFFF;
  3071. }
  3072. /* Mark all fields invalid */
  3073. static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
  3074. {
  3075. memset(pcie, 0, sizeof(*pcie));
  3076. pcie->sriov_state = 0xFF;
  3077. pcie->pf_state = 0xFF;
  3078. pcie->pf_type = 0xFF;
  3079. pcie->num_vfs = 0xFFFF;
  3080. }
  3081. int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
  3082. u8 domain)
  3083. {
  3084. struct be_nic_res_desc nic_desc;
  3085. u32 bw_percent;
  3086. u16 version = 0;
  3087. if (BE3_chip(adapter))
  3088. return be_cmd_set_qos(adapter, max_rate / 10, domain);
  3089. be_reset_nic_desc(&nic_desc);
  3090. nic_desc.pf_num = adapter->pf_number;
  3091. nic_desc.vf_num = domain;
  3092. if (lancer_chip(adapter)) {
  3093. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  3094. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  3095. nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
  3096. (1 << NOSV_SHIFT);
  3097. nic_desc.bw_max = cpu_to_le32(max_rate / 10);
  3098. } else {
  3099. version = 1;
  3100. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3101. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3102. nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3103. bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
  3104. nic_desc.bw_max = cpu_to_le32(bw_percent);
  3105. }
  3106. return be_cmd_set_profile_config(adapter, &nic_desc,
  3107. nic_desc.hdr.desc_len,
  3108. 1, version, domain);
  3109. }
  3110. int be_cmd_set_sriov_config(struct be_adapter *adapter,
  3111. struct be_resources res, u16 num_vfs)
  3112. {
  3113. struct {
  3114. struct be_pcie_res_desc pcie;
  3115. struct be_nic_res_desc nic_vft;
  3116. } __packed desc;
  3117. u16 vf_q_count;
  3118. if (BEx_chip(adapter) || lancer_chip(adapter))
  3119. return 0;
  3120. /* PF PCIE descriptor */
  3121. be_reset_pcie_desc(&desc.pcie);
  3122. desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
  3123. desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3124. desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3125. desc.pcie.pf_num = adapter->pdev->devfn;
  3126. desc.pcie.sriov_state = num_vfs ? 1 : 0;
  3127. desc.pcie.num_vfs = cpu_to_le16(num_vfs);
  3128. /* VF NIC Template descriptor */
  3129. be_reset_nic_desc(&desc.nic_vft);
  3130. desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3131. desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3132. desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
  3133. (1 << NOSV_SHIFT);
  3134. desc.nic_vft.pf_num = adapter->pdev->devfn;
  3135. desc.nic_vft.vf_num = 0;
  3136. if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
  3137. /* If number of VFs requested is 8 less than max supported,
  3138. * assign 8 queue pairs to the PF and divide the remaining
  3139. * resources evenly among the VFs
  3140. */
  3141. if (num_vfs < (be_max_vfs(adapter) - 8))
  3142. vf_q_count = (res.max_rss_qs - 8) / num_vfs;
  3143. else
  3144. vf_q_count = res.max_rss_qs / num_vfs;
  3145. desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
  3146. desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
  3147. desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
  3148. desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
  3149. } else {
  3150. desc.nic_vft.txq_count = cpu_to_le16(1);
  3151. desc.nic_vft.rq_count = cpu_to_le16(1);
  3152. desc.nic_vft.rssq_count = cpu_to_le16(0);
  3153. /* One CQ for each TX, RX and MCCQ */
  3154. desc.nic_vft.cq_count = cpu_to_le16(3);
  3155. }
  3156. return be_cmd_set_profile_config(adapter, &desc,
  3157. 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
  3158. }
  3159. int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
  3160. {
  3161. struct be_mcc_wrb *wrb;
  3162. struct be_cmd_req_manage_iface_filters *req;
  3163. int status;
  3164. if (iface == 0xFFFFFFFF)
  3165. return -1;
  3166. spin_lock_bh(&adapter->mcc_lock);
  3167. wrb = wrb_from_mccq(adapter);
  3168. if (!wrb) {
  3169. status = -EBUSY;
  3170. goto err;
  3171. }
  3172. req = embedded_payload(wrb);
  3173. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3174. OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
  3175. wrb, NULL);
  3176. req->op = op;
  3177. req->target_iface_id = cpu_to_le32(iface);
  3178. status = be_mcc_notify_wait(adapter);
  3179. err:
  3180. spin_unlock_bh(&adapter->mcc_lock);
  3181. return status;
  3182. }
  3183. int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
  3184. {
  3185. struct be_port_res_desc port_desc;
  3186. memset(&port_desc, 0, sizeof(port_desc));
  3187. port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
  3188. port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3189. port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3190. port_desc.link_num = adapter->hba_port_num;
  3191. if (port) {
  3192. port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
  3193. (1 << RCVID_SHIFT);
  3194. port_desc.nv_port = swab16(port);
  3195. } else {
  3196. port_desc.nv_flags = NV_TYPE_DISABLED;
  3197. port_desc.nv_port = 0;
  3198. }
  3199. return be_cmd_set_profile_config(adapter, &port_desc,
  3200. RESOURCE_DESC_SIZE_V1, 1, 1, 0);
  3201. }
  3202. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  3203. int vf_num)
  3204. {
  3205. struct be_mcc_wrb *wrb;
  3206. struct be_cmd_req_get_iface_list *req;
  3207. struct be_cmd_resp_get_iface_list *resp;
  3208. int status;
  3209. spin_lock_bh(&adapter->mcc_lock);
  3210. wrb = wrb_from_mccq(adapter);
  3211. if (!wrb) {
  3212. status = -EBUSY;
  3213. goto err;
  3214. }
  3215. req = embedded_payload(wrb);
  3216. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3217. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  3218. wrb, NULL);
  3219. req->hdr.domain = vf_num + 1;
  3220. status = be_mcc_notify_wait(adapter);
  3221. if (!status) {
  3222. resp = (struct be_cmd_resp_get_iface_list *)req;
  3223. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  3224. }
  3225. err:
  3226. spin_unlock_bh(&adapter->mcc_lock);
  3227. return status;
  3228. }
  3229. static int lancer_wait_idle(struct be_adapter *adapter)
  3230. {
  3231. #define SLIPORT_IDLE_TIMEOUT 30
  3232. u32 reg_val;
  3233. int status = 0, i;
  3234. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  3235. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  3236. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  3237. break;
  3238. ssleep(1);
  3239. }
  3240. if (i == SLIPORT_IDLE_TIMEOUT)
  3241. status = -1;
  3242. return status;
  3243. }
  3244. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  3245. {
  3246. int status = 0;
  3247. status = lancer_wait_idle(adapter);
  3248. if (status)
  3249. return status;
  3250. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  3251. return status;
  3252. }
  3253. /* Routine to check whether dump image is present or not */
  3254. bool dump_present(struct be_adapter *adapter)
  3255. {
  3256. u32 sliport_status = 0;
  3257. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  3258. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  3259. }
  3260. int lancer_initiate_dump(struct be_adapter *adapter)
  3261. {
  3262. struct device *dev = &adapter->pdev->dev;
  3263. int status;
  3264. if (dump_present(adapter)) {
  3265. dev_info(dev, "Previous dump not cleared, not forcing dump\n");
  3266. return -EEXIST;
  3267. }
  3268. /* give firmware reset and diagnostic dump */
  3269. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  3270. PHYSDEV_CONTROL_DD_MASK);
  3271. if (status < 0) {
  3272. dev_err(dev, "FW reset failed\n");
  3273. return status;
  3274. }
  3275. status = lancer_wait_idle(adapter);
  3276. if (status)
  3277. return status;
  3278. if (!dump_present(adapter)) {
  3279. dev_err(dev, "FW dump not generated\n");
  3280. return -EIO;
  3281. }
  3282. return 0;
  3283. }
  3284. int lancer_delete_dump(struct be_adapter *adapter)
  3285. {
  3286. int status;
  3287. status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
  3288. return be_cmd_status(status);
  3289. }
  3290. /* Uses sync mcc */
  3291. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  3292. {
  3293. struct be_mcc_wrb *wrb;
  3294. struct be_cmd_enable_disable_vf *req;
  3295. int status;
  3296. if (BEx_chip(adapter))
  3297. return 0;
  3298. spin_lock_bh(&adapter->mcc_lock);
  3299. wrb = wrb_from_mccq(adapter);
  3300. if (!wrb) {
  3301. status = -EBUSY;
  3302. goto err;
  3303. }
  3304. req = embedded_payload(wrb);
  3305. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3306. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  3307. wrb, NULL);
  3308. req->hdr.domain = domain;
  3309. req->enable = 1;
  3310. status = be_mcc_notify_wait(adapter);
  3311. err:
  3312. spin_unlock_bh(&adapter->mcc_lock);
  3313. return status;
  3314. }
  3315. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  3316. {
  3317. struct be_mcc_wrb *wrb;
  3318. struct be_cmd_req_intr_set *req;
  3319. int status;
  3320. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3321. return -1;
  3322. wrb = wrb_from_mbox(adapter);
  3323. req = embedded_payload(wrb);
  3324. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3325. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  3326. wrb, NULL);
  3327. req->intr_enabled = intr_enable;
  3328. status = be_mbox_notify_wait(adapter);
  3329. mutex_unlock(&adapter->mbox_lock);
  3330. return status;
  3331. }
  3332. /* Uses MBOX */
  3333. int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
  3334. {
  3335. struct be_cmd_req_get_active_profile *req;
  3336. struct be_mcc_wrb *wrb;
  3337. int status;
  3338. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3339. return -1;
  3340. wrb = wrb_from_mbox(adapter);
  3341. if (!wrb) {
  3342. status = -EBUSY;
  3343. goto err;
  3344. }
  3345. req = embedded_payload(wrb);
  3346. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3347. OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
  3348. wrb, NULL);
  3349. status = be_mbox_notify_wait(adapter);
  3350. if (!status) {
  3351. struct be_cmd_resp_get_active_profile *resp =
  3352. embedded_payload(wrb);
  3353. *profile_id = le16_to_cpu(resp->active_profile_id);
  3354. }
  3355. err:
  3356. mutex_unlock(&adapter->mbox_lock);
  3357. return status;
  3358. }
  3359. int be_cmd_set_logical_link_config(struct be_adapter *adapter,
  3360. int link_state, u8 domain)
  3361. {
  3362. struct be_mcc_wrb *wrb;
  3363. struct be_cmd_req_set_ll_link *req;
  3364. int status;
  3365. if (BEx_chip(adapter) || lancer_chip(adapter))
  3366. return 0;
  3367. spin_lock_bh(&adapter->mcc_lock);
  3368. wrb = wrb_from_mccq(adapter);
  3369. if (!wrb) {
  3370. status = -EBUSY;
  3371. goto err;
  3372. }
  3373. req = embedded_payload(wrb);
  3374. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3375. OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
  3376. sizeof(*req), wrb, NULL);
  3377. req->hdr.version = 1;
  3378. req->hdr.domain = domain;
  3379. if (link_state == IFLA_VF_LINK_STATE_ENABLE)
  3380. req->link_config |= 1;
  3381. if (link_state == IFLA_VF_LINK_STATE_AUTO)
  3382. req->link_config |= 1 << PLINK_TRACK_SHIFT;
  3383. status = be_mcc_notify_wait(adapter);
  3384. err:
  3385. spin_unlock_bh(&adapter->mcc_lock);
  3386. return status;
  3387. }
  3388. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  3389. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  3390. {
  3391. struct be_adapter *adapter = netdev_priv(netdev_handle);
  3392. struct be_mcc_wrb *wrb;
  3393. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
  3394. struct be_cmd_req_hdr *req;
  3395. struct be_cmd_resp_hdr *resp;
  3396. int status;
  3397. spin_lock_bh(&adapter->mcc_lock);
  3398. wrb = wrb_from_mccq(adapter);
  3399. if (!wrb) {
  3400. status = -EBUSY;
  3401. goto err;
  3402. }
  3403. req = embedded_payload(wrb);
  3404. resp = embedded_payload(wrb);
  3405. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  3406. hdr->opcode, wrb_payload_size, wrb, NULL);
  3407. memcpy(req, wrb_payload, wrb_payload_size);
  3408. be_dws_cpu_to_le(req, wrb_payload_size);
  3409. status = be_mcc_notify_wait(adapter);
  3410. if (cmd_status)
  3411. *cmd_status = (status & 0xffff);
  3412. if (ext_status)
  3413. *ext_status = 0;
  3414. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  3415. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  3416. err:
  3417. spin_unlock_bh(&adapter->mcc_lock);
  3418. return status;
  3419. }
  3420. EXPORT_SYMBOL(be_roce_mcc_cmd);