bcmsysport.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include "bcmsysport.h"
  26. /* I/O accessors register helpers */
  27. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  28. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  29. { \
  30. u32 reg = __raw_readl(priv->base + offset + off); \
  31. return reg; \
  32. } \
  33. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  34. u32 val, u32 off) \
  35. { \
  36. __raw_writel(val, priv->base + offset + off); \
  37. } \
  38. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  39. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  48. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  49. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  50. */
  51. #define BCM_SYSPORT_INTR_L2(which) \
  52. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  53. u32 mask) \
  54. { \
  55. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  56. priv->irq##which##_mask &= ~(mask); \
  57. } \
  58. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  59. u32 mask) \
  60. { \
  61. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  62. priv->irq##which##_mask |= (mask); \
  63. } \
  64. BCM_SYSPORT_INTR_L2(0)
  65. BCM_SYSPORT_INTR_L2(1)
  66. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  67. * nanoseconds), so keep the check for 64-bits explicit here to save
  68. * one register write per-packet on 32-bits platforms.
  69. */
  70. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  71. void __iomem *d,
  72. dma_addr_t addr)
  73. {
  74. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  75. __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  76. d + DESC_ADDR_HI_STATUS_LEN);
  77. #endif
  78. __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
  79. }
  80. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  81. struct dma_desc *desc,
  82. unsigned int port)
  83. {
  84. /* Ports are latched, so write upper address first */
  85. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  86. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  87. }
  88. /* Ethtool operations */
  89. static int bcm_sysport_set_settings(struct net_device *dev,
  90. struct ethtool_cmd *cmd)
  91. {
  92. struct bcm_sysport_priv *priv = netdev_priv(dev);
  93. if (!netif_running(dev))
  94. return -EINVAL;
  95. return phy_ethtool_sset(priv->phydev, cmd);
  96. }
  97. static int bcm_sysport_get_settings(struct net_device *dev,
  98. struct ethtool_cmd *cmd)
  99. {
  100. struct bcm_sysport_priv *priv = netdev_priv(dev);
  101. if (!netif_running(dev))
  102. return -EINVAL;
  103. return phy_ethtool_gset(priv->phydev, cmd);
  104. }
  105. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  106. netdev_features_t wanted)
  107. {
  108. struct bcm_sysport_priv *priv = netdev_priv(dev);
  109. u32 reg;
  110. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  111. reg = rxchk_readl(priv, RXCHK_CONTROL);
  112. if (priv->rx_chk_en)
  113. reg |= RXCHK_EN;
  114. else
  115. reg &= ~RXCHK_EN;
  116. /* If UniMAC forwards CRC, we need to skip over it to get
  117. * a valid CHK bit to be set in the per-packet status word
  118. */
  119. if (priv->rx_chk_en && priv->crc_fwd)
  120. reg |= RXCHK_SKIP_FCS;
  121. else
  122. reg &= ~RXCHK_SKIP_FCS;
  123. /* If Broadcom tags are enabled (e.g: using a switch), make
  124. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  125. * tag after the Ethernet MAC Source Address.
  126. */
  127. if (netdev_uses_dsa(dev))
  128. reg |= RXCHK_BRCM_TAG_EN;
  129. else
  130. reg &= ~RXCHK_BRCM_TAG_EN;
  131. rxchk_writel(priv, reg, RXCHK_CONTROL);
  132. return 0;
  133. }
  134. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  135. netdev_features_t wanted)
  136. {
  137. struct bcm_sysport_priv *priv = netdev_priv(dev);
  138. u32 reg;
  139. /* Hardware transmit checksum requires us to enable the Transmit status
  140. * block prepended to the packet contents
  141. */
  142. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  143. reg = tdma_readl(priv, TDMA_CONTROL);
  144. if (priv->tsb_en)
  145. reg |= TSB_EN;
  146. else
  147. reg &= ~TSB_EN;
  148. tdma_writel(priv, reg, TDMA_CONTROL);
  149. return 0;
  150. }
  151. static int bcm_sysport_set_features(struct net_device *dev,
  152. netdev_features_t features)
  153. {
  154. netdev_features_t changed = features ^ dev->features;
  155. netdev_features_t wanted = dev->wanted_features;
  156. int ret = 0;
  157. if (changed & NETIF_F_RXCSUM)
  158. ret = bcm_sysport_set_rx_csum(dev, wanted);
  159. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  160. ret = bcm_sysport_set_tx_csum(dev, wanted);
  161. return ret;
  162. }
  163. /* Hardware counters must be kept in sync because the order/offset
  164. * is important here (order in structure declaration = order in hardware)
  165. */
  166. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  167. /* general stats */
  168. STAT_NETDEV(rx_packets),
  169. STAT_NETDEV(tx_packets),
  170. STAT_NETDEV(rx_bytes),
  171. STAT_NETDEV(tx_bytes),
  172. STAT_NETDEV(rx_errors),
  173. STAT_NETDEV(tx_errors),
  174. STAT_NETDEV(rx_dropped),
  175. STAT_NETDEV(tx_dropped),
  176. STAT_NETDEV(multicast),
  177. /* UniMAC RSV counters */
  178. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  179. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  180. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  181. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  182. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  183. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  184. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  185. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  186. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  187. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  188. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  189. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  190. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  191. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  192. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  193. STAT_MIB_RX("rx_control", mib.rx.cf),
  194. STAT_MIB_RX("rx_pause", mib.rx.pf),
  195. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  196. STAT_MIB_RX("rx_align", mib.rx.aln),
  197. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  198. STAT_MIB_RX("rx_code", mib.rx.cde),
  199. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  200. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  201. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  202. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  203. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  204. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  205. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  206. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  207. /* UniMAC TSV counters */
  208. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  209. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  210. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  211. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  212. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  213. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  214. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  215. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  216. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  217. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  218. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  219. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  220. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  221. STAT_MIB_TX("tx_pause", mib.tx.pf),
  222. STAT_MIB_TX("tx_control", mib.tx.cf),
  223. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  224. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  225. STAT_MIB_TX("tx_defer", mib.tx.drf),
  226. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  227. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  228. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  229. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  230. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  231. STAT_MIB_TX("tx_frags", mib.tx.frg),
  232. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  233. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  234. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  235. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  236. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  237. /* UniMAC RUNT counters */
  238. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  239. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  240. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  241. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  242. /* RXCHK misc statistics */
  243. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  244. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  245. RXCHK_OTHER_DISC_CNTR),
  246. /* RBUF misc statistics */
  247. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  248. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  249. STAT_MIB_RX("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  250. STAT_MIB_RX("rx_dma_failed", mib.rx_dma_failed),
  251. STAT_MIB_TX("tx_dma_failed", mib.tx_dma_failed),
  252. };
  253. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  254. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  255. struct ethtool_drvinfo *info)
  256. {
  257. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  258. strlcpy(info->version, "0.1", sizeof(info->version));
  259. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  260. info->n_stats = BCM_SYSPORT_STATS_LEN;
  261. }
  262. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  263. {
  264. struct bcm_sysport_priv *priv = netdev_priv(dev);
  265. return priv->msg_enable;
  266. }
  267. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  268. {
  269. struct bcm_sysport_priv *priv = netdev_priv(dev);
  270. priv->msg_enable = enable;
  271. }
  272. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  273. {
  274. switch (string_set) {
  275. case ETH_SS_STATS:
  276. return BCM_SYSPORT_STATS_LEN;
  277. default:
  278. return -EOPNOTSUPP;
  279. }
  280. }
  281. static void bcm_sysport_get_strings(struct net_device *dev,
  282. u32 stringset, u8 *data)
  283. {
  284. int i;
  285. switch (stringset) {
  286. case ETH_SS_STATS:
  287. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  288. memcpy(data + i * ETH_GSTRING_LEN,
  289. bcm_sysport_gstrings_stats[i].stat_string,
  290. ETH_GSTRING_LEN);
  291. }
  292. break;
  293. default:
  294. break;
  295. }
  296. }
  297. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  298. {
  299. int i, j = 0;
  300. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  301. const struct bcm_sysport_stats *s;
  302. u8 offset = 0;
  303. u32 val = 0;
  304. char *p;
  305. s = &bcm_sysport_gstrings_stats[i];
  306. switch (s->type) {
  307. case BCM_SYSPORT_STAT_NETDEV:
  308. continue;
  309. case BCM_SYSPORT_STAT_MIB_RX:
  310. case BCM_SYSPORT_STAT_MIB_TX:
  311. case BCM_SYSPORT_STAT_RUNT:
  312. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  313. offset = UMAC_MIB_STAT_OFFSET;
  314. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  315. break;
  316. case BCM_SYSPORT_STAT_RXCHK:
  317. val = rxchk_readl(priv, s->reg_offset);
  318. if (val == ~0)
  319. rxchk_writel(priv, 0, s->reg_offset);
  320. break;
  321. case BCM_SYSPORT_STAT_RBUF:
  322. val = rbuf_readl(priv, s->reg_offset);
  323. if (val == ~0)
  324. rbuf_writel(priv, 0, s->reg_offset);
  325. break;
  326. }
  327. j += s->stat_sizeof;
  328. p = (char *)priv + s->stat_offset;
  329. *(u32 *)p = val;
  330. }
  331. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  332. }
  333. static void bcm_sysport_get_stats(struct net_device *dev,
  334. struct ethtool_stats *stats, u64 *data)
  335. {
  336. struct bcm_sysport_priv *priv = netdev_priv(dev);
  337. int i;
  338. if (netif_running(dev))
  339. bcm_sysport_update_mib_counters(priv);
  340. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  341. const struct bcm_sysport_stats *s;
  342. char *p;
  343. s = &bcm_sysport_gstrings_stats[i];
  344. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  345. p = (char *)&dev->stats;
  346. else
  347. p = (char *)priv;
  348. p += s->stat_offset;
  349. data[i] = *(u32 *)p;
  350. }
  351. }
  352. static void bcm_sysport_get_wol(struct net_device *dev,
  353. struct ethtool_wolinfo *wol)
  354. {
  355. struct bcm_sysport_priv *priv = netdev_priv(dev);
  356. u32 reg;
  357. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  358. wol->wolopts = priv->wolopts;
  359. if (!(priv->wolopts & WAKE_MAGICSECURE))
  360. return;
  361. /* Return the programmed SecureOn password */
  362. reg = umac_readl(priv, UMAC_PSW_MS);
  363. put_unaligned_be16(reg, &wol->sopass[0]);
  364. reg = umac_readl(priv, UMAC_PSW_LS);
  365. put_unaligned_be32(reg, &wol->sopass[2]);
  366. }
  367. static int bcm_sysport_set_wol(struct net_device *dev,
  368. struct ethtool_wolinfo *wol)
  369. {
  370. struct bcm_sysport_priv *priv = netdev_priv(dev);
  371. struct device *kdev = &priv->pdev->dev;
  372. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  373. if (!device_can_wakeup(kdev))
  374. return -ENOTSUPP;
  375. if (wol->wolopts & ~supported)
  376. return -EINVAL;
  377. /* Program the SecureOn password */
  378. if (wol->wolopts & WAKE_MAGICSECURE) {
  379. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  380. UMAC_PSW_MS);
  381. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  382. UMAC_PSW_LS);
  383. }
  384. /* Flag the device and relevant IRQ as wakeup capable */
  385. if (wol->wolopts) {
  386. device_set_wakeup_enable(kdev, 1);
  387. if (priv->wol_irq_disabled)
  388. enable_irq_wake(priv->wol_irq);
  389. priv->wol_irq_disabled = 0;
  390. } else {
  391. device_set_wakeup_enable(kdev, 0);
  392. /* Avoid unbalanced disable_irq_wake calls */
  393. if (!priv->wol_irq_disabled)
  394. disable_irq_wake(priv->wol_irq);
  395. priv->wol_irq_disabled = 1;
  396. }
  397. priv->wolopts = wol->wolopts;
  398. return 0;
  399. }
  400. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  401. {
  402. dev_kfree_skb_any(cb->skb);
  403. cb->skb = NULL;
  404. dma_unmap_addr_set(cb, dma_addr, 0);
  405. }
  406. static int bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  407. struct bcm_sysport_cb *cb)
  408. {
  409. struct device *kdev = &priv->pdev->dev;
  410. struct net_device *ndev = priv->netdev;
  411. dma_addr_t mapping;
  412. int ret;
  413. cb->skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  414. if (!cb->skb) {
  415. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  416. return -ENOMEM;
  417. }
  418. mapping = dma_map_single(kdev, cb->skb->data,
  419. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  420. ret = dma_mapping_error(kdev, mapping);
  421. if (ret) {
  422. priv->mib.rx_dma_failed++;
  423. bcm_sysport_free_cb(cb);
  424. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  425. return ret;
  426. }
  427. dma_unmap_addr_set(cb, dma_addr, mapping);
  428. dma_desc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
  429. priv->rx_bd_assign_index++;
  430. priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
  431. priv->rx_bd_assign_ptr = priv->rx_bds +
  432. (priv->rx_bd_assign_index * DESC_SIZE);
  433. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  434. return 0;
  435. }
  436. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  437. {
  438. struct bcm_sysport_cb *cb;
  439. int ret = 0;
  440. unsigned int i;
  441. for (i = 0; i < priv->num_rx_bds; i++) {
  442. cb = &priv->rx_cbs[priv->rx_bd_assign_index];
  443. if (cb->skb)
  444. continue;
  445. ret = bcm_sysport_rx_refill(priv, cb);
  446. if (ret)
  447. break;
  448. }
  449. return ret;
  450. }
  451. /* Poll the hardware for up to budget packets to process */
  452. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  453. unsigned int budget)
  454. {
  455. struct device *kdev = &priv->pdev->dev;
  456. struct net_device *ndev = priv->netdev;
  457. unsigned int processed = 0, to_process;
  458. struct bcm_sysport_cb *cb;
  459. struct sk_buff *skb;
  460. unsigned int p_index;
  461. u16 len, status;
  462. struct bcm_rsb *rsb;
  463. int ret;
  464. /* Determine how much we should process since last call */
  465. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  466. p_index &= RDMA_PROD_INDEX_MASK;
  467. if (p_index < priv->rx_c_index)
  468. to_process = (RDMA_CONS_INDEX_MASK + 1) -
  469. priv->rx_c_index + p_index;
  470. else
  471. to_process = p_index - priv->rx_c_index;
  472. netif_dbg(priv, rx_status, ndev,
  473. "p_index=%d rx_c_index=%d to_process=%d\n",
  474. p_index, priv->rx_c_index, to_process);
  475. while ((processed < to_process) && (processed < budget)) {
  476. cb = &priv->rx_cbs[priv->rx_read_ptr];
  477. skb = cb->skb;
  478. processed++;
  479. priv->rx_read_ptr++;
  480. if (priv->rx_read_ptr == priv->num_rx_bds)
  481. priv->rx_read_ptr = 0;
  482. /* We do not have a backing SKB, so we do not a corresponding
  483. * DMA mapping for this incoming packet since
  484. * bcm_sysport_rx_refill always either has both skb and mapping
  485. * or none.
  486. */
  487. if (unlikely(!skb)) {
  488. netif_err(priv, rx_err, ndev, "out of memory!\n");
  489. ndev->stats.rx_dropped++;
  490. ndev->stats.rx_errors++;
  491. goto refill;
  492. }
  493. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  494. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  495. /* Extract the Receive Status Block prepended */
  496. rsb = (struct bcm_rsb *)skb->data;
  497. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  498. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  499. DESC_STATUS_MASK;
  500. netif_dbg(priv, rx_status, ndev,
  501. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  502. p_index, priv->rx_c_index, priv->rx_read_ptr,
  503. len, status);
  504. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  505. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  506. ndev->stats.rx_dropped++;
  507. ndev->stats.rx_errors++;
  508. bcm_sysport_free_cb(cb);
  509. goto refill;
  510. }
  511. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  512. netif_err(priv, rx_err, ndev, "error packet\n");
  513. if (status & RX_STATUS_OVFLOW)
  514. ndev->stats.rx_over_errors++;
  515. ndev->stats.rx_dropped++;
  516. ndev->stats.rx_errors++;
  517. bcm_sysport_free_cb(cb);
  518. goto refill;
  519. }
  520. skb_put(skb, len);
  521. /* Hardware validated our checksum */
  522. if (likely(status & DESC_L4_CSUM))
  523. skb->ip_summed = CHECKSUM_UNNECESSARY;
  524. /* Hardware pre-pends packets with 2bytes before Ethernet
  525. * header plus we have the Receive Status Block, strip off all
  526. * of this from the SKB.
  527. */
  528. skb_pull(skb, sizeof(*rsb) + 2);
  529. len -= (sizeof(*rsb) + 2);
  530. /* UniMAC may forward CRC */
  531. if (priv->crc_fwd) {
  532. skb_trim(skb, len - ETH_FCS_LEN);
  533. len -= ETH_FCS_LEN;
  534. }
  535. skb->protocol = eth_type_trans(skb, ndev);
  536. ndev->stats.rx_packets++;
  537. ndev->stats.rx_bytes += len;
  538. napi_gro_receive(&priv->napi, skb);
  539. refill:
  540. ret = bcm_sysport_rx_refill(priv, cb);
  541. if (ret)
  542. priv->mib.alloc_rx_buff_failed++;
  543. }
  544. return processed;
  545. }
  546. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
  547. struct bcm_sysport_cb *cb,
  548. unsigned int *bytes_compl,
  549. unsigned int *pkts_compl)
  550. {
  551. struct device *kdev = &priv->pdev->dev;
  552. struct net_device *ndev = priv->netdev;
  553. if (cb->skb) {
  554. ndev->stats.tx_bytes += cb->skb->len;
  555. *bytes_compl += cb->skb->len;
  556. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  557. dma_unmap_len(cb, dma_len),
  558. DMA_TO_DEVICE);
  559. ndev->stats.tx_packets++;
  560. (*pkts_compl)++;
  561. bcm_sysport_free_cb(cb);
  562. /* SKB fragment */
  563. } else if (dma_unmap_addr(cb, dma_addr)) {
  564. ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
  565. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  566. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  567. dma_unmap_addr_set(cb, dma_addr, 0);
  568. }
  569. }
  570. /* Reclaim queued SKBs for transmission completion, lockless version */
  571. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  572. struct bcm_sysport_tx_ring *ring)
  573. {
  574. struct net_device *ndev = priv->netdev;
  575. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  576. unsigned int pkts_compl = 0, bytes_compl = 0;
  577. struct bcm_sysport_cb *cb;
  578. struct netdev_queue *txq;
  579. u32 hw_ind;
  580. txq = netdev_get_tx_queue(ndev, ring->index);
  581. /* Compute how many descriptors have been processed since last call */
  582. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  583. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  584. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  585. last_c_index = ring->c_index;
  586. num_tx_cbs = ring->size;
  587. c_index &= (num_tx_cbs - 1);
  588. if (c_index >= last_c_index)
  589. last_tx_cn = c_index - last_c_index;
  590. else
  591. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  592. netif_dbg(priv, tx_done, ndev,
  593. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  594. ring->index, c_index, last_tx_cn, last_c_index);
  595. while (last_tx_cn-- > 0) {
  596. cb = ring->cbs + last_c_index;
  597. bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
  598. ring->desc_count++;
  599. last_c_index++;
  600. last_c_index &= (num_tx_cbs - 1);
  601. }
  602. ring->c_index = c_index;
  603. if (netif_tx_queue_stopped(txq) && pkts_compl)
  604. netif_tx_wake_queue(txq);
  605. netif_dbg(priv, tx_done, ndev,
  606. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  607. ring->index, ring->c_index, pkts_compl, bytes_compl);
  608. return pkts_compl;
  609. }
  610. /* Locked version of the per-ring TX reclaim routine */
  611. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  612. struct bcm_sysport_tx_ring *ring)
  613. {
  614. unsigned int released;
  615. unsigned long flags;
  616. spin_lock_irqsave(&ring->lock, flags);
  617. released = __bcm_sysport_tx_reclaim(priv, ring);
  618. spin_unlock_irqrestore(&ring->lock, flags);
  619. return released;
  620. }
  621. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  622. {
  623. struct bcm_sysport_tx_ring *ring =
  624. container_of(napi, struct bcm_sysport_tx_ring, napi);
  625. unsigned int work_done = 0;
  626. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  627. if (work_done == 0) {
  628. napi_complete(napi);
  629. /* re-enable TX interrupt */
  630. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  631. return 0;
  632. }
  633. return budget;
  634. }
  635. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  636. {
  637. unsigned int q;
  638. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  639. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  640. }
  641. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  642. {
  643. struct bcm_sysport_priv *priv =
  644. container_of(napi, struct bcm_sysport_priv, napi);
  645. unsigned int work_done = 0;
  646. work_done = bcm_sysport_desc_rx(priv, budget);
  647. priv->rx_c_index += work_done;
  648. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  649. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  650. if (work_done < budget) {
  651. napi_complete(napi);
  652. /* re-enable RX interrupts */
  653. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  654. }
  655. return work_done;
  656. }
  657. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  658. {
  659. u32 reg;
  660. /* Stop monitoring MPD interrupt */
  661. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  662. /* Clear the MagicPacket detection logic */
  663. reg = umac_readl(priv, UMAC_MPD_CTRL);
  664. reg &= ~MPD_EN;
  665. umac_writel(priv, reg, UMAC_MPD_CTRL);
  666. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  667. }
  668. /* RX and misc interrupt routine */
  669. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  670. {
  671. struct net_device *dev = dev_id;
  672. struct bcm_sysport_priv *priv = netdev_priv(dev);
  673. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  674. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  675. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  676. if (unlikely(priv->irq0_stat == 0)) {
  677. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  678. return IRQ_NONE;
  679. }
  680. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  681. if (likely(napi_schedule_prep(&priv->napi))) {
  682. /* disable RX interrupts */
  683. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  684. __napi_schedule(&priv->napi);
  685. }
  686. }
  687. /* TX ring is full, perform a full reclaim since we do not know
  688. * which one would trigger this interrupt
  689. */
  690. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  691. bcm_sysport_tx_reclaim_all(priv);
  692. if (priv->irq0_stat & INTRL2_0_MPD) {
  693. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  694. bcm_sysport_resume_from_wol(priv);
  695. }
  696. return IRQ_HANDLED;
  697. }
  698. /* TX interrupt service routine */
  699. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  700. {
  701. struct net_device *dev = dev_id;
  702. struct bcm_sysport_priv *priv = netdev_priv(dev);
  703. struct bcm_sysport_tx_ring *txr;
  704. unsigned int ring;
  705. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  706. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  707. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  708. if (unlikely(priv->irq1_stat == 0)) {
  709. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  710. return IRQ_NONE;
  711. }
  712. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  713. if (!(priv->irq1_stat & BIT(ring)))
  714. continue;
  715. txr = &priv->tx_rings[ring];
  716. if (likely(napi_schedule_prep(&txr->napi))) {
  717. intrl2_1_mask_set(priv, BIT(ring));
  718. __napi_schedule(&txr->napi);
  719. }
  720. }
  721. return IRQ_HANDLED;
  722. }
  723. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  724. {
  725. struct bcm_sysport_priv *priv = dev_id;
  726. pm_wakeup_event(&priv->pdev->dev, 0);
  727. return IRQ_HANDLED;
  728. }
  729. static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
  730. struct net_device *dev)
  731. {
  732. struct sk_buff *nskb;
  733. struct bcm_tsb *tsb;
  734. u32 csum_info;
  735. u8 ip_proto;
  736. u16 csum_start;
  737. u16 ip_ver;
  738. /* Re-allocate SKB if needed */
  739. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  740. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  741. dev_kfree_skb(skb);
  742. if (!nskb) {
  743. dev->stats.tx_errors++;
  744. dev->stats.tx_dropped++;
  745. return NULL;
  746. }
  747. skb = nskb;
  748. }
  749. tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
  750. /* Zero-out TSB by default */
  751. memset(tsb, 0, sizeof(*tsb));
  752. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  753. ip_ver = htons(skb->protocol);
  754. switch (ip_ver) {
  755. case ETH_P_IP:
  756. ip_proto = ip_hdr(skb)->protocol;
  757. break;
  758. case ETH_P_IPV6:
  759. ip_proto = ipv6_hdr(skb)->nexthdr;
  760. break;
  761. default:
  762. return skb;
  763. }
  764. /* Get the checksum offset and the L4 (transport) offset */
  765. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  766. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  767. csum_info |= (csum_start << L4_PTR_SHIFT);
  768. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  769. csum_info |= L4_LENGTH_VALID;
  770. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  771. csum_info |= L4_UDP;
  772. } else {
  773. csum_info = 0;
  774. }
  775. tsb->l4_ptr_dest_map = csum_info;
  776. }
  777. return skb;
  778. }
  779. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  780. struct net_device *dev)
  781. {
  782. struct bcm_sysport_priv *priv = netdev_priv(dev);
  783. struct device *kdev = &priv->pdev->dev;
  784. struct bcm_sysport_tx_ring *ring;
  785. struct bcm_sysport_cb *cb;
  786. struct netdev_queue *txq;
  787. struct dma_desc *desc;
  788. unsigned int skb_len;
  789. unsigned long flags;
  790. dma_addr_t mapping;
  791. u32 len_status;
  792. u16 queue;
  793. int ret;
  794. queue = skb_get_queue_mapping(skb);
  795. txq = netdev_get_tx_queue(dev, queue);
  796. ring = &priv->tx_rings[queue];
  797. /* lock against tx reclaim in BH context and TX ring full interrupt */
  798. spin_lock_irqsave(&ring->lock, flags);
  799. if (unlikely(ring->desc_count == 0)) {
  800. netif_tx_stop_queue(txq);
  801. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  802. ret = NETDEV_TX_BUSY;
  803. goto out;
  804. }
  805. /* Insert TSB and checksum infos */
  806. if (priv->tsb_en) {
  807. skb = bcm_sysport_insert_tsb(skb, dev);
  808. if (!skb) {
  809. ret = NETDEV_TX_OK;
  810. goto out;
  811. }
  812. }
  813. /* The Ethernet switch we are interfaced with needs packets to be at
  814. * least 64 bytes (including FCS) otherwise they will be discarded when
  815. * they enter the switch port logic. When Broadcom tags are enabled, we
  816. * need to make sure that packets are at least 68 bytes
  817. * (including FCS and tag) because the length verification is done after
  818. * the Broadcom tag is stripped off the ingress packet.
  819. */
  820. if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  821. ret = NETDEV_TX_OK;
  822. goto out;
  823. }
  824. skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
  825. ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
  826. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  827. if (dma_mapping_error(kdev, mapping)) {
  828. priv->mib.tx_dma_failed++;
  829. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  830. skb->data, skb_len);
  831. ret = NETDEV_TX_OK;
  832. goto out;
  833. }
  834. /* Remember the SKB for future freeing */
  835. cb = &ring->cbs[ring->curr_desc];
  836. cb->skb = skb;
  837. dma_unmap_addr_set(cb, dma_addr, mapping);
  838. dma_unmap_len_set(cb, dma_len, skb_len);
  839. /* Fetch a descriptor entry from our pool */
  840. desc = ring->desc_cpu;
  841. desc->addr_lo = lower_32_bits(mapping);
  842. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  843. len_status |= (skb_len << DESC_LEN_SHIFT);
  844. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  845. DESC_STATUS_SHIFT;
  846. if (skb->ip_summed == CHECKSUM_PARTIAL)
  847. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  848. ring->curr_desc++;
  849. if (ring->curr_desc == ring->size)
  850. ring->curr_desc = 0;
  851. ring->desc_count--;
  852. /* Ensure write completion of the descriptor status/length
  853. * in DRAM before the System Port WRITE_PORT register latches
  854. * the value
  855. */
  856. wmb();
  857. desc->addr_status_len = len_status;
  858. wmb();
  859. /* Write this descriptor address to the RING write port */
  860. tdma_port_write_desc_addr(priv, desc, ring->index);
  861. /* Check ring space and update SW control flow */
  862. if (ring->desc_count == 0)
  863. netif_tx_stop_queue(txq);
  864. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  865. ring->index, ring->desc_count, ring->curr_desc);
  866. ret = NETDEV_TX_OK;
  867. out:
  868. spin_unlock_irqrestore(&ring->lock, flags);
  869. return ret;
  870. }
  871. static void bcm_sysport_tx_timeout(struct net_device *dev)
  872. {
  873. netdev_warn(dev, "transmit timeout!\n");
  874. dev->trans_start = jiffies;
  875. dev->stats.tx_errors++;
  876. netif_tx_wake_all_queues(dev);
  877. }
  878. /* phylib adjust link callback */
  879. static void bcm_sysport_adj_link(struct net_device *dev)
  880. {
  881. struct bcm_sysport_priv *priv = netdev_priv(dev);
  882. struct phy_device *phydev = priv->phydev;
  883. unsigned int changed = 0;
  884. u32 cmd_bits = 0, reg;
  885. if (priv->old_link != phydev->link) {
  886. changed = 1;
  887. priv->old_link = phydev->link;
  888. }
  889. if (priv->old_duplex != phydev->duplex) {
  890. changed = 1;
  891. priv->old_duplex = phydev->duplex;
  892. }
  893. switch (phydev->speed) {
  894. case SPEED_2500:
  895. cmd_bits = CMD_SPEED_2500;
  896. break;
  897. case SPEED_1000:
  898. cmd_bits = CMD_SPEED_1000;
  899. break;
  900. case SPEED_100:
  901. cmd_bits = CMD_SPEED_100;
  902. break;
  903. case SPEED_10:
  904. cmd_bits = CMD_SPEED_10;
  905. break;
  906. default:
  907. break;
  908. }
  909. cmd_bits <<= CMD_SPEED_SHIFT;
  910. if (phydev->duplex == DUPLEX_HALF)
  911. cmd_bits |= CMD_HD_EN;
  912. if (priv->old_pause != phydev->pause) {
  913. changed = 1;
  914. priv->old_pause = phydev->pause;
  915. }
  916. if (!phydev->pause)
  917. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  918. if (!changed)
  919. return;
  920. if (phydev->link) {
  921. reg = umac_readl(priv, UMAC_CMD);
  922. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  923. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  924. CMD_TX_PAUSE_IGNORE);
  925. reg |= cmd_bits;
  926. umac_writel(priv, reg, UMAC_CMD);
  927. }
  928. phy_print_status(priv->phydev);
  929. }
  930. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  931. unsigned int index)
  932. {
  933. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  934. struct device *kdev = &priv->pdev->dev;
  935. size_t size;
  936. void *p;
  937. u32 reg;
  938. /* Simple descriptors partitioning for now */
  939. size = 256;
  940. /* We just need one DMA descriptor which is DMA-able, since writing to
  941. * the port will allocate a new descriptor in its internal linked-list
  942. */
  943. p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
  944. GFP_KERNEL);
  945. if (!p) {
  946. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  947. return -ENOMEM;
  948. }
  949. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  950. if (!ring->cbs) {
  951. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  952. return -ENOMEM;
  953. }
  954. /* Initialize SW view of the ring */
  955. spin_lock_init(&ring->lock);
  956. ring->priv = priv;
  957. netif_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  958. ring->index = index;
  959. ring->size = size;
  960. ring->alloc_size = ring->size;
  961. ring->desc_cpu = p;
  962. ring->desc_count = ring->size;
  963. ring->curr_desc = 0;
  964. /* Initialize HW ring */
  965. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  966. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  967. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  968. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  969. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  970. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  971. /* Program the number of descriptors as MAX_THRESHOLD and half of
  972. * its size for the hysteresis trigger
  973. */
  974. tdma_writel(priv, ring->size |
  975. 1 << RING_HYST_THRESH_SHIFT,
  976. TDMA_DESC_RING_MAX_HYST(index));
  977. /* Enable the ring queue in the arbiter */
  978. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  979. reg |= (1 << index);
  980. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  981. napi_enable(&ring->napi);
  982. netif_dbg(priv, hw, priv->netdev,
  983. "TDMA cfg, size=%d, desc_cpu=%p\n",
  984. ring->size, ring->desc_cpu);
  985. return 0;
  986. }
  987. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  988. unsigned int index)
  989. {
  990. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  991. struct device *kdev = &priv->pdev->dev;
  992. u32 reg;
  993. /* Caller should stop the TDMA engine */
  994. reg = tdma_readl(priv, TDMA_STATUS);
  995. if (!(reg & TDMA_DISABLED))
  996. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  997. /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
  998. * fail, so by checking this pointer we know whether the TX ring was
  999. * fully initialized or not.
  1000. */
  1001. if (!ring->cbs)
  1002. return;
  1003. napi_disable(&ring->napi);
  1004. netif_napi_del(&ring->napi);
  1005. bcm_sysport_tx_reclaim(priv, ring);
  1006. kfree(ring->cbs);
  1007. ring->cbs = NULL;
  1008. if (ring->desc_dma) {
  1009. dma_free_coherent(kdev, sizeof(struct dma_desc),
  1010. ring->desc_cpu, ring->desc_dma);
  1011. ring->desc_dma = 0;
  1012. }
  1013. ring->size = 0;
  1014. ring->alloc_size = 0;
  1015. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  1016. }
  1017. /* RDMA helper */
  1018. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  1019. unsigned int enable)
  1020. {
  1021. unsigned int timeout = 1000;
  1022. u32 reg;
  1023. reg = rdma_readl(priv, RDMA_CONTROL);
  1024. if (enable)
  1025. reg |= RDMA_EN;
  1026. else
  1027. reg &= ~RDMA_EN;
  1028. rdma_writel(priv, reg, RDMA_CONTROL);
  1029. /* Poll for RMDA disabling completion */
  1030. do {
  1031. reg = rdma_readl(priv, RDMA_STATUS);
  1032. if (!!(reg & RDMA_DISABLED) == !enable)
  1033. return 0;
  1034. usleep_range(1000, 2000);
  1035. } while (timeout-- > 0);
  1036. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1037. return -ETIMEDOUT;
  1038. }
  1039. /* TDMA helper */
  1040. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1041. unsigned int enable)
  1042. {
  1043. unsigned int timeout = 1000;
  1044. u32 reg;
  1045. reg = tdma_readl(priv, TDMA_CONTROL);
  1046. if (enable)
  1047. reg |= TDMA_EN;
  1048. else
  1049. reg &= ~TDMA_EN;
  1050. tdma_writel(priv, reg, TDMA_CONTROL);
  1051. /* Poll for TMDA disabling completion */
  1052. do {
  1053. reg = tdma_readl(priv, TDMA_STATUS);
  1054. if (!!(reg & TDMA_DISABLED) == !enable)
  1055. return 0;
  1056. usleep_range(1000, 2000);
  1057. } while (timeout-- > 0);
  1058. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1059. return -ETIMEDOUT;
  1060. }
  1061. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1062. {
  1063. u32 reg;
  1064. int ret;
  1065. /* Initialize SW view of the RX ring */
  1066. priv->num_rx_bds = NUM_RX_DESC;
  1067. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1068. priv->rx_bd_assign_ptr = priv->rx_bds;
  1069. priv->rx_bd_assign_index = 0;
  1070. priv->rx_c_index = 0;
  1071. priv->rx_read_ptr = 0;
  1072. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1073. GFP_KERNEL);
  1074. if (!priv->rx_cbs) {
  1075. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1076. return -ENOMEM;
  1077. }
  1078. ret = bcm_sysport_alloc_rx_bufs(priv);
  1079. if (ret) {
  1080. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1081. return ret;
  1082. }
  1083. /* Initialize HW, ensure RDMA is disabled */
  1084. reg = rdma_readl(priv, RDMA_STATUS);
  1085. if (!(reg & RDMA_DISABLED))
  1086. rdma_enable_set(priv, 0);
  1087. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1088. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1089. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1090. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1091. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1092. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1093. /* Operate the queue in ring mode */
  1094. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1095. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1096. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1097. rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
  1098. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1099. netif_dbg(priv, hw, priv->netdev,
  1100. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1101. priv->num_rx_bds, priv->rx_bds);
  1102. return 0;
  1103. }
  1104. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1105. {
  1106. struct bcm_sysport_cb *cb;
  1107. unsigned int i;
  1108. u32 reg;
  1109. /* Caller should ensure RDMA is disabled */
  1110. reg = rdma_readl(priv, RDMA_STATUS);
  1111. if (!(reg & RDMA_DISABLED))
  1112. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1113. for (i = 0; i < priv->num_rx_bds; i++) {
  1114. cb = &priv->rx_cbs[i];
  1115. if (dma_unmap_addr(cb, dma_addr))
  1116. dma_unmap_single(&priv->pdev->dev,
  1117. dma_unmap_addr(cb, dma_addr),
  1118. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1119. bcm_sysport_free_cb(cb);
  1120. }
  1121. kfree(priv->rx_cbs);
  1122. priv->rx_cbs = NULL;
  1123. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1124. }
  1125. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1126. {
  1127. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1128. u32 reg;
  1129. reg = umac_readl(priv, UMAC_CMD);
  1130. if (dev->flags & IFF_PROMISC)
  1131. reg |= CMD_PROMISC;
  1132. else
  1133. reg &= ~CMD_PROMISC;
  1134. umac_writel(priv, reg, UMAC_CMD);
  1135. /* No support for ALLMULTI */
  1136. if (dev->flags & IFF_ALLMULTI)
  1137. return;
  1138. }
  1139. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1140. u32 mask, unsigned int enable)
  1141. {
  1142. u32 reg;
  1143. reg = umac_readl(priv, UMAC_CMD);
  1144. if (enable)
  1145. reg |= mask;
  1146. else
  1147. reg &= ~mask;
  1148. umac_writel(priv, reg, UMAC_CMD);
  1149. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1150. * to be processed (1 msec).
  1151. */
  1152. if (enable == 0)
  1153. usleep_range(1000, 2000);
  1154. }
  1155. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1156. {
  1157. u32 reg;
  1158. reg = umac_readl(priv, UMAC_CMD);
  1159. reg |= CMD_SW_RESET;
  1160. umac_writel(priv, reg, UMAC_CMD);
  1161. udelay(10);
  1162. reg = umac_readl(priv, UMAC_CMD);
  1163. reg &= ~CMD_SW_RESET;
  1164. umac_writel(priv, reg, UMAC_CMD);
  1165. }
  1166. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1167. unsigned char *addr)
  1168. {
  1169. umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1170. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1171. umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1172. }
  1173. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1174. {
  1175. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1176. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1177. mdelay(1);
  1178. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1179. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1180. }
  1181. static int bcm_sysport_change_mac(struct net_device *dev, void *p)
  1182. {
  1183. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1184. struct sockaddr *addr = p;
  1185. if (!is_valid_ether_addr(addr->sa_data))
  1186. return -EINVAL;
  1187. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1188. /* interface is disabled, changes to MAC will be reflected on next
  1189. * open call
  1190. */
  1191. if (!netif_running(dev))
  1192. return 0;
  1193. umac_set_hw_addr(priv, dev->dev_addr);
  1194. return 0;
  1195. }
  1196. static void bcm_sysport_netif_start(struct net_device *dev)
  1197. {
  1198. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1199. /* Enable NAPI */
  1200. napi_enable(&priv->napi);
  1201. /* Enable RX interrupt and TX ring full interrupt */
  1202. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1203. phy_start(priv->phydev);
  1204. /* Enable TX interrupts for the 32 TXQs */
  1205. intrl2_1_mask_clear(priv, 0xffffffff);
  1206. /* Last call before we start the real business */
  1207. netif_tx_start_all_queues(dev);
  1208. }
  1209. static void rbuf_init(struct bcm_sysport_priv *priv)
  1210. {
  1211. u32 reg;
  1212. reg = rbuf_readl(priv, RBUF_CONTROL);
  1213. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1214. rbuf_writel(priv, reg, RBUF_CONTROL);
  1215. }
  1216. static int bcm_sysport_open(struct net_device *dev)
  1217. {
  1218. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1219. unsigned int i;
  1220. int ret;
  1221. /* Reset UniMAC */
  1222. umac_reset(priv);
  1223. /* Flush TX and RX FIFOs at TOPCTRL level */
  1224. topctrl_flush(priv);
  1225. /* Disable the UniMAC RX/TX */
  1226. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1227. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1228. rbuf_init(priv);
  1229. /* Set maximum frame length */
  1230. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1231. /* Set MAC address */
  1232. umac_set_hw_addr(priv, dev->dev_addr);
  1233. /* Read CRC forward */
  1234. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1235. priv->phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1236. 0, priv->phy_interface);
  1237. if (!priv->phydev) {
  1238. netdev_err(dev, "could not attach to PHY\n");
  1239. return -ENODEV;
  1240. }
  1241. /* Reset house keeping link status */
  1242. priv->old_duplex = -1;
  1243. priv->old_link = -1;
  1244. priv->old_pause = -1;
  1245. /* mask all interrupts and request them */
  1246. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1247. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1248. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1249. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1250. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1251. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1252. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1253. if (ret) {
  1254. netdev_err(dev, "failed to request RX interrupt\n");
  1255. goto out_phy_disconnect;
  1256. }
  1257. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
  1258. if (ret) {
  1259. netdev_err(dev, "failed to request TX interrupt\n");
  1260. goto out_free_irq0;
  1261. }
  1262. /* Initialize both hardware and software ring */
  1263. for (i = 0; i < dev->num_tx_queues; i++) {
  1264. ret = bcm_sysport_init_tx_ring(priv, i);
  1265. if (ret) {
  1266. netdev_err(dev, "failed to initialize TX ring %d\n",
  1267. i);
  1268. goto out_free_tx_ring;
  1269. }
  1270. }
  1271. /* Initialize linked-list */
  1272. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1273. /* Initialize RX ring */
  1274. ret = bcm_sysport_init_rx_ring(priv);
  1275. if (ret) {
  1276. netdev_err(dev, "failed to initialize RX ring\n");
  1277. goto out_free_rx_ring;
  1278. }
  1279. /* Turn on RDMA */
  1280. ret = rdma_enable_set(priv, 1);
  1281. if (ret)
  1282. goto out_free_rx_ring;
  1283. /* Turn on TDMA */
  1284. ret = tdma_enable_set(priv, 1);
  1285. if (ret)
  1286. goto out_clear_rx_int;
  1287. /* Turn on UniMAC TX/RX */
  1288. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1289. bcm_sysport_netif_start(dev);
  1290. return 0;
  1291. out_clear_rx_int:
  1292. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1293. out_free_rx_ring:
  1294. bcm_sysport_fini_rx_ring(priv);
  1295. out_free_tx_ring:
  1296. for (i = 0; i < dev->num_tx_queues; i++)
  1297. bcm_sysport_fini_tx_ring(priv, i);
  1298. free_irq(priv->irq1, dev);
  1299. out_free_irq0:
  1300. free_irq(priv->irq0, dev);
  1301. out_phy_disconnect:
  1302. phy_disconnect(priv->phydev);
  1303. return ret;
  1304. }
  1305. static void bcm_sysport_netif_stop(struct net_device *dev)
  1306. {
  1307. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1308. /* stop all software from updating hardware */
  1309. netif_tx_stop_all_queues(dev);
  1310. napi_disable(&priv->napi);
  1311. phy_stop(priv->phydev);
  1312. /* mask all interrupts */
  1313. intrl2_0_mask_set(priv, 0xffffffff);
  1314. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1315. intrl2_1_mask_set(priv, 0xffffffff);
  1316. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1317. }
  1318. static int bcm_sysport_stop(struct net_device *dev)
  1319. {
  1320. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1321. unsigned int i;
  1322. int ret;
  1323. bcm_sysport_netif_stop(dev);
  1324. /* Disable UniMAC RX */
  1325. umac_enable_set(priv, CMD_RX_EN, 0);
  1326. ret = tdma_enable_set(priv, 0);
  1327. if (ret) {
  1328. netdev_err(dev, "timeout disabling RDMA\n");
  1329. return ret;
  1330. }
  1331. /* Wait for a maximum packet size to be drained */
  1332. usleep_range(2000, 3000);
  1333. ret = rdma_enable_set(priv, 0);
  1334. if (ret) {
  1335. netdev_err(dev, "timeout disabling TDMA\n");
  1336. return ret;
  1337. }
  1338. /* Disable UniMAC TX */
  1339. umac_enable_set(priv, CMD_TX_EN, 0);
  1340. /* Free RX/TX rings SW structures */
  1341. for (i = 0; i < dev->num_tx_queues; i++)
  1342. bcm_sysport_fini_tx_ring(priv, i);
  1343. bcm_sysport_fini_rx_ring(priv);
  1344. free_irq(priv->irq0, dev);
  1345. free_irq(priv->irq1, dev);
  1346. /* Disconnect from PHY */
  1347. phy_disconnect(priv->phydev);
  1348. return 0;
  1349. }
  1350. static struct ethtool_ops bcm_sysport_ethtool_ops = {
  1351. .get_settings = bcm_sysport_get_settings,
  1352. .set_settings = bcm_sysport_set_settings,
  1353. .get_drvinfo = bcm_sysport_get_drvinfo,
  1354. .get_msglevel = bcm_sysport_get_msglvl,
  1355. .set_msglevel = bcm_sysport_set_msglvl,
  1356. .get_link = ethtool_op_get_link,
  1357. .get_strings = bcm_sysport_get_strings,
  1358. .get_ethtool_stats = bcm_sysport_get_stats,
  1359. .get_sset_count = bcm_sysport_get_sset_count,
  1360. .get_wol = bcm_sysport_get_wol,
  1361. .set_wol = bcm_sysport_set_wol,
  1362. };
  1363. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1364. .ndo_start_xmit = bcm_sysport_xmit,
  1365. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1366. .ndo_open = bcm_sysport_open,
  1367. .ndo_stop = bcm_sysport_stop,
  1368. .ndo_set_features = bcm_sysport_set_features,
  1369. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1370. .ndo_set_mac_address = bcm_sysport_change_mac,
  1371. };
  1372. #define REV_FMT "v%2x.%02x"
  1373. static int bcm_sysport_probe(struct platform_device *pdev)
  1374. {
  1375. struct bcm_sysport_priv *priv;
  1376. struct device_node *dn;
  1377. struct net_device *dev;
  1378. const void *macaddr;
  1379. struct resource *r;
  1380. u32 txq, rxq;
  1381. int ret;
  1382. dn = pdev->dev.of_node;
  1383. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1384. /* Read the Transmit/Receive Queue properties */
  1385. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1386. txq = TDMA_NUM_RINGS;
  1387. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1388. rxq = 1;
  1389. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1390. if (!dev)
  1391. return -ENOMEM;
  1392. /* Initialize private members */
  1393. priv = netdev_priv(dev);
  1394. priv->irq0 = platform_get_irq(pdev, 0);
  1395. priv->irq1 = platform_get_irq(pdev, 1);
  1396. priv->wol_irq = platform_get_irq(pdev, 2);
  1397. if (priv->irq0 <= 0 || priv->irq1 <= 0) {
  1398. dev_err(&pdev->dev, "invalid interrupts\n");
  1399. ret = -EINVAL;
  1400. goto err;
  1401. }
  1402. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1403. if (IS_ERR(priv->base)) {
  1404. ret = PTR_ERR(priv->base);
  1405. goto err;
  1406. }
  1407. priv->netdev = dev;
  1408. priv->pdev = pdev;
  1409. priv->phy_interface = of_get_phy_mode(dn);
  1410. /* Default to GMII interface mode */
  1411. if (priv->phy_interface < 0)
  1412. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1413. /* In the case of a fixed PHY, the DT node associated
  1414. * to the PHY is the Ethernet MAC DT node.
  1415. */
  1416. if (of_phy_is_fixed_link(dn)) {
  1417. ret = of_phy_register_fixed_link(dn);
  1418. if (ret) {
  1419. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1420. goto err;
  1421. }
  1422. priv->phy_dn = dn;
  1423. }
  1424. /* Initialize netdevice members */
  1425. macaddr = of_get_mac_address(dn);
  1426. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1427. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1428. random_ether_addr(dev->dev_addr);
  1429. } else {
  1430. ether_addr_copy(dev->dev_addr, macaddr);
  1431. }
  1432. SET_NETDEV_DEV(dev, &pdev->dev);
  1433. dev_set_drvdata(&pdev->dev, dev);
  1434. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1435. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1436. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1437. /* HW supported features, none enabled by default */
  1438. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1439. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1440. /* Request the WOL interrupt and advertise suspend if available */
  1441. priv->wol_irq_disabled = 1;
  1442. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1443. bcm_sysport_wol_isr, 0, dev->name, priv);
  1444. if (!ret)
  1445. device_set_wakeup_capable(&pdev->dev, 1);
  1446. /* Set the needed headroom once and for all */
  1447. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1448. dev->needed_headroom += sizeof(struct bcm_tsb);
  1449. /* libphy will adjust the link state accordingly */
  1450. netif_carrier_off(dev);
  1451. ret = register_netdev(dev);
  1452. if (ret) {
  1453. dev_err(&pdev->dev, "failed to register net_device\n");
  1454. goto err;
  1455. }
  1456. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1457. dev_info(&pdev->dev,
  1458. "Broadcom SYSTEMPORT" REV_FMT
  1459. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1460. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1461. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1462. return 0;
  1463. err:
  1464. free_netdev(dev);
  1465. return ret;
  1466. }
  1467. static int bcm_sysport_remove(struct platform_device *pdev)
  1468. {
  1469. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1470. /* Not much to do, ndo_close has been called
  1471. * and we use managed allocations
  1472. */
  1473. unregister_netdev(dev);
  1474. free_netdev(dev);
  1475. dev_set_drvdata(&pdev->dev, NULL);
  1476. return 0;
  1477. }
  1478. #ifdef CONFIG_PM_SLEEP
  1479. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1480. {
  1481. struct net_device *ndev = priv->netdev;
  1482. unsigned int timeout = 1000;
  1483. u32 reg;
  1484. /* Password has already been programmed */
  1485. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1486. reg |= MPD_EN;
  1487. reg &= ~PSW_EN;
  1488. if (priv->wolopts & WAKE_MAGICSECURE)
  1489. reg |= PSW_EN;
  1490. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1491. /* Make sure RBUF entered WoL mode as result */
  1492. do {
  1493. reg = rbuf_readl(priv, RBUF_STATUS);
  1494. if (reg & RBUF_WOL_MODE)
  1495. break;
  1496. udelay(10);
  1497. } while (timeout-- > 0);
  1498. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1499. if (!timeout) {
  1500. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1501. reg &= ~MPD_EN;
  1502. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1503. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1504. return -ETIMEDOUT;
  1505. }
  1506. /* UniMAC receive needs to be turned on */
  1507. umac_enable_set(priv, CMD_RX_EN, 1);
  1508. /* Enable the interrupt wake-up source */
  1509. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1510. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1511. return 0;
  1512. }
  1513. static int bcm_sysport_suspend(struct device *d)
  1514. {
  1515. struct net_device *dev = dev_get_drvdata(d);
  1516. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1517. unsigned int i;
  1518. int ret = 0;
  1519. u32 reg;
  1520. if (!netif_running(dev))
  1521. return 0;
  1522. bcm_sysport_netif_stop(dev);
  1523. phy_suspend(priv->phydev);
  1524. netif_device_detach(dev);
  1525. /* Disable UniMAC RX */
  1526. umac_enable_set(priv, CMD_RX_EN, 0);
  1527. ret = rdma_enable_set(priv, 0);
  1528. if (ret) {
  1529. netdev_err(dev, "RDMA timeout!\n");
  1530. return ret;
  1531. }
  1532. /* Disable RXCHK if enabled */
  1533. if (priv->rx_chk_en) {
  1534. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1535. reg &= ~RXCHK_EN;
  1536. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1537. }
  1538. /* Flush RX pipe */
  1539. if (!priv->wolopts)
  1540. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1541. ret = tdma_enable_set(priv, 0);
  1542. if (ret) {
  1543. netdev_err(dev, "TDMA timeout!\n");
  1544. return ret;
  1545. }
  1546. /* Wait for a packet boundary */
  1547. usleep_range(2000, 3000);
  1548. umac_enable_set(priv, CMD_TX_EN, 0);
  1549. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1550. /* Free RX/TX rings SW structures */
  1551. for (i = 0; i < dev->num_tx_queues; i++)
  1552. bcm_sysport_fini_tx_ring(priv, i);
  1553. bcm_sysport_fini_rx_ring(priv);
  1554. /* Get prepared for Wake-on-LAN */
  1555. if (device_may_wakeup(d) && priv->wolopts)
  1556. ret = bcm_sysport_suspend_to_wol(priv);
  1557. return ret;
  1558. }
  1559. static int bcm_sysport_resume(struct device *d)
  1560. {
  1561. struct net_device *dev = dev_get_drvdata(d);
  1562. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1563. unsigned int i;
  1564. u32 reg;
  1565. int ret;
  1566. if (!netif_running(dev))
  1567. return 0;
  1568. umac_reset(priv);
  1569. /* We may have been suspended and never received a WOL event that
  1570. * would turn off MPD detection, take care of that now
  1571. */
  1572. bcm_sysport_resume_from_wol(priv);
  1573. /* Initialize both hardware and software ring */
  1574. for (i = 0; i < dev->num_tx_queues; i++) {
  1575. ret = bcm_sysport_init_tx_ring(priv, i);
  1576. if (ret) {
  1577. netdev_err(dev, "failed to initialize TX ring %d\n",
  1578. i);
  1579. goto out_free_tx_rings;
  1580. }
  1581. }
  1582. /* Initialize linked-list */
  1583. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1584. /* Initialize RX ring */
  1585. ret = bcm_sysport_init_rx_ring(priv);
  1586. if (ret) {
  1587. netdev_err(dev, "failed to initialize RX ring\n");
  1588. goto out_free_rx_ring;
  1589. }
  1590. netif_device_attach(dev);
  1591. /* RX pipe enable */
  1592. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1593. ret = rdma_enable_set(priv, 1);
  1594. if (ret) {
  1595. netdev_err(dev, "failed to enable RDMA\n");
  1596. goto out_free_rx_ring;
  1597. }
  1598. /* Enable rxhck */
  1599. if (priv->rx_chk_en) {
  1600. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1601. reg |= RXCHK_EN;
  1602. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1603. }
  1604. rbuf_init(priv);
  1605. /* Set maximum frame length */
  1606. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1607. /* Set MAC address */
  1608. umac_set_hw_addr(priv, dev->dev_addr);
  1609. umac_enable_set(priv, CMD_RX_EN, 1);
  1610. /* TX pipe enable */
  1611. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1612. umac_enable_set(priv, CMD_TX_EN, 1);
  1613. ret = tdma_enable_set(priv, 1);
  1614. if (ret) {
  1615. netdev_err(dev, "TDMA timeout!\n");
  1616. goto out_free_rx_ring;
  1617. }
  1618. phy_resume(priv->phydev);
  1619. bcm_sysport_netif_start(dev);
  1620. return 0;
  1621. out_free_rx_ring:
  1622. bcm_sysport_fini_rx_ring(priv);
  1623. out_free_tx_rings:
  1624. for (i = 0; i < dev->num_tx_queues; i++)
  1625. bcm_sysport_fini_tx_ring(priv, i);
  1626. return ret;
  1627. }
  1628. #endif
  1629. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  1630. bcm_sysport_suspend, bcm_sysport_resume);
  1631. static const struct of_device_id bcm_sysport_of_match[] = {
  1632. { .compatible = "brcm,systemport-v1.00" },
  1633. { .compatible = "brcm,systemport" },
  1634. { /* sentinel */ }
  1635. };
  1636. static struct platform_driver bcm_sysport_driver = {
  1637. .probe = bcm_sysport_probe,
  1638. .remove = bcm_sysport_remove,
  1639. .driver = {
  1640. .name = "brcm-systemport",
  1641. .of_match_table = bcm_sysport_of_match,
  1642. .pm = &bcm_sysport_pm_ops,
  1643. },
  1644. };
  1645. module_platform_driver(bcm_sysport_driver);
  1646. MODULE_AUTHOR("Broadcom Corporation");
  1647. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  1648. MODULE_ALIAS("platform:brcm-systemport");
  1649. MODULE_LICENSE("GPL");