mv88e6123_61_65.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. /*
  2. * net/dsa/mv88e6123_61_65.c - Marvell 88e6123/6161/6165 switch chip support
  3. * Copyright (c) 2008-2009 Marvell Semiconductor
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/list.h>
  13. #include <linux/module.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/phy.h>
  16. #include <net/dsa.h>
  17. #include "mv88e6xxx.h"
  18. static char *mv88e6123_61_65_probe(struct device *host_dev, int sw_addr)
  19. {
  20. struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
  21. int ret;
  22. if (bus == NULL)
  23. return NULL;
  24. ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
  25. if (ret >= 0) {
  26. if (ret == 0x1212)
  27. return "Marvell 88E6123 (A1)";
  28. if (ret == 0x1213)
  29. return "Marvell 88E6123 (A2)";
  30. if ((ret & 0xfff0) == 0x1210)
  31. return "Marvell 88E6123";
  32. if (ret == 0x1612)
  33. return "Marvell 88E6161 (A1)";
  34. if (ret == 0x1613)
  35. return "Marvell 88E6161 (A2)";
  36. if ((ret & 0xfff0) == 0x1610)
  37. return "Marvell 88E6161";
  38. if (ret == 0x1652)
  39. return "Marvell 88E6165 (A1)";
  40. if (ret == 0x1653)
  41. return "Marvell 88e6165 (A2)";
  42. if ((ret & 0xfff0) == 0x1650)
  43. return "Marvell 88E6165";
  44. }
  45. return NULL;
  46. }
  47. static int mv88e6123_61_65_switch_reset(struct dsa_switch *ds)
  48. {
  49. int i;
  50. int ret;
  51. unsigned long timeout;
  52. /* Set all ports to the disabled state. */
  53. for (i = 0; i < 8; i++) {
  54. ret = REG_READ(REG_PORT(i), 0x04);
  55. REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
  56. }
  57. /* Wait for transmit queues to drain. */
  58. usleep_range(2000, 4000);
  59. /* Reset the switch. */
  60. REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
  61. /* Wait up to one second for reset to complete. */
  62. timeout = jiffies + 1 * HZ;
  63. while (time_before(jiffies, timeout)) {
  64. ret = REG_READ(REG_GLOBAL, 0x00);
  65. if ((ret & 0xc800) == 0xc800)
  66. break;
  67. usleep_range(1000, 2000);
  68. }
  69. if (time_after(jiffies, timeout))
  70. return -ETIMEDOUT;
  71. return 0;
  72. }
  73. static int mv88e6123_61_65_setup_global(struct dsa_switch *ds)
  74. {
  75. int ret;
  76. int i;
  77. /* Disable the PHY polling unit (since there won't be any
  78. * external PHYs to poll), don't discard packets with
  79. * excessive collisions, and mask all interrupt sources.
  80. */
  81. REG_WRITE(REG_GLOBAL, 0x04, 0x0000);
  82. /* Set the default address aging time to 5 minutes, and
  83. * enable address learn messages to be sent to all message
  84. * ports.
  85. */
  86. REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
  87. /* Configure the priority mapping registers. */
  88. ret = mv88e6xxx_config_prio(ds);
  89. if (ret < 0)
  90. return ret;
  91. /* Configure the upstream port, and configure the upstream
  92. * port as the port to which ingress and egress monitor frames
  93. * are to be sent.
  94. */
  95. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1110));
  96. /* Disable remote management for now, and set the switch's
  97. * DSA device number.
  98. */
  99. REG_WRITE(REG_GLOBAL, 0x1c, ds->index & 0x1f);
  100. /* Send all frames with destination addresses matching
  101. * 01:80:c2:00:00:2x to the CPU port.
  102. */
  103. REG_WRITE(REG_GLOBAL2, 0x02, 0xffff);
  104. /* Send all frames with destination addresses matching
  105. * 01:80:c2:00:00:0x to the CPU port.
  106. */
  107. REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
  108. /* Disable the loopback filter, disable flow control
  109. * messages, disable flood broadcast override, disable
  110. * removing of provider tags, disable ATU age violation
  111. * interrupts, disable tag flow control, force flow
  112. * control priority to the highest, and send all special
  113. * multicast frames to the CPU at the highest priority.
  114. */
  115. REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
  116. /* Program the DSA routing table. */
  117. for (i = 0; i < 32; i++) {
  118. int nexthop;
  119. nexthop = 0x1f;
  120. if (i != ds->index && i < ds->dst->pd->nr_chips)
  121. nexthop = ds->pd->rtable[i] & 0x1f;
  122. REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
  123. }
  124. /* Clear all trunk masks. */
  125. for (i = 0; i < 8; i++)
  126. REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0xff);
  127. /* Clear all trunk mappings. */
  128. for (i = 0; i < 16; i++)
  129. REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
  130. /* Disable ingress rate limiting by resetting all ingress
  131. * rate limit registers to their initial state.
  132. */
  133. for (i = 0; i < 6; i++)
  134. REG_WRITE(REG_GLOBAL2, 0x09, 0x9000 | (i << 8));
  135. /* Initialise cross-chip port VLAN table to reset defaults. */
  136. REG_WRITE(REG_GLOBAL2, 0x0b, 0x9000);
  137. /* Clear the priority override table. */
  138. for (i = 0; i < 16; i++)
  139. REG_WRITE(REG_GLOBAL2, 0x0f, 0x8000 | (i << 8));
  140. /* @@@ initialise AVB (22/23) watchdog (27) sdet (29) registers */
  141. return 0;
  142. }
  143. static int mv88e6123_61_65_setup_port(struct dsa_switch *ds, int p)
  144. {
  145. int addr = REG_PORT(p);
  146. u16 val;
  147. /* MAC Forcing register: don't force link, speed, duplex
  148. * or flow control state to any particular values on physical
  149. * ports, but force the CPU port and all DSA ports to 1000 Mb/s
  150. * full duplex.
  151. */
  152. if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
  153. REG_WRITE(addr, 0x01, 0x003e);
  154. else
  155. REG_WRITE(addr, 0x01, 0x0003);
  156. /* Do not limit the period of time that this port can be
  157. * paused for by the remote end or the period of time that
  158. * this port can pause the remote end.
  159. */
  160. REG_WRITE(addr, 0x02, 0x0000);
  161. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  162. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  163. * tunneling, determine priority by looking at 802.1p and IP
  164. * priority fields (IP prio has precedence), and set STP state
  165. * to Forwarding.
  166. *
  167. * If this is the CPU link, use DSA or EDSA tagging depending
  168. * on which tagging mode was configured.
  169. *
  170. * If this is a link to another switch, use DSA tagging mode.
  171. *
  172. * If this is the upstream port for this switch, enable
  173. * forwarding of unknown unicasts and multicasts.
  174. */
  175. val = 0x0433;
  176. if (dsa_is_cpu_port(ds, p)) {
  177. if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
  178. val |= 0x3300;
  179. else
  180. val |= 0x0100;
  181. }
  182. if (ds->dsa_port_mask & (1 << p))
  183. val |= 0x0100;
  184. if (p == dsa_upstream_port(ds))
  185. val |= 0x000c;
  186. REG_WRITE(addr, 0x04, val);
  187. /* Port Control 1: disable trunking. Also, if this is the
  188. * CPU port, enable learn messages to be sent to this port.
  189. */
  190. REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000);
  191. /* Port based VLAN map: give each port its own address
  192. * database, allow the CPU port to talk to each of the 'real'
  193. * ports, and allow each of the 'real' ports to only talk to
  194. * the upstream port.
  195. */
  196. val = (p & 0xf) << 12;
  197. if (dsa_is_cpu_port(ds, p))
  198. val |= ds->phys_port_mask;
  199. else
  200. val |= 1 << dsa_upstream_port(ds);
  201. REG_WRITE(addr, 0x06, val);
  202. /* Default VLAN ID and priority: don't set a default VLAN
  203. * ID, and set the default packet priority to zero.
  204. */
  205. REG_WRITE(addr, 0x07, 0x0000);
  206. /* Port Control 2: don't force a good FCS, set the maximum
  207. * frame size to 10240 bytes, don't let the switch add or
  208. * strip 802.1q tags, don't discard tagged or untagged frames
  209. * on this port, do a destination address lookup on all
  210. * received packets as usual, disable ARP mirroring and don't
  211. * send a copy of all transmitted/received frames on this port
  212. * to the CPU.
  213. */
  214. REG_WRITE(addr, 0x08, 0x2080);
  215. /* Egress rate control: disable egress rate control. */
  216. REG_WRITE(addr, 0x09, 0x0001);
  217. /* Egress rate control 2: disable egress rate control. */
  218. REG_WRITE(addr, 0x0a, 0x0000);
  219. /* Port Association Vector: when learning source addresses
  220. * of packets, add the address to the address database using
  221. * a port bitmap that has only the bit for this port set and
  222. * the other bits clear.
  223. */
  224. REG_WRITE(addr, 0x0b, 1 << p);
  225. /* Port ATU control: disable limiting the number of address
  226. * database entries that this port is allowed to use.
  227. */
  228. REG_WRITE(addr, 0x0c, 0x0000);
  229. /* Priority Override: disable DA, SA and VTU priority override. */
  230. REG_WRITE(addr, 0x0d, 0x0000);
  231. /* Port Ethertype: use the Ethertype DSA Ethertype value. */
  232. REG_WRITE(addr, 0x0f, ETH_P_EDSA);
  233. /* Tag Remap: use an identity 802.1p prio -> switch prio
  234. * mapping.
  235. */
  236. REG_WRITE(addr, 0x18, 0x3210);
  237. /* Tag Remap 2: use an identity 802.1p prio -> switch prio
  238. * mapping.
  239. */
  240. REG_WRITE(addr, 0x19, 0x7654);
  241. return 0;
  242. }
  243. static int mv88e6123_61_65_setup(struct dsa_switch *ds)
  244. {
  245. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  246. int i;
  247. int ret;
  248. mutex_init(&ps->smi_mutex);
  249. mutex_init(&ps->stats_mutex);
  250. mutex_init(&ps->phy_mutex);
  251. ret = mv88e6123_61_65_switch_reset(ds);
  252. if (ret < 0)
  253. return ret;
  254. /* @@@ initialise vtu and atu */
  255. ret = mv88e6123_61_65_setup_global(ds);
  256. if (ret < 0)
  257. return ret;
  258. for (i = 0; i < 6; i++) {
  259. ret = mv88e6123_61_65_setup_port(ds, i);
  260. if (ret < 0)
  261. return ret;
  262. }
  263. return 0;
  264. }
  265. static int mv88e6123_61_65_port_to_phy_addr(int port)
  266. {
  267. if (port >= 0 && port <= 4)
  268. return port;
  269. return -1;
  270. }
  271. static int
  272. mv88e6123_61_65_phy_read(struct dsa_switch *ds, int port, int regnum)
  273. {
  274. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  275. int addr = mv88e6123_61_65_port_to_phy_addr(port);
  276. int ret;
  277. mutex_lock(&ps->phy_mutex);
  278. ret = mv88e6xxx_phy_read(ds, addr, regnum);
  279. mutex_unlock(&ps->phy_mutex);
  280. return ret;
  281. }
  282. static int
  283. mv88e6123_61_65_phy_write(struct dsa_switch *ds,
  284. int port, int regnum, u16 val)
  285. {
  286. struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
  287. int addr = mv88e6123_61_65_port_to_phy_addr(port);
  288. int ret;
  289. mutex_lock(&ps->phy_mutex);
  290. ret = mv88e6xxx_phy_write(ds, addr, regnum, val);
  291. mutex_unlock(&ps->phy_mutex);
  292. return ret;
  293. }
  294. static struct mv88e6xxx_hw_stat mv88e6123_61_65_hw_stats[] = {
  295. { "in_good_octets", 8, 0x00, },
  296. { "in_bad_octets", 4, 0x02, },
  297. { "in_unicast", 4, 0x04, },
  298. { "in_broadcasts", 4, 0x06, },
  299. { "in_multicasts", 4, 0x07, },
  300. { "in_pause", 4, 0x16, },
  301. { "in_undersize", 4, 0x18, },
  302. { "in_fragments", 4, 0x19, },
  303. { "in_oversize", 4, 0x1a, },
  304. { "in_jabber", 4, 0x1b, },
  305. { "in_rx_error", 4, 0x1c, },
  306. { "in_fcs_error", 4, 0x1d, },
  307. { "out_octets", 8, 0x0e, },
  308. { "out_unicast", 4, 0x10, },
  309. { "out_broadcasts", 4, 0x13, },
  310. { "out_multicasts", 4, 0x12, },
  311. { "out_pause", 4, 0x15, },
  312. { "excessive", 4, 0x11, },
  313. { "collisions", 4, 0x1e, },
  314. { "deferred", 4, 0x05, },
  315. { "single", 4, 0x14, },
  316. { "multiple", 4, 0x17, },
  317. { "out_fcs_error", 4, 0x03, },
  318. { "late", 4, 0x1f, },
  319. { "hist_64bytes", 4, 0x08, },
  320. { "hist_65_127bytes", 4, 0x09, },
  321. { "hist_128_255bytes", 4, 0x0a, },
  322. { "hist_256_511bytes", 4, 0x0b, },
  323. { "hist_512_1023bytes", 4, 0x0c, },
  324. { "hist_1024_max_bytes", 4, 0x0d, },
  325. { "sw_in_discards", 4, 0x110, },
  326. { "sw_in_filtered", 2, 0x112, },
  327. { "sw_out_filtered", 2, 0x113, },
  328. };
  329. static void
  330. mv88e6123_61_65_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  331. {
  332. mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats),
  333. mv88e6123_61_65_hw_stats, port, data);
  334. }
  335. static void
  336. mv88e6123_61_65_get_ethtool_stats(struct dsa_switch *ds,
  337. int port, uint64_t *data)
  338. {
  339. mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats),
  340. mv88e6123_61_65_hw_stats, port, data);
  341. }
  342. static int mv88e6123_61_65_get_sset_count(struct dsa_switch *ds)
  343. {
  344. return ARRAY_SIZE(mv88e6123_61_65_hw_stats);
  345. }
  346. struct dsa_switch_driver mv88e6123_61_65_switch_driver = {
  347. .tag_protocol = DSA_TAG_PROTO_EDSA,
  348. .priv_size = sizeof(struct mv88e6xxx_priv_state),
  349. .probe = mv88e6123_61_65_probe,
  350. .setup = mv88e6123_61_65_setup,
  351. .set_addr = mv88e6xxx_set_addr_indirect,
  352. .phy_read = mv88e6123_61_65_phy_read,
  353. .phy_write = mv88e6123_61_65_phy_write,
  354. .poll_link = mv88e6xxx_poll_link,
  355. .get_strings = mv88e6123_61_65_get_strings,
  356. .get_ethtool_stats = mv88e6123_61_65_get_ethtool_stats,
  357. .get_sset_count = mv88e6123_61_65_get_sset_count,
  358. #ifdef CONFIG_NET_DSA_HWMON
  359. .get_temp = mv88e6xxx_get_temp,
  360. #endif
  361. .get_regs_len = mv88e6xxx_get_regs_len,
  362. .get_regs = mv88e6xxx_get_regs,
  363. };
  364. MODULE_ALIAS("platform:mv88e6123");
  365. MODULE_ALIAS("platform:mv88e6161");
  366. MODULE_ALIAS("platform:mv88e6165");