flexcan.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/led.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/regulator/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN control register 2 (CTRL2) bits */
  90. #define FLEXCAN_CRL2_ECRWRE BIT(29)
  91. #define FLEXCAN_CRL2_WRMFRZ BIT(28)
  92. #define FLEXCAN_CRL2_RFFN(x) (((x) & 0x0f) << 24)
  93. #define FLEXCAN_CRL2_TASD(x) (((x) & 0x1f) << 19)
  94. #define FLEXCAN_CRL2_MRP BIT(18)
  95. #define FLEXCAN_CRL2_RRS BIT(17)
  96. #define FLEXCAN_CRL2_EACEN BIT(16)
  97. /* FLEXCAN memory error control register (MECR) bits */
  98. #define FLEXCAN_MECR_ECRWRDIS BIT(31)
  99. #define FLEXCAN_MECR_HANCEI_MSK BIT(19)
  100. #define FLEXCAN_MECR_FANCEI_MSK BIT(18)
  101. #define FLEXCAN_MECR_CEI_MSK BIT(16)
  102. #define FLEXCAN_MECR_HAERRIE BIT(15)
  103. #define FLEXCAN_MECR_FAERRIE BIT(14)
  104. #define FLEXCAN_MECR_EXTERRIE BIT(13)
  105. #define FLEXCAN_MECR_RERRDIS BIT(9)
  106. #define FLEXCAN_MECR_ECCDIS BIT(8)
  107. #define FLEXCAN_MECR_NCEFAFRZ BIT(7)
  108. /* FLEXCAN error and status register (ESR) bits */
  109. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  110. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  111. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  112. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  113. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  114. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  115. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  116. #define FLEXCAN_ESR_STF_ERR BIT(10)
  117. #define FLEXCAN_ESR_TX_WRN BIT(9)
  118. #define FLEXCAN_ESR_RX_WRN BIT(8)
  119. #define FLEXCAN_ESR_IDLE BIT(7)
  120. #define FLEXCAN_ESR_TXRX BIT(6)
  121. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  122. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  123. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  124. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  125. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  126. #define FLEXCAN_ESR_ERR_INT BIT(1)
  127. #define FLEXCAN_ESR_WAK_INT BIT(0)
  128. #define FLEXCAN_ESR_ERR_BUS \
  129. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  130. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  131. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  132. #define FLEXCAN_ESR_ERR_STATE \
  133. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  134. #define FLEXCAN_ESR_ERR_ALL \
  135. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  136. #define FLEXCAN_ESR_ALL_INT \
  137. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  138. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  139. /* FLEXCAN interrupt flag register (IFLAG) bits */
  140. /* Errata ERR005829 step7: Reserve first valid MB */
  141. #define FLEXCAN_TX_BUF_RESERVED 8
  142. #define FLEXCAN_TX_BUF_ID 9
  143. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  144. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  145. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  146. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  147. #define FLEXCAN_IFLAG_DEFAULT \
  148. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  149. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  150. /* FLEXCAN message buffers */
  151. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  152. #define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
  153. #define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
  154. #define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
  155. #define FLEXCAN_MB_CODE_RX_OVERRRUN (0x6 << 24)
  156. #define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
  157. #define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
  158. #define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
  159. #define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
  160. #define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
  161. #define FLEXCAN_MB_CNT_SRR BIT(22)
  162. #define FLEXCAN_MB_CNT_IDE BIT(21)
  163. #define FLEXCAN_MB_CNT_RTR BIT(20)
  164. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  165. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  166. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  167. #define FLEXCAN_TIMEOUT_US (50)
  168. /*
  169. * FLEXCAN hardware feature flags
  170. *
  171. * Below is some version info we got:
  172. * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err
  173. * Filter? connected? detection
  174. * MX25 FlexCAN2 03.00.00.00 no no no
  175. * MX28 FlexCAN2 03.00.04.00 yes yes no
  176. * MX35 FlexCAN2 03.00.00.00 no no no
  177. * MX53 FlexCAN2 03.00.00.00 yes no no
  178. * MX6s FlexCAN3 10.00.12.00 yes yes no
  179. * VF610 FlexCAN3 ? no yes yes
  180. *
  181. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  182. */
  183. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  184. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
  185. #define FLEXCAN_HAS_MECR_FEATURES BIT(3) /* Memory error detection */
  186. /* Structure of the message buffer */
  187. struct flexcan_mb {
  188. u32 can_ctrl;
  189. u32 can_id;
  190. u32 data[2];
  191. };
  192. /* Structure of the hardware registers */
  193. struct flexcan_regs {
  194. u32 mcr; /* 0x00 */
  195. u32 ctrl; /* 0x04 */
  196. u32 timer; /* 0x08 */
  197. u32 _reserved1; /* 0x0c */
  198. u32 rxgmask; /* 0x10 */
  199. u32 rx14mask; /* 0x14 */
  200. u32 rx15mask; /* 0x18 */
  201. u32 ecr; /* 0x1c */
  202. u32 esr; /* 0x20 */
  203. u32 imask2; /* 0x24 */
  204. u32 imask1; /* 0x28 */
  205. u32 iflag2; /* 0x2c */
  206. u32 iflag1; /* 0x30 */
  207. u32 crl2; /* 0x34 */
  208. u32 esr2; /* 0x38 */
  209. u32 imeur; /* 0x3c */
  210. u32 lrfr; /* 0x40 */
  211. u32 crcr; /* 0x44 */
  212. u32 rxfgmask; /* 0x48 */
  213. u32 rxfir; /* 0x4c */
  214. u32 _reserved3[12]; /* 0x50 */
  215. struct flexcan_mb cantxfg[64]; /* 0x80 */
  216. u32 _reserved4[408];
  217. u32 mecr; /* 0xae0 */
  218. u32 erriar; /* 0xae4 */
  219. u32 erridpr; /* 0xae8 */
  220. u32 errippr; /* 0xaec */
  221. u32 rerrar; /* 0xaf0 */
  222. u32 rerrdr; /* 0xaf4 */
  223. u32 rerrsynr; /* 0xaf8 */
  224. u32 errsr; /* 0xafc */
  225. };
  226. struct flexcan_devtype_data {
  227. u32 features; /* hardware controller features */
  228. };
  229. struct flexcan_priv {
  230. struct can_priv can;
  231. struct net_device *dev;
  232. struct napi_struct napi;
  233. void __iomem *base;
  234. u32 reg_esr;
  235. u32 reg_ctrl_default;
  236. struct clk *clk_ipg;
  237. struct clk *clk_per;
  238. struct flexcan_platform_data *pdata;
  239. const struct flexcan_devtype_data *devtype_data;
  240. struct regulator *reg_xceiver;
  241. };
  242. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  243. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  244. };
  245. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  246. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  247. .features = FLEXCAN_HAS_V10_FEATURES,
  248. };
  249. static struct flexcan_devtype_data fsl_vf610_devtype_data = {
  250. .features = FLEXCAN_HAS_V10_FEATURES | FLEXCAN_HAS_MECR_FEATURES,
  251. };
  252. static const struct can_bittiming_const flexcan_bittiming_const = {
  253. .name = DRV_NAME,
  254. .tseg1_min = 4,
  255. .tseg1_max = 16,
  256. .tseg2_min = 2,
  257. .tseg2_max = 8,
  258. .sjw_max = 4,
  259. .brp_min = 1,
  260. .brp_max = 256,
  261. .brp_inc = 1,
  262. };
  263. /*
  264. * Abstract off the read/write for arm versus ppc. This
  265. * assumes that PPC uses big-endian registers and everything
  266. * else uses little-endian registers, independent of CPU
  267. * endianess.
  268. */
  269. #if defined(CONFIG_PPC)
  270. static inline u32 flexcan_read(void __iomem *addr)
  271. {
  272. return in_be32(addr);
  273. }
  274. static inline void flexcan_write(u32 val, void __iomem *addr)
  275. {
  276. out_be32(addr, val);
  277. }
  278. #else
  279. static inline u32 flexcan_read(void __iomem *addr)
  280. {
  281. return readl(addr);
  282. }
  283. static inline void flexcan_write(u32 val, void __iomem *addr)
  284. {
  285. writel(val, addr);
  286. }
  287. #endif
  288. static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
  289. {
  290. if (!priv->reg_xceiver)
  291. return 0;
  292. return regulator_enable(priv->reg_xceiver);
  293. }
  294. static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
  295. {
  296. if (!priv->reg_xceiver)
  297. return 0;
  298. return regulator_disable(priv->reg_xceiver);
  299. }
  300. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  301. u32 reg_esr)
  302. {
  303. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  304. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  305. }
  306. static int flexcan_chip_enable(struct flexcan_priv *priv)
  307. {
  308. struct flexcan_regs __iomem *regs = priv->base;
  309. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  310. u32 reg;
  311. reg = flexcan_read(&regs->mcr);
  312. reg &= ~FLEXCAN_MCR_MDIS;
  313. flexcan_write(reg, &regs->mcr);
  314. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  315. udelay(10);
  316. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  317. return -ETIMEDOUT;
  318. return 0;
  319. }
  320. static int flexcan_chip_disable(struct flexcan_priv *priv)
  321. {
  322. struct flexcan_regs __iomem *regs = priv->base;
  323. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  324. u32 reg;
  325. reg = flexcan_read(&regs->mcr);
  326. reg |= FLEXCAN_MCR_MDIS;
  327. flexcan_write(reg, &regs->mcr);
  328. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  329. udelay(10);
  330. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  331. return -ETIMEDOUT;
  332. return 0;
  333. }
  334. static int flexcan_chip_freeze(struct flexcan_priv *priv)
  335. {
  336. struct flexcan_regs __iomem *regs = priv->base;
  337. unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
  338. u32 reg;
  339. reg = flexcan_read(&regs->mcr);
  340. reg |= FLEXCAN_MCR_HALT;
  341. flexcan_write(reg, &regs->mcr);
  342. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  343. udelay(100);
  344. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  345. return -ETIMEDOUT;
  346. return 0;
  347. }
  348. static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
  349. {
  350. struct flexcan_regs __iomem *regs = priv->base;
  351. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  352. u32 reg;
  353. reg = flexcan_read(&regs->mcr);
  354. reg &= ~FLEXCAN_MCR_HALT;
  355. flexcan_write(reg, &regs->mcr);
  356. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  357. udelay(10);
  358. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  359. return -ETIMEDOUT;
  360. return 0;
  361. }
  362. static int flexcan_chip_softreset(struct flexcan_priv *priv)
  363. {
  364. struct flexcan_regs __iomem *regs = priv->base;
  365. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  366. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  367. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
  368. udelay(10);
  369. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
  370. return -ETIMEDOUT;
  371. return 0;
  372. }
  373. static int __flexcan_get_berr_counter(const struct net_device *dev,
  374. struct can_berr_counter *bec)
  375. {
  376. const struct flexcan_priv *priv = netdev_priv(dev);
  377. struct flexcan_regs __iomem *regs = priv->base;
  378. u32 reg = flexcan_read(&regs->ecr);
  379. bec->txerr = (reg >> 0) & 0xff;
  380. bec->rxerr = (reg >> 8) & 0xff;
  381. return 0;
  382. }
  383. static int flexcan_get_berr_counter(const struct net_device *dev,
  384. struct can_berr_counter *bec)
  385. {
  386. const struct flexcan_priv *priv = netdev_priv(dev);
  387. int err;
  388. err = clk_prepare_enable(priv->clk_ipg);
  389. if (err)
  390. return err;
  391. err = clk_prepare_enable(priv->clk_per);
  392. if (err)
  393. goto out_disable_ipg;
  394. err = __flexcan_get_berr_counter(dev, bec);
  395. clk_disable_unprepare(priv->clk_per);
  396. out_disable_ipg:
  397. clk_disable_unprepare(priv->clk_ipg);
  398. return err;
  399. }
  400. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  401. {
  402. const struct flexcan_priv *priv = netdev_priv(dev);
  403. struct flexcan_regs __iomem *regs = priv->base;
  404. struct can_frame *cf = (struct can_frame *)skb->data;
  405. u32 can_id;
  406. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  407. if (can_dropped_invalid_skb(dev, skb))
  408. return NETDEV_TX_OK;
  409. netif_stop_queue(dev);
  410. if (cf->can_id & CAN_EFF_FLAG) {
  411. can_id = cf->can_id & CAN_EFF_MASK;
  412. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  413. } else {
  414. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  415. }
  416. if (cf->can_id & CAN_RTR_FLAG)
  417. ctrl |= FLEXCAN_MB_CNT_RTR;
  418. if (cf->can_dlc > 0) {
  419. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  420. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  421. }
  422. if (cf->can_dlc > 3) {
  423. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  424. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  425. }
  426. can_put_echo_skb(skb, dev, 0);
  427. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  428. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  429. /* Errata ERR005829 step8:
  430. * Write twice INACTIVE(0x8) code to first MB.
  431. */
  432. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  433. &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  434. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  435. &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  436. return NETDEV_TX_OK;
  437. }
  438. static void do_bus_err(struct net_device *dev,
  439. struct can_frame *cf, u32 reg_esr)
  440. {
  441. struct flexcan_priv *priv = netdev_priv(dev);
  442. int rx_errors = 0, tx_errors = 0;
  443. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  444. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  445. netdev_dbg(dev, "BIT1_ERR irq\n");
  446. cf->data[2] |= CAN_ERR_PROT_BIT1;
  447. tx_errors = 1;
  448. }
  449. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  450. netdev_dbg(dev, "BIT0_ERR irq\n");
  451. cf->data[2] |= CAN_ERR_PROT_BIT0;
  452. tx_errors = 1;
  453. }
  454. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  455. netdev_dbg(dev, "ACK_ERR irq\n");
  456. cf->can_id |= CAN_ERR_ACK;
  457. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  458. tx_errors = 1;
  459. }
  460. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  461. netdev_dbg(dev, "CRC_ERR irq\n");
  462. cf->data[2] |= CAN_ERR_PROT_BIT;
  463. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  464. rx_errors = 1;
  465. }
  466. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  467. netdev_dbg(dev, "FRM_ERR irq\n");
  468. cf->data[2] |= CAN_ERR_PROT_FORM;
  469. rx_errors = 1;
  470. }
  471. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  472. netdev_dbg(dev, "STF_ERR irq\n");
  473. cf->data[2] |= CAN_ERR_PROT_STUFF;
  474. rx_errors = 1;
  475. }
  476. priv->can.can_stats.bus_error++;
  477. if (rx_errors)
  478. dev->stats.rx_errors++;
  479. if (tx_errors)
  480. dev->stats.tx_errors++;
  481. }
  482. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  483. {
  484. struct sk_buff *skb;
  485. struct can_frame *cf;
  486. skb = alloc_can_err_skb(dev, &cf);
  487. if (unlikely(!skb))
  488. return 0;
  489. do_bus_err(dev, cf, reg_esr);
  490. netif_receive_skb(skb);
  491. dev->stats.rx_packets++;
  492. dev->stats.rx_bytes += cf->can_dlc;
  493. return 1;
  494. }
  495. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  496. {
  497. struct flexcan_priv *priv = netdev_priv(dev);
  498. struct sk_buff *skb;
  499. struct can_frame *cf;
  500. enum can_state new_state = 0, rx_state = 0, tx_state = 0;
  501. int flt;
  502. struct can_berr_counter bec;
  503. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  504. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  505. tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
  506. CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
  507. rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
  508. CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
  509. new_state = max(tx_state, rx_state);
  510. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE)) {
  511. __flexcan_get_berr_counter(dev, &bec);
  512. new_state = CAN_STATE_ERROR_PASSIVE;
  513. rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
  514. tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
  515. } else {
  516. new_state = CAN_STATE_BUS_OFF;
  517. }
  518. /* state hasn't changed */
  519. if (likely(new_state == priv->can.state))
  520. return 0;
  521. skb = alloc_can_err_skb(dev, &cf);
  522. if (unlikely(!skb))
  523. return 0;
  524. can_change_state(dev, cf, tx_state, rx_state);
  525. if (unlikely(new_state == CAN_STATE_BUS_OFF))
  526. can_bus_off(dev);
  527. netif_receive_skb(skb);
  528. dev->stats.rx_packets++;
  529. dev->stats.rx_bytes += cf->can_dlc;
  530. return 1;
  531. }
  532. static void flexcan_read_fifo(const struct net_device *dev,
  533. struct can_frame *cf)
  534. {
  535. const struct flexcan_priv *priv = netdev_priv(dev);
  536. struct flexcan_regs __iomem *regs = priv->base;
  537. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  538. u32 reg_ctrl, reg_id;
  539. reg_ctrl = flexcan_read(&mb->can_ctrl);
  540. reg_id = flexcan_read(&mb->can_id);
  541. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  542. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  543. else
  544. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  545. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  546. cf->can_id |= CAN_RTR_FLAG;
  547. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  548. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  549. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  550. /* mark as read */
  551. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  552. flexcan_read(&regs->timer);
  553. }
  554. static int flexcan_read_frame(struct net_device *dev)
  555. {
  556. struct net_device_stats *stats = &dev->stats;
  557. struct can_frame *cf;
  558. struct sk_buff *skb;
  559. skb = alloc_can_skb(dev, &cf);
  560. if (unlikely(!skb)) {
  561. stats->rx_dropped++;
  562. return 0;
  563. }
  564. flexcan_read_fifo(dev, cf);
  565. netif_receive_skb(skb);
  566. stats->rx_packets++;
  567. stats->rx_bytes += cf->can_dlc;
  568. can_led_event(dev, CAN_LED_EVENT_RX);
  569. return 1;
  570. }
  571. static int flexcan_poll(struct napi_struct *napi, int quota)
  572. {
  573. struct net_device *dev = napi->dev;
  574. const struct flexcan_priv *priv = netdev_priv(dev);
  575. struct flexcan_regs __iomem *regs = priv->base;
  576. u32 reg_iflag1, reg_esr;
  577. int work_done = 0;
  578. /*
  579. * The error bits are cleared on read,
  580. * use saved value from irq handler.
  581. */
  582. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  583. /* handle state changes */
  584. work_done += flexcan_poll_state(dev, reg_esr);
  585. /* handle RX-FIFO */
  586. reg_iflag1 = flexcan_read(&regs->iflag1);
  587. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  588. work_done < quota) {
  589. work_done += flexcan_read_frame(dev);
  590. reg_iflag1 = flexcan_read(&regs->iflag1);
  591. }
  592. /* report bus errors */
  593. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  594. work_done += flexcan_poll_bus_err(dev, reg_esr);
  595. if (work_done < quota) {
  596. napi_complete(napi);
  597. /* enable IRQs */
  598. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  599. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  600. }
  601. return work_done;
  602. }
  603. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  604. {
  605. struct net_device *dev = dev_id;
  606. struct net_device_stats *stats = &dev->stats;
  607. struct flexcan_priv *priv = netdev_priv(dev);
  608. struct flexcan_regs __iomem *regs = priv->base;
  609. u32 reg_iflag1, reg_esr;
  610. reg_iflag1 = flexcan_read(&regs->iflag1);
  611. reg_esr = flexcan_read(&regs->esr);
  612. /* ACK all bus error and state change IRQ sources */
  613. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  614. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  615. /*
  616. * schedule NAPI in case of:
  617. * - rx IRQ
  618. * - state change IRQ
  619. * - bus error IRQ and bus error reporting is activated
  620. */
  621. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  622. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  623. flexcan_has_and_handle_berr(priv, reg_esr)) {
  624. /*
  625. * The error bits are cleared on read,
  626. * save them for later use.
  627. */
  628. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  629. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  630. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  631. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  632. &regs->ctrl);
  633. napi_schedule(&priv->napi);
  634. }
  635. /* FIFO overflow */
  636. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  637. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  638. dev->stats.rx_over_errors++;
  639. dev->stats.rx_errors++;
  640. }
  641. /* transmission complete interrupt */
  642. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  643. stats->tx_bytes += can_get_echo_skb(dev, 0);
  644. stats->tx_packets++;
  645. can_led_event(dev, CAN_LED_EVENT_TX);
  646. /* after sending a RTR frame mailbox is in RX mode */
  647. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  648. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  649. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  650. netif_wake_queue(dev);
  651. }
  652. return IRQ_HANDLED;
  653. }
  654. static void flexcan_set_bittiming(struct net_device *dev)
  655. {
  656. const struct flexcan_priv *priv = netdev_priv(dev);
  657. const struct can_bittiming *bt = &priv->can.bittiming;
  658. struct flexcan_regs __iomem *regs = priv->base;
  659. u32 reg;
  660. reg = flexcan_read(&regs->ctrl);
  661. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  662. FLEXCAN_CTRL_RJW(0x3) |
  663. FLEXCAN_CTRL_PSEG1(0x7) |
  664. FLEXCAN_CTRL_PSEG2(0x7) |
  665. FLEXCAN_CTRL_PROPSEG(0x7) |
  666. FLEXCAN_CTRL_LPB |
  667. FLEXCAN_CTRL_SMP |
  668. FLEXCAN_CTRL_LOM);
  669. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  670. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  671. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  672. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  673. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  674. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  675. reg |= FLEXCAN_CTRL_LPB;
  676. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  677. reg |= FLEXCAN_CTRL_LOM;
  678. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  679. reg |= FLEXCAN_CTRL_SMP;
  680. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  681. flexcan_write(reg, &regs->ctrl);
  682. /* print chip status */
  683. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  684. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  685. }
  686. /*
  687. * flexcan_chip_start
  688. *
  689. * this functions is entered with clocks enabled
  690. *
  691. */
  692. static int flexcan_chip_start(struct net_device *dev)
  693. {
  694. struct flexcan_priv *priv = netdev_priv(dev);
  695. struct flexcan_regs __iomem *regs = priv->base;
  696. u32 reg_mcr, reg_ctrl, reg_crl2, reg_mecr;
  697. int err, i;
  698. /* enable module */
  699. err = flexcan_chip_enable(priv);
  700. if (err)
  701. return err;
  702. /* soft reset */
  703. err = flexcan_chip_softreset(priv);
  704. if (err)
  705. goto out_chip_disable;
  706. flexcan_set_bittiming(dev);
  707. /*
  708. * MCR
  709. *
  710. * enable freeze
  711. * enable fifo
  712. * halt now
  713. * only supervisor access
  714. * enable warning int
  715. * choose format C
  716. * disable local echo
  717. *
  718. */
  719. reg_mcr = flexcan_read(&regs->mcr);
  720. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  721. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  722. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  723. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
  724. FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
  725. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  726. flexcan_write(reg_mcr, &regs->mcr);
  727. /*
  728. * CTRL
  729. *
  730. * disable timer sync feature
  731. *
  732. * disable auto busoff recovery
  733. * transmit lowest buffer first
  734. *
  735. * enable tx and rx warning interrupt
  736. * enable bus off interrupt
  737. * (== FLEXCAN_CTRL_ERR_STATE)
  738. */
  739. reg_ctrl = flexcan_read(&regs->ctrl);
  740. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  741. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  742. FLEXCAN_CTRL_ERR_STATE;
  743. /*
  744. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  745. * on most Flexcan cores, too. Otherwise we don't get
  746. * any error warning or passive interrupts.
  747. */
  748. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  749. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  750. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  751. else
  752. reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
  753. /* save for later use */
  754. priv->reg_ctrl_default = reg_ctrl;
  755. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  756. flexcan_write(reg_ctrl, &regs->ctrl);
  757. /* clear and invalidate all mailboxes first */
  758. for (i = FLEXCAN_TX_BUF_ID; i < ARRAY_SIZE(regs->cantxfg); i++) {
  759. flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
  760. &regs->cantxfg[i].can_ctrl);
  761. }
  762. /* Errata ERR005829: mark first TX mailbox as INACTIVE */
  763. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  764. &regs->cantxfg[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  765. /* mark TX mailbox as INACTIVE */
  766. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  767. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  768. /* acceptance mask/acceptance code (accept everything) */
  769. flexcan_write(0x0, &regs->rxgmask);
  770. flexcan_write(0x0, &regs->rx14mask);
  771. flexcan_write(0x0, &regs->rx15mask);
  772. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  773. flexcan_write(0x0, &regs->rxfgmask);
  774. /*
  775. * On Vybrid, disable memory error detection interrupts
  776. * and freeze mode.
  777. * This also works around errata e5295 which generates
  778. * false positive memory errors and put the device in
  779. * freeze mode.
  780. */
  781. if (priv->devtype_data->features & FLEXCAN_HAS_MECR_FEATURES) {
  782. /*
  783. * Follow the protocol as described in "Detection
  784. * and Correction of Memory Errors" to write to
  785. * MECR register
  786. */
  787. reg_crl2 = flexcan_read(&regs->crl2);
  788. reg_crl2 |= FLEXCAN_CRL2_ECRWRE;
  789. flexcan_write(reg_crl2, &regs->crl2);
  790. reg_mecr = flexcan_read(&regs->mecr);
  791. reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
  792. flexcan_write(reg_mecr, &regs->mecr);
  793. reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
  794. FLEXCAN_MECR_FANCEI_MSK);
  795. flexcan_write(reg_mecr, &regs->mecr);
  796. }
  797. err = flexcan_transceiver_enable(priv);
  798. if (err)
  799. goto out_chip_disable;
  800. /* synchronize with the can bus */
  801. err = flexcan_chip_unfreeze(priv);
  802. if (err)
  803. goto out_transceiver_disable;
  804. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  805. /* enable FIFO interrupts */
  806. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  807. /* print chip status */
  808. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  809. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  810. return 0;
  811. out_transceiver_disable:
  812. flexcan_transceiver_disable(priv);
  813. out_chip_disable:
  814. flexcan_chip_disable(priv);
  815. return err;
  816. }
  817. /*
  818. * flexcan_chip_stop
  819. *
  820. * this functions is entered with clocks enabled
  821. *
  822. */
  823. static void flexcan_chip_stop(struct net_device *dev)
  824. {
  825. struct flexcan_priv *priv = netdev_priv(dev);
  826. struct flexcan_regs __iomem *regs = priv->base;
  827. /* freeze + disable module */
  828. flexcan_chip_freeze(priv);
  829. flexcan_chip_disable(priv);
  830. /* Disable all interrupts */
  831. flexcan_write(0, &regs->imask1);
  832. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  833. &regs->ctrl);
  834. flexcan_transceiver_disable(priv);
  835. priv->can.state = CAN_STATE_STOPPED;
  836. return;
  837. }
  838. static int flexcan_open(struct net_device *dev)
  839. {
  840. struct flexcan_priv *priv = netdev_priv(dev);
  841. int err;
  842. err = clk_prepare_enable(priv->clk_ipg);
  843. if (err)
  844. return err;
  845. err = clk_prepare_enable(priv->clk_per);
  846. if (err)
  847. goto out_disable_ipg;
  848. err = open_candev(dev);
  849. if (err)
  850. goto out_disable_per;
  851. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  852. if (err)
  853. goto out_close;
  854. /* start chip and queuing */
  855. err = flexcan_chip_start(dev);
  856. if (err)
  857. goto out_free_irq;
  858. can_led_event(dev, CAN_LED_EVENT_OPEN);
  859. napi_enable(&priv->napi);
  860. netif_start_queue(dev);
  861. return 0;
  862. out_free_irq:
  863. free_irq(dev->irq, dev);
  864. out_close:
  865. close_candev(dev);
  866. out_disable_per:
  867. clk_disable_unprepare(priv->clk_per);
  868. out_disable_ipg:
  869. clk_disable_unprepare(priv->clk_ipg);
  870. return err;
  871. }
  872. static int flexcan_close(struct net_device *dev)
  873. {
  874. struct flexcan_priv *priv = netdev_priv(dev);
  875. netif_stop_queue(dev);
  876. napi_disable(&priv->napi);
  877. flexcan_chip_stop(dev);
  878. free_irq(dev->irq, dev);
  879. clk_disable_unprepare(priv->clk_per);
  880. clk_disable_unprepare(priv->clk_ipg);
  881. close_candev(dev);
  882. can_led_event(dev, CAN_LED_EVENT_STOP);
  883. return 0;
  884. }
  885. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  886. {
  887. int err;
  888. switch (mode) {
  889. case CAN_MODE_START:
  890. err = flexcan_chip_start(dev);
  891. if (err)
  892. return err;
  893. netif_wake_queue(dev);
  894. break;
  895. default:
  896. return -EOPNOTSUPP;
  897. }
  898. return 0;
  899. }
  900. static const struct net_device_ops flexcan_netdev_ops = {
  901. .ndo_open = flexcan_open,
  902. .ndo_stop = flexcan_close,
  903. .ndo_start_xmit = flexcan_start_xmit,
  904. .ndo_change_mtu = can_change_mtu,
  905. };
  906. static int register_flexcandev(struct net_device *dev)
  907. {
  908. struct flexcan_priv *priv = netdev_priv(dev);
  909. struct flexcan_regs __iomem *regs = priv->base;
  910. u32 reg, err;
  911. err = clk_prepare_enable(priv->clk_ipg);
  912. if (err)
  913. return err;
  914. err = clk_prepare_enable(priv->clk_per);
  915. if (err)
  916. goto out_disable_ipg;
  917. /* select "bus clock", chip must be disabled */
  918. err = flexcan_chip_disable(priv);
  919. if (err)
  920. goto out_disable_per;
  921. reg = flexcan_read(&regs->ctrl);
  922. reg |= FLEXCAN_CTRL_CLK_SRC;
  923. flexcan_write(reg, &regs->ctrl);
  924. err = flexcan_chip_enable(priv);
  925. if (err)
  926. goto out_chip_disable;
  927. /* set freeze, halt and activate FIFO, restrict register access */
  928. reg = flexcan_read(&regs->mcr);
  929. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  930. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  931. flexcan_write(reg, &regs->mcr);
  932. /*
  933. * Currently we only support newer versions of this core
  934. * featuring a RX FIFO. Older cores found on some Coldfire
  935. * derivates are not yet supported.
  936. */
  937. reg = flexcan_read(&regs->mcr);
  938. if (!(reg & FLEXCAN_MCR_FEN)) {
  939. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  940. err = -ENODEV;
  941. goto out_chip_disable;
  942. }
  943. err = register_candev(dev);
  944. /* disable core and turn off clocks */
  945. out_chip_disable:
  946. flexcan_chip_disable(priv);
  947. out_disable_per:
  948. clk_disable_unprepare(priv->clk_per);
  949. out_disable_ipg:
  950. clk_disable_unprepare(priv->clk_ipg);
  951. return err;
  952. }
  953. static void unregister_flexcandev(struct net_device *dev)
  954. {
  955. unregister_candev(dev);
  956. }
  957. static const struct of_device_id flexcan_of_match[] = {
  958. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  959. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  960. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  961. { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
  962. { /* sentinel */ },
  963. };
  964. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  965. static const struct platform_device_id flexcan_id_table[] = {
  966. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  967. { /* sentinel */ },
  968. };
  969. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  970. static int flexcan_probe(struct platform_device *pdev)
  971. {
  972. const struct of_device_id *of_id;
  973. const struct flexcan_devtype_data *devtype_data;
  974. struct net_device *dev;
  975. struct flexcan_priv *priv;
  976. struct resource *mem;
  977. struct clk *clk_ipg = NULL, *clk_per = NULL;
  978. void __iomem *base;
  979. int err, irq;
  980. u32 clock_freq = 0;
  981. if (pdev->dev.of_node)
  982. of_property_read_u32(pdev->dev.of_node,
  983. "clock-frequency", &clock_freq);
  984. if (!clock_freq) {
  985. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  986. if (IS_ERR(clk_ipg)) {
  987. dev_err(&pdev->dev, "no ipg clock defined\n");
  988. return PTR_ERR(clk_ipg);
  989. }
  990. clk_per = devm_clk_get(&pdev->dev, "per");
  991. if (IS_ERR(clk_per)) {
  992. dev_err(&pdev->dev, "no per clock defined\n");
  993. return PTR_ERR(clk_per);
  994. }
  995. clock_freq = clk_get_rate(clk_per);
  996. }
  997. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  998. irq = platform_get_irq(pdev, 0);
  999. if (irq <= 0)
  1000. return -ENODEV;
  1001. base = devm_ioremap_resource(&pdev->dev, mem);
  1002. if (IS_ERR(base))
  1003. return PTR_ERR(base);
  1004. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  1005. if (of_id) {
  1006. devtype_data = of_id->data;
  1007. } else if (platform_get_device_id(pdev)->driver_data) {
  1008. devtype_data = (struct flexcan_devtype_data *)
  1009. platform_get_device_id(pdev)->driver_data;
  1010. } else {
  1011. return -ENODEV;
  1012. }
  1013. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  1014. if (!dev)
  1015. return -ENOMEM;
  1016. dev->netdev_ops = &flexcan_netdev_ops;
  1017. dev->irq = irq;
  1018. dev->flags |= IFF_ECHO;
  1019. priv = netdev_priv(dev);
  1020. priv->can.clock.freq = clock_freq;
  1021. priv->can.bittiming_const = &flexcan_bittiming_const;
  1022. priv->can.do_set_mode = flexcan_set_mode;
  1023. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  1024. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  1025. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  1026. CAN_CTRLMODE_BERR_REPORTING;
  1027. priv->base = base;
  1028. priv->dev = dev;
  1029. priv->clk_ipg = clk_ipg;
  1030. priv->clk_per = clk_per;
  1031. priv->pdata = dev_get_platdata(&pdev->dev);
  1032. priv->devtype_data = devtype_data;
  1033. priv->reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  1034. if (IS_ERR(priv->reg_xceiver))
  1035. priv->reg_xceiver = NULL;
  1036. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  1037. platform_set_drvdata(pdev, dev);
  1038. SET_NETDEV_DEV(dev, &pdev->dev);
  1039. err = register_flexcandev(dev);
  1040. if (err) {
  1041. dev_err(&pdev->dev, "registering netdev failed\n");
  1042. goto failed_register;
  1043. }
  1044. devm_can_led_init(dev);
  1045. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  1046. priv->base, dev->irq);
  1047. return 0;
  1048. failed_register:
  1049. free_candev(dev);
  1050. return err;
  1051. }
  1052. static int flexcan_remove(struct platform_device *pdev)
  1053. {
  1054. struct net_device *dev = platform_get_drvdata(pdev);
  1055. struct flexcan_priv *priv = netdev_priv(dev);
  1056. unregister_flexcandev(dev);
  1057. netif_napi_del(&priv->napi);
  1058. free_candev(dev);
  1059. return 0;
  1060. }
  1061. static int __maybe_unused flexcan_suspend(struct device *device)
  1062. {
  1063. struct net_device *dev = dev_get_drvdata(device);
  1064. struct flexcan_priv *priv = netdev_priv(dev);
  1065. int err;
  1066. err = flexcan_chip_disable(priv);
  1067. if (err)
  1068. return err;
  1069. if (netif_running(dev)) {
  1070. netif_stop_queue(dev);
  1071. netif_device_detach(dev);
  1072. }
  1073. priv->can.state = CAN_STATE_SLEEPING;
  1074. return 0;
  1075. }
  1076. static int __maybe_unused flexcan_resume(struct device *device)
  1077. {
  1078. struct net_device *dev = dev_get_drvdata(device);
  1079. struct flexcan_priv *priv = netdev_priv(dev);
  1080. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  1081. if (netif_running(dev)) {
  1082. netif_device_attach(dev);
  1083. netif_start_queue(dev);
  1084. }
  1085. return flexcan_chip_enable(priv);
  1086. }
  1087. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  1088. static struct platform_driver flexcan_driver = {
  1089. .driver = {
  1090. .name = DRV_NAME,
  1091. .pm = &flexcan_pm_ops,
  1092. .of_match_table = flexcan_of_match,
  1093. },
  1094. .probe = flexcan_probe,
  1095. .remove = flexcan_remove,
  1096. .id_table = flexcan_id_table,
  1097. };
  1098. module_platform_driver(flexcan_driver);
  1099. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1100. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1101. MODULE_LICENSE("GPL v2");
  1102. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");