sunxi-mmc.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048
  1. /*
  2. * Driver for sunxi SD/MMC host controllers
  3. * (C) Copyright 2007-2011 Reuuimlla Technology Co., Ltd.
  4. * (C) Copyright 2007-2011 Aaron Maoye <leafy.myeh@reuuimllatech.com>
  5. * (C) Copyright 2013-2014 O2S GmbH <www.o2s.ch>
  6. * (C) Copyright 2013-2014 David Lanzend�rfer <david.lanzendoerfer@o2s.ch>
  7. * (C) Copyright 2013-2014 Hans de Goede <hdegoede@redhat.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/io.h>
  17. #include <linux/device.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/clk/sunxi.h>
  23. #include <linux/gpio.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/slab.h>
  29. #include <linux/reset.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_gpio.h>
  32. #include <linux/of_platform.h>
  33. #include <linux/mmc/host.h>
  34. #include <linux/mmc/sd.h>
  35. #include <linux/mmc/sdio.h>
  36. #include <linux/mmc/mmc.h>
  37. #include <linux/mmc/core.h>
  38. #include <linux/mmc/card.h>
  39. #include <linux/mmc/slot-gpio.h>
  40. /* register offset definitions */
  41. #define SDXC_REG_GCTRL (0x00) /* SMC Global Control Register */
  42. #define SDXC_REG_CLKCR (0x04) /* SMC Clock Control Register */
  43. #define SDXC_REG_TMOUT (0x08) /* SMC Time Out Register */
  44. #define SDXC_REG_WIDTH (0x0C) /* SMC Bus Width Register */
  45. #define SDXC_REG_BLKSZ (0x10) /* SMC Block Size Register */
  46. #define SDXC_REG_BCNTR (0x14) /* SMC Byte Count Register */
  47. #define SDXC_REG_CMDR (0x18) /* SMC Command Register */
  48. #define SDXC_REG_CARG (0x1C) /* SMC Argument Register */
  49. #define SDXC_REG_RESP0 (0x20) /* SMC Response Register 0 */
  50. #define SDXC_REG_RESP1 (0x24) /* SMC Response Register 1 */
  51. #define SDXC_REG_RESP2 (0x28) /* SMC Response Register 2 */
  52. #define SDXC_REG_RESP3 (0x2C) /* SMC Response Register 3 */
  53. #define SDXC_REG_IMASK (0x30) /* SMC Interrupt Mask Register */
  54. #define SDXC_REG_MISTA (0x34) /* SMC Masked Interrupt Status Register */
  55. #define SDXC_REG_RINTR (0x38) /* SMC Raw Interrupt Status Register */
  56. #define SDXC_REG_STAS (0x3C) /* SMC Status Register */
  57. #define SDXC_REG_FTRGL (0x40) /* SMC FIFO Threshold Watermark Registe */
  58. #define SDXC_REG_FUNS (0x44) /* SMC Function Select Register */
  59. #define SDXC_REG_CBCR (0x48) /* SMC CIU Byte Count Register */
  60. #define SDXC_REG_BBCR (0x4C) /* SMC BIU Byte Count Register */
  61. #define SDXC_REG_DBGC (0x50) /* SMC Debug Enable Register */
  62. #define SDXC_REG_HWRST (0x78) /* SMC Card Hardware Reset for Register */
  63. #define SDXC_REG_DMAC (0x80) /* SMC IDMAC Control Register */
  64. #define SDXC_REG_DLBA (0x84) /* SMC IDMAC Descriptor List Base Addre */
  65. #define SDXC_REG_IDST (0x88) /* SMC IDMAC Status Register */
  66. #define SDXC_REG_IDIE (0x8C) /* SMC IDMAC Interrupt Enable Register */
  67. #define SDXC_REG_CHDA (0x90)
  68. #define SDXC_REG_CBDA (0x94)
  69. #define mmc_readl(host, reg) \
  70. readl((host)->reg_base + SDXC_##reg)
  71. #define mmc_writel(host, reg, value) \
  72. writel((value), (host)->reg_base + SDXC_##reg)
  73. /* global control register bits */
  74. #define SDXC_SOFT_RESET BIT(0)
  75. #define SDXC_FIFO_RESET BIT(1)
  76. #define SDXC_DMA_RESET BIT(2)
  77. #define SDXC_INTERRUPT_ENABLE_BIT BIT(4)
  78. #define SDXC_DMA_ENABLE_BIT BIT(5)
  79. #define SDXC_DEBOUNCE_ENABLE_BIT BIT(8)
  80. #define SDXC_POSEDGE_LATCH_DATA BIT(9)
  81. #define SDXC_DDR_MODE BIT(10)
  82. #define SDXC_MEMORY_ACCESS_DONE BIT(29)
  83. #define SDXC_ACCESS_DONE_DIRECT BIT(30)
  84. #define SDXC_ACCESS_BY_AHB BIT(31)
  85. #define SDXC_ACCESS_BY_DMA (0 << 31)
  86. #define SDXC_HARDWARE_RESET \
  87. (SDXC_SOFT_RESET | SDXC_FIFO_RESET | SDXC_DMA_RESET)
  88. /* clock control bits */
  89. #define SDXC_CARD_CLOCK_ON BIT(16)
  90. #define SDXC_LOW_POWER_ON BIT(17)
  91. /* bus width */
  92. #define SDXC_WIDTH1 0
  93. #define SDXC_WIDTH4 1
  94. #define SDXC_WIDTH8 2
  95. /* smc command bits */
  96. #define SDXC_RESP_EXPIRE BIT(6)
  97. #define SDXC_LONG_RESPONSE BIT(7)
  98. #define SDXC_CHECK_RESPONSE_CRC BIT(8)
  99. #define SDXC_DATA_EXPIRE BIT(9)
  100. #define SDXC_WRITE BIT(10)
  101. #define SDXC_SEQUENCE_MODE BIT(11)
  102. #define SDXC_SEND_AUTO_STOP BIT(12)
  103. #define SDXC_WAIT_PRE_OVER BIT(13)
  104. #define SDXC_STOP_ABORT_CMD BIT(14)
  105. #define SDXC_SEND_INIT_SEQUENCE BIT(15)
  106. #define SDXC_UPCLK_ONLY BIT(21)
  107. #define SDXC_READ_CEATA_DEV BIT(22)
  108. #define SDXC_CCS_EXPIRE BIT(23)
  109. #define SDXC_ENABLE_BIT_BOOT BIT(24)
  110. #define SDXC_ALT_BOOT_OPTIONS BIT(25)
  111. #define SDXC_BOOT_ACK_EXPIRE BIT(26)
  112. #define SDXC_BOOT_ABORT BIT(27)
  113. #define SDXC_VOLTAGE_SWITCH BIT(28)
  114. #define SDXC_USE_HOLD_REGISTER BIT(29)
  115. #define SDXC_START BIT(31)
  116. /* interrupt bits */
  117. #define SDXC_RESP_ERROR BIT(1)
  118. #define SDXC_COMMAND_DONE BIT(2)
  119. #define SDXC_DATA_OVER BIT(3)
  120. #define SDXC_TX_DATA_REQUEST BIT(4)
  121. #define SDXC_RX_DATA_REQUEST BIT(5)
  122. #define SDXC_RESP_CRC_ERROR BIT(6)
  123. #define SDXC_DATA_CRC_ERROR BIT(7)
  124. #define SDXC_RESP_TIMEOUT BIT(8)
  125. #define SDXC_DATA_TIMEOUT BIT(9)
  126. #define SDXC_VOLTAGE_CHANGE_DONE BIT(10)
  127. #define SDXC_FIFO_RUN_ERROR BIT(11)
  128. #define SDXC_HARD_WARE_LOCKED BIT(12)
  129. #define SDXC_START_BIT_ERROR BIT(13)
  130. #define SDXC_AUTO_COMMAND_DONE BIT(14)
  131. #define SDXC_END_BIT_ERROR BIT(15)
  132. #define SDXC_SDIO_INTERRUPT BIT(16)
  133. #define SDXC_CARD_INSERT BIT(30)
  134. #define SDXC_CARD_REMOVE BIT(31)
  135. #define SDXC_INTERRUPT_ERROR_BIT \
  136. (SDXC_RESP_ERROR | SDXC_RESP_CRC_ERROR | SDXC_DATA_CRC_ERROR | \
  137. SDXC_RESP_TIMEOUT | SDXC_DATA_TIMEOUT | SDXC_FIFO_RUN_ERROR | \
  138. SDXC_HARD_WARE_LOCKED | SDXC_START_BIT_ERROR | SDXC_END_BIT_ERROR)
  139. #define SDXC_INTERRUPT_DONE_BIT \
  140. (SDXC_AUTO_COMMAND_DONE | SDXC_DATA_OVER | \
  141. SDXC_COMMAND_DONE | SDXC_VOLTAGE_CHANGE_DONE)
  142. /* status */
  143. #define SDXC_RXWL_FLAG BIT(0)
  144. #define SDXC_TXWL_FLAG BIT(1)
  145. #define SDXC_FIFO_EMPTY BIT(2)
  146. #define SDXC_FIFO_FULL BIT(3)
  147. #define SDXC_CARD_PRESENT BIT(8)
  148. #define SDXC_CARD_DATA_BUSY BIT(9)
  149. #define SDXC_DATA_FSM_BUSY BIT(10)
  150. #define SDXC_DMA_REQUEST BIT(31)
  151. #define SDXC_FIFO_SIZE 16
  152. /* Function select */
  153. #define SDXC_CEATA_ON (0xceaa << 16)
  154. #define SDXC_SEND_IRQ_RESPONSE BIT(0)
  155. #define SDXC_SDIO_READ_WAIT BIT(1)
  156. #define SDXC_ABORT_READ_DATA BIT(2)
  157. #define SDXC_SEND_CCSD BIT(8)
  158. #define SDXC_SEND_AUTO_STOPCCSD BIT(9)
  159. #define SDXC_CEATA_DEV_IRQ_ENABLE BIT(10)
  160. /* IDMA controller bus mod bit field */
  161. #define SDXC_IDMAC_SOFT_RESET BIT(0)
  162. #define SDXC_IDMAC_FIX_BURST BIT(1)
  163. #define SDXC_IDMAC_IDMA_ON BIT(7)
  164. #define SDXC_IDMAC_REFETCH_DES BIT(31)
  165. /* IDMA status bit field */
  166. #define SDXC_IDMAC_TRANSMIT_INTERRUPT BIT(0)
  167. #define SDXC_IDMAC_RECEIVE_INTERRUPT BIT(1)
  168. #define SDXC_IDMAC_FATAL_BUS_ERROR BIT(2)
  169. #define SDXC_IDMAC_DESTINATION_INVALID BIT(4)
  170. #define SDXC_IDMAC_CARD_ERROR_SUM BIT(5)
  171. #define SDXC_IDMAC_NORMAL_INTERRUPT_SUM BIT(8)
  172. #define SDXC_IDMAC_ABNORMAL_INTERRUPT_SUM BIT(9)
  173. #define SDXC_IDMAC_HOST_ABORT_INTERRUPT BIT(10)
  174. #define SDXC_IDMAC_IDLE (0 << 13)
  175. #define SDXC_IDMAC_SUSPEND (1 << 13)
  176. #define SDXC_IDMAC_DESC_READ (2 << 13)
  177. #define SDXC_IDMAC_DESC_CHECK (3 << 13)
  178. #define SDXC_IDMAC_READ_REQUEST_WAIT (4 << 13)
  179. #define SDXC_IDMAC_WRITE_REQUEST_WAIT (5 << 13)
  180. #define SDXC_IDMAC_READ (6 << 13)
  181. #define SDXC_IDMAC_WRITE (7 << 13)
  182. #define SDXC_IDMAC_DESC_CLOSE (8 << 13)
  183. /*
  184. * If the idma-des-size-bits of property is ie 13, bufsize bits are:
  185. * Bits 0-12: buf1 size
  186. * Bits 13-25: buf2 size
  187. * Bits 26-31: not used
  188. * Since we only ever set buf1 size, we can simply store it directly.
  189. */
  190. #define SDXC_IDMAC_DES0_DIC BIT(1) /* disable interrupt on completion */
  191. #define SDXC_IDMAC_DES0_LD BIT(2) /* last descriptor */
  192. #define SDXC_IDMAC_DES0_FD BIT(3) /* first descriptor */
  193. #define SDXC_IDMAC_DES0_CH BIT(4) /* chain mode */
  194. #define SDXC_IDMAC_DES0_ER BIT(5) /* end of ring */
  195. #define SDXC_IDMAC_DES0_CES BIT(30) /* card error summary */
  196. #define SDXC_IDMAC_DES0_OWN BIT(31) /* 1-idma owns it, 0-host owns it */
  197. struct sunxi_idma_des {
  198. u32 config;
  199. u32 buf_size;
  200. u32 buf_addr_ptr1;
  201. u32 buf_addr_ptr2;
  202. };
  203. struct sunxi_mmc_host {
  204. struct mmc_host *mmc;
  205. struct reset_control *reset;
  206. /* IO mapping base */
  207. void __iomem *reg_base;
  208. /* clock management */
  209. struct clk *clk_ahb;
  210. struct clk *clk_mmc;
  211. /* irq */
  212. spinlock_t lock;
  213. int irq;
  214. u32 int_sum;
  215. u32 sdio_imask;
  216. /* dma */
  217. u32 idma_des_size_bits;
  218. dma_addr_t sg_dma;
  219. void *sg_cpu;
  220. bool wait_dma;
  221. struct mmc_request *mrq;
  222. struct mmc_request *manual_stop_mrq;
  223. int ferror;
  224. };
  225. static int sunxi_mmc_reset_host(struct sunxi_mmc_host *host)
  226. {
  227. unsigned long expire = jiffies + msecs_to_jiffies(250);
  228. u32 rval;
  229. mmc_writel(host, REG_CMDR, SDXC_HARDWARE_RESET);
  230. do {
  231. rval = mmc_readl(host, REG_GCTRL);
  232. } while (time_before(jiffies, expire) && (rval & SDXC_HARDWARE_RESET));
  233. if (rval & SDXC_HARDWARE_RESET) {
  234. dev_err(mmc_dev(host->mmc), "fatal err reset timeout\n");
  235. return -EIO;
  236. }
  237. return 0;
  238. }
  239. static int sunxi_mmc_init_host(struct mmc_host *mmc)
  240. {
  241. u32 rval;
  242. struct sunxi_mmc_host *host = mmc_priv(mmc);
  243. if (sunxi_mmc_reset_host(host))
  244. return -EIO;
  245. mmc_writel(host, REG_FTRGL, 0x20070008);
  246. mmc_writel(host, REG_TMOUT, 0xffffffff);
  247. mmc_writel(host, REG_IMASK, host->sdio_imask);
  248. mmc_writel(host, REG_RINTR, 0xffffffff);
  249. mmc_writel(host, REG_DBGC, 0xdeb);
  250. mmc_writel(host, REG_FUNS, SDXC_CEATA_ON);
  251. mmc_writel(host, REG_DLBA, host->sg_dma);
  252. rval = mmc_readl(host, REG_GCTRL);
  253. rval |= SDXC_INTERRUPT_ENABLE_BIT;
  254. rval &= ~SDXC_ACCESS_DONE_DIRECT;
  255. mmc_writel(host, REG_GCTRL, rval);
  256. return 0;
  257. }
  258. static void sunxi_mmc_init_idma_des(struct sunxi_mmc_host *host,
  259. struct mmc_data *data)
  260. {
  261. struct sunxi_idma_des *pdes = (struct sunxi_idma_des *)host->sg_cpu;
  262. struct sunxi_idma_des *pdes_pa = (struct sunxi_idma_des *)host->sg_dma;
  263. int i, max_len = (1 << host->idma_des_size_bits);
  264. for (i = 0; i < data->sg_len; i++) {
  265. pdes[i].config = SDXC_IDMAC_DES0_CH | SDXC_IDMAC_DES0_OWN |
  266. SDXC_IDMAC_DES0_DIC;
  267. if (data->sg[i].length == max_len)
  268. pdes[i].buf_size = 0; /* 0 == max_len */
  269. else
  270. pdes[i].buf_size = data->sg[i].length;
  271. pdes[i].buf_addr_ptr1 = sg_dma_address(&data->sg[i]);
  272. pdes[i].buf_addr_ptr2 = (u32)&pdes_pa[i + 1];
  273. }
  274. pdes[0].config |= SDXC_IDMAC_DES0_FD;
  275. pdes[i - 1].config = SDXC_IDMAC_DES0_OWN | SDXC_IDMAC_DES0_LD;
  276. /*
  277. * Avoid the io-store starting the idmac hitting io-mem before the
  278. * descriptors hit the main-mem.
  279. */
  280. wmb();
  281. }
  282. static enum dma_data_direction sunxi_mmc_get_dma_dir(struct mmc_data *data)
  283. {
  284. if (data->flags & MMC_DATA_WRITE)
  285. return DMA_TO_DEVICE;
  286. else
  287. return DMA_FROM_DEVICE;
  288. }
  289. static int sunxi_mmc_map_dma(struct sunxi_mmc_host *host,
  290. struct mmc_data *data)
  291. {
  292. u32 i, dma_len;
  293. struct scatterlist *sg;
  294. dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  295. sunxi_mmc_get_dma_dir(data));
  296. if (dma_len == 0) {
  297. dev_err(mmc_dev(host->mmc), "dma_map_sg failed\n");
  298. return -ENOMEM;
  299. }
  300. for_each_sg(data->sg, sg, data->sg_len, i) {
  301. if (sg->offset & 3 || sg->length & 3) {
  302. dev_err(mmc_dev(host->mmc),
  303. "unaligned scatterlist: os %x length %d\n",
  304. sg->offset, sg->length);
  305. return -EINVAL;
  306. }
  307. }
  308. return 0;
  309. }
  310. static void sunxi_mmc_start_dma(struct sunxi_mmc_host *host,
  311. struct mmc_data *data)
  312. {
  313. u32 rval;
  314. sunxi_mmc_init_idma_des(host, data);
  315. rval = mmc_readl(host, REG_GCTRL);
  316. rval |= SDXC_DMA_ENABLE_BIT;
  317. mmc_writel(host, REG_GCTRL, rval);
  318. rval |= SDXC_DMA_RESET;
  319. mmc_writel(host, REG_GCTRL, rval);
  320. mmc_writel(host, REG_DMAC, SDXC_IDMAC_SOFT_RESET);
  321. if (!(data->flags & MMC_DATA_WRITE))
  322. mmc_writel(host, REG_IDIE, SDXC_IDMAC_RECEIVE_INTERRUPT);
  323. mmc_writel(host, REG_DMAC,
  324. SDXC_IDMAC_FIX_BURST | SDXC_IDMAC_IDMA_ON);
  325. }
  326. static void sunxi_mmc_send_manual_stop(struct sunxi_mmc_host *host,
  327. struct mmc_request *req)
  328. {
  329. u32 arg, cmd_val, ri;
  330. unsigned long expire = jiffies + msecs_to_jiffies(1000);
  331. cmd_val = SDXC_START | SDXC_RESP_EXPIRE |
  332. SDXC_STOP_ABORT_CMD | SDXC_CHECK_RESPONSE_CRC;
  333. if (req->cmd->opcode == SD_IO_RW_EXTENDED) {
  334. cmd_val |= SD_IO_RW_DIRECT;
  335. arg = (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
  336. ((req->cmd->arg >> 28) & 0x7);
  337. } else {
  338. cmd_val |= MMC_STOP_TRANSMISSION;
  339. arg = 0;
  340. }
  341. mmc_writel(host, REG_CARG, arg);
  342. mmc_writel(host, REG_CMDR, cmd_val);
  343. do {
  344. ri = mmc_readl(host, REG_RINTR);
  345. } while (!(ri & (SDXC_COMMAND_DONE | SDXC_INTERRUPT_ERROR_BIT)) &&
  346. time_before(jiffies, expire));
  347. if (!(ri & SDXC_COMMAND_DONE) || (ri & SDXC_INTERRUPT_ERROR_BIT)) {
  348. dev_err(mmc_dev(host->mmc), "send stop command failed\n");
  349. if (req->stop)
  350. req->stop->resp[0] = -ETIMEDOUT;
  351. } else {
  352. if (req->stop)
  353. req->stop->resp[0] = mmc_readl(host, REG_RESP0);
  354. }
  355. mmc_writel(host, REG_RINTR, 0xffff);
  356. }
  357. static void sunxi_mmc_dump_errinfo(struct sunxi_mmc_host *host)
  358. {
  359. struct mmc_command *cmd = host->mrq->cmd;
  360. struct mmc_data *data = host->mrq->data;
  361. /* For some cmds timeout is normal with sd/mmc cards */
  362. if ((host->int_sum & SDXC_INTERRUPT_ERROR_BIT) ==
  363. SDXC_RESP_TIMEOUT && (cmd->opcode == SD_IO_SEND_OP_COND ||
  364. cmd->opcode == SD_IO_RW_DIRECT))
  365. return;
  366. dev_err(mmc_dev(host->mmc),
  367. "smc %d err, cmd %d,%s%s%s%s%s%s%s%s%s%s !!\n",
  368. host->mmc->index, cmd->opcode,
  369. data ? (data->flags & MMC_DATA_WRITE ? " WR" : " RD") : "",
  370. host->int_sum & SDXC_RESP_ERROR ? " RE" : "",
  371. host->int_sum & SDXC_RESP_CRC_ERROR ? " RCE" : "",
  372. host->int_sum & SDXC_DATA_CRC_ERROR ? " DCE" : "",
  373. host->int_sum & SDXC_RESP_TIMEOUT ? " RTO" : "",
  374. host->int_sum & SDXC_DATA_TIMEOUT ? " DTO" : "",
  375. host->int_sum & SDXC_FIFO_RUN_ERROR ? " FE" : "",
  376. host->int_sum & SDXC_HARD_WARE_LOCKED ? " HL" : "",
  377. host->int_sum & SDXC_START_BIT_ERROR ? " SBE" : "",
  378. host->int_sum & SDXC_END_BIT_ERROR ? " EBE" : ""
  379. );
  380. }
  381. /* Called in interrupt context! */
  382. static irqreturn_t sunxi_mmc_finalize_request(struct sunxi_mmc_host *host)
  383. {
  384. struct mmc_request *mrq = host->mrq;
  385. struct mmc_data *data = mrq->data;
  386. u32 rval;
  387. mmc_writel(host, REG_IMASK, host->sdio_imask);
  388. mmc_writel(host, REG_IDIE, 0);
  389. if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT) {
  390. sunxi_mmc_dump_errinfo(host);
  391. mrq->cmd->error = -ETIMEDOUT;
  392. if (data) {
  393. data->error = -ETIMEDOUT;
  394. host->manual_stop_mrq = mrq;
  395. }
  396. if (mrq->stop)
  397. mrq->stop->error = -ETIMEDOUT;
  398. } else {
  399. if (mrq->cmd->flags & MMC_RSP_136) {
  400. mrq->cmd->resp[0] = mmc_readl(host, REG_RESP3);
  401. mrq->cmd->resp[1] = mmc_readl(host, REG_RESP2);
  402. mrq->cmd->resp[2] = mmc_readl(host, REG_RESP1);
  403. mrq->cmd->resp[3] = mmc_readl(host, REG_RESP0);
  404. } else {
  405. mrq->cmd->resp[0] = mmc_readl(host, REG_RESP0);
  406. }
  407. if (data)
  408. data->bytes_xfered = data->blocks * data->blksz;
  409. }
  410. if (data) {
  411. mmc_writel(host, REG_IDST, 0x337);
  412. mmc_writel(host, REG_DMAC, 0);
  413. rval = mmc_readl(host, REG_GCTRL);
  414. rval |= SDXC_DMA_RESET;
  415. mmc_writel(host, REG_GCTRL, rval);
  416. rval &= ~SDXC_DMA_ENABLE_BIT;
  417. mmc_writel(host, REG_GCTRL, rval);
  418. rval |= SDXC_FIFO_RESET;
  419. mmc_writel(host, REG_GCTRL, rval);
  420. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  421. sunxi_mmc_get_dma_dir(data));
  422. }
  423. mmc_writel(host, REG_RINTR, 0xffff);
  424. host->mrq = NULL;
  425. host->int_sum = 0;
  426. host->wait_dma = false;
  427. return host->manual_stop_mrq ? IRQ_WAKE_THREAD : IRQ_HANDLED;
  428. }
  429. static irqreturn_t sunxi_mmc_irq(int irq, void *dev_id)
  430. {
  431. struct sunxi_mmc_host *host = dev_id;
  432. struct mmc_request *mrq;
  433. u32 msk_int, idma_int;
  434. bool finalize = false;
  435. bool sdio_int = false;
  436. irqreturn_t ret = IRQ_HANDLED;
  437. spin_lock(&host->lock);
  438. idma_int = mmc_readl(host, REG_IDST);
  439. msk_int = mmc_readl(host, REG_MISTA);
  440. dev_dbg(mmc_dev(host->mmc), "irq: rq %p mi %08x idi %08x\n",
  441. host->mrq, msk_int, idma_int);
  442. mrq = host->mrq;
  443. if (mrq) {
  444. if (idma_int & SDXC_IDMAC_RECEIVE_INTERRUPT)
  445. host->wait_dma = false;
  446. host->int_sum |= msk_int;
  447. /* Wait for COMMAND_DONE on RESPONSE_TIMEOUT before finalize */
  448. if ((host->int_sum & SDXC_RESP_TIMEOUT) &&
  449. !(host->int_sum & SDXC_COMMAND_DONE))
  450. mmc_writel(host, REG_IMASK,
  451. host->sdio_imask | SDXC_COMMAND_DONE);
  452. /* Don't wait for dma on error */
  453. else if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT)
  454. finalize = true;
  455. else if ((host->int_sum & SDXC_INTERRUPT_DONE_BIT) &&
  456. !host->wait_dma)
  457. finalize = true;
  458. }
  459. if (msk_int & SDXC_SDIO_INTERRUPT)
  460. sdio_int = true;
  461. mmc_writel(host, REG_RINTR, msk_int);
  462. mmc_writel(host, REG_IDST, idma_int);
  463. if (finalize)
  464. ret = sunxi_mmc_finalize_request(host);
  465. spin_unlock(&host->lock);
  466. if (finalize && ret == IRQ_HANDLED)
  467. mmc_request_done(host->mmc, mrq);
  468. if (sdio_int)
  469. mmc_signal_sdio_irq(host->mmc);
  470. return ret;
  471. }
  472. static irqreturn_t sunxi_mmc_handle_manual_stop(int irq, void *dev_id)
  473. {
  474. struct sunxi_mmc_host *host = dev_id;
  475. struct mmc_request *mrq;
  476. unsigned long iflags;
  477. spin_lock_irqsave(&host->lock, iflags);
  478. mrq = host->manual_stop_mrq;
  479. spin_unlock_irqrestore(&host->lock, iflags);
  480. if (!mrq) {
  481. dev_err(mmc_dev(host->mmc), "no request for manual stop\n");
  482. return IRQ_HANDLED;
  483. }
  484. dev_err(mmc_dev(host->mmc), "data error, sending stop command\n");
  485. sunxi_mmc_send_manual_stop(host, mrq);
  486. spin_lock_irqsave(&host->lock, iflags);
  487. host->manual_stop_mrq = NULL;
  488. spin_unlock_irqrestore(&host->lock, iflags);
  489. mmc_request_done(host->mmc, mrq);
  490. return IRQ_HANDLED;
  491. }
  492. static int sunxi_mmc_oclk_onoff(struct sunxi_mmc_host *host, u32 oclk_en)
  493. {
  494. unsigned long expire = jiffies + msecs_to_jiffies(250);
  495. u32 rval;
  496. rval = mmc_readl(host, REG_CLKCR);
  497. rval &= ~(SDXC_CARD_CLOCK_ON | SDXC_LOW_POWER_ON);
  498. if (oclk_en)
  499. rval |= SDXC_CARD_CLOCK_ON;
  500. mmc_writel(host, REG_CLKCR, rval);
  501. rval = SDXC_START | SDXC_UPCLK_ONLY | SDXC_WAIT_PRE_OVER;
  502. mmc_writel(host, REG_CMDR, rval);
  503. do {
  504. rval = mmc_readl(host, REG_CMDR);
  505. } while (time_before(jiffies, expire) && (rval & SDXC_START));
  506. /* clear irq status bits set by the command */
  507. mmc_writel(host, REG_RINTR,
  508. mmc_readl(host, REG_RINTR) & ~SDXC_SDIO_INTERRUPT);
  509. if (rval & SDXC_START) {
  510. dev_err(mmc_dev(host->mmc), "fatal err update clk timeout\n");
  511. return -EIO;
  512. }
  513. return 0;
  514. }
  515. static int sunxi_mmc_clk_set_rate(struct sunxi_mmc_host *host,
  516. struct mmc_ios *ios)
  517. {
  518. u32 rate, oclk_dly, rval, sclk_dly, src_clk;
  519. int ret;
  520. rate = clk_round_rate(host->clk_mmc, ios->clock);
  521. dev_dbg(mmc_dev(host->mmc), "setting clk to %d, rounded %d\n",
  522. ios->clock, rate);
  523. /* setting clock rate */
  524. ret = clk_set_rate(host->clk_mmc, rate);
  525. if (ret) {
  526. dev_err(mmc_dev(host->mmc), "error setting clk to %d: %d\n",
  527. rate, ret);
  528. return ret;
  529. }
  530. ret = sunxi_mmc_oclk_onoff(host, 0);
  531. if (ret)
  532. return ret;
  533. /* clear internal divider */
  534. rval = mmc_readl(host, REG_CLKCR);
  535. rval &= ~0xff;
  536. mmc_writel(host, REG_CLKCR, rval);
  537. /* determine delays */
  538. if (rate <= 400000) {
  539. oclk_dly = 0;
  540. sclk_dly = 7;
  541. } else if (rate <= 25000000) {
  542. oclk_dly = 0;
  543. sclk_dly = 5;
  544. } else if (rate <= 50000000) {
  545. if (ios->timing == MMC_TIMING_UHS_DDR50) {
  546. oclk_dly = 2;
  547. sclk_dly = 4;
  548. } else {
  549. oclk_dly = 3;
  550. sclk_dly = 5;
  551. }
  552. } else {
  553. /* rate > 50000000 */
  554. oclk_dly = 2;
  555. sclk_dly = 4;
  556. }
  557. src_clk = clk_get_rate(clk_get_parent(host->clk_mmc));
  558. if (src_clk >= 300000000 && src_clk <= 400000000) {
  559. if (oclk_dly)
  560. oclk_dly--;
  561. if (sclk_dly)
  562. sclk_dly--;
  563. }
  564. clk_sunxi_mmc_phase_control(host->clk_mmc, sclk_dly, oclk_dly);
  565. return sunxi_mmc_oclk_onoff(host, 1);
  566. }
  567. static void sunxi_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  568. {
  569. struct sunxi_mmc_host *host = mmc_priv(mmc);
  570. u32 rval;
  571. /* Set the power state */
  572. switch (ios->power_mode) {
  573. case MMC_POWER_ON:
  574. break;
  575. case MMC_POWER_UP:
  576. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
  577. host->ferror = sunxi_mmc_init_host(mmc);
  578. if (host->ferror)
  579. return;
  580. dev_dbg(mmc_dev(mmc), "power on!\n");
  581. break;
  582. case MMC_POWER_OFF:
  583. dev_dbg(mmc_dev(mmc), "power off!\n");
  584. sunxi_mmc_reset_host(host);
  585. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  586. break;
  587. }
  588. /* set bus width */
  589. switch (ios->bus_width) {
  590. case MMC_BUS_WIDTH_1:
  591. mmc_writel(host, REG_WIDTH, SDXC_WIDTH1);
  592. break;
  593. case MMC_BUS_WIDTH_4:
  594. mmc_writel(host, REG_WIDTH, SDXC_WIDTH4);
  595. break;
  596. case MMC_BUS_WIDTH_8:
  597. mmc_writel(host, REG_WIDTH, SDXC_WIDTH8);
  598. break;
  599. }
  600. /* set ddr mode */
  601. rval = mmc_readl(host, REG_GCTRL);
  602. if (ios->timing == MMC_TIMING_UHS_DDR50)
  603. rval |= SDXC_DDR_MODE;
  604. else
  605. rval &= ~SDXC_DDR_MODE;
  606. mmc_writel(host, REG_GCTRL, rval);
  607. /* set up clock */
  608. if (ios->clock && ios->power_mode) {
  609. host->ferror = sunxi_mmc_clk_set_rate(host, ios);
  610. /* Android code had a usleep_range(50000, 55000); here */
  611. }
  612. }
  613. static void sunxi_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  614. {
  615. struct sunxi_mmc_host *host = mmc_priv(mmc);
  616. unsigned long flags;
  617. u32 imask;
  618. spin_lock_irqsave(&host->lock, flags);
  619. imask = mmc_readl(host, REG_IMASK);
  620. if (enable) {
  621. host->sdio_imask = SDXC_SDIO_INTERRUPT;
  622. imask |= SDXC_SDIO_INTERRUPT;
  623. } else {
  624. host->sdio_imask = 0;
  625. imask &= ~SDXC_SDIO_INTERRUPT;
  626. }
  627. mmc_writel(host, REG_IMASK, imask);
  628. spin_unlock_irqrestore(&host->lock, flags);
  629. }
  630. static void sunxi_mmc_hw_reset(struct mmc_host *mmc)
  631. {
  632. struct sunxi_mmc_host *host = mmc_priv(mmc);
  633. mmc_writel(host, REG_HWRST, 0);
  634. udelay(10);
  635. mmc_writel(host, REG_HWRST, 1);
  636. udelay(300);
  637. }
  638. static void sunxi_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  639. {
  640. struct sunxi_mmc_host *host = mmc_priv(mmc);
  641. struct mmc_command *cmd = mrq->cmd;
  642. struct mmc_data *data = mrq->data;
  643. unsigned long iflags;
  644. u32 imask = SDXC_INTERRUPT_ERROR_BIT;
  645. u32 cmd_val = SDXC_START | (cmd->opcode & 0x3f);
  646. int ret;
  647. /* Check for set_ios errors (should never happen) */
  648. if (host->ferror) {
  649. mrq->cmd->error = host->ferror;
  650. mmc_request_done(mmc, mrq);
  651. return;
  652. }
  653. if (data) {
  654. ret = sunxi_mmc_map_dma(host, data);
  655. if (ret < 0) {
  656. dev_err(mmc_dev(mmc), "map DMA failed\n");
  657. cmd->error = ret;
  658. data->error = ret;
  659. mmc_request_done(mmc, mrq);
  660. return;
  661. }
  662. }
  663. if (cmd->opcode == MMC_GO_IDLE_STATE) {
  664. cmd_val |= SDXC_SEND_INIT_SEQUENCE;
  665. imask |= SDXC_COMMAND_DONE;
  666. }
  667. if (cmd->flags & MMC_RSP_PRESENT) {
  668. cmd_val |= SDXC_RESP_EXPIRE;
  669. if (cmd->flags & MMC_RSP_136)
  670. cmd_val |= SDXC_LONG_RESPONSE;
  671. if (cmd->flags & MMC_RSP_CRC)
  672. cmd_val |= SDXC_CHECK_RESPONSE_CRC;
  673. if ((cmd->flags & MMC_CMD_MASK) == MMC_CMD_ADTC) {
  674. cmd_val |= SDXC_DATA_EXPIRE | SDXC_WAIT_PRE_OVER;
  675. if (cmd->data->flags & MMC_DATA_STREAM) {
  676. imask |= SDXC_AUTO_COMMAND_DONE;
  677. cmd_val |= SDXC_SEQUENCE_MODE |
  678. SDXC_SEND_AUTO_STOP;
  679. }
  680. if (cmd->data->stop) {
  681. imask |= SDXC_AUTO_COMMAND_DONE;
  682. cmd_val |= SDXC_SEND_AUTO_STOP;
  683. } else {
  684. imask |= SDXC_DATA_OVER;
  685. }
  686. if (cmd->data->flags & MMC_DATA_WRITE)
  687. cmd_val |= SDXC_WRITE;
  688. else
  689. host->wait_dma = true;
  690. } else {
  691. imask |= SDXC_COMMAND_DONE;
  692. }
  693. } else {
  694. imask |= SDXC_COMMAND_DONE;
  695. }
  696. dev_dbg(mmc_dev(mmc), "cmd %d(%08x) arg %x ie 0x%08x len %d\n",
  697. cmd_val & 0x3f, cmd_val, cmd->arg, imask,
  698. mrq->data ? mrq->data->blksz * mrq->data->blocks : 0);
  699. spin_lock_irqsave(&host->lock, iflags);
  700. if (host->mrq || host->manual_stop_mrq) {
  701. spin_unlock_irqrestore(&host->lock, iflags);
  702. if (data)
  703. dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len,
  704. sunxi_mmc_get_dma_dir(data));
  705. dev_err(mmc_dev(mmc), "request already pending\n");
  706. mrq->cmd->error = -EBUSY;
  707. mmc_request_done(mmc, mrq);
  708. return;
  709. }
  710. if (data) {
  711. mmc_writel(host, REG_BLKSZ, data->blksz);
  712. mmc_writel(host, REG_BCNTR, data->blksz * data->blocks);
  713. sunxi_mmc_start_dma(host, data);
  714. }
  715. host->mrq = mrq;
  716. mmc_writel(host, REG_IMASK, host->sdio_imask | imask);
  717. mmc_writel(host, REG_CARG, cmd->arg);
  718. mmc_writel(host, REG_CMDR, cmd_val);
  719. spin_unlock_irqrestore(&host->lock, iflags);
  720. }
  721. static const struct of_device_id sunxi_mmc_of_match[] = {
  722. { .compatible = "allwinner,sun4i-a10-mmc", },
  723. { .compatible = "allwinner,sun5i-a13-mmc", },
  724. { /* sentinel */ }
  725. };
  726. MODULE_DEVICE_TABLE(of, sunxi_mmc_of_match);
  727. static struct mmc_host_ops sunxi_mmc_ops = {
  728. .request = sunxi_mmc_request,
  729. .set_ios = sunxi_mmc_set_ios,
  730. .get_ro = mmc_gpio_get_ro,
  731. .get_cd = mmc_gpio_get_cd,
  732. .enable_sdio_irq = sunxi_mmc_enable_sdio_irq,
  733. .hw_reset = sunxi_mmc_hw_reset,
  734. };
  735. static int sunxi_mmc_resource_request(struct sunxi_mmc_host *host,
  736. struct platform_device *pdev)
  737. {
  738. struct device_node *np = pdev->dev.of_node;
  739. int ret;
  740. if (of_device_is_compatible(np, "allwinner,sun4i-a10-mmc"))
  741. host->idma_des_size_bits = 13;
  742. else
  743. host->idma_des_size_bits = 16;
  744. ret = mmc_regulator_get_supply(host->mmc);
  745. if (ret) {
  746. if (ret != -EPROBE_DEFER)
  747. dev_err(&pdev->dev, "Could not get vmmc supply\n");
  748. return ret;
  749. }
  750. host->reg_base = devm_ioremap_resource(&pdev->dev,
  751. platform_get_resource(pdev, IORESOURCE_MEM, 0));
  752. if (IS_ERR(host->reg_base))
  753. return PTR_ERR(host->reg_base);
  754. host->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
  755. if (IS_ERR(host->clk_ahb)) {
  756. dev_err(&pdev->dev, "Could not get ahb clock\n");
  757. return PTR_ERR(host->clk_ahb);
  758. }
  759. host->clk_mmc = devm_clk_get(&pdev->dev, "mmc");
  760. if (IS_ERR(host->clk_mmc)) {
  761. dev_err(&pdev->dev, "Could not get mmc clock\n");
  762. return PTR_ERR(host->clk_mmc);
  763. }
  764. host->reset = devm_reset_control_get(&pdev->dev, "ahb");
  765. ret = clk_prepare_enable(host->clk_ahb);
  766. if (ret) {
  767. dev_err(&pdev->dev, "Enable ahb clk err %d\n", ret);
  768. return ret;
  769. }
  770. ret = clk_prepare_enable(host->clk_mmc);
  771. if (ret) {
  772. dev_err(&pdev->dev, "Enable mmc clk err %d\n", ret);
  773. goto error_disable_clk_ahb;
  774. }
  775. if (!IS_ERR(host->reset)) {
  776. ret = reset_control_deassert(host->reset);
  777. if (ret) {
  778. dev_err(&pdev->dev, "reset err %d\n", ret);
  779. goto error_disable_clk_mmc;
  780. }
  781. }
  782. /*
  783. * Sometimes the controller asserts the irq on boot for some reason,
  784. * make sure the controller is in a sane state before enabling irqs.
  785. */
  786. ret = sunxi_mmc_reset_host(host);
  787. if (ret)
  788. goto error_assert_reset;
  789. host->irq = platform_get_irq(pdev, 0);
  790. return devm_request_threaded_irq(&pdev->dev, host->irq, sunxi_mmc_irq,
  791. sunxi_mmc_handle_manual_stop, 0, "sunxi-mmc", host);
  792. error_assert_reset:
  793. if (!IS_ERR(host->reset))
  794. reset_control_assert(host->reset);
  795. error_disable_clk_mmc:
  796. clk_disable_unprepare(host->clk_mmc);
  797. error_disable_clk_ahb:
  798. clk_disable_unprepare(host->clk_ahb);
  799. return ret;
  800. }
  801. static int sunxi_mmc_probe(struct platform_device *pdev)
  802. {
  803. struct sunxi_mmc_host *host;
  804. struct mmc_host *mmc;
  805. int ret;
  806. mmc = mmc_alloc_host(sizeof(struct sunxi_mmc_host), &pdev->dev);
  807. if (!mmc) {
  808. dev_err(&pdev->dev, "mmc alloc host failed\n");
  809. return -ENOMEM;
  810. }
  811. host = mmc_priv(mmc);
  812. host->mmc = mmc;
  813. spin_lock_init(&host->lock);
  814. ret = sunxi_mmc_resource_request(host, pdev);
  815. if (ret)
  816. goto error_free_host;
  817. host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  818. &host->sg_dma, GFP_KERNEL);
  819. if (!host->sg_cpu) {
  820. dev_err(&pdev->dev, "Failed to allocate DMA descriptor mem\n");
  821. ret = -ENOMEM;
  822. goto error_free_host;
  823. }
  824. mmc->ops = &sunxi_mmc_ops;
  825. mmc->max_blk_count = 8192;
  826. mmc->max_blk_size = 4096;
  827. mmc->max_segs = PAGE_SIZE / sizeof(struct sunxi_idma_des);
  828. mmc->max_seg_size = (1 << host->idma_des_size_bits);
  829. mmc->max_req_size = mmc->max_seg_size * mmc->max_segs;
  830. /* 400kHz ~ 50MHz */
  831. mmc->f_min = 400000;
  832. mmc->f_max = 50000000;
  833. mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
  834. MMC_CAP_ERASE;
  835. ret = mmc_of_parse(mmc);
  836. if (ret)
  837. goto error_free_dma;
  838. ret = mmc_add_host(mmc);
  839. if (ret)
  840. goto error_free_dma;
  841. dev_info(&pdev->dev, "base:0x%p irq:%u\n", host->reg_base, host->irq);
  842. platform_set_drvdata(pdev, mmc);
  843. return 0;
  844. error_free_dma:
  845. dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
  846. error_free_host:
  847. mmc_free_host(mmc);
  848. return ret;
  849. }
  850. static int sunxi_mmc_remove(struct platform_device *pdev)
  851. {
  852. struct mmc_host *mmc = platform_get_drvdata(pdev);
  853. struct sunxi_mmc_host *host = mmc_priv(mmc);
  854. mmc_remove_host(mmc);
  855. disable_irq(host->irq);
  856. sunxi_mmc_reset_host(host);
  857. if (!IS_ERR(host->reset))
  858. reset_control_assert(host->reset);
  859. clk_disable_unprepare(host->clk_mmc);
  860. clk_disable_unprepare(host->clk_ahb);
  861. dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
  862. mmc_free_host(mmc);
  863. return 0;
  864. }
  865. static struct platform_driver sunxi_mmc_driver = {
  866. .driver = {
  867. .name = "sunxi-mmc",
  868. .of_match_table = of_match_ptr(sunxi_mmc_of_match),
  869. },
  870. .probe = sunxi_mmc_probe,
  871. .remove = sunxi_mmc_remove,
  872. };
  873. module_platform_driver(sunxi_mmc_driver);
  874. MODULE_DESCRIPTION("Allwinner's SD/MMC Card Controller Driver");
  875. MODULE_LICENSE("GPL v2");
  876. MODULE_AUTHOR("David Lanzend�rfer <david.lanzendoerfer@o2s.ch>");
  877. MODULE_ALIAS("platform:sunxi-mmc");