mvsdio.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886
  1. /*
  2. * Marvell MMC/SD/SDIO driver
  3. *
  4. * Authors: Maen Suleiman, Nicolas Pitre
  5. * Copyright (C) 2008-2009 Marvell Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mbus.h>
  16. #include <linux/delay.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/irq.h>
  21. #include <linux/clk.h>
  22. #include <linux/gpio.h>
  23. #include <linux/of_gpio.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/mmc/host.h>
  26. #include <linux/mmc/slot-gpio.h>
  27. #include <linux/pinctrl/consumer.h>
  28. #include <asm/sizes.h>
  29. #include <asm/unaligned.h>
  30. #include <linux/platform_data/mmc-mvsdio.h>
  31. #include "mvsdio.h"
  32. #define DRIVER_NAME "mvsdio"
  33. static int maxfreq;
  34. static int nodma;
  35. struct mvsd_host {
  36. void __iomem *base;
  37. struct mmc_request *mrq;
  38. spinlock_t lock;
  39. unsigned int xfer_mode;
  40. unsigned int intr_en;
  41. unsigned int ctrl;
  42. unsigned int pio_size;
  43. void *pio_ptr;
  44. unsigned int sg_frags;
  45. unsigned int ns_per_clk;
  46. unsigned int clock;
  47. unsigned int base_clock;
  48. struct timer_list timer;
  49. struct mmc_host *mmc;
  50. struct device *dev;
  51. struct clk *clk;
  52. };
  53. #define mvsd_write(offs, val) writel(val, iobase + (offs))
  54. #define mvsd_read(offs) readl(iobase + (offs))
  55. static int mvsd_setup_data(struct mvsd_host *host, struct mmc_data *data)
  56. {
  57. void __iomem *iobase = host->base;
  58. unsigned int tmout;
  59. int tmout_index;
  60. /*
  61. * Hardware weirdness. The FIFO_EMPTY bit of the HW_STATE
  62. * register is sometimes not set before a while when some
  63. * "unusual" data block sizes are used (such as with the SWITCH
  64. * command), even despite the fact that the XFER_DONE interrupt
  65. * was raised. And if another data transfer starts before
  66. * this bit comes to good sense (which eventually happens by
  67. * itself) then the new transfer simply fails with a timeout.
  68. */
  69. if (!(mvsd_read(MVSD_HW_STATE) & (1 << 13))) {
  70. unsigned long t = jiffies + HZ;
  71. unsigned int hw_state, count = 0;
  72. do {
  73. hw_state = mvsd_read(MVSD_HW_STATE);
  74. if (time_after(jiffies, t)) {
  75. dev_warn(host->dev, "FIFO_EMPTY bit missing\n");
  76. break;
  77. }
  78. count++;
  79. } while (!(hw_state & (1 << 13)));
  80. dev_dbg(host->dev, "*** wait for FIFO_EMPTY bit "
  81. "(hw=0x%04x, count=%d, jiffies=%ld)\n",
  82. hw_state, count, jiffies - (t - HZ));
  83. }
  84. /* If timeout=0 then maximum timeout index is used. */
  85. tmout = DIV_ROUND_UP(data->timeout_ns, host->ns_per_clk);
  86. tmout += data->timeout_clks;
  87. tmout_index = fls(tmout - 1) - 12;
  88. if (tmout_index < 0)
  89. tmout_index = 0;
  90. if (tmout_index > MVSD_HOST_CTRL_TMOUT_MAX)
  91. tmout_index = MVSD_HOST_CTRL_TMOUT_MAX;
  92. dev_dbg(host->dev, "data %s at 0x%08x: blocks=%d blksz=%d tmout=%u (%d)\n",
  93. (data->flags & MMC_DATA_READ) ? "read" : "write",
  94. (u32)sg_virt(data->sg), data->blocks, data->blksz,
  95. tmout, tmout_index);
  96. host->ctrl &= ~MVSD_HOST_CTRL_TMOUT_MASK;
  97. host->ctrl |= MVSD_HOST_CTRL_TMOUT(tmout_index);
  98. mvsd_write(MVSD_HOST_CTRL, host->ctrl);
  99. mvsd_write(MVSD_BLK_COUNT, data->blocks);
  100. mvsd_write(MVSD_BLK_SIZE, data->blksz);
  101. if (nodma || (data->blksz | data->sg->offset) & 3 ||
  102. ((!(data->flags & MMC_DATA_READ) && data->sg->offset & 0x3f))) {
  103. /*
  104. * We cannot do DMA on a buffer which offset or size
  105. * is not aligned on a 4-byte boundary.
  106. *
  107. * It also appears the host to card DMA can corrupt
  108. * data when the buffer is not aligned on a 64 byte
  109. * boundary.
  110. */
  111. host->pio_size = data->blocks * data->blksz;
  112. host->pio_ptr = sg_virt(data->sg);
  113. if (!nodma)
  114. dev_dbg(host->dev, "fallback to PIO for data at 0x%p size %d\n",
  115. host->pio_ptr, host->pio_size);
  116. return 1;
  117. } else {
  118. dma_addr_t phys_addr;
  119. int dma_dir = (data->flags & MMC_DATA_READ) ?
  120. DMA_FROM_DEVICE : DMA_TO_DEVICE;
  121. host->sg_frags = dma_map_sg(mmc_dev(host->mmc), data->sg,
  122. data->sg_len, dma_dir);
  123. phys_addr = sg_dma_address(data->sg);
  124. mvsd_write(MVSD_SYS_ADDR_LOW, (u32)phys_addr & 0xffff);
  125. mvsd_write(MVSD_SYS_ADDR_HI, (u32)phys_addr >> 16);
  126. return 0;
  127. }
  128. }
  129. static void mvsd_request(struct mmc_host *mmc, struct mmc_request *mrq)
  130. {
  131. struct mvsd_host *host = mmc_priv(mmc);
  132. void __iomem *iobase = host->base;
  133. struct mmc_command *cmd = mrq->cmd;
  134. u32 cmdreg = 0, xfer = 0, intr = 0;
  135. unsigned long flags;
  136. BUG_ON(host->mrq != NULL);
  137. host->mrq = mrq;
  138. dev_dbg(host->dev, "cmd %d (hw state 0x%04x)\n",
  139. cmd->opcode, mvsd_read(MVSD_HW_STATE));
  140. cmdreg = MVSD_CMD_INDEX(cmd->opcode);
  141. if (cmd->flags & MMC_RSP_BUSY)
  142. cmdreg |= MVSD_CMD_RSP_48BUSY;
  143. else if (cmd->flags & MMC_RSP_136)
  144. cmdreg |= MVSD_CMD_RSP_136;
  145. else if (cmd->flags & MMC_RSP_PRESENT)
  146. cmdreg |= MVSD_CMD_RSP_48;
  147. else
  148. cmdreg |= MVSD_CMD_RSP_NONE;
  149. if (cmd->flags & MMC_RSP_CRC)
  150. cmdreg |= MVSD_CMD_CHECK_CMDCRC;
  151. if (cmd->flags & MMC_RSP_OPCODE)
  152. cmdreg |= MVSD_CMD_INDX_CHECK;
  153. if (cmd->flags & MMC_RSP_PRESENT) {
  154. cmdreg |= MVSD_UNEXPECTED_RESP;
  155. intr |= MVSD_NOR_UNEXP_RSP;
  156. }
  157. if (mrq->data) {
  158. struct mmc_data *data = mrq->data;
  159. int pio;
  160. cmdreg |= MVSD_CMD_DATA_PRESENT | MVSD_CMD_CHECK_DATACRC16;
  161. xfer |= MVSD_XFER_MODE_HW_WR_DATA_EN;
  162. if (data->flags & MMC_DATA_READ)
  163. xfer |= MVSD_XFER_MODE_TO_HOST;
  164. pio = mvsd_setup_data(host, data);
  165. if (pio) {
  166. xfer |= MVSD_XFER_MODE_PIO;
  167. /* PIO section of mvsd_irq has comments on those bits */
  168. if (data->flags & MMC_DATA_WRITE)
  169. intr |= MVSD_NOR_TX_AVAIL;
  170. else if (host->pio_size > 32)
  171. intr |= MVSD_NOR_RX_FIFO_8W;
  172. else
  173. intr |= MVSD_NOR_RX_READY;
  174. }
  175. if (data->stop) {
  176. struct mmc_command *stop = data->stop;
  177. u32 cmd12reg = 0;
  178. mvsd_write(MVSD_AUTOCMD12_ARG_LOW, stop->arg & 0xffff);
  179. mvsd_write(MVSD_AUTOCMD12_ARG_HI, stop->arg >> 16);
  180. if (stop->flags & MMC_RSP_BUSY)
  181. cmd12reg |= MVSD_AUTOCMD12_BUSY;
  182. if (stop->flags & MMC_RSP_OPCODE)
  183. cmd12reg |= MVSD_AUTOCMD12_INDX_CHECK;
  184. cmd12reg |= MVSD_AUTOCMD12_INDEX(stop->opcode);
  185. mvsd_write(MVSD_AUTOCMD12_CMD, cmd12reg);
  186. xfer |= MVSD_XFER_MODE_AUTO_CMD12;
  187. intr |= MVSD_NOR_AUTOCMD12_DONE;
  188. } else {
  189. intr |= MVSD_NOR_XFER_DONE;
  190. }
  191. } else {
  192. intr |= MVSD_NOR_CMD_DONE;
  193. }
  194. mvsd_write(MVSD_ARG_LOW, cmd->arg & 0xffff);
  195. mvsd_write(MVSD_ARG_HI, cmd->arg >> 16);
  196. spin_lock_irqsave(&host->lock, flags);
  197. host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
  198. host->xfer_mode |= xfer;
  199. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  200. mvsd_write(MVSD_NOR_INTR_STATUS, ~MVSD_NOR_CARD_INT);
  201. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  202. mvsd_write(MVSD_CMD, cmdreg);
  203. host->intr_en &= MVSD_NOR_CARD_INT;
  204. host->intr_en |= intr | MVSD_NOR_ERROR;
  205. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  206. mvsd_write(MVSD_ERR_INTR_EN, 0xffff);
  207. mod_timer(&host->timer, jiffies + 5 * HZ);
  208. spin_unlock_irqrestore(&host->lock, flags);
  209. }
  210. static u32 mvsd_finish_cmd(struct mvsd_host *host, struct mmc_command *cmd,
  211. u32 err_status)
  212. {
  213. void __iomem *iobase = host->base;
  214. if (cmd->flags & MMC_RSP_136) {
  215. unsigned int response[8], i;
  216. for (i = 0; i < 8; i++)
  217. response[i] = mvsd_read(MVSD_RSP(i));
  218. cmd->resp[0] = ((response[0] & 0x03ff) << 22) |
  219. ((response[1] & 0xffff) << 6) |
  220. ((response[2] & 0xfc00) >> 10);
  221. cmd->resp[1] = ((response[2] & 0x03ff) << 22) |
  222. ((response[3] & 0xffff) << 6) |
  223. ((response[4] & 0xfc00) >> 10);
  224. cmd->resp[2] = ((response[4] & 0x03ff) << 22) |
  225. ((response[5] & 0xffff) << 6) |
  226. ((response[6] & 0xfc00) >> 10);
  227. cmd->resp[3] = ((response[6] & 0x03ff) << 22) |
  228. ((response[7] & 0x3fff) << 8);
  229. } else if (cmd->flags & MMC_RSP_PRESENT) {
  230. unsigned int response[3], i;
  231. for (i = 0; i < 3; i++)
  232. response[i] = mvsd_read(MVSD_RSP(i));
  233. cmd->resp[0] = ((response[2] & 0x003f) << (8 - 8)) |
  234. ((response[1] & 0xffff) << (14 - 8)) |
  235. ((response[0] & 0x03ff) << (30 - 8));
  236. cmd->resp[1] = ((response[0] & 0xfc00) >> 10);
  237. cmd->resp[2] = 0;
  238. cmd->resp[3] = 0;
  239. }
  240. if (err_status & MVSD_ERR_CMD_TIMEOUT) {
  241. cmd->error = -ETIMEDOUT;
  242. } else if (err_status & (MVSD_ERR_CMD_CRC | MVSD_ERR_CMD_ENDBIT |
  243. MVSD_ERR_CMD_INDEX | MVSD_ERR_CMD_STARTBIT)) {
  244. cmd->error = -EILSEQ;
  245. }
  246. err_status &= ~(MVSD_ERR_CMD_TIMEOUT | MVSD_ERR_CMD_CRC |
  247. MVSD_ERR_CMD_ENDBIT | MVSD_ERR_CMD_INDEX |
  248. MVSD_ERR_CMD_STARTBIT);
  249. return err_status;
  250. }
  251. static u32 mvsd_finish_data(struct mvsd_host *host, struct mmc_data *data,
  252. u32 err_status)
  253. {
  254. void __iomem *iobase = host->base;
  255. if (host->pio_ptr) {
  256. host->pio_ptr = NULL;
  257. host->pio_size = 0;
  258. } else {
  259. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_frags,
  260. (data->flags & MMC_DATA_READ) ?
  261. DMA_FROM_DEVICE : DMA_TO_DEVICE);
  262. }
  263. if (err_status & MVSD_ERR_DATA_TIMEOUT)
  264. data->error = -ETIMEDOUT;
  265. else if (err_status & (MVSD_ERR_DATA_CRC | MVSD_ERR_DATA_ENDBIT))
  266. data->error = -EILSEQ;
  267. else if (err_status & MVSD_ERR_XFER_SIZE)
  268. data->error = -EBADE;
  269. err_status &= ~(MVSD_ERR_DATA_TIMEOUT | MVSD_ERR_DATA_CRC |
  270. MVSD_ERR_DATA_ENDBIT | MVSD_ERR_XFER_SIZE);
  271. dev_dbg(host->dev, "data done: blocks_left=%d, bytes_left=%d\n",
  272. mvsd_read(MVSD_CURR_BLK_LEFT), mvsd_read(MVSD_CURR_BYTE_LEFT));
  273. data->bytes_xfered =
  274. (data->blocks - mvsd_read(MVSD_CURR_BLK_LEFT)) * data->blksz;
  275. /* We can't be sure about the last block when errors are detected */
  276. if (data->bytes_xfered && data->error)
  277. data->bytes_xfered -= data->blksz;
  278. /* Handle Auto cmd 12 response */
  279. if (data->stop) {
  280. unsigned int response[3], i;
  281. for (i = 0; i < 3; i++)
  282. response[i] = mvsd_read(MVSD_AUTO_RSP(i));
  283. data->stop->resp[0] = ((response[2] & 0x003f) << (8 - 8)) |
  284. ((response[1] & 0xffff) << (14 - 8)) |
  285. ((response[0] & 0x03ff) << (30 - 8));
  286. data->stop->resp[1] = ((response[0] & 0xfc00) >> 10);
  287. data->stop->resp[2] = 0;
  288. data->stop->resp[3] = 0;
  289. if (err_status & MVSD_ERR_AUTOCMD12) {
  290. u32 err_cmd12 = mvsd_read(MVSD_AUTOCMD12_ERR_STATUS);
  291. dev_dbg(host->dev, "c12err 0x%04x\n", err_cmd12);
  292. if (err_cmd12 & MVSD_AUTOCMD12_ERR_NOTEXE)
  293. data->stop->error = -ENOEXEC;
  294. else if (err_cmd12 & MVSD_AUTOCMD12_ERR_TIMEOUT)
  295. data->stop->error = -ETIMEDOUT;
  296. else if (err_cmd12)
  297. data->stop->error = -EILSEQ;
  298. err_status &= ~MVSD_ERR_AUTOCMD12;
  299. }
  300. }
  301. return err_status;
  302. }
  303. static irqreturn_t mvsd_irq(int irq, void *dev)
  304. {
  305. struct mvsd_host *host = dev;
  306. void __iomem *iobase = host->base;
  307. u32 intr_status, intr_done_mask;
  308. int irq_handled = 0;
  309. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  310. dev_dbg(host->dev, "intr 0x%04x intr_en 0x%04x hw_state 0x%04x\n",
  311. intr_status, mvsd_read(MVSD_NOR_INTR_EN),
  312. mvsd_read(MVSD_HW_STATE));
  313. /*
  314. * It looks like, SDIO IP can issue one late, spurious irq
  315. * although all irqs should be disabled. To work around this,
  316. * bail out early, if we didn't expect any irqs to occur.
  317. */
  318. if (!mvsd_read(MVSD_NOR_INTR_EN) && !mvsd_read(MVSD_ERR_INTR_EN)) {
  319. dev_dbg(host->dev, "spurious irq detected intr 0x%04x intr_en 0x%04x erri 0x%04x erri_en 0x%04x\n",
  320. mvsd_read(MVSD_NOR_INTR_STATUS),
  321. mvsd_read(MVSD_NOR_INTR_EN),
  322. mvsd_read(MVSD_ERR_INTR_STATUS),
  323. mvsd_read(MVSD_ERR_INTR_EN));
  324. return IRQ_HANDLED;
  325. }
  326. spin_lock(&host->lock);
  327. /* PIO handling, if needed. Messy business... */
  328. if (host->pio_size &&
  329. (intr_status & host->intr_en &
  330. (MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W))) {
  331. u16 *p = host->pio_ptr;
  332. int s = host->pio_size;
  333. while (s >= 32 && (intr_status & MVSD_NOR_RX_FIFO_8W)) {
  334. readsw(iobase + MVSD_FIFO, p, 16);
  335. p += 16;
  336. s -= 32;
  337. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  338. }
  339. /*
  340. * Normally we'd use < 32 here, but the RX_FIFO_8W bit
  341. * doesn't appear to assert when there is exactly 32 bytes
  342. * (8 words) left to fetch in a transfer.
  343. */
  344. if (s <= 32) {
  345. while (s >= 4 && (intr_status & MVSD_NOR_RX_READY)) {
  346. put_unaligned(mvsd_read(MVSD_FIFO), p++);
  347. put_unaligned(mvsd_read(MVSD_FIFO), p++);
  348. s -= 4;
  349. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  350. }
  351. if (s && s < 4 && (intr_status & MVSD_NOR_RX_READY)) {
  352. u16 val[2] = {0, 0};
  353. val[0] = mvsd_read(MVSD_FIFO);
  354. val[1] = mvsd_read(MVSD_FIFO);
  355. memcpy(p, ((void *)&val) + 4 - s, s);
  356. s = 0;
  357. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  358. }
  359. if (s == 0) {
  360. host->intr_en &=
  361. ~(MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W);
  362. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  363. } else if (host->intr_en & MVSD_NOR_RX_FIFO_8W) {
  364. host->intr_en &= ~MVSD_NOR_RX_FIFO_8W;
  365. host->intr_en |= MVSD_NOR_RX_READY;
  366. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  367. }
  368. }
  369. dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
  370. s, intr_status, mvsd_read(MVSD_HW_STATE));
  371. host->pio_ptr = p;
  372. host->pio_size = s;
  373. irq_handled = 1;
  374. } else if (host->pio_size &&
  375. (intr_status & host->intr_en &
  376. (MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W))) {
  377. u16 *p = host->pio_ptr;
  378. int s = host->pio_size;
  379. /*
  380. * The TX_FIFO_8W bit is unreliable. When set, bursting
  381. * 16 halfwords all at once in the FIFO drops data. Actually
  382. * TX_AVAIL does go off after only one word is pushed even if
  383. * TX_FIFO_8W remains set.
  384. */
  385. while (s >= 4 && (intr_status & MVSD_NOR_TX_AVAIL)) {
  386. mvsd_write(MVSD_FIFO, get_unaligned(p++));
  387. mvsd_write(MVSD_FIFO, get_unaligned(p++));
  388. s -= 4;
  389. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  390. }
  391. if (s < 4) {
  392. if (s && (intr_status & MVSD_NOR_TX_AVAIL)) {
  393. u16 val[2] = {0, 0};
  394. memcpy(((void *)&val) + 4 - s, p, s);
  395. mvsd_write(MVSD_FIFO, val[0]);
  396. mvsd_write(MVSD_FIFO, val[1]);
  397. s = 0;
  398. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  399. }
  400. if (s == 0) {
  401. host->intr_en &=
  402. ~(MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W);
  403. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  404. }
  405. }
  406. dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
  407. s, intr_status, mvsd_read(MVSD_HW_STATE));
  408. host->pio_ptr = p;
  409. host->pio_size = s;
  410. irq_handled = 1;
  411. }
  412. mvsd_write(MVSD_NOR_INTR_STATUS, intr_status);
  413. intr_done_mask = MVSD_NOR_CARD_INT | MVSD_NOR_RX_READY |
  414. MVSD_NOR_RX_FIFO_8W | MVSD_NOR_TX_FIFO_8W;
  415. if (intr_status & host->intr_en & ~intr_done_mask) {
  416. struct mmc_request *mrq = host->mrq;
  417. struct mmc_command *cmd = mrq->cmd;
  418. u32 err_status = 0;
  419. del_timer(&host->timer);
  420. host->mrq = NULL;
  421. host->intr_en &= MVSD_NOR_CARD_INT;
  422. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  423. mvsd_write(MVSD_ERR_INTR_EN, 0);
  424. spin_unlock(&host->lock);
  425. if (intr_status & MVSD_NOR_UNEXP_RSP) {
  426. cmd->error = -EPROTO;
  427. } else if (intr_status & MVSD_NOR_ERROR) {
  428. err_status = mvsd_read(MVSD_ERR_INTR_STATUS);
  429. dev_dbg(host->dev, "err 0x%04x\n", err_status);
  430. }
  431. err_status = mvsd_finish_cmd(host, cmd, err_status);
  432. if (mrq->data)
  433. err_status = mvsd_finish_data(host, mrq->data, err_status);
  434. if (err_status) {
  435. dev_err(host->dev, "unhandled error status %#04x\n",
  436. err_status);
  437. cmd->error = -ENOMSG;
  438. }
  439. mmc_request_done(host->mmc, mrq);
  440. irq_handled = 1;
  441. } else
  442. spin_unlock(&host->lock);
  443. if (intr_status & MVSD_NOR_CARD_INT) {
  444. mmc_signal_sdio_irq(host->mmc);
  445. irq_handled = 1;
  446. }
  447. if (irq_handled)
  448. return IRQ_HANDLED;
  449. dev_err(host->dev, "unhandled interrupt status=0x%04x en=0x%04x pio=%d\n",
  450. intr_status, host->intr_en, host->pio_size);
  451. return IRQ_NONE;
  452. }
  453. static void mvsd_timeout_timer(unsigned long data)
  454. {
  455. struct mvsd_host *host = (struct mvsd_host *)data;
  456. void __iomem *iobase = host->base;
  457. struct mmc_request *mrq;
  458. unsigned long flags;
  459. spin_lock_irqsave(&host->lock, flags);
  460. mrq = host->mrq;
  461. if (mrq) {
  462. dev_err(host->dev, "Timeout waiting for hardware interrupt.\n");
  463. dev_err(host->dev, "hw_state=0x%04x, intr_status=0x%04x intr_en=0x%04x\n",
  464. mvsd_read(MVSD_HW_STATE),
  465. mvsd_read(MVSD_NOR_INTR_STATUS),
  466. mvsd_read(MVSD_NOR_INTR_EN));
  467. host->mrq = NULL;
  468. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  469. host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
  470. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  471. host->intr_en &= MVSD_NOR_CARD_INT;
  472. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  473. mvsd_write(MVSD_ERR_INTR_EN, 0);
  474. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  475. mrq->cmd->error = -ETIMEDOUT;
  476. mvsd_finish_cmd(host, mrq->cmd, 0);
  477. if (mrq->data) {
  478. mrq->data->error = -ETIMEDOUT;
  479. mvsd_finish_data(host, mrq->data, 0);
  480. }
  481. }
  482. spin_unlock_irqrestore(&host->lock, flags);
  483. if (mrq)
  484. mmc_request_done(host->mmc, mrq);
  485. }
  486. static void mvsd_enable_sdio_irq(struct mmc_host *mmc, int enable)
  487. {
  488. struct mvsd_host *host = mmc_priv(mmc);
  489. void __iomem *iobase = host->base;
  490. unsigned long flags;
  491. spin_lock_irqsave(&host->lock, flags);
  492. if (enable) {
  493. host->xfer_mode |= MVSD_XFER_MODE_INT_CHK_EN;
  494. host->intr_en |= MVSD_NOR_CARD_INT;
  495. } else {
  496. host->xfer_mode &= ~MVSD_XFER_MODE_INT_CHK_EN;
  497. host->intr_en &= ~MVSD_NOR_CARD_INT;
  498. }
  499. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  500. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  501. spin_unlock_irqrestore(&host->lock, flags);
  502. }
  503. static void mvsd_power_up(struct mvsd_host *host)
  504. {
  505. void __iomem *iobase = host->base;
  506. dev_dbg(host->dev, "power up\n");
  507. mvsd_write(MVSD_NOR_INTR_EN, 0);
  508. mvsd_write(MVSD_ERR_INTR_EN, 0);
  509. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  510. mvsd_write(MVSD_XFER_MODE, 0);
  511. mvsd_write(MVSD_NOR_STATUS_EN, 0xffff);
  512. mvsd_write(MVSD_ERR_STATUS_EN, 0xffff);
  513. mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
  514. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  515. }
  516. static void mvsd_power_down(struct mvsd_host *host)
  517. {
  518. void __iomem *iobase = host->base;
  519. dev_dbg(host->dev, "power down\n");
  520. mvsd_write(MVSD_NOR_INTR_EN, 0);
  521. mvsd_write(MVSD_ERR_INTR_EN, 0);
  522. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  523. mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
  524. mvsd_write(MVSD_NOR_STATUS_EN, 0);
  525. mvsd_write(MVSD_ERR_STATUS_EN, 0);
  526. mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
  527. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  528. }
  529. static void mvsd_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  530. {
  531. struct mvsd_host *host = mmc_priv(mmc);
  532. void __iomem *iobase = host->base;
  533. u32 ctrl_reg = 0;
  534. if (ios->power_mode == MMC_POWER_UP)
  535. mvsd_power_up(host);
  536. if (ios->clock == 0) {
  537. mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
  538. mvsd_write(MVSD_CLK_DIV, MVSD_BASE_DIV_MAX);
  539. host->clock = 0;
  540. dev_dbg(host->dev, "clock off\n");
  541. } else if (ios->clock != host->clock) {
  542. u32 m = DIV_ROUND_UP(host->base_clock, ios->clock) - 1;
  543. if (m > MVSD_BASE_DIV_MAX)
  544. m = MVSD_BASE_DIV_MAX;
  545. mvsd_write(MVSD_CLK_DIV, m);
  546. host->clock = ios->clock;
  547. host->ns_per_clk = 1000000000 / (host->base_clock / (m+1));
  548. dev_dbg(host->dev, "clock=%d (%d), div=0x%04x\n",
  549. ios->clock, host->base_clock / (m+1), m);
  550. }
  551. /* default transfer mode */
  552. ctrl_reg |= MVSD_HOST_CTRL_BIG_ENDIAN;
  553. ctrl_reg &= ~MVSD_HOST_CTRL_LSB_FIRST;
  554. /* default to maximum timeout */
  555. ctrl_reg |= MVSD_HOST_CTRL_TMOUT_MASK;
  556. ctrl_reg |= MVSD_HOST_CTRL_TMOUT_EN;
  557. if (ios->bus_mode == MMC_BUSMODE_PUSHPULL)
  558. ctrl_reg |= MVSD_HOST_CTRL_PUSH_PULL_EN;
  559. if (ios->bus_width == MMC_BUS_WIDTH_4)
  560. ctrl_reg |= MVSD_HOST_CTRL_DATA_WIDTH_4_BITS;
  561. /*
  562. * The HI_SPEED_EN bit is causing trouble with many (but not all)
  563. * high speed SD, SDHC and SDIO cards. Not enabling that bit
  564. * makes all cards work. So let's just ignore that bit for now
  565. * and revisit this issue if problems for not enabling this bit
  566. * are ever reported.
  567. */
  568. #if 0
  569. if (ios->timing == MMC_TIMING_MMC_HS ||
  570. ios->timing == MMC_TIMING_SD_HS)
  571. ctrl_reg |= MVSD_HOST_CTRL_HI_SPEED_EN;
  572. #endif
  573. host->ctrl = ctrl_reg;
  574. mvsd_write(MVSD_HOST_CTRL, ctrl_reg);
  575. dev_dbg(host->dev, "ctrl 0x%04x: %s %s %s\n", ctrl_reg,
  576. (ctrl_reg & MVSD_HOST_CTRL_PUSH_PULL_EN) ?
  577. "push-pull" : "open-drain",
  578. (ctrl_reg & MVSD_HOST_CTRL_DATA_WIDTH_4_BITS) ?
  579. "4bit-width" : "1bit-width",
  580. (ctrl_reg & MVSD_HOST_CTRL_HI_SPEED_EN) ?
  581. "high-speed" : "");
  582. if (ios->power_mode == MMC_POWER_OFF)
  583. mvsd_power_down(host);
  584. }
  585. static const struct mmc_host_ops mvsd_ops = {
  586. .request = mvsd_request,
  587. .get_ro = mmc_gpio_get_ro,
  588. .set_ios = mvsd_set_ios,
  589. .enable_sdio_irq = mvsd_enable_sdio_irq,
  590. };
  591. static void
  592. mv_conf_mbus_windows(struct mvsd_host *host,
  593. const struct mbus_dram_target_info *dram)
  594. {
  595. void __iomem *iobase = host->base;
  596. int i;
  597. for (i = 0; i < 4; i++) {
  598. writel(0, iobase + MVSD_WINDOW_CTRL(i));
  599. writel(0, iobase + MVSD_WINDOW_BASE(i));
  600. }
  601. for (i = 0; i < dram->num_cs; i++) {
  602. const struct mbus_dram_window *cs = dram->cs + i;
  603. writel(((cs->size - 1) & 0xffff0000) |
  604. (cs->mbus_attr << 8) |
  605. (dram->mbus_dram_target_id << 4) | 1,
  606. iobase + MVSD_WINDOW_CTRL(i));
  607. writel(cs->base, iobase + MVSD_WINDOW_BASE(i));
  608. }
  609. }
  610. static int mvsd_probe(struct platform_device *pdev)
  611. {
  612. struct device_node *np = pdev->dev.of_node;
  613. struct mmc_host *mmc = NULL;
  614. struct mvsd_host *host = NULL;
  615. const struct mbus_dram_target_info *dram;
  616. struct resource *r;
  617. int ret, irq;
  618. struct pinctrl *pinctrl;
  619. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  620. irq = platform_get_irq(pdev, 0);
  621. if (!r || irq < 0)
  622. return -ENXIO;
  623. mmc = mmc_alloc_host(sizeof(struct mvsd_host), &pdev->dev);
  624. if (!mmc) {
  625. ret = -ENOMEM;
  626. goto out;
  627. }
  628. host = mmc_priv(mmc);
  629. host->mmc = mmc;
  630. host->dev = &pdev->dev;
  631. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  632. if (IS_ERR(pinctrl))
  633. dev_warn(&pdev->dev, "no pins associated\n");
  634. /*
  635. * Some non-DT platforms do not pass a clock, and the clock
  636. * frequency is passed through platform_data. On DT platforms,
  637. * a clock must always be passed, even if there is no gatable
  638. * clock associated to the SDIO interface (it can simply be a
  639. * fixed rate clock).
  640. */
  641. host->clk = devm_clk_get(&pdev->dev, NULL);
  642. if (!IS_ERR(host->clk))
  643. clk_prepare_enable(host->clk);
  644. mmc->ops = &mvsd_ops;
  645. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  646. mmc->f_min = DIV_ROUND_UP(host->base_clock, MVSD_BASE_DIV_MAX);
  647. mmc->f_max = MVSD_CLOCKRATE_MAX;
  648. mmc->max_blk_size = 2048;
  649. mmc->max_blk_count = 65535;
  650. mmc->max_segs = 1;
  651. mmc->max_seg_size = mmc->max_blk_size * mmc->max_blk_count;
  652. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  653. if (np) {
  654. if (IS_ERR(host->clk)) {
  655. dev_err(&pdev->dev, "DT platforms must have a clock associated\n");
  656. ret = -EINVAL;
  657. goto out;
  658. }
  659. host->base_clock = clk_get_rate(host->clk) / 2;
  660. ret = mmc_of_parse(mmc);
  661. if (ret < 0)
  662. goto out;
  663. } else {
  664. const struct mvsdio_platform_data *mvsd_data;
  665. mvsd_data = pdev->dev.platform_data;
  666. if (!mvsd_data) {
  667. ret = -ENXIO;
  668. goto out;
  669. }
  670. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ |
  671. MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
  672. host->base_clock = mvsd_data->clock / 2;
  673. /* GPIO 0 regarded as invalid for backward compatibility */
  674. if (mvsd_data->gpio_card_detect &&
  675. gpio_is_valid(mvsd_data->gpio_card_detect)) {
  676. ret = mmc_gpio_request_cd(mmc,
  677. mvsd_data->gpio_card_detect,
  678. 0);
  679. if (ret)
  680. goto out;
  681. } else {
  682. mmc->caps |= MMC_CAP_NEEDS_POLL;
  683. }
  684. if (mvsd_data->gpio_write_protect &&
  685. gpio_is_valid(mvsd_data->gpio_write_protect))
  686. mmc_gpio_request_ro(mmc, mvsd_data->gpio_write_protect);
  687. }
  688. if (maxfreq)
  689. mmc->f_max = maxfreq;
  690. spin_lock_init(&host->lock);
  691. host->base = devm_ioremap_resource(&pdev->dev, r);
  692. if (IS_ERR(host->base)) {
  693. ret = PTR_ERR(host->base);
  694. goto out;
  695. }
  696. /* (Re-)program MBUS remapping windows if we are asked to. */
  697. dram = mv_mbus_dram_info();
  698. if (dram)
  699. mv_conf_mbus_windows(host, dram);
  700. mvsd_power_down(host);
  701. ret = devm_request_irq(&pdev->dev, irq, mvsd_irq, 0, DRIVER_NAME, host);
  702. if (ret) {
  703. dev_err(&pdev->dev, "cannot assign irq %d\n", irq);
  704. goto out;
  705. }
  706. setup_timer(&host->timer, mvsd_timeout_timer, (unsigned long)host);
  707. platform_set_drvdata(pdev, mmc);
  708. ret = mmc_add_host(mmc);
  709. if (ret)
  710. goto out;
  711. if (!(mmc->caps & MMC_CAP_NEEDS_POLL))
  712. dev_dbg(&pdev->dev, "using GPIO for card detection\n");
  713. else
  714. dev_dbg(&pdev->dev, "lacking card detect (fall back to polling)\n");
  715. return 0;
  716. out:
  717. if (mmc) {
  718. mmc_gpio_free_cd(mmc);
  719. mmc_gpio_free_ro(mmc);
  720. if (!IS_ERR(host->clk))
  721. clk_disable_unprepare(host->clk);
  722. mmc_free_host(mmc);
  723. }
  724. return ret;
  725. }
  726. static int mvsd_remove(struct platform_device *pdev)
  727. {
  728. struct mmc_host *mmc = platform_get_drvdata(pdev);
  729. struct mvsd_host *host = mmc_priv(mmc);
  730. mmc_gpio_free_cd(mmc);
  731. mmc_gpio_free_ro(mmc);
  732. mmc_remove_host(mmc);
  733. del_timer_sync(&host->timer);
  734. mvsd_power_down(host);
  735. if (!IS_ERR(host->clk))
  736. clk_disable_unprepare(host->clk);
  737. mmc_free_host(mmc);
  738. return 0;
  739. }
  740. static const struct of_device_id mvsdio_dt_ids[] = {
  741. { .compatible = "marvell,orion-sdio" },
  742. { /* sentinel */ }
  743. };
  744. MODULE_DEVICE_TABLE(of, mvsdio_dt_ids);
  745. static struct platform_driver mvsd_driver = {
  746. .probe = mvsd_probe,
  747. .remove = mvsd_remove,
  748. .driver = {
  749. .name = DRIVER_NAME,
  750. .of_match_table = mvsdio_dt_ids,
  751. },
  752. };
  753. module_platform_driver(mvsd_driver);
  754. /* maximum card clock frequency (default 50MHz) */
  755. module_param(maxfreq, int, 0);
  756. /* force PIO transfers all the time */
  757. module_param(nodma, int, 0);
  758. MODULE_AUTHOR("Maen Suleiman, Nicolas Pitre");
  759. MODULE_DESCRIPTION("Marvell MMC,SD,SDIO Host Controller driver");
  760. MODULE_LICENSE("GPL");
  761. MODULE_ALIAS("platform:mvsdio");