moxart-mmc.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * MOXA ART MMC host driver.
  3. *
  4. * Copyright (C) 2014 Jonas Jensen
  5. *
  6. * Jonas Jensen <jonas.jensen@gmail.com>
  7. *
  8. * Based on code from
  9. * Moxa Technologies Co., Ltd. <www.moxa.com>
  10. *
  11. * This file is licensed under the terms of the GNU General Public
  12. * License version 2. This program is licensed "as is" without any
  13. * warranty of any kind, whether express or implied.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/init.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/delay.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/blkdev.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/dmaengine.h>
  23. #include <linux/mmc/host.h>
  24. #include <linux/mmc/sd.h>
  25. #include <linux/sched.h>
  26. #include <linux/io.h>
  27. #include <linux/of_address.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/clk.h>
  30. #include <linux/bitops.h>
  31. #include <linux/of_dma.h>
  32. #include <linux/spinlock.h>
  33. #define REG_COMMAND 0
  34. #define REG_ARGUMENT 4
  35. #define REG_RESPONSE0 8
  36. #define REG_RESPONSE1 12
  37. #define REG_RESPONSE2 16
  38. #define REG_RESPONSE3 20
  39. #define REG_RESPONSE_COMMAND 24
  40. #define REG_DATA_CONTROL 28
  41. #define REG_DATA_TIMER 32
  42. #define REG_DATA_LENGTH 36
  43. #define REG_STATUS 40
  44. #define REG_CLEAR 44
  45. #define REG_INTERRUPT_MASK 48
  46. #define REG_POWER_CONTROL 52
  47. #define REG_CLOCK_CONTROL 56
  48. #define REG_BUS_WIDTH 60
  49. #define REG_DATA_WINDOW 64
  50. #define REG_FEATURE 68
  51. #define REG_REVISION 72
  52. /* REG_COMMAND */
  53. #define CMD_SDC_RESET BIT(10)
  54. #define CMD_EN BIT(9)
  55. #define CMD_APP_CMD BIT(8)
  56. #define CMD_LONG_RSP BIT(7)
  57. #define CMD_NEED_RSP BIT(6)
  58. #define CMD_IDX_MASK 0x3f
  59. /* REG_RESPONSE_COMMAND */
  60. #define RSP_CMD_APP BIT(6)
  61. #define RSP_CMD_IDX_MASK 0x3f
  62. /* REG_DATA_CONTROL */
  63. #define DCR_DATA_FIFO_RESET BIT(8)
  64. #define DCR_DATA_THRES BIT(7)
  65. #define DCR_DATA_EN BIT(6)
  66. #define DCR_DMA_EN BIT(5)
  67. #define DCR_DATA_WRITE BIT(4)
  68. #define DCR_BLK_SIZE 0x0f
  69. /* REG_DATA_LENGTH */
  70. #define DATA_LEN_MASK 0xffffff
  71. /* REG_STATUS */
  72. #define WRITE_PROT BIT(12)
  73. #define CARD_DETECT BIT(11)
  74. /* 1-10 below can be sent to either registers, interrupt or clear. */
  75. #define CARD_CHANGE BIT(10)
  76. #define FIFO_ORUN BIT(9)
  77. #define FIFO_URUN BIT(8)
  78. #define DATA_END BIT(7)
  79. #define CMD_SENT BIT(6)
  80. #define DATA_CRC_OK BIT(5)
  81. #define RSP_CRC_OK BIT(4)
  82. #define DATA_TIMEOUT BIT(3)
  83. #define RSP_TIMEOUT BIT(2)
  84. #define DATA_CRC_FAIL BIT(1)
  85. #define RSP_CRC_FAIL BIT(0)
  86. #define MASK_RSP (RSP_TIMEOUT | RSP_CRC_FAIL | \
  87. RSP_CRC_OK | CARD_DETECT | CMD_SENT)
  88. #define MASK_DATA (DATA_CRC_OK | DATA_END | \
  89. DATA_CRC_FAIL | DATA_TIMEOUT)
  90. #define MASK_INTR_PIO (FIFO_URUN | FIFO_ORUN | CARD_CHANGE)
  91. /* REG_POWER_CONTROL */
  92. #define SD_POWER_ON BIT(4)
  93. #define SD_POWER_MASK 0x0f
  94. /* REG_CLOCK_CONTROL */
  95. #define CLK_HISPD BIT(9)
  96. #define CLK_OFF BIT(8)
  97. #define CLK_SD BIT(7)
  98. #define CLK_DIV_MASK 0x7f
  99. /* REG_BUS_WIDTH */
  100. #define BUS_WIDTH_8 BIT(2)
  101. #define BUS_WIDTH_4 BIT(1)
  102. #define BUS_WIDTH_1 BIT(0)
  103. #define MMC_VDD_360 23
  104. #define MIN_POWER (MMC_VDD_360 - SD_POWER_MASK)
  105. #define MAX_RETRIES 500000
  106. struct moxart_host {
  107. spinlock_t lock;
  108. void __iomem *base;
  109. phys_addr_t reg_phys;
  110. struct dma_chan *dma_chan_tx;
  111. struct dma_chan *dma_chan_rx;
  112. struct dma_async_tx_descriptor *tx_desc;
  113. struct mmc_host *mmc;
  114. struct mmc_request *mrq;
  115. struct scatterlist *cur_sg;
  116. struct completion dma_complete;
  117. struct completion pio_complete;
  118. u32 num_sg;
  119. u32 data_remain;
  120. u32 data_len;
  121. u32 fifo_width;
  122. u32 timeout;
  123. u32 rate;
  124. long sysclk;
  125. bool have_dma;
  126. bool is_removed;
  127. };
  128. static inline void moxart_init_sg(struct moxart_host *host,
  129. struct mmc_data *data)
  130. {
  131. host->cur_sg = data->sg;
  132. host->num_sg = data->sg_len;
  133. host->data_remain = host->cur_sg->length;
  134. if (host->data_remain > host->data_len)
  135. host->data_remain = host->data_len;
  136. }
  137. static inline int moxart_next_sg(struct moxart_host *host)
  138. {
  139. int remain;
  140. struct mmc_data *data = host->mrq->cmd->data;
  141. host->cur_sg++;
  142. host->num_sg--;
  143. if (host->num_sg > 0) {
  144. host->data_remain = host->cur_sg->length;
  145. remain = host->data_len - data->bytes_xfered;
  146. if (remain > 0 && remain < host->data_remain)
  147. host->data_remain = remain;
  148. }
  149. return host->num_sg;
  150. }
  151. static int moxart_wait_for_status(struct moxart_host *host,
  152. u32 mask, u32 *status)
  153. {
  154. int ret = -ETIMEDOUT;
  155. u32 i;
  156. for (i = 0; i < MAX_RETRIES; i++) {
  157. *status = readl(host->base + REG_STATUS);
  158. if (!(*status & mask)) {
  159. udelay(5);
  160. continue;
  161. }
  162. writel(*status & mask, host->base + REG_CLEAR);
  163. ret = 0;
  164. break;
  165. }
  166. if (ret)
  167. dev_err(mmc_dev(host->mmc), "timed out waiting for status\n");
  168. return ret;
  169. }
  170. static void moxart_send_command(struct moxart_host *host,
  171. struct mmc_command *cmd)
  172. {
  173. u32 status, cmdctrl;
  174. writel(RSP_TIMEOUT | RSP_CRC_OK |
  175. RSP_CRC_FAIL | CMD_SENT, host->base + REG_CLEAR);
  176. writel(cmd->arg, host->base + REG_ARGUMENT);
  177. cmdctrl = cmd->opcode & CMD_IDX_MASK;
  178. if (cmdctrl == SD_APP_SET_BUS_WIDTH || cmdctrl == SD_APP_OP_COND ||
  179. cmdctrl == SD_APP_SEND_SCR || cmdctrl == SD_APP_SD_STATUS ||
  180. cmdctrl == SD_APP_SEND_NUM_WR_BLKS)
  181. cmdctrl |= CMD_APP_CMD;
  182. if (cmd->flags & MMC_RSP_PRESENT)
  183. cmdctrl |= CMD_NEED_RSP;
  184. if (cmd->flags & MMC_RSP_136)
  185. cmdctrl |= CMD_LONG_RSP;
  186. writel(cmdctrl | CMD_EN, host->base + REG_COMMAND);
  187. if (moxart_wait_for_status(host, MASK_RSP, &status) == -ETIMEDOUT)
  188. cmd->error = -ETIMEDOUT;
  189. if (status & RSP_TIMEOUT) {
  190. cmd->error = -ETIMEDOUT;
  191. return;
  192. }
  193. if (status & RSP_CRC_FAIL) {
  194. cmd->error = -EIO;
  195. return;
  196. }
  197. if (status & RSP_CRC_OK) {
  198. if (cmd->flags & MMC_RSP_136) {
  199. cmd->resp[3] = readl(host->base + REG_RESPONSE0);
  200. cmd->resp[2] = readl(host->base + REG_RESPONSE1);
  201. cmd->resp[1] = readl(host->base + REG_RESPONSE2);
  202. cmd->resp[0] = readl(host->base + REG_RESPONSE3);
  203. } else {
  204. cmd->resp[0] = readl(host->base + REG_RESPONSE0);
  205. }
  206. }
  207. }
  208. static void moxart_dma_complete(void *param)
  209. {
  210. struct moxart_host *host = param;
  211. complete(&host->dma_complete);
  212. }
  213. static void moxart_transfer_dma(struct mmc_data *data, struct moxart_host *host)
  214. {
  215. u32 len, dir_data, dir_slave;
  216. unsigned long dma_time;
  217. struct dma_async_tx_descriptor *desc = NULL;
  218. struct dma_chan *dma_chan;
  219. if (host->data_len == data->bytes_xfered)
  220. return;
  221. if (data->flags & MMC_DATA_WRITE) {
  222. dma_chan = host->dma_chan_tx;
  223. dir_data = DMA_TO_DEVICE;
  224. dir_slave = DMA_MEM_TO_DEV;
  225. } else {
  226. dma_chan = host->dma_chan_rx;
  227. dir_data = DMA_FROM_DEVICE;
  228. dir_slave = DMA_DEV_TO_MEM;
  229. }
  230. len = dma_map_sg(dma_chan->device->dev, data->sg,
  231. data->sg_len, dir_data);
  232. if (len > 0) {
  233. desc = dmaengine_prep_slave_sg(dma_chan, data->sg,
  234. len, dir_slave,
  235. DMA_PREP_INTERRUPT |
  236. DMA_CTRL_ACK);
  237. } else {
  238. dev_err(mmc_dev(host->mmc), "dma_map_sg returned zero length\n");
  239. }
  240. if (desc) {
  241. host->tx_desc = desc;
  242. desc->callback = moxart_dma_complete;
  243. desc->callback_param = host;
  244. dmaengine_submit(desc);
  245. dma_async_issue_pending(dma_chan);
  246. }
  247. data->bytes_xfered += host->data_remain;
  248. dma_time = wait_for_completion_interruptible_timeout(
  249. &host->dma_complete, host->timeout);
  250. dma_unmap_sg(dma_chan->device->dev,
  251. data->sg, data->sg_len,
  252. dir_data);
  253. }
  254. static void moxart_transfer_pio(struct moxart_host *host)
  255. {
  256. struct mmc_data *data = host->mrq->cmd->data;
  257. u32 *sgp, len = 0, remain, status;
  258. if (host->data_len == data->bytes_xfered)
  259. return;
  260. sgp = sg_virt(host->cur_sg);
  261. remain = host->data_remain;
  262. if (data->flags & MMC_DATA_WRITE) {
  263. while (remain > 0) {
  264. if (moxart_wait_for_status(host, FIFO_URUN, &status)
  265. == -ETIMEDOUT) {
  266. data->error = -ETIMEDOUT;
  267. complete(&host->pio_complete);
  268. return;
  269. }
  270. for (len = 0; len < remain && len < host->fifo_width;) {
  271. iowrite32(*sgp, host->base + REG_DATA_WINDOW);
  272. sgp++;
  273. len += 4;
  274. }
  275. remain -= len;
  276. }
  277. } else {
  278. while (remain > 0) {
  279. if (moxart_wait_for_status(host, FIFO_ORUN, &status)
  280. == -ETIMEDOUT) {
  281. data->error = -ETIMEDOUT;
  282. complete(&host->pio_complete);
  283. return;
  284. }
  285. for (len = 0; len < remain && len < host->fifo_width;) {
  286. /* SCR data must be read in big endian. */
  287. if (data->mrq->cmd->opcode == SD_APP_SEND_SCR)
  288. *sgp = ioread32be(host->base +
  289. REG_DATA_WINDOW);
  290. else
  291. *sgp = ioread32(host->base +
  292. REG_DATA_WINDOW);
  293. sgp++;
  294. len += 4;
  295. }
  296. remain -= len;
  297. }
  298. }
  299. data->bytes_xfered += host->data_remain - remain;
  300. host->data_remain = remain;
  301. if (host->data_len != data->bytes_xfered)
  302. moxart_next_sg(host);
  303. else
  304. complete(&host->pio_complete);
  305. }
  306. static void moxart_prepare_data(struct moxart_host *host)
  307. {
  308. struct mmc_data *data = host->mrq->cmd->data;
  309. u32 datactrl;
  310. int blksz_bits;
  311. if (!data)
  312. return;
  313. host->data_len = data->blocks * data->blksz;
  314. blksz_bits = ffs(data->blksz) - 1;
  315. BUG_ON(1 << blksz_bits != data->blksz);
  316. moxart_init_sg(host, data);
  317. datactrl = DCR_DATA_EN | (blksz_bits & DCR_BLK_SIZE);
  318. if (data->flags & MMC_DATA_WRITE)
  319. datactrl |= DCR_DATA_WRITE;
  320. if ((host->data_len > host->fifo_width) && host->have_dma)
  321. datactrl |= DCR_DMA_EN;
  322. writel(DCR_DATA_FIFO_RESET, host->base + REG_DATA_CONTROL);
  323. writel(MASK_DATA | FIFO_URUN | FIFO_ORUN, host->base + REG_CLEAR);
  324. writel(host->rate, host->base + REG_DATA_TIMER);
  325. writel(host->data_len, host->base + REG_DATA_LENGTH);
  326. writel(datactrl, host->base + REG_DATA_CONTROL);
  327. }
  328. static void moxart_request(struct mmc_host *mmc, struct mmc_request *mrq)
  329. {
  330. struct moxart_host *host = mmc_priv(mmc);
  331. unsigned long pio_time, flags;
  332. u32 status;
  333. spin_lock_irqsave(&host->lock, flags);
  334. init_completion(&host->dma_complete);
  335. init_completion(&host->pio_complete);
  336. host->mrq = mrq;
  337. if (readl(host->base + REG_STATUS) & CARD_DETECT) {
  338. mrq->cmd->error = -ETIMEDOUT;
  339. goto request_done;
  340. }
  341. moxart_prepare_data(host);
  342. moxart_send_command(host, host->mrq->cmd);
  343. if (mrq->cmd->data) {
  344. if ((host->data_len > host->fifo_width) && host->have_dma) {
  345. writel(CARD_CHANGE, host->base + REG_INTERRUPT_MASK);
  346. spin_unlock_irqrestore(&host->lock, flags);
  347. moxart_transfer_dma(mrq->cmd->data, host);
  348. spin_lock_irqsave(&host->lock, flags);
  349. } else {
  350. writel(MASK_INTR_PIO, host->base + REG_INTERRUPT_MASK);
  351. spin_unlock_irqrestore(&host->lock, flags);
  352. /* PIO transfers start from interrupt. */
  353. pio_time = wait_for_completion_interruptible_timeout(
  354. &host->pio_complete, host->timeout);
  355. spin_lock_irqsave(&host->lock, flags);
  356. }
  357. if (host->is_removed) {
  358. dev_err(mmc_dev(host->mmc), "card removed\n");
  359. mrq->cmd->error = -ETIMEDOUT;
  360. goto request_done;
  361. }
  362. if (moxart_wait_for_status(host, MASK_DATA, &status)
  363. == -ETIMEDOUT) {
  364. mrq->cmd->data->error = -ETIMEDOUT;
  365. goto request_done;
  366. }
  367. if (status & DATA_CRC_FAIL)
  368. mrq->cmd->data->error = -ETIMEDOUT;
  369. if (mrq->cmd->data->stop)
  370. moxart_send_command(host, mrq->cmd->data->stop);
  371. }
  372. request_done:
  373. spin_unlock_irqrestore(&host->lock, flags);
  374. mmc_request_done(host->mmc, mrq);
  375. }
  376. static irqreturn_t moxart_irq(int irq, void *devid)
  377. {
  378. struct moxart_host *host = (struct moxart_host *)devid;
  379. u32 status;
  380. unsigned long flags;
  381. spin_lock_irqsave(&host->lock, flags);
  382. status = readl(host->base + REG_STATUS);
  383. if (status & CARD_CHANGE) {
  384. host->is_removed = status & CARD_DETECT;
  385. if (host->is_removed && host->have_dma) {
  386. dmaengine_terminate_all(host->dma_chan_tx);
  387. dmaengine_terminate_all(host->dma_chan_rx);
  388. }
  389. host->mrq = NULL;
  390. writel(MASK_INTR_PIO, host->base + REG_CLEAR);
  391. writel(CARD_CHANGE, host->base + REG_INTERRUPT_MASK);
  392. mmc_detect_change(host->mmc, 0);
  393. }
  394. if (status & (FIFO_ORUN | FIFO_URUN) && host->mrq)
  395. moxart_transfer_pio(host);
  396. spin_unlock_irqrestore(&host->lock, flags);
  397. return IRQ_HANDLED;
  398. }
  399. static void moxart_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  400. {
  401. struct moxart_host *host = mmc_priv(mmc);
  402. unsigned long flags;
  403. u8 power, div;
  404. u32 ctrl;
  405. spin_lock_irqsave(&host->lock, flags);
  406. if (ios->clock) {
  407. for (div = 0; div < CLK_DIV_MASK; ++div) {
  408. if (ios->clock >= host->sysclk / (2 * (div + 1)))
  409. break;
  410. }
  411. ctrl = CLK_SD | div;
  412. host->rate = host->sysclk / (2 * (div + 1));
  413. if (host->rate > host->sysclk)
  414. ctrl |= CLK_HISPD;
  415. writel(ctrl, host->base + REG_CLOCK_CONTROL);
  416. }
  417. if (ios->power_mode == MMC_POWER_OFF) {
  418. writel(readl(host->base + REG_POWER_CONTROL) & ~SD_POWER_ON,
  419. host->base + REG_POWER_CONTROL);
  420. } else {
  421. if (ios->vdd < MIN_POWER)
  422. power = 0;
  423. else
  424. power = ios->vdd - MIN_POWER;
  425. writel(SD_POWER_ON | (u32) power,
  426. host->base + REG_POWER_CONTROL);
  427. }
  428. switch (ios->bus_width) {
  429. case MMC_BUS_WIDTH_4:
  430. writel(BUS_WIDTH_4, host->base + REG_BUS_WIDTH);
  431. break;
  432. case MMC_BUS_WIDTH_8:
  433. writel(BUS_WIDTH_8, host->base + REG_BUS_WIDTH);
  434. break;
  435. default:
  436. writel(BUS_WIDTH_1, host->base + REG_BUS_WIDTH);
  437. break;
  438. }
  439. spin_unlock_irqrestore(&host->lock, flags);
  440. }
  441. static int moxart_get_ro(struct mmc_host *mmc)
  442. {
  443. struct moxart_host *host = mmc_priv(mmc);
  444. return !!(readl(host->base + REG_STATUS) & WRITE_PROT);
  445. }
  446. static struct mmc_host_ops moxart_ops = {
  447. .request = moxart_request,
  448. .set_ios = moxart_set_ios,
  449. .get_ro = moxart_get_ro,
  450. };
  451. static int moxart_probe(struct platform_device *pdev)
  452. {
  453. struct device *dev = &pdev->dev;
  454. struct device_node *node = dev->of_node;
  455. struct resource res_mmc;
  456. struct mmc_host *mmc;
  457. struct moxart_host *host = NULL;
  458. struct dma_slave_config cfg;
  459. struct clk *clk;
  460. void __iomem *reg_mmc;
  461. dma_cap_mask_t mask;
  462. int irq, ret;
  463. u32 i;
  464. mmc = mmc_alloc_host(sizeof(struct moxart_host), dev);
  465. if (!mmc) {
  466. dev_err(dev, "mmc_alloc_host failed\n");
  467. ret = -ENOMEM;
  468. goto out;
  469. }
  470. ret = of_address_to_resource(node, 0, &res_mmc);
  471. if (ret) {
  472. dev_err(dev, "of_address_to_resource failed\n");
  473. goto out;
  474. }
  475. irq = irq_of_parse_and_map(node, 0);
  476. if (irq <= 0) {
  477. dev_err(dev, "irq_of_parse_and_map failed\n");
  478. ret = -EINVAL;
  479. goto out;
  480. }
  481. clk = of_clk_get(node, 0);
  482. if (IS_ERR(clk)) {
  483. dev_err(dev, "of_clk_get failed\n");
  484. ret = PTR_ERR(clk);
  485. goto out;
  486. }
  487. reg_mmc = devm_ioremap_resource(dev, &res_mmc);
  488. if (IS_ERR(reg_mmc)) {
  489. ret = PTR_ERR(reg_mmc);
  490. goto out;
  491. }
  492. mmc_of_parse(mmc);
  493. dma_cap_zero(mask);
  494. dma_cap_set(DMA_SLAVE, mask);
  495. host = mmc_priv(mmc);
  496. host->mmc = mmc;
  497. host->base = reg_mmc;
  498. host->reg_phys = res_mmc.start;
  499. host->timeout = msecs_to_jiffies(1000);
  500. host->sysclk = clk_get_rate(clk);
  501. host->fifo_width = readl(host->base + REG_FEATURE) << 2;
  502. host->dma_chan_tx = of_dma_request_slave_channel(node, "tx");
  503. host->dma_chan_rx = of_dma_request_slave_channel(node, "rx");
  504. spin_lock_init(&host->lock);
  505. mmc->ops = &moxart_ops;
  506. mmc->f_max = DIV_ROUND_CLOSEST(host->sysclk, 2);
  507. mmc->f_min = DIV_ROUND_CLOSEST(host->sysclk, CLK_DIV_MASK * 2);
  508. mmc->ocr_avail = 0xffff00; /* Support 2.0v - 3.6v power. */
  509. if (IS_ERR(host->dma_chan_tx) || IS_ERR(host->dma_chan_rx)) {
  510. dev_dbg(dev, "PIO mode transfer enabled\n");
  511. host->have_dma = false;
  512. } else {
  513. dev_dbg(dev, "DMA channels found (%p,%p)\n",
  514. host->dma_chan_tx, host->dma_chan_rx);
  515. host->have_dma = true;
  516. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  517. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  518. cfg.direction = DMA_MEM_TO_DEV;
  519. cfg.src_addr = 0;
  520. cfg.dst_addr = host->reg_phys + REG_DATA_WINDOW;
  521. dmaengine_slave_config(host->dma_chan_tx, &cfg);
  522. cfg.direction = DMA_DEV_TO_MEM;
  523. cfg.src_addr = host->reg_phys + REG_DATA_WINDOW;
  524. cfg.dst_addr = 0;
  525. dmaengine_slave_config(host->dma_chan_rx, &cfg);
  526. }
  527. switch ((readl(host->base + REG_BUS_WIDTH) >> 3) & 3) {
  528. case 1:
  529. mmc->caps |= MMC_CAP_4_BIT_DATA;
  530. break;
  531. case 2:
  532. mmc->caps |= MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA;
  533. break;
  534. default:
  535. break;
  536. }
  537. writel(0, host->base + REG_INTERRUPT_MASK);
  538. writel(CMD_SDC_RESET, host->base + REG_COMMAND);
  539. for (i = 0; i < MAX_RETRIES; i++) {
  540. if (!(readl(host->base + REG_COMMAND) & CMD_SDC_RESET))
  541. break;
  542. udelay(5);
  543. }
  544. ret = devm_request_irq(dev, irq, moxart_irq, 0, "moxart-mmc", host);
  545. if (ret)
  546. goto out;
  547. dev_set_drvdata(dev, mmc);
  548. mmc_add_host(mmc);
  549. dev_dbg(dev, "IRQ=%d, FIFO is %d bytes\n", irq, host->fifo_width);
  550. return 0;
  551. out:
  552. if (mmc)
  553. mmc_free_host(mmc);
  554. return ret;
  555. }
  556. static int moxart_remove(struct platform_device *pdev)
  557. {
  558. struct mmc_host *mmc = dev_get_drvdata(&pdev->dev);
  559. struct moxart_host *host = mmc_priv(mmc);
  560. dev_set_drvdata(&pdev->dev, NULL);
  561. if (mmc) {
  562. if (!IS_ERR(host->dma_chan_tx))
  563. dma_release_channel(host->dma_chan_tx);
  564. if (!IS_ERR(host->dma_chan_rx))
  565. dma_release_channel(host->dma_chan_rx);
  566. mmc_remove_host(mmc);
  567. mmc_free_host(mmc);
  568. writel(0, host->base + REG_INTERRUPT_MASK);
  569. writel(0, host->base + REG_POWER_CONTROL);
  570. writel(readl(host->base + REG_CLOCK_CONTROL) | CLK_OFF,
  571. host->base + REG_CLOCK_CONTROL);
  572. }
  573. kfree(host);
  574. return 0;
  575. }
  576. static const struct of_device_id moxart_mmc_match[] = {
  577. { .compatible = "moxa,moxart-mmc" },
  578. { .compatible = "faraday,ftsdc010" },
  579. { }
  580. };
  581. static struct platform_driver moxart_mmc_driver = {
  582. .probe = moxart_probe,
  583. .remove = moxart_remove,
  584. .driver = {
  585. .name = "mmc-moxart",
  586. .of_match_table = moxart_mmc_match,
  587. },
  588. };
  589. module_platform_driver(moxart_mmc_driver);
  590. MODULE_ALIAS("platform:mmc-moxart");
  591. MODULE_DESCRIPTION("MOXA ART MMC driver");
  592. MODULE_LICENSE("GPL v2");
  593. MODULE_AUTHOR("Jonas Jensen <jonas.jensen@gmail.com>");