dw_mmc-exynos.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * Exynos Specific Extensions for Synopsys DW Multimedia Card Interface driver
  3. *
  4. * Copyright (C) 2012, Samsung Electronics Co., Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/mmc/host.h>
  15. #include <linux/mmc/dw_mmc.h>
  16. #include <linux/mmc/mmc.h>
  17. #include <linux/of.h>
  18. #include <linux/of_gpio.h>
  19. #include <linux/slab.h>
  20. #include "dw_mmc.h"
  21. #include "dw_mmc-pltfm.h"
  22. #define NUM_PINS(x) (x + 2)
  23. #define SDMMC_CLKSEL 0x09C
  24. #define SDMMC_CLKSEL64 0x0A8
  25. #define SDMMC_CLKSEL_CCLK_SAMPLE(x) (((x) & 7) << 0)
  26. #define SDMMC_CLKSEL_CCLK_DRIVE(x) (((x) & 7) << 16)
  27. #define SDMMC_CLKSEL_CCLK_DIVIDER(x) (((x) & 7) << 24)
  28. #define SDMMC_CLKSEL_GET_DRV_WD3(x) (((x) >> 16) & 0x7)
  29. #define SDMMC_CLKSEL_TIMING(x, y, z) (SDMMC_CLKSEL_CCLK_SAMPLE(x) | \
  30. SDMMC_CLKSEL_CCLK_DRIVE(y) | \
  31. SDMMC_CLKSEL_CCLK_DIVIDER(z))
  32. #define SDMMC_CLKSEL_WAKEUP_INT BIT(11)
  33. #define EXYNOS4210_FIXED_CIU_CLK_DIV 2
  34. #define EXYNOS4412_FIXED_CIU_CLK_DIV 4
  35. /* Block number in eMMC */
  36. #define DWMCI_BLOCK_NUM 0xFFFFFFFF
  37. #define SDMMC_EMMCP_BASE 0x1000
  38. #define SDMMC_MPSECURITY (SDMMC_EMMCP_BASE + 0x0010)
  39. #define SDMMC_MPSBEGIN0 (SDMMC_EMMCP_BASE + 0x0200)
  40. #define SDMMC_MPSEND0 (SDMMC_EMMCP_BASE + 0x0204)
  41. #define SDMMC_MPSCTRL0 (SDMMC_EMMCP_BASE + 0x020C)
  42. /* SMU control bits */
  43. #define DWMCI_MPSCTRL_SECURE_READ_BIT BIT(7)
  44. #define DWMCI_MPSCTRL_SECURE_WRITE_BIT BIT(6)
  45. #define DWMCI_MPSCTRL_NON_SECURE_READ_BIT BIT(5)
  46. #define DWMCI_MPSCTRL_NON_SECURE_WRITE_BIT BIT(4)
  47. #define DWMCI_MPSCTRL_USE_FUSE_KEY BIT(3)
  48. #define DWMCI_MPSCTRL_ECB_MODE BIT(2)
  49. #define DWMCI_MPSCTRL_ENCRYPTION BIT(1)
  50. #define DWMCI_MPSCTRL_VALID BIT(0)
  51. #define EXYNOS_CCLKIN_MIN 50000000 /* unit: HZ */
  52. /* Variations in Exynos specific dw-mshc controller */
  53. enum dw_mci_exynos_type {
  54. DW_MCI_TYPE_EXYNOS4210,
  55. DW_MCI_TYPE_EXYNOS4412,
  56. DW_MCI_TYPE_EXYNOS5250,
  57. DW_MCI_TYPE_EXYNOS5420,
  58. DW_MCI_TYPE_EXYNOS5420_SMU,
  59. DW_MCI_TYPE_EXYNOS7,
  60. DW_MCI_TYPE_EXYNOS7_SMU,
  61. };
  62. /* Exynos implementation specific driver private data */
  63. struct dw_mci_exynos_priv_data {
  64. enum dw_mci_exynos_type ctrl_type;
  65. u8 ciu_div;
  66. u32 sdr_timing;
  67. u32 ddr_timing;
  68. u32 cur_speed;
  69. };
  70. static struct dw_mci_exynos_compatible {
  71. char *compatible;
  72. enum dw_mci_exynos_type ctrl_type;
  73. } exynos_compat[] = {
  74. {
  75. .compatible = "samsung,exynos4210-dw-mshc",
  76. .ctrl_type = DW_MCI_TYPE_EXYNOS4210,
  77. }, {
  78. .compatible = "samsung,exynos4412-dw-mshc",
  79. .ctrl_type = DW_MCI_TYPE_EXYNOS4412,
  80. }, {
  81. .compatible = "samsung,exynos5250-dw-mshc",
  82. .ctrl_type = DW_MCI_TYPE_EXYNOS5250,
  83. }, {
  84. .compatible = "samsung,exynos5420-dw-mshc",
  85. .ctrl_type = DW_MCI_TYPE_EXYNOS5420,
  86. }, {
  87. .compatible = "samsung,exynos5420-dw-mshc-smu",
  88. .ctrl_type = DW_MCI_TYPE_EXYNOS5420_SMU,
  89. }, {
  90. .compatible = "samsung,exynos7-dw-mshc",
  91. .ctrl_type = DW_MCI_TYPE_EXYNOS7,
  92. }, {
  93. .compatible = "samsung,exynos7-dw-mshc-smu",
  94. .ctrl_type = DW_MCI_TYPE_EXYNOS7_SMU,
  95. },
  96. };
  97. static int dw_mci_exynos_priv_init(struct dw_mci *host)
  98. {
  99. struct dw_mci_exynos_priv_data *priv = host->priv;
  100. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS5420_SMU ||
  101. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) {
  102. mci_writel(host, MPSBEGIN0, 0);
  103. mci_writel(host, MPSEND0, DWMCI_BLOCK_NUM);
  104. mci_writel(host, MPSCTRL0, DWMCI_MPSCTRL_SECURE_WRITE_BIT |
  105. DWMCI_MPSCTRL_NON_SECURE_READ_BIT |
  106. DWMCI_MPSCTRL_VALID |
  107. DWMCI_MPSCTRL_NON_SECURE_WRITE_BIT);
  108. }
  109. return 0;
  110. }
  111. static int dw_mci_exynos_setup_clock(struct dw_mci *host)
  112. {
  113. struct dw_mci_exynos_priv_data *priv = host->priv;
  114. unsigned long rate = clk_get_rate(host->ciu_clk);
  115. host->bus_hz = rate / (priv->ciu_div + 1);
  116. return 0;
  117. }
  118. #ifdef CONFIG_PM_SLEEP
  119. static int dw_mci_exynos_suspend(struct device *dev)
  120. {
  121. struct dw_mci *host = dev_get_drvdata(dev);
  122. return dw_mci_suspend(host);
  123. }
  124. static int dw_mci_exynos_resume(struct device *dev)
  125. {
  126. struct dw_mci *host = dev_get_drvdata(dev);
  127. dw_mci_exynos_priv_init(host);
  128. return dw_mci_resume(host);
  129. }
  130. /**
  131. * dw_mci_exynos_resume_noirq - Exynos-specific resume code
  132. *
  133. * On exynos5420 there is a silicon errata that will sometimes leave the
  134. * WAKEUP_INT bit in the CLKSEL register asserted. This bit is 1 to indicate
  135. * that it fired and we can clear it by writing a 1 back. Clear it to prevent
  136. * interrupts from going off constantly.
  137. *
  138. * We run this code on all exynos variants because it doesn't hurt.
  139. */
  140. static int dw_mci_exynos_resume_noirq(struct device *dev)
  141. {
  142. struct dw_mci *host = dev_get_drvdata(dev);
  143. struct dw_mci_exynos_priv_data *priv = host->priv;
  144. u32 clksel;
  145. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  146. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  147. clksel = mci_readl(host, CLKSEL64);
  148. else
  149. clksel = mci_readl(host, CLKSEL);
  150. if (clksel & SDMMC_CLKSEL_WAKEUP_INT) {
  151. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  152. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  153. mci_writel(host, CLKSEL64, clksel);
  154. else
  155. mci_writel(host, CLKSEL, clksel);
  156. }
  157. return 0;
  158. }
  159. #else
  160. #define dw_mci_exynos_suspend NULL
  161. #define dw_mci_exynos_resume NULL
  162. #define dw_mci_exynos_resume_noirq NULL
  163. #endif /* CONFIG_PM_SLEEP */
  164. static void dw_mci_exynos_prepare_command(struct dw_mci *host, u32 *cmdr)
  165. {
  166. struct dw_mci_exynos_priv_data *priv = host->priv;
  167. /*
  168. * Exynos4412 and Exynos5250 extends the use of CMD register with the
  169. * use of bit 29 (which is reserved on standard MSHC controllers) for
  170. * optionally bypassing the HOLD register for command and data. The
  171. * HOLD register should be bypassed in case there is no phase shift
  172. * applied on CMD/DATA that is sent to the card.
  173. */
  174. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  175. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) {
  176. if (SDMMC_CLKSEL_GET_DRV_WD3(mci_readl(host, CLKSEL64)))
  177. *cmdr |= SDMMC_CMD_USE_HOLD_REG;
  178. } else {
  179. if (SDMMC_CLKSEL_GET_DRV_WD3(mci_readl(host, CLKSEL)))
  180. *cmdr |= SDMMC_CMD_USE_HOLD_REG;
  181. }
  182. }
  183. static void dw_mci_exynos_set_ios(struct dw_mci *host, struct mmc_ios *ios)
  184. {
  185. struct dw_mci_exynos_priv_data *priv = host->priv;
  186. unsigned int wanted = ios->clock;
  187. unsigned long actual;
  188. u8 div = priv->ciu_div + 1;
  189. if (ios->timing == MMC_TIMING_MMC_DDR52) {
  190. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  191. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  192. mci_writel(host, CLKSEL64, priv->ddr_timing);
  193. else
  194. mci_writel(host, CLKSEL, priv->ddr_timing);
  195. /* Should be double rate for DDR mode */
  196. if (ios->bus_width == MMC_BUS_WIDTH_8)
  197. wanted <<= 1;
  198. } else {
  199. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  200. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  201. mci_writel(host, CLKSEL64, priv->sdr_timing);
  202. else
  203. mci_writel(host, CLKSEL, priv->sdr_timing);
  204. }
  205. /* Don't care if wanted clock is zero */
  206. if (!wanted)
  207. return;
  208. /* Guaranteed minimum frequency for cclkin */
  209. if (wanted < EXYNOS_CCLKIN_MIN)
  210. wanted = EXYNOS_CCLKIN_MIN;
  211. if (wanted != priv->cur_speed) {
  212. int ret = clk_set_rate(host->ciu_clk, wanted * div);
  213. if (ret)
  214. dev_warn(host->dev,
  215. "failed to set clk-rate %u error: %d\n",
  216. wanted * div, ret);
  217. actual = clk_get_rate(host->ciu_clk);
  218. host->bus_hz = actual / div;
  219. priv->cur_speed = wanted;
  220. host->current_speed = 0;
  221. }
  222. }
  223. static int dw_mci_exynos_parse_dt(struct dw_mci *host)
  224. {
  225. struct dw_mci_exynos_priv_data *priv;
  226. struct device_node *np = host->dev->of_node;
  227. u32 timing[2];
  228. u32 div = 0;
  229. int idx;
  230. int ret;
  231. priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL);
  232. if (!priv) {
  233. dev_err(host->dev, "mem alloc failed for private data\n");
  234. return -ENOMEM;
  235. }
  236. for (idx = 0; idx < ARRAY_SIZE(exynos_compat); idx++) {
  237. if (of_device_is_compatible(np, exynos_compat[idx].compatible))
  238. priv->ctrl_type = exynos_compat[idx].ctrl_type;
  239. }
  240. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412)
  241. priv->ciu_div = EXYNOS4412_FIXED_CIU_CLK_DIV - 1;
  242. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210)
  243. priv->ciu_div = EXYNOS4210_FIXED_CIU_CLK_DIV - 1;
  244. else {
  245. of_property_read_u32(np, "samsung,dw-mshc-ciu-div", &div);
  246. priv->ciu_div = div;
  247. }
  248. ret = of_property_read_u32_array(np,
  249. "samsung,dw-mshc-sdr-timing", timing, 2);
  250. if (ret)
  251. return ret;
  252. priv->sdr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
  253. ret = of_property_read_u32_array(np,
  254. "samsung,dw-mshc-ddr-timing", timing, 2);
  255. if (ret)
  256. return ret;
  257. priv->ddr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
  258. host->priv = priv;
  259. return 0;
  260. }
  261. static inline u8 dw_mci_exynos_get_clksmpl(struct dw_mci *host)
  262. {
  263. struct dw_mci_exynos_priv_data *priv = host->priv;
  264. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  265. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  266. return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL64));
  267. else
  268. return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL));
  269. }
  270. static inline void dw_mci_exynos_set_clksmpl(struct dw_mci *host, u8 sample)
  271. {
  272. u32 clksel;
  273. struct dw_mci_exynos_priv_data *priv = host->priv;
  274. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  275. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  276. clksel = mci_readl(host, CLKSEL64);
  277. else
  278. clksel = mci_readl(host, CLKSEL);
  279. clksel = (clksel & ~0x7) | SDMMC_CLKSEL_CCLK_SAMPLE(sample);
  280. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  281. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  282. mci_writel(host, CLKSEL64, clksel);
  283. else
  284. mci_writel(host, CLKSEL, clksel);
  285. }
  286. static inline u8 dw_mci_exynos_move_next_clksmpl(struct dw_mci *host)
  287. {
  288. struct dw_mci_exynos_priv_data *priv = host->priv;
  289. u32 clksel;
  290. u8 sample;
  291. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  292. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  293. clksel = mci_readl(host, CLKSEL64);
  294. else
  295. clksel = mci_readl(host, CLKSEL);
  296. sample = (clksel + 1) & 0x7;
  297. clksel = (clksel & ~0x7) | sample;
  298. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  299. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  300. mci_writel(host, CLKSEL64, clksel);
  301. else
  302. mci_writel(host, CLKSEL, clksel);
  303. return sample;
  304. }
  305. static s8 dw_mci_exynos_get_best_clksmpl(u8 candiates)
  306. {
  307. const u8 iter = 8;
  308. u8 __c;
  309. s8 i, loc = -1;
  310. for (i = 0; i < iter; i++) {
  311. __c = ror8(candiates, i);
  312. if ((__c & 0xc7) == 0xc7) {
  313. loc = i;
  314. goto out;
  315. }
  316. }
  317. for (i = 0; i < iter; i++) {
  318. __c = ror8(candiates, i);
  319. if ((__c & 0x83) == 0x83) {
  320. loc = i;
  321. goto out;
  322. }
  323. }
  324. out:
  325. return loc;
  326. }
  327. static int dw_mci_exynos_execute_tuning(struct dw_mci_slot *slot, u32 opcode,
  328. struct dw_mci_tuning_data *tuning_data)
  329. {
  330. struct dw_mci *host = slot->host;
  331. struct mmc_host *mmc = slot->mmc;
  332. const u8 *blk_pattern = tuning_data->blk_pattern;
  333. u8 *blk_test;
  334. unsigned int blksz = tuning_data->blksz;
  335. u8 start_smpl, smpl, candiates = 0;
  336. s8 found = -1;
  337. int ret = 0;
  338. blk_test = kmalloc(blksz, GFP_KERNEL);
  339. if (!blk_test)
  340. return -ENOMEM;
  341. start_smpl = dw_mci_exynos_get_clksmpl(host);
  342. do {
  343. struct mmc_request mrq = {NULL};
  344. struct mmc_command cmd = {0};
  345. struct mmc_command stop = {0};
  346. struct mmc_data data = {0};
  347. struct scatterlist sg;
  348. cmd.opcode = opcode;
  349. cmd.arg = 0;
  350. cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
  351. stop.opcode = MMC_STOP_TRANSMISSION;
  352. stop.arg = 0;
  353. stop.flags = MMC_RSP_R1B | MMC_CMD_AC;
  354. data.blksz = blksz;
  355. data.blocks = 1;
  356. data.flags = MMC_DATA_READ;
  357. data.sg = &sg;
  358. data.sg_len = 1;
  359. sg_init_one(&sg, blk_test, blksz);
  360. mrq.cmd = &cmd;
  361. mrq.stop = &stop;
  362. mrq.data = &data;
  363. host->mrq = &mrq;
  364. mci_writel(host, TMOUT, ~0);
  365. smpl = dw_mci_exynos_move_next_clksmpl(host);
  366. mmc_wait_for_req(mmc, &mrq);
  367. if (!cmd.error && !data.error) {
  368. if (!memcmp(blk_pattern, blk_test, blksz))
  369. candiates |= (1 << smpl);
  370. } else {
  371. dev_dbg(host->dev,
  372. "Tuning error: cmd.error:%d, data.error:%d\n",
  373. cmd.error, data.error);
  374. }
  375. } while (start_smpl != smpl);
  376. found = dw_mci_exynos_get_best_clksmpl(candiates);
  377. if (found >= 0)
  378. dw_mci_exynos_set_clksmpl(host, found);
  379. else
  380. ret = -EIO;
  381. kfree(blk_test);
  382. return ret;
  383. }
  384. /* Common capabilities of Exynos4/Exynos5 SoC */
  385. static unsigned long exynos_dwmmc_caps[4] = {
  386. MMC_CAP_1_8V_DDR | MMC_CAP_8_BIT_DATA | MMC_CAP_CMD23,
  387. MMC_CAP_CMD23,
  388. MMC_CAP_CMD23,
  389. MMC_CAP_CMD23,
  390. };
  391. static const struct dw_mci_drv_data exynos_drv_data = {
  392. .caps = exynos_dwmmc_caps,
  393. .init = dw_mci_exynos_priv_init,
  394. .setup_clock = dw_mci_exynos_setup_clock,
  395. .prepare_command = dw_mci_exynos_prepare_command,
  396. .set_ios = dw_mci_exynos_set_ios,
  397. .parse_dt = dw_mci_exynos_parse_dt,
  398. .execute_tuning = dw_mci_exynos_execute_tuning,
  399. };
  400. static const struct of_device_id dw_mci_exynos_match[] = {
  401. { .compatible = "samsung,exynos4412-dw-mshc",
  402. .data = &exynos_drv_data, },
  403. { .compatible = "samsung,exynos5250-dw-mshc",
  404. .data = &exynos_drv_data, },
  405. { .compatible = "samsung,exynos5420-dw-mshc",
  406. .data = &exynos_drv_data, },
  407. { .compatible = "samsung,exynos5420-dw-mshc-smu",
  408. .data = &exynos_drv_data, },
  409. { .compatible = "samsung,exynos7-dw-mshc",
  410. .data = &exynos_drv_data, },
  411. { .compatible = "samsung,exynos7-dw-mshc-smu",
  412. .data = &exynos_drv_data, },
  413. {},
  414. };
  415. MODULE_DEVICE_TABLE(of, dw_mci_exynos_match);
  416. static int dw_mci_exynos_probe(struct platform_device *pdev)
  417. {
  418. const struct dw_mci_drv_data *drv_data;
  419. const struct of_device_id *match;
  420. match = of_match_node(dw_mci_exynos_match, pdev->dev.of_node);
  421. drv_data = match->data;
  422. return dw_mci_pltfm_register(pdev, drv_data);
  423. }
  424. static const struct dev_pm_ops dw_mci_exynos_pmops = {
  425. SET_SYSTEM_SLEEP_PM_OPS(dw_mci_exynos_suspend, dw_mci_exynos_resume)
  426. .resume_noirq = dw_mci_exynos_resume_noirq,
  427. .thaw_noirq = dw_mci_exynos_resume_noirq,
  428. .restore_noirq = dw_mci_exynos_resume_noirq,
  429. };
  430. static struct platform_driver dw_mci_exynos_pltfm_driver = {
  431. .probe = dw_mci_exynos_probe,
  432. .remove = __exit_p(dw_mci_pltfm_remove),
  433. .driver = {
  434. .name = "dwmmc_exynos",
  435. .of_match_table = dw_mci_exynos_match,
  436. .pm = &dw_mci_exynos_pmops,
  437. },
  438. };
  439. module_platform_driver(dw_mci_exynos_pltfm_driver);
  440. MODULE_DESCRIPTION("Samsung Specific DW-MSHC Driver Extension");
  441. MODULE_AUTHOR("Thomas Abraham <thomas.ab@samsung.com");
  442. MODULE_LICENSE("GPL v2");
  443. MODULE_ALIAS("platform:dwmmc-exynos");