pxa_camera.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895
  1. /*
  2. * V4L2 Driver for PXA camera host
  3. *
  4. * Copyright (C) 2006, Sascha Hauer, Pengutronix
  5. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/err.h>
  18. #include <linux/errno.h>
  19. #include <linux/fs.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mm.h>
  23. #include <linux/moduleparam.h>
  24. #include <linux/time.h>
  25. #include <linux/device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/clk.h>
  28. #include <linux/sched.h>
  29. #include <linux/slab.h>
  30. #include <media/v4l2-common.h>
  31. #include <media/v4l2-dev.h>
  32. #include <media/videobuf-dma-sg.h>
  33. #include <media/soc_camera.h>
  34. #include <media/soc_mediabus.h>
  35. #include <media/v4l2-of.h>
  36. #include <linux/videodev2.h>
  37. #include <mach/dma.h>
  38. #include <linux/platform_data/camera-pxa.h>
  39. #define PXA_CAM_VERSION "0.0.6"
  40. #define PXA_CAM_DRV_NAME "pxa27x-camera"
  41. /* Camera Interface */
  42. #define CICR0 0x0000
  43. #define CICR1 0x0004
  44. #define CICR2 0x0008
  45. #define CICR3 0x000C
  46. #define CICR4 0x0010
  47. #define CISR 0x0014
  48. #define CIFR 0x0018
  49. #define CITOR 0x001C
  50. #define CIBR0 0x0028
  51. #define CIBR1 0x0030
  52. #define CIBR2 0x0038
  53. #define CICR0_DMAEN (1 << 31) /* DMA request enable */
  54. #define CICR0_PAR_EN (1 << 30) /* Parity enable */
  55. #define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
  56. #define CICR0_ENB (1 << 28) /* Camera interface enable */
  57. #define CICR0_DIS (1 << 27) /* Camera interface disable */
  58. #define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
  59. #define CICR0_TOM (1 << 9) /* Time-out mask */
  60. #define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
  61. #define CICR0_FEM (1 << 7) /* FIFO-empty mask */
  62. #define CICR0_EOLM (1 << 6) /* End-of-line mask */
  63. #define CICR0_PERRM (1 << 5) /* Parity-error mask */
  64. #define CICR0_QDM (1 << 4) /* Quick-disable mask */
  65. #define CICR0_CDM (1 << 3) /* Disable-done mask */
  66. #define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
  67. #define CICR0_EOFM (1 << 1) /* End-of-frame mask */
  68. #define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
  69. #define CICR1_TBIT (1 << 31) /* Transparency bit */
  70. #define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
  71. #define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
  72. #define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
  73. #define CICR1_RGB_F (1 << 11) /* RGB format */
  74. #define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
  75. #define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
  76. #define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
  77. #define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
  78. #define CICR1_DW (0x7 << 0) /* Data width mask */
  79. #define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
  80. wait count mask */
  81. #define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
  82. wait count mask */
  83. #define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
  84. #define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  85. wait count mask */
  86. #define CICR2_FSW (0x7 << 0) /* Frame stabilization
  87. wait count mask */
  88. #define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
  89. wait count mask */
  90. #define CICR3_EFW (0xff << 16) /* End-of-frame line clock
  91. wait count mask */
  92. #define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
  93. #define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  94. wait count mask */
  95. #define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
  96. #define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
  97. #define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
  98. #define CICR4_PCP (1 << 22) /* Pixel clock polarity */
  99. #define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
  100. #define CICR4_VSP (1 << 20) /* Vertical sync polarity */
  101. #define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
  102. #define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
  103. #define CICR4_DIV (0xff << 0) /* Clock divisor mask */
  104. #define CISR_FTO (1 << 15) /* FIFO time-out */
  105. #define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
  106. #define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
  107. #define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
  108. #define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
  109. #define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
  110. #define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
  111. #define CISR_EOL (1 << 8) /* End of line */
  112. #define CISR_PAR_ERR (1 << 7) /* Parity error */
  113. #define CISR_CQD (1 << 6) /* Camera interface quick disable */
  114. #define CISR_CDD (1 << 5) /* Camera interface disable done */
  115. #define CISR_SOF (1 << 4) /* Start of frame */
  116. #define CISR_EOF (1 << 3) /* End of frame */
  117. #define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
  118. #define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
  119. #define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
  120. #define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
  121. #define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
  122. #define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
  123. #define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
  124. #define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
  125. #define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
  126. #define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
  127. #define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
  128. #define CICR0_SIM_MP (0 << 24)
  129. #define CICR0_SIM_SP (1 << 24)
  130. #define CICR0_SIM_MS (2 << 24)
  131. #define CICR0_SIM_EP (3 << 24)
  132. #define CICR0_SIM_ES (4 << 24)
  133. #define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
  134. #define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
  135. #define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
  136. #define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
  137. #define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
  138. #define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
  139. #define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
  140. #define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
  141. #define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
  142. #define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
  143. #define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
  144. #define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
  145. #define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
  146. #define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
  147. #define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
  148. CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
  149. CICR0_EOFM | CICR0_FOM)
  150. /*
  151. * Structures
  152. */
  153. enum pxa_camera_active_dma {
  154. DMA_Y = 0x1,
  155. DMA_U = 0x2,
  156. DMA_V = 0x4,
  157. };
  158. /* descriptor needed for the PXA DMA engine */
  159. struct pxa_cam_dma {
  160. dma_addr_t sg_dma;
  161. struct pxa_dma_desc *sg_cpu;
  162. size_t sg_size;
  163. int sglen;
  164. };
  165. /* buffer for one video frame */
  166. struct pxa_buffer {
  167. /* common v4l buffer stuff -- must be first */
  168. struct videobuf_buffer vb;
  169. u32 code;
  170. /* our descriptor lists for Y, U and V channels */
  171. struct pxa_cam_dma dmas[3];
  172. int inwork;
  173. enum pxa_camera_active_dma active_dma;
  174. };
  175. struct pxa_camera_dev {
  176. struct soc_camera_host soc_host;
  177. /*
  178. * PXA27x is only supposed to handle one camera on its Quick Capture
  179. * interface. If anyone ever builds hardware to enable more than
  180. * one camera, they will have to modify this driver too
  181. */
  182. struct clk *clk;
  183. unsigned int irq;
  184. void __iomem *base;
  185. int channels;
  186. unsigned int dma_chans[3];
  187. struct pxacamera_platform_data *pdata;
  188. struct resource *res;
  189. unsigned long platform_flags;
  190. unsigned long ciclk;
  191. unsigned long mclk;
  192. u32 mclk_divisor;
  193. u16 width_flags; /* max 10 bits */
  194. struct list_head capture;
  195. spinlock_t lock;
  196. struct pxa_buffer *active;
  197. struct pxa_dma_desc *sg_tail[3];
  198. u32 save_cicr[5];
  199. };
  200. struct pxa_cam {
  201. unsigned long flags;
  202. };
  203. static const char *pxa_cam_driver_description = "PXA_Camera";
  204. static unsigned int vid_limit = 16; /* Video memory limit, in Mb */
  205. /*
  206. * Videobuf operations
  207. */
  208. static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
  209. unsigned int *size)
  210. {
  211. struct soc_camera_device *icd = vq->priv_data;
  212. dev_dbg(icd->parent, "count=%d, size=%d\n", *count, *size);
  213. *size = icd->sizeimage;
  214. if (0 == *count)
  215. *count = 32;
  216. if (*size * *count > vid_limit * 1024 * 1024)
  217. *count = (vid_limit * 1024 * 1024) / *size;
  218. return 0;
  219. }
  220. static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
  221. {
  222. struct soc_camera_device *icd = vq->priv_data;
  223. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  224. struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
  225. int i;
  226. BUG_ON(in_interrupt());
  227. dev_dbg(icd->parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  228. &buf->vb, buf->vb.baddr, buf->vb.bsize);
  229. /*
  230. * This waits until this buffer is out of danger, i.e., until it is no
  231. * longer in STATE_QUEUED or STATE_ACTIVE
  232. */
  233. videobuf_waiton(vq, &buf->vb, 0, 0);
  234. videobuf_dma_unmap(vq->dev, dma);
  235. videobuf_dma_free(dma);
  236. for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
  237. if (buf->dmas[i].sg_cpu)
  238. dma_free_coherent(ici->v4l2_dev.dev,
  239. buf->dmas[i].sg_size,
  240. buf->dmas[i].sg_cpu,
  241. buf->dmas[i].sg_dma);
  242. buf->dmas[i].sg_cpu = NULL;
  243. }
  244. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  245. }
  246. static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
  247. int sg_first_ofs, int size)
  248. {
  249. int i, offset, dma_len, xfer_len;
  250. struct scatterlist *sg;
  251. offset = sg_first_ofs;
  252. for_each_sg(sglist, sg, sglen, i) {
  253. dma_len = sg_dma_len(sg);
  254. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  255. xfer_len = roundup(min(dma_len - offset, size), 8);
  256. size = max(0, size - xfer_len);
  257. offset = 0;
  258. if (size == 0)
  259. break;
  260. }
  261. BUG_ON(size != 0);
  262. return i + 1;
  263. }
  264. /**
  265. * pxa_init_dma_channel - init dma descriptors
  266. * @pcdev: pxa camera device
  267. * @buf: pxa buffer to find pxa dma channel
  268. * @dma: dma video buffer
  269. * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
  270. * @cibr: camera Receive Buffer Register
  271. * @size: bytes to transfer
  272. * @sg_first: first element of sg_list
  273. * @sg_first_ofs: offset in first element of sg_list
  274. *
  275. * Prepares the pxa dma descriptors to transfer one camera channel.
  276. * Beware sg_first and sg_first_ofs are both input and output parameters.
  277. *
  278. * Returns 0 or -ENOMEM if no coherent memory is available
  279. */
  280. static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
  281. struct pxa_buffer *buf,
  282. struct videobuf_dmabuf *dma, int channel,
  283. int cibr, int size,
  284. struct scatterlist **sg_first, int *sg_first_ofs)
  285. {
  286. struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
  287. struct device *dev = pcdev->soc_host.v4l2_dev.dev;
  288. struct scatterlist *sg;
  289. int i, offset, sglen;
  290. int dma_len = 0, xfer_len = 0;
  291. if (pxa_dma->sg_cpu)
  292. dma_free_coherent(dev, pxa_dma->sg_size,
  293. pxa_dma->sg_cpu, pxa_dma->sg_dma);
  294. sglen = calculate_dma_sglen(*sg_first, dma->sglen,
  295. *sg_first_ofs, size);
  296. pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
  297. pxa_dma->sg_cpu = dma_alloc_coherent(dev, pxa_dma->sg_size,
  298. &pxa_dma->sg_dma, GFP_KERNEL);
  299. if (!pxa_dma->sg_cpu)
  300. return -ENOMEM;
  301. pxa_dma->sglen = sglen;
  302. offset = *sg_first_ofs;
  303. dev_dbg(dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
  304. *sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
  305. for_each_sg(*sg_first, sg, sglen, i) {
  306. dma_len = sg_dma_len(sg);
  307. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  308. xfer_len = roundup(min(dma_len - offset, size), 8);
  309. size = max(0, size - xfer_len);
  310. pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
  311. pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
  312. pxa_dma->sg_cpu[i].dcmd =
  313. DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
  314. #ifdef DEBUG
  315. if (!i)
  316. pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
  317. #endif
  318. pxa_dma->sg_cpu[i].ddadr =
  319. pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
  320. dev_vdbg(dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
  321. pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
  322. sg_dma_address(sg) + offset, xfer_len);
  323. offset = 0;
  324. if (size == 0)
  325. break;
  326. }
  327. pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
  328. pxa_dma->sg_cpu[sglen].dcmd = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
  329. /*
  330. * Handle 1 special case :
  331. * - in 3 planes (YUV422P format), we might finish with xfer_len equal
  332. * to dma_len (end on PAGE boundary). In this case, the sg element
  333. * for next plane should be the next after the last used to store the
  334. * last scatter gather RAM page
  335. */
  336. if (xfer_len >= dma_len) {
  337. *sg_first_ofs = xfer_len - dma_len;
  338. *sg_first = sg_next(sg);
  339. } else {
  340. *sg_first_ofs = xfer_len;
  341. *sg_first = sg;
  342. }
  343. return 0;
  344. }
  345. static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
  346. struct pxa_buffer *buf)
  347. {
  348. buf->active_dma = DMA_Y;
  349. if (pcdev->channels == 3)
  350. buf->active_dma |= DMA_U | DMA_V;
  351. }
  352. /*
  353. * Please check the DMA prepared buffer structure in :
  354. * Documentation/video4linux/pxa_camera.txt
  355. * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
  356. * modification while DMA chain is running will work anyway.
  357. */
  358. static int pxa_videobuf_prepare(struct videobuf_queue *vq,
  359. struct videobuf_buffer *vb, enum v4l2_field field)
  360. {
  361. struct soc_camera_device *icd = vq->priv_data;
  362. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  363. struct pxa_camera_dev *pcdev = ici->priv;
  364. struct device *dev = pcdev->soc_host.v4l2_dev.dev;
  365. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  366. int ret;
  367. int size_y, size_u = 0, size_v = 0;
  368. dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  369. vb, vb->baddr, vb->bsize);
  370. /* Added list head initialization on alloc */
  371. WARN_ON(!list_empty(&vb->queue));
  372. #ifdef DEBUG
  373. /*
  374. * This can be useful if you want to see if we actually fill
  375. * the buffer with something
  376. */
  377. memset((void *)vb->baddr, 0xaa, vb->bsize);
  378. #endif
  379. BUG_ON(NULL == icd->current_fmt);
  380. /*
  381. * I think, in buf_prepare you only have to protect global data,
  382. * the actual buffer is yours
  383. */
  384. buf->inwork = 1;
  385. if (buf->code != icd->current_fmt->code ||
  386. vb->width != icd->user_width ||
  387. vb->height != icd->user_height ||
  388. vb->field != field) {
  389. buf->code = icd->current_fmt->code;
  390. vb->width = icd->user_width;
  391. vb->height = icd->user_height;
  392. vb->field = field;
  393. vb->state = VIDEOBUF_NEEDS_INIT;
  394. }
  395. vb->size = icd->sizeimage;
  396. if (0 != vb->baddr && vb->bsize < vb->size) {
  397. ret = -EINVAL;
  398. goto out;
  399. }
  400. if (vb->state == VIDEOBUF_NEEDS_INIT) {
  401. int size = vb->size;
  402. int next_ofs = 0;
  403. struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
  404. struct scatterlist *sg;
  405. ret = videobuf_iolock(vq, vb, NULL);
  406. if (ret)
  407. goto fail;
  408. if (pcdev->channels == 3) {
  409. size_y = size / 2;
  410. size_u = size_v = size / 4;
  411. } else {
  412. size_y = size;
  413. }
  414. sg = dma->sglist;
  415. /* init DMA for Y channel */
  416. ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
  417. &sg, &next_ofs);
  418. if (ret) {
  419. dev_err(dev, "DMA initialization for Y/RGB failed\n");
  420. goto fail;
  421. }
  422. /* init DMA for U channel */
  423. if (size_u)
  424. ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
  425. size_u, &sg, &next_ofs);
  426. if (ret) {
  427. dev_err(dev, "DMA initialization for U failed\n");
  428. goto fail_u;
  429. }
  430. /* init DMA for V channel */
  431. if (size_v)
  432. ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
  433. size_v, &sg, &next_ofs);
  434. if (ret) {
  435. dev_err(dev, "DMA initialization for V failed\n");
  436. goto fail_v;
  437. }
  438. vb->state = VIDEOBUF_PREPARED;
  439. }
  440. buf->inwork = 0;
  441. pxa_videobuf_set_actdma(pcdev, buf);
  442. return 0;
  443. fail_v:
  444. dma_free_coherent(dev, buf->dmas[1].sg_size,
  445. buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
  446. fail_u:
  447. dma_free_coherent(dev, buf->dmas[0].sg_size,
  448. buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
  449. fail:
  450. free_buffer(vq, buf);
  451. out:
  452. buf->inwork = 0;
  453. return ret;
  454. }
  455. /**
  456. * pxa_dma_start_channels - start DMA channel for active buffer
  457. * @pcdev: pxa camera device
  458. *
  459. * Initialize DMA channels to the beginning of the active video buffer, and
  460. * start these channels.
  461. */
  462. static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
  463. {
  464. int i;
  465. struct pxa_buffer *active;
  466. active = pcdev->active;
  467. for (i = 0; i < pcdev->channels; i++) {
  468. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  469. "%s (channel=%d) ddadr=%08x\n", __func__,
  470. i, active->dmas[i].sg_dma);
  471. DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
  472. DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
  473. }
  474. }
  475. static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
  476. {
  477. int i;
  478. for (i = 0; i < pcdev->channels; i++) {
  479. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  480. "%s (channel=%d)\n", __func__, i);
  481. DCSR(pcdev->dma_chans[i]) = 0;
  482. }
  483. }
  484. static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
  485. struct pxa_buffer *buf)
  486. {
  487. int i;
  488. struct pxa_dma_desc *buf_last_desc;
  489. for (i = 0; i < pcdev->channels; i++) {
  490. buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
  491. buf_last_desc->ddadr = DDADR_STOP;
  492. if (pcdev->sg_tail[i])
  493. /* Link the new buffer to the old tail */
  494. pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
  495. /* Update the channel tail */
  496. pcdev->sg_tail[i] = buf_last_desc;
  497. }
  498. }
  499. /**
  500. * pxa_camera_start_capture - start video capturing
  501. * @pcdev: camera device
  502. *
  503. * Launch capturing. DMA channels should not be active yet. They should get
  504. * activated at the end of frame interrupt, to capture only whole frames, and
  505. * never begin the capture of a partial frame.
  506. */
  507. static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
  508. {
  509. unsigned long cicr0;
  510. dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
  511. /* Enable End-Of-Frame Interrupt */
  512. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
  513. cicr0 &= ~CICR0_EOFM;
  514. __raw_writel(cicr0, pcdev->base + CICR0);
  515. }
  516. static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
  517. {
  518. unsigned long cicr0;
  519. pxa_dma_stop_channels(pcdev);
  520. cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
  521. __raw_writel(cicr0, pcdev->base + CICR0);
  522. pcdev->active = NULL;
  523. dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
  524. }
  525. /* Called under spinlock_irqsave(&pcdev->lock, ...) */
  526. static void pxa_videobuf_queue(struct videobuf_queue *vq,
  527. struct videobuf_buffer *vb)
  528. {
  529. struct soc_camera_device *icd = vq->priv_data;
  530. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  531. struct pxa_camera_dev *pcdev = ici->priv;
  532. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  533. dev_dbg(icd->parent, "%s (vb=0x%p) 0x%08lx %d active=%p\n",
  534. __func__, vb, vb->baddr, vb->bsize, pcdev->active);
  535. list_add_tail(&vb->queue, &pcdev->capture);
  536. vb->state = VIDEOBUF_ACTIVE;
  537. pxa_dma_add_tail_buf(pcdev, buf);
  538. if (!pcdev->active)
  539. pxa_camera_start_capture(pcdev);
  540. }
  541. static void pxa_videobuf_release(struct videobuf_queue *vq,
  542. struct videobuf_buffer *vb)
  543. {
  544. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  545. #ifdef DEBUG
  546. struct soc_camera_device *icd = vq->priv_data;
  547. struct device *dev = icd->parent;
  548. dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  549. vb, vb->baddr, vb->bsize);
  550. switch (vb->state) {
  551. case VIDEOBUF_ACTIVE:
  552. dev_dbg(dev, "%s (active)\n", __func__);
  553. break;
  554. case VIDEOBUF_QUEUED:
  555. dev_dbg(dev, "%s (queued)\n", __func__);
  556. break;
  557. case VIDEOBUF_PREPARED:
  558. dev_dbg(dev, "%s (prepared)\n", __func__);
  559. break;
  560. default:
  561. dev_dbg(dev, "%s (unknown)\n", __func__);
  562. break;
  563. }
  564. #endif
  565. free_buffer(vq, buf);
  566. }
  567. static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
  568. struct videobuf_buffer *vb,
  569. struct pxa_buffer *buf)
  570. {
  571. int i;
  572. /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
  573. list_del_init(&vb->queue);
  574. vb->state = VIDEOBUF_DONE;
  575. v4l2_get_timestamp(&vb->ts);
  576. vb->field_count++;
  577. wake_up(&vb->done);
  578. dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s dequeud buffer (vb=0x%p)\n",
  579. __func__, vb);
  580. if (list_empty(&pcdev->capture)) {
  581. pxa_camera_stop_capture(pcdev);
  582. for (i = 0; i < pcdev->channels; i++)
  583. pcdev->sg_tail[i] = NULL;
  584. return;
  585. }
  586. pcdev->active = list_entry(pcdev->capture.next,
  587. struct pxa_buffer, vb.queue);
  588. }
  589. /**
  590. * pxa_camera_check_link_miss - check missed DMA linking
  591. * @pcdev: camera device
  592. *
  593. * The DMA chaining is done with DMA running. This means a tiny temporal window
  594. * remains, where a buffer is queued on the chain, while the chain is already
  595. * stopped. This means the tailed buffer would never be transferred by DMA.
  596. * This function restarts the capture for this corner case, where :
  597. * - DADR() == DADDR_STOP
  598. * - a videobuffer is queued on the pcdev->capture list
  599. *
  600. * Please check the "DMA hot chaining timeslice issue" in
  601. * Documentation/video4linux/pxa_camera.txt
  602. *
  603. * Context: should only be called within the dma irq handler
  604. */
  605. static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
  606. {
  607. int i, is_dma_stopped = 1;
  608. for (i = 0; i < pcdev->channels; i++)
  609. if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
  610. is_dma_stopped = 0;
  611. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  612. "%s : top queued buffer=%p, dma_stopped=%d\n",
  613. __func__, pcdev->active, is_dma_stopped);
  614. if (pcdev->active && is_dma_stopped)
  615. pxa_camera_start_capture(pcdev);
  616. }
  617. static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
  618. enum pxa_camera_active_dma act_dma)
  619. {
  620. struct device *dev = pcdev->soc_host.v4l2_dev.dev;
  621. struct pxa_buffer *buf;
  622. unsigned long flags;
  623. u32 status, camera_status, overrun;
  624. struct videobuf_buffer *vb;
  625. spin_lock_irqsave(&pcdev->lock, flags);
  626. status = DCSR(channel);
  627. DCSR(channel) = status;
  628. camera_status = __raw_readl(pcdev->base + CISR);
  629. overrun = CISR_IFO_0;
  630. if (pcdev->channels == 3)
  631. overrun |= CISR_IFO_1 | CISR_IFO_2;
  632. if (status & DCSR_BUSERR) {
  633. dev_err(dev, "DMA Bus Error IRQ!\n");
  634. goto out;
  635. }
  636. if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
  637. dev_err(dev, "Unknown DMA IRQ source, status: 0x%08x\n",
  638. status);
  639. goto out;
  640. }
  641. /*
  642. * pcdev->active should not be NULL in DMA irq handler.
  643. *
  644. * But there is one corner case : if capture was stopped due to an
  645. * overrun of channel 1, and at that same channel 2 was completed.
  646. *
  647. * When handling the overrun in DMA irq for channel 1, we'll stop the
  648. * capture and restart it (and thus set pcdev->active to NULL). But the
  649. * DMA irq handler will already be pending for channel 2. So on entering
  650. * the DMA irq handler for channel 2 there will be no active buffer, yet
  651. * that is normal.
  652. */
  653. if (!pcdev->active)
  654. goto out;
  655. vb = &pcdev->active->vb;
  656. buf = container_of(vb, struct pxa_buffer, vb);
  657. WARN_ON(buf->inwork || list_empty(&vb->queue));
  658. dev_dbg(dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
  659. __func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
  660. status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));
  661. if (status & DCSR_ENDINTR) {
  662. /*
  663. * It's normal if the last frame creates an overrun, as there
  664. * are no more DMA descriptors to fetch from QCI fifos
  665. */
  666. if (camera_status & overrun &&
  667. !list_is_last(pcdev->capture.next, &pcdev->capture)) {
  668. dev_dbg(dev, "FIFO overrun! CISR: %x\n",
  669. camera_status);
  670. pxa_camera_stop_capture(pcdev);
  671. pxa_camera_start_capture(pcdev);
  672. goto out;
  673. }
  674. buf->active_dma &= ~act_dma;
  675. if (!buf->active_dma) {
  676. pxa_camera_wakeup(pcdev, vb, buf);
  677. pxa_camera_check_link_miss(pcdev);
  678. }
  679. }
  680. out:
  681. spin_unlock_irqrestore(&pcdev->lock, flags);
  682. }
  683. static void pxa_camera_dma_irq_y(int channel, void *data)
  684. {
  685. struct pxa_camera_dev *pcdev = data;
  686. pxa_camera_dma_irq(channel, pcdev, DMA_Y);
  687. }
  688. static void pxa_camera_dma_irq_u(int channel, void *data)
  689. {
  690. struct pxa_camera_dev *pcdev = data;
  691. pxa_camera_dma_irq(channel, pcdev, DMA_U);
  692. }
  693. static void pxa_camera_dma_irq_v(int channel, void *data)
  694. {
  695. struct pxa_camera_dev *pcdev = data;
  696. pxa_camera_dma_irq(channel, pcdev, DMA_V);
  697. }
  698. static struct videobuf_queue_ops pxa_videobuf_ops = {
  699. .buf_setup = pxa_videobuf_setup,
  700. .buf_prepare = pxa_videobuf_prepare,
  701. .buf_queue = pxa_videobuf_queue,
  702. .buf_release = pxa_videobuf_release,
  703. };
  704. static void pxa_camera_init_videobuf(struct videobuf_queue *q,
  705. struct soc_camera_device *icd)
  706. {
  707. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  708. struct pxa_camera_dev *pcdev = ici->priv;
  709. /*
  710. * We must pass NULL as dev pointer, then all pci_* dma operations
  711. * transform to normal dma_* ones.
  712. */
  713. videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
  714. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
  715. sizeof(struct pxa_buffer), icd, &ici->host_lock);
  716. }
  717. static u32 mclk_get_divisor(struct platform_device *pdev,
  718. struct pxa_camera_dev *pcdev)
  719. {
  720. unsigned long mclk = pcdev->mclk;
  721. struct device *dev = &pdev->dev;
  722. u32 div;
  723. unsigned long lcdclk;
  724. lcdclk = clk_get_rate(pcdev->clk);
  725. pcdev->ciclk = lcdclk;
  726. /* mclk <= ciclk / 4 (27.4.2) */
  727. if (mclk > lcdclk / 4) {
  728. mclk = lcdclk / 4;
  729. dev_warn(dev, "Limiting master clock to %lu\n", mclk);
  730. }
  731. /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
  732. div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
  733. /* If we're not supplying MCLK, leave it at 0 */
  734. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  735. pcdev->mclk = lcdclk / (2 * (div + 1));
  736. dev_dbg(dev, "LCD clock %luHz, target freq %luHz, divisor %u\n",
  737. lcdclk, mclk, div);
  738. return div;
  739. }
  740. static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
  741. unsigned long pclk)
  742. {
  743. /* We want a timeout > 1 pixel time, not ">=" */
  744. u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
  745. __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
  746. }
  747. static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
  748. {
  749. u32 cicr4 = 0;
  750. /* disable all interrupts */
  751. __raw_writel(0x3ff, pcdev->base + CICR0);
  752. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  753. cicr4 |= CICR4_PCLK_EN;
  754. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  755. cicr4 |= CICR4_MCLK_EN;
  756. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  757. cicr4 |= CICR4_PCP;
  758. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  759. cicr4 |= CICR4_HSP;
  760. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  761. cicr4 |= CICR4_VSP;
  762. __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
  763. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  764. /* Initialise the timeout under the assumption pclk = mclk */
  765. recalculate_fifo_timeout(pcdev, pcdev->mclk);
  766. else
  767. /* "Safe default" - 13MHz */
  768. recalculate_fifo_timeout(pcdev, 13000000);
  769. clk_prepare_enable(pcdev->clk);
  770. }
  771. static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
  772. {
  773. clk_disable_unprepare(pcdev->clk);
  774. }
  775. static irqreturn_t pxa_camera_irq(int irq, void *data)
  776. {
  777. struct pxa_camera_dev *pcdev = data;
  778. unsigned long status, cifr, cicr0;
  779. struct pxa_buffer *buf;
  780. struct videobuf_buffer *vb;
  781. status = __raw_readl(pcdev->base + CISR);
  782. dev_dbg(pcdev->soc_host.v4l2_dev.dev,
  783. "Camera interrupt status 0x%lx\n", status);
  784. if (!status)
  785. return IRQ_NONE;
  786. __raw_writel(status, pcdev->base + CISR);
  787. if (status & CISR_EOF) {
  788. /* Reset the FIFOs */
  789. cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
  790. __raw_writel(cifr, pcdev->base + CIFR);
  791. pcdev->active = list_first_entry(&pcdev->capture,
  792. struct pxa_buffer, vb.queue);
  793. vb = &pcdev->active->vb;
  794. buf = container_of(vb, struct pxa_buffer, vb);
  795. pxa_videobuf_set_actdma(pcdev, buf);
  796. pxa_dma_start_channels(pcdev);
  797. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
  798. __raw_writel(cicr0, pcdev->base + CICR0);
  799. }
  800. return IRQ_HANDLED;
  801. }
  802. static int pxa_camera_add_device(struct soc_camera_device *icd)
  803. {
  804. dev_info(icd->parent, "PXA Camera driver attached to camera %d\n",
  805. icd->devnum);
  806. return 0;
  807. }
  808. static void pxa_camera_remove_device(struct soc_camera_device *icd)
  809. {
  810. dev_info(icd->parent, "PXA Camera driver detached from camera %d\n",
  811. icd->devnum);
  812. }
  813. /*
  814. * The following two functions absolutely depend on the fact, that
  815. * there can be only one camera on PXA quick capture interface
  816. * Called with .host_lock held
  817. */
  818. static int pxa_camera_clock_start(struct soc_camera_host *ici)
  819. {
  820. struct pxa_camera_dev *pcdev = ici->priv;
  821. pxa_camera_activate(pcdev);
  822. return 0;
  823. }
  824. /* Called with .host_lock held */
  825. static void pxa_camera_clock_stop(struct soc_camera_host *ici)
  826. {
  827. struct pxa_camera_dev *pcdev = ici->priv;
  828. /* disable capture, disable interrupts */
  829. __raw_writel(0x3ff, pcdev->base + CICR0);
  830. /* Stop DMA engine */
  831. DCSR(pcdev->dma_chans[0]) = 0;
  832. DCSR(pcdev->dma_chans[1]) = 0;
  833. DCSR(pcdev->dma_chans[2]) = 0;
  834. pxa_camera_deactivate(pcdev);
  835. }
  836. static int test_platform_param(struct pxa_camera_dev *pcdev,
  837. unsigned char buswidth, unsigned long *flags)
  838. {
  839. /*
  840. * Platform specified synchronization and pixel clock polarities are
  841. * only a recommendation and are only used during probing. The PXA270
  842. * quick capture interface supports both.
  843. */
  844. *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  845. V4L2_MBUS_MASTER : V4L2_MBUS_SLAVE) |
  846. V4L2_MBUS_HSYNC_ACTIVE_HIGH |
  847. V4L2_MBUS_HSYNC_ACTIVE_LOW |
  848. V4L2_MBUS_VSYNC_ACTIVE_HIGH |
  849. V4L2_MBUS_VSYNC_ACTIVE_LOW |
  850. V4L2_MBUS_DATA_ACTIVE_HIGH |
  851. V4L2_MBUS_PCLK_SAMPLE_RISING |
  852. V4L2_MBUS_PCLK_SAMPLE_FALLING;
  853. /* If requested data width is supported by the platform, use it */
  854. if ((1 << (buswidth - 1)) & pcdev->width_flags)
  855. return 0;
  856. return -EINVAL;
  857. }
  858. static void pxa_camera_setup_cicr(struct soc_camera_device *icd,
  859. unsigned long flags, __u32 pixfmt)
  860. {
  861. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  862. struct pxa_camera_dev *pcdev = ici->priv;
  863. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  864. unsigned long dw, bpp;
  865. u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top;
  866. int ret = v4l2_subdev_call(sd, sensor, g_skip_top_lines, &y_skip_top);
  867. if (ret < 0)
  868. y_skip_top = 0;
  869. /*
  870. * Datawidth is now guaranteed to be equal to one of the three values.
  871. * We fix bit-per-pixel equal to data-width...
  872. */
  873. switch (icd->current_fmt->host_fmt->bits_per_sample) {
  874. case 10:
  875. dw = 4;
  876. bpp = 0x40;
  877. break;
  878. case 9:
  879. dw = 3;
  880. bpp = 0x20;
  881. break;
  882. default:
  883. /*
  884. * Actually it can only be 8 now,
  885. * default is just to silence compiler warnings
  886. */
  887. case 8:
  888. dw = 2;
  889. bpp = 0;
  890. }
  891. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  892. cicr4 |= CICR4_PCLK_EN;
  893. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  894. cicr4 |= CICR4_MCLK_EN;
  895. if (flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
  896. cicr4 |= CICR4_PCP;
  897. if (flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  898. cicr4 |= CICR4_HSP;
  899. if (flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
  900. cicr4 |= CICR4_VSP;
  901. cicr0 = __raw_readl(pcdev->base + CICR0);
  902. if (cicr0 & CICR0_ENB)
  903. __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
  904. cicr1 = CICR1_PPL_VAL(icd->user_width - 1) | bpp | dw;
  905. switch (pixfmt) {
  906. case V4L2_PIX_FMT_YUV422P:
  907. pcdev->channels = 3;
  908. cicr1 |= CICR1_YCBCR_F;
  909. /*
  910. * Normally, pxa bus wants as input UYVY format. We allow all
  911. * reorderings of the YUV422 format, as no processing is done,
  912. * and the YUV stream is just passed through without any
  913. * transformation. Note that UYVY is the only format that
  914. * should be used if pxa framebuffer Overlay2 is used.
  915. */
  916. case V4L2_PIX_FMT_UYVY:
  917. case V4L2_PIX_FMT_VYUY:
  918. case V4L2_PIX_FMT_YUYV:
  919. case V4L2_PIX_FMT_YVYU:
  920. cicr1 |= CICR1_COLOR_SP_VAL(2);
  921. break;
  922. case V4L2_PIX_FMT_RGB555:
  923. cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
  924. CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
  925. break;
  926. case V4L2_PIX_FMT_RGB565:
  927. cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
  928. break;
  929. }
  930. cicr2 = 0;
  931. cicr3 = CICR3_LPF_VAL(icd->user_height - 1) |
  932. CICR3_BFW_VAL(min((u32)255, y_skip_top));
  933. cicr4 |= pcdev->mclk_divisor;
  934. __raw_writel(cicr1, pcdev->base + CICR1);
  935. __raw_writel(cicr2, pcdev->base + CICR2);
  936. __raw_writel(cicr3, pcdev->base + CICR3);
  937. __raw_writel(cicr4, pcdev->base + CICR4);
  938. /* CIF interrupts are not used, only DMA */
  939. cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  940. CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
  941. cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
  942. __raw_writel(cicr0, pcdev->base + CICR0);
  943. }
  944. static int pxa_camera_set_bus_param(struct soc_camera_device *icd)
  945. {
  946. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  947. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  948. struct pxa_camera_dev *pcdev = ici->priv;
  949. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  950. u32 pixfmt = icd->current_fmt->host_fmt->fourcc;
  951. unsigned long bus_flags, common_flags;
  952. int ret;
  953. struct pxa_cam *cam = icd->host_priv;
  954. ret = test_platform_param(pcdev, icd->current_fmt->host_fmt->bits_per_sample,
  955. &bus_flags);
  956. if (ret < 0)
  957. return ret;
  958. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  959. if (!ret) {
  960. common_flags = soc_mbus_config_compatible(&cfg,
  961. bus_flags);
  962. if (!common_flags) {
  963. dev_warn(icd->parent,
  964. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  965. cfg.flags, bus_flags);
  966. return -EINVAL;
  967. }
  968. } else if (ret != -ENOIOCTLCMD) {
  969. return ret;
  970. } else {
  971. common_flags = bus_flags;
  972. }
  973. pcdev->channels = 1;
  974. /* Make choises, based on platform preferences */
  975. if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
  976. (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
  977. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  978. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
  979. else
  980. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
  981. }
  982. if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) &&
  983. (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) {
  984. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  985. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH;
  986. else
  987. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW;
  988. }
  989. if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
  990. (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
  991. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  992. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
  993. else
  994. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
  995. }
  996. cfg.flags = common_flags;
  997. ret = v4l2_subdev_call(sd, video, s_mbus_config, &cfg);
  998. if (ret < 0 && ret != -ENOIOCTLCMD) {
  999. dev_dbg(icd->parent, "camera s_mbus_config(0x%lx) returned %d\n",
  1000. common_flags, ret);
  1001. return ret;
  1002. }
  1003. cam->flags = common_flags;
  1004. pxa_camera_setup_cicr(icd, common_flags, pixfmt);
  1005. return 0;
  1006. }
  1007. static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
  1008. unsigned char buswidth)
  1009. {
  1010. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1011. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  1012. struct pxa_camera_dev *pcdev = ici->priv;
  1013. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  1014. unsigned long bus_flags, common_flags;
  1015. int ret = test_platform_param(pcdev, buswidth, &bus_flags);
  1016. if (ret < 0)
  1017. return ret;
  1018. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  1019. if (!ret) {
  1020. common_flags = soc_mbus_config_compatible(&cfg,
  1021. bus_flags);
  1022. if (!common_flags) {
  1023. dev_warn(icd->parent,
  1024. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  1025. cfg.flags, bus_flags);
  1026. return -EINVAL;
  1027. }
  1028. } else if (ret == -ENOIOCTLCMD) {
  1029. ret = 0;
  1030. }
  1031. return ret;
  1032. }
  1033. static const struct soc_mbus_pixelfmt pxa_camera_formats[] = {
  1034. {
  1035. .fourcc = V4L2_PIX_FMT_YUV422P,
  1036. .name = "Planar YUV422 16 bit",
  1037. .bits_per_sample = 8,
  1038. .packing = SOC_MBUS_PACKING_2X8_PADHI,
  1039. .order = SOC_MBUS_ORDER_LE,
  1040. .layout = SOC_MBUS_LAYOUT_PLANAR_2Y_U_V,
  1041. },
  1042. };
  1043. /* This will be corrected as we get more formats */
  1044. static bool pxa_camera_packing_supported(const struct soc_mbus_pixelfmt *fmt)
  1045. {
  1046. return fmt->packing == SOC_MBUS_PACKING_NONE ||
  1047. (fmt->bits_per_sample == 8 &&
  1048. fmt->packing == SOC_MBUS_PACKING_2X8_PADHI) ||
  1049. (fmt->bits_per_sample > 8 &&
  1050. fmt->packing == SOC_MBUS_PACKING_EXTEND16);
  1051. }
  1052. static int pxa_camera_get_formats(struct soc_camera_device *icd, unsigned int idx,
  1053. struct soc_camera_format_xlate *xlate)
  1054. {
  1055. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1056. struct device *dev = icd->parent;
  1057. int formats = 0, ret;
  1058. struct pxa_cam *cam;
  1059. u32 code;
  1060. const struct soc_mbus_pixelfmt *fmt;
  1061. ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
  1062. if (ret < 0)
  1063. /* No more formats */
  1064. return 0;
  1065. fmt = soc_mbus_get_fmtdesc(code);
  1066. if (!fmt) {
  1067. dev_err(dev, "Invalid format code #%u: %d\n", idx, code);
  1068. return 0;
  1069. }
  1070. /* This also checks support for the requested bits-per-sample */
  1071. ret = pxa_camera_try_bus_param(icd, fmt->bits_per_sample);
  1072. if (ret < 0)
  1073. return 0;
  1074. if (!icd->host_priv) {
  1075. cam = kzalloc(sizeof(*cam), GFP_KERNEL);
  1076. if (!cam)
  1077. return -ENOMEM;
  1078. icd->host_priv = cam;
  1079. } else {
  1080. cam = icd->host_priv;
  1081. }
  1082. switch (code) {
  1083. case MEDIA_BUS_FMT_UYVY8_2X8:
  1084. formats++;
  1085. if (xlate) {
  1086. xlate->host_fmt = &pxa_camera_formats[0];
  1087. xlate->code = code;
  1088. xlate++;
  1089. dev_dbg(dev, "Providing format %s using code %d\n",
  1090. pxa_camera_formats[0].name, code);
  1091. }
  1092. case MEDIA_BUS_FMT_VYUY8_2X8:
  1093. case MEDIA_BUS_FMT_YUYV8_2X8:
  1094. case MEDIA_BUS_FMT_YVYU8_2X8:
  1095. case MEDIA_BUS_FMT_RGB565_2X8_LE:
  1096. case MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE:
  1097. if (xlate)
  1098. dev_dbg(dev, "Providing format %s packed\n",
  1099. fmt->name);
  1100. break;
  1101. default:
  1102. if (!pxa_camera_packing_supported(fmt))
  1103. return 0;
  1104. if (xlate)
  1105. dev_dbg(dev,
  1106. "Providing format %s in pass-through mode\n",
  1107. fmt->name);
  1108. }
  1109. /* Generic pass-through */
  1110. formats++;
  1111. if (xlate) {
  1112. xlate->host_fmt = fmt;
  1113. xlate->code = code;
  1114. xlate++;
  1115. }
  1116. return formats;
  1117. }
  1118. static void pxa_camera_put_formats(struct soc_camera_device *icd)
  1119. {
  1120. kfree(icd->host_priv);
  1121. icd->host_priv = NULL;
  1122. }
  1123. static int pxa_camera_check_frame(u32 width, u32 height)
  1124. {
  1125. /* limit to pxa hardware capabilities */
  1126. return height < 32 || height > 2048 || width < 48 || width > 2048 ||
  1127. (width & 0x01);
  1128. }
  1129. static int pxa_camera_set_crop(struct soc_camera_device *icd,
  1130. const struct v4l2_crop *a)
  1131. {
  1132. const struct v4l2_rect *rect = &a->c;
  1133. struct device *dev = icd->parent;
  1134. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1135. struct pxa_camera_dev *pcdev = ici->priv;
  1136. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1137. struct soc_camera_sense sense = {
  1138. .master_clock = pcdev->mclk,
  1139. .pixel_clock_max = pcdev->ciclk / 4,
  1140. };
  1141. struct v4l2_mbus_framefmt mf;
  1142. struct pxa_cam *cam = icd->host_priv;
  1143. u32 fourcc = icd->current_fmt->host_fmt->fourcc;
  1144. int ret;
  1145. /* If PCLK is used to latch data from the sensor, check sense */
  1146. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1147. icd->sense = &sense;
  1148. ret = v4l2_subdev_call(sd, video, s_crop, a);
  1149. icd->sense = NULL;
  1150. if (ret < 0) {
  1151. dev_warn(dev, "Failed to crop to %ux%u@%u:%u\n",
  1152. rect->width, rect->height, rect->left, rect->top);
  1153. return ret;
  1154. }
  1155. ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
  1156. if (ret < 0)
  1157. return ret;
  1158. if (pxa_camera_check_frame(mf.width, mf.height)) {
  1159. /*
  1160. * Camera cropping produced a frame beyond our capabilities.
  1161. * FIXME: just extract a subframe, that we can process.
  1162. */
  1163. v4l_bound_align_image(&mf.width, 48, 2048, 1,
  1164. &mf.height, 32, 2048, 0,
  1165. fourcc == V4L2_PIX_FMT_YUV422P ? 4 : 0);
  1166. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  1167. if (ret < 0)
  1168. return ret;
  1169. if (pxa_camera_check_frame(mf.width, mf.height)) {
  1170. dev_warn(icd->parent,
  1171. "Inconsistent state. Use S_FMT to repair\n");
  1172. return -EINVAL;
  1173. }
  1174. }
  1175. if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1176. if (sense.pixel_clock > sense.pixel_clock_max) {
  1177. dev_err(dev,
  1178. "pixel clock %lu set by the camera too high!",
  1179. sense.pixel_clock);
  1180. return -EIO;
  1181. }
  1182. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1183. }
  1184. icd->user_width = mf.width;
  1185. icd->user_height = mf.height;
  1186. pxa_camera_setup_cicr(icd, cam->flags, fourcc);
  1187. return ret;
  1188. }
  1189. static int pxa_camera_set_fmt(struct soc_camera_device *icd,
  1190. struct v4l2_format *f)
  1191. {
  1192. struct device *dev = icd->parent;
  1193. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1194. struct pxa_camera_dev *pcdev = ici->priv;
  1195. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1196. const struct soc_camera_format_xlate *xlate = NULL;
  1197. struct soc_camera_sense sense = {
  1198. .master_clock = pcdev->mclk,
  1199. .pixel_clock_max = pcdev->ciclk / 4,
  1200. };
  1201. struct v4l2_pix_format *pix = &f->fmt.pix;
  1202. struct v4l2_mbus_framefmt mf;
  1203. int ret;
  1204. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  1205. if (!xlate) {
  1206. dev_warn(dev, "Format %x not found\n", pix->pixelformat);
  1207. return -EINVAL;
  1208. }
  1209. /* If PCLK is used to latch data from the sensor, check sense */
  1210. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1211. /* The caller holds a mutex. */
  1212. icd->sense = &sense;
  1213. mf.width = pix->width;
  1214. mf.height = pix->height;
  1215. mf.field = pix->field;
  1216. mf.colorspace = pix->colorspace;
  1217. mf.code = xlate->code;
  1218. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  1219. if (mf.code != xlate->code)
  1220. return -EINVAL;
  1221. icd->sense = NULL;
  1222. if (ret < 0) {
  1223. dev_warn(dev, "Failed to configure for format %x\n",
  1224. pix->pixelformat);
  1225. } else if (pxa_camera_check_frame(mf.width, mf.height)) {
  1226. dev_warn(dev,
  1227. "Camera driver produced an unsupported frame %dx%d\n",
  1228. mf.width, mf.height);
  1229. ret = -EINVAL;
  1230. } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1231. if (sense.pixel_clock > sense.pixel_clock_max) {
  1232. dev_err(dev,
  1233. "pixel clock %lu set by the camera too high!",
  1234. sense.pixel_clock);
  1235. return -EIO;
  1236. }
  1237. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1238. }
  1239. if (ret < 0)
  1240. return ret;
  1241. pix->width = mf.width;
  1242. pix->height = mf.height;
  1243. pix->field = mf.field;
  1244. pix->colorspace = mf.colorspace;
  1245. icd->current_fmt = xlate;
  1246. return ret;
  1247. }
  1248. static int pxa_camera_try_fmt(struct soc_camera_device *icd,
  1249. struct v4l2_format *f)
  1250. {
  1251. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  1252. const struct soc_camera_format_xlate *xlate;
  1253. struct v4l2_pix_format *pix = &f->fmt.pix;
  1254. struct v4l2_mbus_framefmt mf;
  1255. __u32 pixfmt = pix->pixelformat;
  1256. int ret;
  1257. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  1258. if (!xlate) {
  1259. dev_warn(icd->parent, "Format %x not found\n", pixfmt);
  1260. return -EINVAL;
  1261. }
  1262. /*
  1263. * Limit to pxa hardware capabilities. YUV422P planar format requires
  1264. * images size to be a multiple of 16 bytes. If not, zeros will be
  1265. * inserted between Y and U planes, and U and V planes, which violates
  1266. * the YUV422P standard.
  1267. */
  1268. v4l_bound_align_image(&pix->width, 48, 2048, 1,
  1269. &pix->height, 32, 2048, 0,
  1270. pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0);
  1271. /* limit to sensor capabilities */
  1272. mf.width = pix->width;
  1273. mf.height = pix->height;
  1274. /* Only progressive video supported so far */
  1275. mf.field = V4L2_FIELD_NONE;
  1276. mf.colorspace = pix->colorspace;
  1277. mf.code = xlate->code;
  1278. ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
  1279. if (ret < 0)
  1280. return ret;
  1281. pix->width = mf.width;
  1282. pix->height = mf.height;
  1283. pix->colorspace = mf.colorspace;
  1284. switch (mf.field) {
  1285. case V4L2_FIELD_ANY:
  1286. case V4L2_FIELD_NONE:
  1287. pix->field = V4L2_FIELD_NONE;
  1288. break;
  1289. default:
  1290. /* TODO: support interlaced at least in pass-through mode */
  1291. dev_err(icd->parent, "Field type %d unsupported.\n",
  1292. mf.field);
  1293. return -EINVAL;
  1294. }
  1295. return ret;
  1296. }
  1297. static int pxa_camera_reqbufs(struct soc_camera_device *icd,
  1298. struct v4l2_requestbuffers *p)
  1299. {
  1300. int i;
  1301. /*
  1302. * This is for locking debugging only. I removed spinlocks and now I
  1303. * check whether .prepare is ever called on a linked buffer, or whether
  1304. * a dma IRQ can occur for an in-work or unlinked buffer. Until now
  1305. * it hadn't triggered
  1306. */
  1307. for (i = 0; i < p->count; i++) {
  1308. struct pxa_buffer *buf = container_of(icd->vb_vidq.bufs[i],
  1309. struct pxa_buffer, vb);
  1310. buf->inwork = 0;
  1311. INIT_LIST_HEAD(&buf->vb.queue);
  1312. }
  1313. return 0;
  1314. }
  1315. static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
  1316. {
  1317. struct soc_camera_device *icd = file->private_data;
  1318. struct pxa_buffer *buf;
  1319. buf = list_entry(icd->vb_vidq.stream.next, struct pxa_buffer,
  1320. vb.stream);
  1321. poll_wait(file, &buf->vb.done, pt);
  1322. if (buf->vb.state == VIDEOBUF_DONE ||
  1323. buf->vb.state == VIDEOBUF_ERROR)
  1324. return POLLIN|POLLRDNORM;
  1325. return 0;
  1326. }
  1327. static int pxa_camera_querycap(struct soc_camera_host *ici,
  1328. struct v4l2_capability *cap)
  1329. {
  1330. /* cap->name is set by the firendly caller:-> */
  1331. strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
  1332. cap->device_caps = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  1333. cap->capabilities = cap->device_caps | V4L2_CAP_DEVICE_CAPS;
  1334. return 0;
  1335. }
  1336. static int pxa_camera_suspend(struct device *dev)
  1337. {
  1338. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1339. struct pxa_camera_dev *pcdev = ici->priv;
  1340. int i = 0, ret = 0;
  1341. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
  1342. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
  1343. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
  1344. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
  1345. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
  1346. if (pcdev->soc_host.icd) {
  1347. struct v4l2_subdev *sd = soc_camera_to_subdev(pcdev->soc_host.icd);
  1348. ret = v4l2_subdev_call(sd, core, s_power, 0);
  1349. if (ret == -ENOIOCTLCMD)
  1350. ret = 0;
  1351. }
  1352. return ret;
  1353. }
  1354. static int pxa_camera_resume(struct device *dev)
  1355. {
  1356. struct soc_camera_host *ici = to_soc_camera_host(dev);
  1357. struct pxa_camera_dev *pcdev = ici->priv;
  1358. int i = 0, ret = 0;
  1359. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1360. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1361. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1362. __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
  1363. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
  1364. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
  1365. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
  1366. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
  1367. if (pcdev->soc_host.icd) {
  1368. struct v4l2_subdev *sd = soc_camera_to_subdev(pcdev->soc_host.icd);
  1369. ret = v4l2_subdev_call(sd, core, s_power, 1);
  1370. if (ret == -ENOIOCTLCMD)
  1371. ret = 0;
  1372. }
  1373. /* Restart frame capture if active buffer exists */
  1374. if (!ret && pcdev->active)
  1375. pxa_camera_start_capture(pcdev);
  1376. return ret;
  1377. }
  1378. static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
  1379. .owner = THIS_MODULE,
  1380. .add = pxa_camera_add_device,
  1381. .remove = pxa_camera_remove_device,
  1382. .clock_start = pxa_camera_clock_start,
  1383. .clock_stop = pxa_camera_clock_stop,
  1384. .set_crop = pxa_camera_set_crop,
  1385. .get_formats = pxa_camera_get_formats,
  1386. .put_formats = pxa_camera_put_formats,
  1387. .set_fmt = pxa_camera_set_fmt,
  1388. .try_fmt = pxa_camera_try_fmt,
  1389. .init_videobuf = pxa_camera_init_videobuf,
  1390. .reqbufs = pxa_camera_reqbufs,
  1391. .poll = pxa_camera_poll,
  1392. .querycap = pxa_camera_querycap,
  1393. .set_bus_param = pxa_camera_set_bus_param,
  1394. };
  1395. static int pxa_camera_pdata_from_dt(struct device *dev,
  1396. struct pxa_camera_dev *pcdev)
  1397. {
  1398. u32 mclk_rate;
  1399. struct device_node *np = dev->of_node;
  1400. struct v4l2_of_endpoint ep;
  1401. int err = of_property_read_u32(np, "clock-frequency",
  1402. &mclk_rate);
  1403. if (!err) {
  1404. pcdev->platform_flags |= PXA_CAMERA_MCLK_EN;
  1405. pcdev->mclk = mclk_rate;
  1406. }
  1407. np = of_graph_get_next_endpoint(np, NULL);
  1408. if (!np) {
  1409. dev_err(dev, "could not find endpoint\n");
  1410. return -EINVAL;
  1411. }
  1412. err = v4l2_of_parse_endpoint(np, &ep);
  1413. if (err) {
  1414. dev_err(dev, "could not parse endpoint\n");
  1415. goto out;
  1416. }
  1417. switch (ep.bus.parallel.bus_width) {
  1418. case 4:
  1419. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_4;
  1420. break;
  1421. case 5:
  1422. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_5;
  1423. break;
  1424. case 8:
  1425. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_8;
  1426. break;
  1427. case 9:
  1428. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_9;
  1429. break;
  1430. case 10:
  1431. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
  1432. break;
  1433. default:
  1434. break;
  1435. }
  1436. if (ep.bus.parallel.flags & V4L2_MBUS_MASTER)
  1437. pcdev->platform_flags |= PXA_CAMERA_MASTER;
  1438. if (ep.bus.parallel.flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
  1439. pcdev->platform_flags |= PXA_CAMERA_HSP;
  1440. if (ep.bus.parallel.flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
  1441. pcdev->platform_flags |= PXA_CAMERA_VSP;
  1442. if (ep.bus.parallel.flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
  1443. pcdev->platform_flags |= PXA_CAMERA_PCLK_EN | PXA_CAMERA_PCP;
  1444. if (ep.bus.parallel.flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
  1445. pcdev->platform_flags |= PXA_CAMERA_PCLK_EN;
  1446. out:
  1447. of_node_put(np);
  1448. return err;
  1449. }
  1450. static int pxa_camera_probe(struct platform_device *pdev)
  1451. {
  1452. struct pxa_camera_dev *pcdev;
  1453. struct resource *res;
  1454. void __iomem *base;
  1455. int irq;
  1456. int err = 0;
  1457. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1458. irq = platform_get_irq(pdev, 0);
  1459. if (!res || irq < 0)
  1460. return -ENODEV;
  1461. pcdev = devm_kzalloc(&pdev->dev, sizeof(*pcdev), GFP_KERNEL);
  1462. if (!pcdev) {
  1463. dev_err(&pdev->dev, "Could not allocate pcdev\n");
  1464. return -ENOMEM;
  1465. }
  1466. pcdev->clk = devm_clk_get(&pdev->dev, NULL);
  1467. if (IS_ERR(pcdev->clk))
  1468. return PTR_ERR(pcdev->clk);
  1469. pcdev->res = res;
  1470. pcdev->pdata = pdev->dev.platform_data;
  1471. if (&pdev->dev.of_node && !pcdev->pdata) {
  1472. err = pxa_camera_pdata_from_dt(&pdev->dev, pcdev);
  1473. } else {
  1474. pcdev->platform_flags = pcdev->pdata->flags;
  1475. pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
  1476. }
  1477. if (err < 0)
  1478. return err;
  1479. if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
  1480. PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
  1481. /*
  1482. * Platform hasn't set available data widths. This is bad.
  1483. * Warn and use a default.
  1484. */
  1485. dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
  1486. "data widths, using default 10 bit\n");
  1487. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
  1488. }
  1489. if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8)
  1490. pcdev->width_flags = 1 << 7;
  1491. if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9)
  1492. pcdev->width_flags |= 1 << 8;
  1493. if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10)
  1494. pcdev->width_flags |= 1 << 9;
  1495. if (!pcdev->mclk) {
  1496. dev_warn(&pdev->dev,
  1497. "mclk == 0! Please, fix your platform data. "
  1498. "Using default 20MHz\n");
  1499. pcdev->mclk = 20000000;
  1500. }
  1501. pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
  1502. INIT_LIST_HEAD(&pcdev->capture);
  1503. spin_lock_init(&pcdev->lock);
  1504. /*
  1505. * Request the regions.
  1506. */
  1507. base = devm_ioremap_resource(&pdev->dev, res);
  1508. if (IS_ERR(base))
  1509. return PTR_ERR(base);
  1510. pcdev->irq = irq;
  1511. pcdev->base = base;
  1512. /* request dma */
  1513. err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
  1514. pxa_camera_dma_irq_y, pcdev);
  1515. if (err < 0) {
  1516. dev_err(&pdev->dev, "Can't request DMA for Y\n");
  1517. return err;
  1518. }
  1519. pcdev->dma_chans[0] = err;
  1520. dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
  1521. err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
  1522. pxa_camera_dma_irq_u, pcdev);
  1523. if (err < 0) {
  1524. dev_err(&pdev->dev, "Can't request DMA for U\n");
  1525. goto exit_free_dma_y;
  1526. }
  1527. pcdev->dma_chans[1] = err;
  1528. dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
  1529. err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
  1530. pxa_camera_dma_irq_v, pcdev);
  1531. if (err < 0) {
  1532. dev_err(&pdev->dev, "Can't request DMA for V\n");
  1533. goto exit_free_dma_u;
  1534. }
  1535. pcdev->dma_chans[2] = err;
  1536. dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
  1537. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1538. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1539. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1540. /* request irq */
  1541. err = devm_request_irq(&pdev->dev, pcdev->irq, pxa_camera_irq, 0,
  1542. PXA_CAM_DRV_NAME, pcdev);
  1543. if (err) {
  1544. dev_err(&pdev->dev, "Camera interrupt register failed\n");
  1545. goto exit_free_dma;
  1546. }
  1547. pcdev->soc_host.drv_name = PXA_CAM_DRV_NAME;
  1548. pcdev->soc_host.ops = &pxa_soc_camera_host_ops;
  1549. pcdev->soc_host.priv = pcdev;
  1550. pcdev->soc_host.v4l2_dev.dev = &pdev->dev;
  1551. pcdev->soc_host.nr = pdev->id;
  1552. err = soc_camera_host_register(&pcdev->soc_host);
  1553. if (err)
  1554. goto exit_free_dma;
  1555. return 0;
  1556. exit_free_dma:
  1557. pxa_free_dma(pcdev->dma_chans[2]);
  1558. exit_free_dma_u:
  1559. pxa_free_dma(pcdev->dma_chans[1]);
  1560. exit_free_dma_y:
  1561. pxa_free_dma(pcdev->dma_chans[0]);
  1562. return err;
  1563. }
  1564. static int pxa_camera_remove(struct platform_device *pdev)
  1565. {
  1566. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  1567. struct pxa_camera_dev *pcdev = container_of(soc_host,
  1568. struct pxa_camera_dev, soc_host);
  1569. pxa_free_dma(pcdev->dma_chans[0]);
  1570. pxa_free_dma(pcdev->dma_chans[1]);
  1571. pxa_free_dma(pcdev->dma_chans[2]);
  1572. soc_camera_host_unregister(soc_host);
  1573. dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
  1574. return 0;
  1575. }
  1576. static const struct dev_pm_ops pxa_camera_pm = {
  1577. .suspend = pxa_camera_suspend,
  1578. .resume = pxa_camera_resume,
  1579. };
  1580. static const struct of_device_id pxa_camera_of_match[] = {
  1581. { .compatible = "marvell,pxa270-qci", },
  1582. {},
  1583. };
  1584. MODULE_DEVICE_TABLE(of, pxa_camera_of_match);
  1585. static struct platform_driver pxa_camera_driver = {
  1586. .driver = {
  1587. .name = PXA_CAM_DRV_NAME,
  1588. .pm = &pxa_camera_pm,
  1589. .of_match_table = of_match_ptr(pxa_camera_of_match),
  1590. },
  1591. .probe = pxa_camera_probe,
  1592. .remove = pxa_camera_remove,
  1593. };
  1594. module_platform_driver(pxa_camera_driver);
  1595. MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
  1596. MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
  1597. MODULE_LICENSE("GPL");
  1598. MODULE_VERSION(PXA_CAM_VERSION);
  1599. MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);