tvp7002.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151
  1. /* Texas Instruments Triple 8-/10-BIT 165-/110-MSPS Video and Graphics
  2. * Digitizer with Horizontal PLL registers
  3. *
  4. * Copyright (C) 2009 Texas Instruments Inc
  5. * Author: Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>
  6. *
  7. * This code is partially based upon the TVP5150 driver
  8. * written by Mauro Carvalho Chehab (mchehab@infradead.org),
  9. * the TVP514x driver written by Vaibhav Hiremath <hvaibhav@ti.com>
  10. * and the TVP7002 driver in the TI LSP 2.10.00.14. Revisions by
  11. * Muralidharan Karicheri and Snehaprabha Narnakaje (TI).
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/delay.h>
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/videodev2.h>
  31. #include <linux/module.h>
  32. #include <linux/of.h>
  33. #include <linux/of_graph.h>
  34. #include <linux/v4l2-dv-timings.h>
  35. #include <media/tvp7002.h>
  36. #include <media/v4l2-async.h>
  37. #include <media/v4l2-device.h>
  38. #include <media/v4l2-common.h>
  39. #include <media/v4l2-ctrls.h>
  40. #include <media/v4l2-of.h>
  41. #include "tvp7002_reg.h"
  42. MODULE_DESCRIPTION("TI TVP7002 Video and Graphics Digitizer driver");
  43. MODULE_AUTHOR("Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>");
  44. MODULE_LICENSE("GPL");
  45. /* I2C retry attempts */
  46. #define I2C_RETRY_COUNT (5)
  47. /* End of registers */
  48. #define TVP7002_EOR 0x5c
  49. /* Read write definition for registers */
  50. #define TVP7002_READ 0
  51. #define TVP7002_WRITE 1
  52. #define TVP7002_RESERVED 2
  53. /* Interlaced vs progressive mask and shift */
  54. #define TVP7002_IP_SHIFT 5
  55. #define TVP7002_INPR_MASK (0x01 << TVP7002_IP_SHIFT)
  56. /* Shift for CPL and LPF registers */
  57. #define TVP7002_CL_SHIFT 8
  58. #define TVP7002_CL_MASK 0x0f
  59. /* Debug functions */
  60. static bool debug;
  61. module_param(debug, bool, 0644);
  62. MODULE_PARM_DESC(debug, "Debug level (0-2)");
  63. /* Structure for register values */
  64. struct i2c_reg_value {
  65. u8 reg;
  66. u8 value;
  67. u8 type;
  68. };
  69. /*
  70. * Register default values (according to tvp7002 datasheet)
  71. * In the case of read-only registers, the value (0xff) is
  72. * never written. R/W functionality is controlled by the
  73. * writable bit in the register struct definition.
  74. */
  75. static const struct i2c_reg_value tvp7002_init_default[] = {
  76. { TVP7002_CHIP_REV, 0xff, TVP7002_READ },
  77. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
  78. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
  79. { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
  80. { TVP7002_HPLL_PHASE_SEL, 0x80, TVP7002_WRITE },
  81. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  82. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  83. { TVP7002_HSYNC_OUT_W, 0x60, TVP7002_WRITE },
  84. { TVP7002_B_FINE_GAIN, 0x00, TVP7002_WRITE },
  85. { TVP7002_G_FINE_GAIN, 0x00, TVP7002_WRITE },
  86. { TVP7002_R_FINE_GAIN, 0x00, TVP7002_WRITE },
  87. { TVP7002_B_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  88. { TVP7002_G_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  89. { TVP7002_R_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  90. { TVP7002_SYNC_CTL_1, 0x20, TVP7002_WRITE },
  91. { TVP7002_HPLL_AND_CLAMP_CTL, 0x2e, TVP7002_WRITE },
  92. { TVP7002_SYNC_ON_G_THRS, 0x5d, TVP7002_WRITE },
  93. { TVP7002_SYNC_SEPARATOR_THRS, 0x47, TVP7002_WRITE },
  94. { TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
  95. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  96. { TVP7002_SYNC_DETECT_STAT, 0xff, TVP7002_READ },
  97. { TVP7002_OUT_FORMATTER, 0x47, TVP7002_WRITE },
  98. { TVP7002_MISC_CTL_1, 0x01, TVP7002_WRITE },
  99. { TVP7002_MISC_CTL_2, 0x00, TVP7002_WRITE },
  100. { TVP7002_MISC_CTL_3, 0x01, TVP7002_WRITE },
  101. { TVP7002_IN_MUX_SEL_1, 0x00, TVP7002_WRITE },
  102. { TVP7002_IN_MUX_SEL_2, 0x67, TVP7002_WRITE },
  103. { TVP7002_B_AND_G_COARSE_GAIN, 0x77, TVP7002_WRITE },
  104. { TVP7002_R_COARSE_GAIN, 0x07, TVP7002_WRITE },
  105. { TVP7002_FINE_OFF_LSBS, 0x00, TVP7002_WRITE },
  106. { TVP7002_B_COARSE_OFF, 0x10, TVP7002_WRITE },
  107. { TVP7002_G_COARSE_OFF, 0x10, TVP7002_WRITE },
  108. { TVP7002_R_COARSE_OFF, 0x10, TVP7002_WRITE },
  109. { TVP7002_HSOUT_OUT_START, 0x08, TVP7002_WRITE },
  110. { TVP7002_MISC_CTL_4, 0x00, TVP7002_WRITE },
  111. { TVP7002_B_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  112. { TVP7002_G_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  113. { TVP7002_R_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  114. { TVP7002_AUTO_LVL_CTL_ENABLE, 0x80, TVP7002_WRITE },
  115. { TVP7002_DGTL_ALC_OUT_MSBS, 0xff, TVP7002_READ },
  116. { TVP7002_AUTO_LVL_CTL_FILTER, 0x53, TVP7002_WRITE },
  117. { 0x29, 0x08, TVP7002_RESERVED },
  118. { TVP7002_FINE_CLAMP_CTL, 0x07, TVP7002_WRITE },
  119. /* PWR_CTL is controlled only by the probe and reset functions */
  120. { TVP7002_PWR_CTL, 0x00, TVP7002_RESERVED },
  121. { TVP7002_ADC_SETUP, 0x50, TVP7002_WRITE },
  122. { TVP7002_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE },
  123. { TVP7002_SOG_CLAMP, 0x80, TVP7002_WRITE },
  124. { TVP7002_RGB_COARSE_CLAMP_CTL, 0x8c, TVP7002_WRITE },
  125. { TVP7002_SOG_COARSE_CLAMP_CTL, 0x04, TVP7002_WRITE },
  126. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  127. { 0x32, 0x18, TVP7002_RESERVED },
  128. { 0x33, 0x60, TVP7002_RESERVED },
  129. { TVP7002_MVIS_STRIPPER_W, 0xff, TVP7002_RESERVED },
  130. { TVP7002_VSYNC_ALGN, 0x10, TVP7002_WRITE },
  131. { TVP7002_SYNC_BYPASS, 0x00, TVP7002_WRITE },
  132. { TVP7002_L_FRAME_STAT_LSBS, 0xff, TVP7002_READ },
  133. { TVP7002_L_FRAME_STAT_MSBS, 0xff, TVP7002_READ },
  134. { TVP7002_CLK_L_STAT_LSBS, 0xff, TVP7002_READ },
  135. { TVP7002_CLK_L_STAT_MSBS, 0xff, TVP7002_READ },
  136. { TVP7002_HSYNC_W, 0xff, TVP7002_READ },
  137. { TVP7002_VSYNC_W, 0xff, TVP7002_READ },
  138. { TVP7002_L_LENGTH_TOL, 0x03, TVP7002_WRITE },
  139. { 0x3e, 0x60, TVP7002_RESERVED },
  140. { TVP7002_VIDEO_BWTH_CTL, 0x01, TVP7002_WRITE },
  141. { TVP7002_AVID_START_PIXEL_LSBS, 0x01, TVP7002_WRITE },
  142. { TVP7002_AVID_START_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
  143. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  144. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
  145. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  146. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  147. { TVP7002_VBLK_F_0_DURATION, 0x1e, TVP7002_WRITE },
  148. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  149. { TVP7002_FBIT_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
  150. { TVP7002_FBIT_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  151. { TVP7002_YUV_Y_G_COEF_LSBS, 0xe3, TVP7002_WRITE },
  152. { TVP7002_YUV_Y_G_COEF_MSBS, 0x16, TVP7002_WRITE },
  153. { TVP7002_YUV_Y_B_COEF_LSBS, 0x4f, TVP7002_WRITE },
  154. { TVP7002_YUV_Y_B_COEF_MSBS, 0x02, TVP7002_WRITE },
  155. { TVP7002_YUV_Y_R_COEF_LSBS, 0xce, TVP7002_WRITE },
  156. { TVP7002_YUV_Y_R_COEF_MSBS, 0x06, TVP7002_WRITE },
  157. { TVP7002_YUV_U_G_COEF_LSBS, 0xab, TVP7002_WRITE },
  158. { TVP7002_YUV_U_G_COEF_MSBS, 0xf3, TVP7002_WRITE },
  159. { TVP7002_YUV_U_B_COEF_LSBS, 0x00, TVP7002_WRITE },
  160. { TVP7002_YUV_U_B_COEF_MSBS, 0x10, TVP7002_WRITE },
  161. { TVP7002_YUV_U_R_COEF_LSBS, 0x55, TVP7002_WRITE },
  162. { TVP7002_YUV_U_R_COEF_MSBS, 0xfc, TVP7002_WRITE },
  163. { TVP7002_YUV_V_G_COEF_LSBS, 0x78, TVP7002_WRITE },
  164. { TVP7002_YUV_V_G_COEF_MSBS, 0xf1, TVP7002_WRITE },
  165. { TVP7002_YUV_V_B_COEF_LSBS, 0x88, TVP7002_WRITE },
  166. { TVP7002_YUV_V_B_COEF_MSBS, 0xfe, TVP7002_WRITE },
  167. { TVP7002_YUV_V_R_COEF_LSBS, 0x00, TVP7002_WRITE },
  168. { TVP7002_YUV_V_R_COEF_MSBS, 0x10, TVP7002_WRITE },
  169. /* This signals end of register values */
  170. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  171. };
  172. /* Register parameters for 480P */
  173. static const struct i2c_reg_value tvp7002_parms_480P[] = {
  174. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x35, TVP7002_WRITE },
  175. { TVP7002_HPLL_FDBK_DIV_LSBS, 0xa0, TVP7002_WRITE },
  176. { TVP7002_HPLL_CRTL, 0x02, TVP7002_WRITE },
  177. { TVP7002_AVID_START_PIXEL_LSBS, 0x91, TVP7002_WRITE },
  178. { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  179. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0B, TVP7002_WRITE },
  180. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  181. { TVP7002_VBLK_F_0_START_L_OFF, 0x03, TVP7002_WRITE },
  182. { TVP7002_VBLK_F_1_START_L_OFF, 0x01, TVP7002_WRITE },
  183. { TVP7002_VBLK_F_0_DURATION, 0x13, TVP7002_WRITE },
  184. { TVP7002_VBLK_F_1_DURATION, 0x13, TVP7002_WRITE },
  185. { TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
  186. { TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
  187. { TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
  188. { TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
  189. { TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
  190. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  191. };
  192. /* Register parameters for 576P */
  193. static const struct i2c_reg_value tvp7002_parms_576P[] = {
  194. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x36, TVP7002_WRITE },
  195. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
  196. { TVP7002_HPLL_CRTL, 0x18, TVP7002_WRITE },
  197. { TVP7002_AVID_START_PIXEL_LSBS, 0x9B, TVP7002_WRITE },
  198. { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  199. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0F, TVP7002_WRITE },
  200. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  201. { TVP7002_VBLK_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
  202. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  203. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  204. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  205. { TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
  206. { TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
  207. { TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
  208. { TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
  209. { TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
  210. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  211. };
  212. /* Register parameters for 1080I60 */
  213. static const struct i2c_reg_value tvp7002_parms_1080I60[] = {
  214. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
  215. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
  216. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  217. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  218. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  219. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  220. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  221. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  222. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  223. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  224. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  225. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  226. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  227. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  228. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  229. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  230. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  231. };
  232. /* Register parameters for 1080P60 */
  233. static const struct i2c_reg_value tvp7002_parms_1080P60[] = {
  234. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
  235. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
  236. { TVP7002_HPLL_CRTL, 0xE0, TVP7002_WRITE },
  237. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  238. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  239. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  240. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  241. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  242. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  243. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  244. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  245. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  246. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  247. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  248. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  249. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  250. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  251. };
  252. /* Register parameters for 1080I50 */
  253. static const struct i2c_reg_value tvp7002_parms_1080I50[] = {
  254. { TVP7002_HPLL_FDBK_DIV_MSBS, 0xa5, TVP7002_WRITE },
  255. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
  256. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  257. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  258. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  259. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  260. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  261. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  262. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  263. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  264. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  265. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  266. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  267. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  268. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  269. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  270. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  271. };
  272. /* Register parameters for 720P60 */
  273. static const struct i2c_reg_value tvp7002_parms_720P60[] = {
  274. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
  275. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
  276. { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
  277. { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
  278. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  279. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
  280. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
  281. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  282. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  283. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  284. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  285. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  286. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  287. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  288. { TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
  289. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  290. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  291. };
  292. /* Register parameters for 720P50 */
  293. static const struct i2c_reg_value tvp7002_parms_720P50[] = {
  294. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x7b, TVP7002_WRITE },
  295. { TVP7002_HPLL_FDBK_DIV_LSBS, 0xc0, TVP7002_WRITE },
  296. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  297. { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
  298. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  299. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
  300. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
  301. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  302. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  303. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  304. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  305. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  306. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  307. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  308. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  309. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  310. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  311. };
  312. /* Timings definition for handling device operation */
  313. struct tvp7002_timings_definition {
  314. struct v4l2_dv_timings timings;
  315. const struct i2c_reg_value *p_settings;
  316. enum v4l2_colorspace color_space;
  317. enum v4l2_field scanmode;
  318. u16 progressive;
  319. u16 lines_per_frame;
  320. u16 cpl_min;
  321. u16 cpl_max;
  322. };
  323. /* Struct list for digital video timings */
  324. static const struct tvp7002_timings_definition tvp7002_timings[] = {
  325. {
  326. V4L2_DV_BT_CEA_1280X720P60,
  327. tvp7002_parms_720P60,
  328. V4L2_COLORSPACE_REC709,
  329. V4L2_FIELD_NONE,
  330. 1,
  331. 0x2EE,
  332. 135,
  333. 153
  334. },
  335. {
  336. V4L2_DV_BT_CEA_1920X1080I60,
  337. tvp7002_parms_1080I60,
  338. V4L2_COLORSPACE_REC709,
  339. V4L2_FIELD_INTERLACED,
  340. 0,
  341. 0x465,
  342. 181,
  343. 205
  344. },
  345. {
  346. V4L2_DV_BT_CEA_1920X1080I50,
  347. tvp7002_parms_1080I50,
  348. V4L2_COLORSPACE_REC709,
  349. V4L2_FIELD_INTERLACED,
  350. 0,
  351. 0x465,
  352. 217,
  353. 245
  354. },
  355. {
  356. V4L2_DV_BT_CEA_1280X720P50,
  357. tvp7002_parms_720P50,
  358. V4L2_COLORSPACE_REC709,
  359. V4L2_FIELD_NONE,
  360. 1,
  361. 0x2EE,
  362. 163,
  363. 183
  364. },
  365. {
  366. V4L2_DV_BT_CEA_1920X1080P60,
  367. tvp7002_parms_1080P60,
  368. V4L2_COLORSPACE_REC709,
  369. V4L2_FIELD_NONE,
  370. 1,
  371. 0x465,
  372. 90,
  373. 102
  374. },
  375. {
  376. V4L2_DV_BT_CEA_720X480P59_94,
  377. tvp7002_parms_480P,
  378. V4L2_COLORSPACE_SMPTE170M,
  379. V4L2_FIELD_NONE,
  380. 1,
  381. 0x20D,
  382. 0xffff,
  383. 0xffff
  384. },
  385. {
  386. V4L2_DV_BT_CEA_720X576P50,
  387. tvp7002_parms_576P,
  388. V4L2_COLORSPACE_SMPTE170M,
  389. V4L2_FIELD_NONE,
  390. 1,
  391. 0x271,
  392. 0xffff,
  393. 0xffff
  394. }
  395. };
  396. #define NUM_TIMINGS ARRAY_SIZE(tvp7002_timings)
  397. /* Device definition */
  398. struct tvp7002 {
  399. struct v4l2_subdev sd;
  400. struct v4l2_ctrl_handler hdl;
  401. const struct tvp7002_config *pdata;
  402. int ver;
  403. int streaming;
  404. const struct tvp7002_timings_definition *current_timings;
  405. struct media_pad pad;
  406. };
  407. /*
  408. * to_tvp7002 - Obtain device handler TVP7002
  409. * @sd: ptr to v4l2_subdev struct
  410. *
  411. * Returns device handler tvp7002.
  412. */
  413. static inline struct tvp7002 *to_tvp7002(struct v4l2_subdev *sd)
  414. {
  415. return container_of(sd, struct tvp7002, sd);
  416. }
  417. static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
  418. {
  419. return &container_of(ctrl->handler, struct tvp7002, hdl)->sd;
  420. }
  421. /*
  422. * tvp7002_read - Read a value from a register in an TVP7002
  423. * @sd: ptr to v4l2_subdev struct
  424. * @addr: TVP7002 register address
  425. * @dst: pointer to 8-bit destination
  426. *
  427. * Returns value read if successful, or non-zero (-1) otherwise.
  428. */
  429. static int tvp7002_read(struct v4l2_subdev *sd, u8 addr, u8 *dst)
  430. {
  431. struct i2c_client *c = v4l2_get_subdevdata(sd);
  432. int retry;
  433. int error;
  434. for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
  435. error = i2c_smbus_read_byte_data(c, addr);
  436. if (error >= 0) {
  437. *dst = (u8)error;
  438. return 0;
  439. }
  440. msleep_interruptible(10);
  441. }
  442. v4l2_err(sd, "TVP7002 read error %d\n", error);
  443. return error;
  444. }
  445. /*
  446. * tvp7002_read_err() - Read a register value with error code
  447. * @sd: pointer to standard V4L2 sub-device structure
  448. * @reg: destination register
  449. * @val: value to be read
  450. * @err: pointer to error value
  451. *
  452. * Read a value in a register and save error value in pointer.
  453. * Also update the register table if successful
  454. */
  455. static inline void tvp7002_read_err(struct v4l2_subdev *sd, u8 reg,
  456. u8 *dst, int *err)
  457. {
  458. if (!*err)
  459. *err = tvp7002_read(sd, reg, dst);
  460. }
  461. /*
  462. * tvp7002_write() - Write a value to a register in TVP7002
  463. * @sd: ptr to v4l2_subdev struct
  464. * @addr: TVP7002 register address
  465. * @value: value to be written to the register
  466. *
  467. * Write a value to a register in an TVP7002 decoder device.
  468. * Returns zero if successful, or non-zero otherwise.
  469. */
  470. static int tvp7002_write(struct v4l2_subdev *sd, u8 addr, u8 value)
  471. {
  472. struct i2c_client *c;
  473. int retry;
  474. int error;
  475. c = v4l2_get_subdevdata(sd);
  476. for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
  477. error = i2c_smbus_write_byte_data(c, addr, value);
  478. if (error >= 0)
  479. return 0;
  480. v4l2_warn(sd, "Write: retry ... %d\n", retry);
  481. msleep_interruptible(10);
  482. }
  483. v4l2_err(sd, "TVP7002 write error %d\n", error);
  484. return error;
  485. }
  486. /*
  487. * tvp7002_write_err() - Write a register value with error code
  488. * @sd: pointer to standard V4L2 sub-device structure
  489. * @reg: destination register
  490. * @val: value to be written
  491. * @err: pointer to error value
  492. *
  493. * Write a value in a register and save error value in pointer.
  494. * Also update the register table if successful
  495. */
  496. static inline void tvp7002_write_err(struct v4l2_subdev *sd, u8 reg,
  497. u8 val, int *err)
  498. {
  499. if (!*err)
  500. *err = tvp7002_write(sd, reg, val);
  501. }
  502. /*
  503. * tvp7002_write_inittab() - Write initialization values
  504. * @sd: ptr to v4l2_subdev struct
  505. * @regs: ptr to i2c_reg_value struct
  506. *
  507. * Write initialization values.
  508. * Returns zero or -EINVAL if read operation fails.
  509. */
  510. static int tvp7002_write_inittab(struct v4l2_subdev *sd,
  511. const struct i2c_reg_value *regs)
  512. {
  513. int error = 0;
  514. /* Initialize the first (defined) registers */
  515. while (TVP7002_EOR != regs->reg) {
  516. if (TVP7002_WRITE == regs->type)
  517. tvp7002_write_err(sd, regs->reg, regs->value, &error);
  518. regs++;
  519. }
  520. return error;
  521. }
  522. static int tvp7002_s_dv_timings(struct v4l2_subdev *sd,
  523. struct v4l2_dv_timings *dv_timings)
  524. {
  525. struct tvp7002 *device = to_tvp7002(sd);
  526. const struct v4l2_bt_timings *bt = &dv_timings->bt;
  527. int i;
  528. if (dv_timings->type != V4L2_DV_BT_656_1120)
  529. return -EINVAL;
  530. for (i = 0; i < NUM_TIMINGS; i++) {
  531. const struct v4l2_bt_timings *t = &tvp7002_timings[i].timings.bt;
  532. if (!memcmp(bt, t, &bt->standards - &bt->width)) {
  533. device->current_timings = &tvp7002_timings[i];
  534. return tvp7002_write_inittab(sd, tvp7002_timings[i].p_settings);
  535. }
  536. }
  537. return -EINVAL;
  538. }
  539. static int tvp7002_g_dv_timings(struct v4l2_subdev *sd,
  540. struct v4l2_dv_timings *dv_timings)
  541. {
  542. struct tvp7002 *device = to_tvp7002(sd);
  543. *dv_timings = device->current_timings->timings;
  544. return 0;
  545. }
  546. /*
  547. * tvp7002_s_ctrl() - Set a control
  548. * @ctrl: ptr to v4l2_ctrl struct
  549. *
  550. * Set a control in TVP7002 decoder device.
  551. * Returns zero when successful or -EINVAL if register access fails.
  552. */
  553. static int tvp7002_s_ctrl(struct v4l2_ctrl *ctrl)
  554. {
  555. struct v4l2_subdev *sd = to_sd(ctrl);
  556. int error = 0;
  557. switch (ctrl->id) {
  558. case V4L2_CID_GAIN:
  559. tvp7002_write_err(sd, TVP7002_R_FINE_GAIN, ctrl->val, &error);
  560. tvp7002_write_err(sd, TVP7002_G_FINE_GAIN, ctrl->val, &error);
  561. tvp7002_write_err(sd, TVP7002_B_FINE_GAIN, ctrl->val, &error);
  562. return error;
  563. }
  564. return -EINVAL;
  565. }
  566. /*
  567. * tvp7002_mbus_fmt() - V4L2 decoder interface handler for try/s/g_mbus_fmt
  568. * @sd: pointer to standard V4L2 sub-device structure
  569. * @f: pointer to mediabus format structure
  570. *
  571. * Negotiate the image capture size and mediabus format.
  572. * There is only one possible format, so this single function works for
  573. * get, set and try.
  574. */
  575. static int tvp7002_mbus_fmt(struct v4l2_subdev *sd, struct v4l2_mbus_framefmt *f)
  576. {
  577. struct tvp7002 *device = to_tvp7002(sd);
  578. const struct v4l2_bt_timings *bt = &device->current_timings->timings.bt;
  579. f->width = bt->width;
  580. f->height = bt->height;
  581. f->code = MEDIA_BUS_FMT_YUYV10_1X20;
  582. f->field = device->current_timings->scanmode;
  583. f->colorspace = device->current_timings->color_space;
  584. v4l2_dbg(1, debug, sd, "MBUS_FMT: Width - %d, Height - %d",
  585. f->width, f->height);
  586. return 0;
  587. }
  588. /*
  589. * tvp7002_query_dv() - query DV timings
  590. * @sd: pointer to standard V4L2 sub-device structure
  591. * @index: index into the tvp7002_timings array
  592. *
  593. * Returns the current DV timings detected by TVP7002. If no active input is
  594. * detected, returns -EINVAL
  595. */
  596. static int tvp7002_query_dv(struct v4l2_subdev *sd, int *index)
  597. {
  598. const struct tvp7002_timings_definition *timings = tvp7002_timings;
  599. u8 progressive;
  600. u32 lpfr;
  601. u32 cpln;
  602. int error = 0;
  603. u8 lpf_lsb;
  604. u8 lpf_msb;
  605. u8 cpl_lsb;
  606. u8 cpl_msb;
  607. /* Return invalid index if no active input is detected */
  608. *index = NUM_TIMINGS;
  609. /* Read standards from device registers */
  610. tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_LSBS, &lpf_lsb, &error);
  611. tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_MSBS, &lpf_msb, &error);
  612. if (error < 0)
  613. return error;
  614. tvp7002_read_err(sd, TVP7002_CLK_L_STAT_LSBS, &cpl_lsb, &error);
  615. tvp7002_read_err(sd, TVP7002_CLK_L_STAT_MSBS, &cpl_msb, &error);
  616. if (error < 0)
  617. return error;
  618. /* Get lines per frame, clocks per line and interlaced/progresive */
  619. lpfr = lpf_lsb | ((TVP7002_CL_MASK & lpf_msb) << TVP7002_CL_SHIFT);
  620. cpln = cpl_lsb | ((TVP7002_CL_MASK & cpl_msb) << TVP7002_CL_SHIFT);
  621. progressive = (lpf_msb & TVP7002_INPR_MASK) >> TVP7002_IP_SHIFT;
  622. /* Do checking of video modes */
  623. for (*index = 0; *index < NUM_TIMINGS; (*index)++, timings++)
  624. if (lpfr == timings->lines_per_frame &&
  625. progressive == timings->progressive) {
  626. if (timings->cpl_min == 0xffff)
  627. break;
  628. if (cpln >= timings->cpl_min && cpln <= timings->cpl_max)
  629. break;
  630. }
  631. if (*index == NUM_TIMINGS) {
  632. v4l2_dbg(1, debug, sd, "detection failed: lpf = %x, cpl = %x\n",
  633. lpfr, cpln);
  634. return -ENOLINK;
  635. }
  636. /* Update lines per frame and clocks per line info */
  637. v4l2_dbg(1, debug, sd, "detected timings: %d\n", *index);
  638. return 0;
  639. }
  640. static int tvp7002_query_dv_timings(struct v4l2_subdev *sd,
  641. struct v4l2_dv_timings *timings)
  642. {
  643. int index;
  644. int err = tvp7002_query_dv(sd, &index);
  645. if (err)
  646. return err;
  647. *timings = tvp7002_timings[index].timings;
  648. return 0;
  649. }
  650. #ifdef CONFIG_VIDEO_ADV_DEBUG
  651. /*
  652. * tvp7002_g_register() - Get the value of a register
  653. * @sd: ptr to v4l2_subdev struct
  654. * @reg: ptr to v4l2_dbg_register struct
  655. *
  656. * Get the value of a TVP7002 decoder device register.
  657. * Returns zero when successful, -EINVAL if register read fails or
  658. * access to I2C client fails.
  659. */
  660. static int tvp7002_g_register(struct v4l2_subdev *sd,
  661. struct v4l2_dbg_register *reg)
  662. {
  663. u8 val;
  664. int ret;
  665. ret = tvp7002_read(sd, reg->reg & 0xff, &val);
  666. reg->val = val;
  667. reg->size = 1;
  668. return ret;
  669. }
  670. /*
  671. * tvp7002_s_register() - set a control
  672. * @sd: ptr to v4l2_subdev struct
  673. * @reg: ptr to v4l2_dbg_register struct
  674. *
  675. * Get the value of a TVP7002 decoder device register.
  676. * Returns zero when successful, -EINVAL if register read fails.
  677. */
  678. static int tvp7002_s_register(struct v4l2_subdev *sd,
  679. const struct v4l2_dbg_register *reg)
  680. {
  681. return tvp7002_write(sd, reg->reg & 0xff, reg->val & 0xff);
  682. }
  683. #endif
  684. /*
  685. * tvp7002_enum_mbus_fmt() - Enum supported mediabus formats
  686. * @sd: pointer to standard V4L2 sub-device structure
  687. * @index: format index
  688. * @code: pointer to mediabus format
  689. *
  690. * Enumerate supported mediabus formats.
  691. */
  692. static int tvp7002_enum_mbus_fmt(struct v4l2_subdev *sd, unsigned index,
  693. u32 *code)
  694. {
  695. /* Check requested format index is within range */
  696. if (index)
  697. return -EINVAL;
  698. *code = MEDIA_BUS_FMT_YUYV10_1X20;
  699. return 0;
  700. }
  701. /*
  702. * tvp7002_s_stream() - V4L2 decoder i/f handler for s_stream
  703. * @sd: pointer to standard V4L2 sub-device structure
  704. * @enable: streaming enable or disable
  705. *
  706. * Sets streaming to enable or disable, if possible.
  707. */
  708. static int tvp7002_s_stream(struct v4l2_subdev *sd, int enable)
  709. {
  710. struct tvp7002 *device = to_tvp7002(sd);
  711. int error;
  712. if (device->streaming == enable)
  713. return 0;
  714. /* low impedance: on, high impedance: off */
  715. error = tvp7002_write(sd, TVP7002_MISC_CTL_2, enable ? 0x00 : 0x03);
  716. if (error) {
  717. v4l2_dbg(1, debug, sd, "Fail to set streaming\n");
  718. return error;
  719. }
  720. device->streaming = enable;
  721. return 0;
  722. }
  723. /*
  724. * tvp7002_log_status() - Print information about register settings
  725. * @sd: ptr to v4l2_subdev struct
  726. *
  727. * Log register values of a TVP7002 decoder device.
  728. * Returns zero or -EINVAL if read operation fails.
  729. */
  730. static int tvp7002_log_status(struct v4l2_subdev *sd)
  731. {
  732. struct tvp7002 *device = to_tvp7002(sd);
  733. const struct v4l2_bt_timings *bt;
  734. int detected;
  735. /* Find my current timings */
  736. tvp7002_query_dv(sd, &detected);
  737. bt = &device->current_timings->timings.bt;
  738. v4l2_info(sd, "Selected DV Timings: %ux%u\n", bt->width, bt->height);
  739. if (detected == NUM_TIMINGS) {
  740. v4l2_info(sd, "Detected DV Timings: None\n");
  741. } else {
  742. bt = &tvp7002_timings[detected].timings.bt;
  743. v4l2_info(sd, "Detected DV Timings: %ux%u\n",
  744. bt->width, bt->height);
  745. }
  746. v4l2_info(sd, "Streaming enabled: %s\n",
  747. device->streaming ? "yes" : "no");
  748. /* Print the current value of the gain control */
  749. v4l2_ctrl_handler_log_status(&device->hdl, sd->name);
  750. return 0;
  751. }
  752. static int tvp7002_enum_dv_timings(struct v4l2_subdev *sd,
  753. struct v4l2_enum_dv_timings *timings)
  754. {
  755. if (timings->pad != 0)
  756. return -EINVAL;
  757. /* Check requested format index is within range */
  758. if (timings->index >= NUM_TIMINGS)
  759. return -EINVAL;
  760. timings->timings = tvp7002_timings[timings->index].timings;
  761. return 0;
  762. }
  763. static const struct v4l2_ctrl_ops tvp7002_ctrl_ops = {
  764. .s_ctrl = tvp7002_s_ctrl,
  765. };
  766. /*
  767. * tvp7002_enum_mbus_code() - Enum supported digital video format on pad
  768. * @sd: pointer to standard V4L2 sub-device structure
  769. * @fh: file handle for the subdev
  770. * @code: pointer to subdev enum mbus code struct
  771. *
  772. * Enumerate supported digital video formats for pad.
  773. */
  774. static int
  775. tvp7002_enum_mbus_code(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
  776. struct v4l2_subdev_mbus_code_enum *code)
  777. {
  778. /* Check requested format index is within range */
  779. if (code->index != 0)
  780. return -EINVAL;
  781. code->code = MEDIA_BUS_FMT_YUYV10_1X20;
  782. return 0;
  783. }
  784. /*
  785. * tvp7002_get_pad_format() - get video format on pad
  786. * @sd: pointer to standard V4L2 sub-device structure
  787. * @fh: file handle for the subdev
  788. * @fmt: pointer to subdev format struct
  789. *
  790. * get video format for pad.
  791. */
  792. static int
  793. tvp7002_get_pad_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
  794. struct v4l2_subdev_format *fmt)
  795. {
  796. struct tvp7002 *tvp7002 = to_tvp7002(sd);
  797. fmt->format.code = MEDIA_BUS_FMT_YUYV10_1X20;
  798. fmt->format.width = tvp7002->current_timings->timings.bt.width;
  799. fmt->format.height = tvp7002->current_timings->timings.bt.height;
  800. fmt->format.field = tvp7002->current_timings->scanmode;
  801. fmt->format.colorspace = tvp7002->current_timings->color_space;
  802. return 0;
  803. }
  804. /*
  805. * tvp7002_set_pad_format() - set video format on pad
  806. * @sd: pointer to standard V4L2 sub-device structure
  807. * @fh: file handle for the subdev
  808. * @fmt: pointer to subdev format struct
  809. *
  810. * set video format for pad.
  811. */
  812. static int
  813. tvp7002_set_pad_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
  814. struct v4l2_subdev_format *fmt)
  815. {
  816. return tvp7002_get_pad_format(sd, fh, fmt);
  817. }
  818. /* V4L2 core operation handlers */
  819. static const struct v4l2_subdev_core_ops tvp7002_core_ops = {
  820. .log_status = tvp7002_log_status,
  821. .g_ext_ctrls = v4l2_subdev_g_ext_ctrls,
  822. .try_ext_ctrls = v4l2_subdev_try_ext_ctrls,
  823. .s_ext_ctrls = v4l2_subdev_s_ext_ctrls,
  824. .g_ctrl = v4l2_subdev_g_ctrl,
  825. .s_ctrl = v4l2_subdev_s_ctrl,
  826. .queryctrl = v4l2_subdev_queryctrl,
  827. .querymenu = v4l2_subdev_querymenu,
  828. #ifdef CONFIG_VIDEO_ADV_DEBUG
  829. .g_register = tvp7002_g_register,
  830. .s_register = tvp7002_s_register,
  831. #endif
  832. };
  833. /* Specific video subsystem operation handlers */
  834. static const struct v4l2_subdev_video_ops tvp7002_video_ops = {
  835. .g_dv_timings = tvp7002_g_dv_timings,
  836. .s_dv_timings = tvp7002_s_dv_timings,
  837. .query_dv_timings = tvp7002_query_dv_timings,
  838. .s_stream = tvp7002_s_stream,
  839. .g_mbus_fmt = tvp7002_mbus_fmt,
  840. .try_mbus_fmt = tvp7002_mbus_fmt,
  841. .s_mbus_fmt = tvp7002_mbus_fmt,
  842. .enum_mbus_fmt = tvp7002_enum_mbus_fmt,
  843. };
  844. /* media pad related operation handlers */
  845. static const struct v4l2_subdev_pad_ops tvp7002_pad_ops = {
  846. .enum_mbus_code = tvp7002_enum_mbus_code,
  847. .get_fmt = tvp7002_get_pad_format,
  848. .set_fmt = tvp7002_set_pad_format,
  849. .enum_dv_timings = tvp7002_enum_dv_timings,
  850. };
  851. /* V4L2 top level operation handlers */
  852. static const struct v4l2_subdev_ops tvp7002_ops = {
  853. .core = &tvp7002_core_ops,
  854. .video = &tvp7002_video_ops,
  855. .pad = &tvp7002_pad_ops,
  856. };
  857. static struct tvp7002_config *
  858. tvp7002_get_pdata(struct i2c_client *client)
  859. {
  860. struct v4l2_of_endpoint bus_cfg;
  861. struct tvp7002_config *pdata;
  862. struct device_node *endpoint;
  863. unsigned int flags;
  864. if (!IS_ENABLED(CONFIG_OF) || !client->dev.of_node)
  865. return client->dev.platform_data;
  866. endpoint = of_graph_get_next_endpoint(client->dev.of_node, NULL);
  867. if (!endpoint)
  868. return NULL;
  869. pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
  870. if (!pdata)
  871. goto done;
  872. v4l2_of_parse_endpoint(endpoint, &bus_cfg);
  873. flags = bus_cfg.bus.parallel.flags;
  874. if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
  875. pdata->hs_polarity = 1;
  876. if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
  877. pdata->vs_polarity = 1;
  878. if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
  879. pdata->clk_polarity = 1;
  880. if (flags & V4L2_MBUS_FIELD_EVEN_HIGH)
  881. pdata->fid_polarity = 1;
  882. if (flags & V4L2_MBUS_VIDEO_SOG_ACTIVE_HIGH)
  883. pdata->sog_polarity = 1;
  884. done:
  885. of_node_put(endpoint);
  886. return pdata;
  887. }
  888. /*
  889. * tvp7002_probe - Probe a TVP7002 device
  890. * @c: ptr to i2c_client struct
  891. * @id: ptr to i2c_device_id struct
  892. *
  893. * Initialize the TVP7002 device
  894. * Returns zero when successful, -EINVAL if register read fails or
  895. * -EIO if i2c access is not available.
  896. */
  897. static int tvp7002_probe(struct i2c_client *c, const struct i2c_device_id *id)
  898. {
  899. struct tvp7002_config *pdata = tvp7002_get_pdata(c);
  900. struct v4l2_subdev *sd;
  901. struct tvp7002 *device;
  902. struct v4l2_dv_timings timings;
  903. int polarity_a;
  904. int polarity_b;
  905. u8 revision;
  906. int error;
  907. if (pdata == NULL) {
  908. dev_err(&c->dev, "No platform data\n");
  909. return -EINVAL;
  910. }
  911. /* Check if the adapter supports the needed features */
  912. if (!i2c_check_functionality(c->adapter,
  913. I2C_FUNC_SMBUS_READ_BYTE | I2C_FUNC_SMBUS_WRITE_BYTE_DATA))
  914. return -EIO;
  915. device = devm_kzalloc(&c->dev, sizeof(struct tvp7002), GFP_KERNEL);
  916. if (!device)
  917. return -ENOMEM;
  918. sd = &device->sd;
  919. device->pdata = pdata;
  920. device->current_timings = tvp7002_timings;
  921. /* Tell v4l2 the device is ready */
  922. v4l2_i2c_subdev_init(sd, c, &tvp7002_ops);
  923. v4l_info(c, "tvp7002 found @ 0x%02x (%s)\n",
  924. c->addr, c->adapter->name);
  925. error = tvp7002_read(sd, TVP7002_CHIP_REV, &revision);
  926. if (error < 0)
  927. return error;
  928. /* Get revision number */
  929. v4l2_info(sd, "Rev. %02x detected.\n", revision);
  930. if (revision != 0x02)
  931. v4l2_info(sd, "Unknown revision detected.\n");
  932. /* Initializes TVP7002 to its default values */
  933. error = tvp7002_write_inittab(sd, tvp7002_init_default);
  934. if (error < 0)
  935. return error;
  936. /* Set polarity information after registers have been set */
  937. polarity_a = 0x20 | device->pdata->hs_polarity << 5
  938. | device->pdata->vs_polarity << 2;
  939. error = tvp7002_write(sd, TVP7002_SYNC_CTL_1, polarity_a);
  940. if (error < 0)
  941. return error;
  942. polarity_b = 0x01 | device->pdata->fid_polarity << 2
  943. | device->pdata->sog_polarity << 1
  944. | device->pdata->clk_polarity;
  945. error = tvp7002_write(sd, TVP7002_MISC_CTL_3, polarity_b);
  946. if (error < 0)
  947. return error;
  948. /* Set registers according to default video mode */
  949. timings = device->current_timings->timings;
  950. error = tvp7002_s_dv_timings(sd, &timings);
  951. #if defined(CONFIG_MEDIA_CONTROLLER)
  952. device->pad.flags = MEDIA_PAD_FL_SOURCE;
  953. device->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
  954. device->sd.entity.flags |= MEDIA_ENT_T_V4L2_SUBDEV_DECODER;
  955. error = media_entity_init(&device->sd.entity, 1, &device->pad, 0);
  956. if (error < 0)
  957. return error;
  958. #endif
  959. v4l2_ctrl_handler_init(&device->hdl, 1);
  960. v4l2_ctrl_new_std(&device->hdl, &tvp7002_ctrl_ops,
  961. V4L2_CID_GAIN, 0, 255, 1, 0);
  962. sd->ctrl_handler = &device->hdl;
  963. if (device->hdl.error) {
  964. error = device->hdl.error;
  965. goto error;
  966. }
  967. v4l2_ctrl_handler_setup(&device->hdl);
  968. error = v4l2_async_register_subdev(&device->sd);
  969. if (error)
  970. goto error;
  971. return 0;
  972. error:
  973. v4l2_ctrl_handler_free(&device->hdl);
  974. #if defined(CONFIG_MEDIA_CONTROLLER)
  975. media_entity_cleanup(&device->sd.entity);
  976. #endif
  977. return error;
  978. }
  979. /*
  980. * tvp7002_remove - Remove TVP7002 device support
  981. * @c: ptr to i2c_client struct
  982. *
  983. * Reset the TVP7002 device
  984. * Returns zero.
  985. */
  986. static int tvp7002_remove(struct i2c_client *c)
  987. {
  988. struct v4l2_subdev *sd = i2c_get_clientdata(c);
  989. struct tvp7002 *device = to_tvp7002(sd);
  990. v4l2_dbg(1, debug, sd, "Removing tvp7002 adapter"
  991. "on address 0x%x\n", c->addr);
  992. v4l2_async_unregister_subdev(&device->sd);
  993. #if defined(CONFIG_MEDIA_CONTROLLER)
  994. media_entity_cleanup(&device->sd.entity);
  995. #endif
  996. v4l2_device_unregister_subdev(sd);
  997. v4l2_ctrl_handler_free(&device->hdl);
  998. return 0;
  999. }
  1000. /* I2C Device ID table */
  1001. static const struct i2c_device_id tvp7002_id[] = {
  1002. { "tvp7002", 0 },
  1003. { }
  1004. };
  1005. MODULE_DEVICE_TABLE(i2c, tvp7002_id);
  1006. #if IS_ENABLED(CONFIG_OF)
  1007. static const struct of_device_id tvp7002_of_match[] = {
  1008. { .compatible = "ti,tvp7002", },
  1009. { /* sentinel */ },
  1010. };
  1011. MODULE_DEVICE_TABLE(of, tvp7002_of_match);
  1012. #endif
  1013. /* I2C driver data */
  1014. static struct i2c_driver tvp7002_driver = {
  1015. .driver = {
  1016. .of_match_table = of_match_ptr(tvp7002_of_match),
  1017. .owner = THIS_MODULE,
  1018. .name = TVP7002_MODULE_NAME,
  1019. },
  1020. .probe = tvp7002_probe,
  1021. .remove = tvp7002_remove,
  1022. .id_table = tvp7002_id,
  1023. };
  1024. module_i2c_driver(tvp7002_driver);