irq-gic-common.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. /*
  2. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqchip/arm-gic.h>
  20. #include "irq-gic-common.h"
  21. void gic_configure_irq(unsigned int irq, unsigned int type,
  22. void __iomem *base, void (*sync_access)(void))
  23. {
  24. u32 enablemask = 1 << (irq % 32);
  25. u32 enableoff = (irq / 32) * 4;
  26. u32 confmask = 0x2 << ((irq % 16) * 2);
  27. u32 confoff = (irq / 16) * 4;
  28. bool enabled = false;
  29. u32 val;
  30. /*
  31. * Read current configuration register, and insert the config
  32. * for "irq", depending on "type".
  33. */
  34. val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  35. if (type == IRQ_TYPE_LEVEL_HIGH)
  36. val &= ~confmask;
  37. else if (type == IRQ_TYPE_EDGE_RISING)
  38. val |= confmask;
  39. /*
  40. * As recommended by the spec, disable the interrupt before changing
  41. * the configuration
  42. */
  43. if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  44. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  45. if (sync_access)
  46. sync_access();
  47. enabled = true;
  48. }
  49. /*
  50. * Write back the new configuration, and possibly re-enable
  51. * the interrupt.
  52. */
  53. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  54. if (enabled)
  55. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  56. if (sync_access)
  57. sync_access();
  58. }
  59. void __init gic_dist_config(void __iomem *base, int gic_irqs,
  60. void (*sync_access)(void))
  61. {
  62. unsigned int i;
  63. /*
  64. * Set all global interrupts to be level triggered, active low.
  65. */
  66. for (i = 32; i < gic_irqs; i += 16)
  67. writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  68. base + GIC_DIST_CONFIG + i / 4);
  69. /*
  70. * Set priority on all global interrupts.
  71. */
  72. for (i = 32; i < gic_irqs; i += 4)
  73. writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  74. /*
  75. * Disable all interrupts. Leave the PPI and SGIs alone
  76. * as they are enabled by redistributor registers.
  77. */
  78. for (i = 32; i < gic_irqs; i += 32)
  79. writel_relaxed(GICD_INT_EN_CLR_X32,
  80. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  81. if (sync_access)
  82. sync_access();
  83. }
  84. void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
  85. {
  86. int i;
  87. /*
  88. * Deal with the banked PPI and SGI interrupts - disable all
  89. * PPI interrupts, ensure all SGI interrupts are enabled.
  90. */
  91. writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
  92. writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
  93. /*
  94. * Set priority on PPI and SGI interrupts
  95. */
  96. for (i = 0; i < 32; i += 4)
  97. writel_relaxed(GICD_INT_DEF_PRI_X4,
  98. base + GIC_DIST_PRI + i * 4 / 4);
  99. if (sync_access)
  100. sync_access();
  101. }