irq-armada-370-xp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * Marvell Armada 370 and Armada XP SoC IRQ handling
  3. *
  4. * Copyright (C) 2012 Marvell
  5. *
  6. * Lior Amsalem <alior@marvell.com>
  7. * Gregory CLEMENT <gregory.clement@free-electrons.com>
  8. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  9. * Ben Dooks <ben.dooks@codethink.co.uk>
  10. *
  11. * This file is licensed under the terms of the GNU General Public
  12. * License version 2. This program is licensed "as is" without any
  13. * warranty of any kind, whether express or implied.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/irq.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/irqchip/chained_irq.h>
  21. #include <linux/cpu.h>
  22. #include <linux/io.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/irqdomain.h>
  27. #include <linux/slab.h>
  28. #include <linux/syscore_ops.h>
  29. #include <linux/msi.h>
  30. #include <asm/mach/arch.h>
  31. #include <asm/exception.h>
  32. #include <asm/smp_plat.h>
  33. #include <asm/mach/irq.h>
  34. #include "irqchip.h"
  35. /* Interrupt Controller Registers Map */
  36. #define ARMADA_370_XP_INT_SET_MASK_OFFS (0x48)
  37. #define ARMADA_370_XP_INT_CLEAR_MASK_OFFS (0x4C)
  38. #define ARMADA_370_XP_INT_CONTROL (0x00)
  39. #define ARMADA_370_XP_INT_SET_ENABLE_OFFS (0x30)
  40. #define ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS (0x34)
  41. #define ARMADA_370_XP_INT_SOURCE_CTL(irq) (0x100 + irq*4)
  42. #define ARMADA_370_XP_INT_SOURCE_CPU_MASK 0xF
  43. #define ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid) ((BIT(0) | BIT(8)) << cpuid)
  44. #define ARMADA_370_XP_CPU_INTACK_OFFS (0x44)
  45. #define ARMADA_375_PPI_CAUSE (0x10)
  46. #define ARMADA_370_XP_SW_TRIG_INT_OFFS (0x4)
  47. #define ARMADA_370_XP_IN_DRBEL_MSK_OFFS (0xc)
  48. #define ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS (0x8)
  49. #define ARMADA_370_XP_MAX_PER_CPU_IRQS (28)
  50. #define ARMADA_370_XP_TIMER0_PER_CPU_IRQ (5)
  51. #define IPI_DOORBELL_START (0)
  52. #define IPI_DOORBELL_END (8)
  53. #define IPI_DOORBELL_MASK 0xFF
  54. #define PCI_MSI_DOORBELL_START (16)
  55. #define PCI_MSI_DOORBELL_NR (16)
  56. #define PCI_MSI_DOORBELL_END (32)
  57. #define PCI_MSI_DOORBELL_MASK 0xFFFF0000
  58. static void __iomem *per_cpu_int_base;
  59. static void __iomem *main_int_base;
  60. static struct irq_domain *armada_370_xp_mpic_domain;
  61. static u32 doorbell_mask_reg;
  62. #ifdef CONFIG_PCI_MSI
  63. static struct irq_domain *armada_370_xp_msi_domain;
  64. static DECLARE_BITMAP(msi_used, PCI_MSI_DOORBELL_NR);
  65. static DEFINE_MUTEX(msi_used_lock);
  66. static phys_addr_t msi_doorbell_addr;
  67. #endif
  68. /*
  69. * In SMP mode:
  70. * For shared global interrupts, mask/unmask global enable bit
  71. * For CPU interrupts, mask/unmask the calling CPU's bit
  72. */
  73. static void armada_370_xp_irq_mask(struct irq_data *d)
  74. {
  75. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  76. if (hwirq != ARMADA_370_XP_TIMER0_PER_CPU_IRQ)
  77. writel(hwirq, main_int_base +
  78. ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
  79. else
  80. writel(hwirq, per_cpu_int_base +
  81. ARMADA_370_XP_INT_SET_MASK_OFFS);
  82. }
  83. static void armada_370_xp_irq_unmask(struct irq_data *d)
  84. {
  85. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  86. if (hwirq != ARMADA_370_XP_TIMER0_PER_CPU_IRQ)
  87. writel(hwirq, main_int_base +
  88. ARMADA_370_XP_INT_SET_ENABLE_OFFS);
  89. else
  90. writel(hwirq, per_cpu_int_base +
  91. ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  92. }
  93. #ifdef CONFIG_PCI_MSI
  94. static int armada_370_xp_alloc_msi(void)
  95. {
  96. int hwirq;
  97. mutex_lock(&msi_used_lock);
  98. hwirq = find_first_zero_bit(&msi_used, PCI_MSI_DOORBELL_NR);
  99. if (hwirq >= PCI_MSI_DOORBELL_NR)
  100. hwirq = -ENOSPC;
  101. else
  102. set_bit(hwirq, msi_used);
  103. mutex_unlock(&msi_used_lock);
  104. return hwirq;
  105. }
  106. static void armada_370_xp_free_msi(int hwirq)
  107. {
  108. mutex_lock(&msi_used_lock);
  109. if (!test_bit(hwirq, msi_used))
  110. pr_err("trying to free unused MSI#%d\n", hwirq);
  111. else
  112. clear_bit(hwirq, msi_used);
  113. mutex_unlock(&msi_used_lock);
  114. }
  115. static int armada_370_xp_setup_msi_irq(struct msi_controller *chip,
  116. struct pci_dev *pdev,
  117. struct msi_desc *desc)
  118. {
  119. struct msi_msg msg;
  120. int virq, hwirq;
  121. /* We support MSI, but not MSI-X */
  122. if (desc->msi_attrib.is_msix)
  123. return -EINVAL;
  124. hwirq = armada_370_xp_alloc_msi();
  125. if (hwirq < 0)
  126. return hwirq;
  127. virq = irq_create_mapping(armada_370_xp_msi_domain, hwirq);
  128. if (!virq) {
  129. armada_370_xp_free_msi(hwirq);
  130. return -EINVAL;
  131. }
  132. irq_set_msi_desc(virq, desc);
  133. msg.address_lo = msi_doorbell_addr;
  134. msg.address_hi = 0;
  135. msg.data = 0xf00 | (hwirq + 16);
  136. pci_write_msi_msg(virq, &msg);
  137. return 0;
  138. }
  139. static void armada_370_xp_teardown_msi_irq(struct msi_controller *chip,
  140. unsigned int irq)
  141. {
  142. struct irq_data *d = irq_get_irq_data(irq);
  143. unsigned long hwirq = d->hwirq;
  144. irq_dispose_mapping(irq);
  145. armada_370_xp_free_msi(hwirq);
  146. }
  147. static struct irq_chip armada_370_xp_msi_irq_chip = {
  148. .name = "armada_370_xp_msi_irq",
  149. .irq_enable = pci_msi_unmask_irq,
  150. .irq_disable = pci_msi_mask_irq,
  151. .irq_mask = pci_msi_mask_irq,
  152. .irq_unmask = pci_msi_unmask_irq,
  153. };
  154. static int armada_370_xp_msi_map(struct irq_domain *domain, unsigned int virq,
  155. irq_hw_number_t hw)
  156. {
  157. irq_set_chip_and_handler(virq, &armada_370_xp_msi_irq_chip,
  158. handle_simple_irq);
  159. set_irq_flags(virq, IRQF_VALID);
  160. return 0;
  161. }
  162. static const struct irq_domain_ops armada_370_xp_msi_irq_ops = {
  163. .map = armada_370_xp_msi_map,
  164. };
  165. static int armada_370_xp_msi_init(struct device_node *node,
  166. phys_addr_t main_int_phys_base)
  167. {
  168. struct msi_controller *msi_chip;
  169. u32 reg;
  170. int ret;
  171. msi_doorbell_addr = main_int_phys_base +
  172. ARMADA_370_XP_SW_TRIG_INT_OFFS;
  173. msi_chip = kzalloc(sizeof(*msi_chip), GFP_KERNEL);
  174. if (!msi_chip)
  175. return -ENOMEM;
  176. msi_chip->setup_irq = armada_370_xp_setup_msi_irq;
  177. msi_chip->teardown_irq = armada_370_xp_teardown_msi_irq;
  178. msi_chip->of_node = node;
  179. armada_370_xp_msi_domain =
  180. irq_domain_add_linear(NULL, PCI_MSI_DOORBELL_NR,
  181. &armada_370_xp_msi_irq_ops,
  182. NULL);
  183. if (!armada_370_xp_msi_domain) {
  184. kfree(msi_chip);
  185. return -ENOMEM;
  186. }
  187. ret = of_pci_msi_chip_add(msi_chip);
  188. if (ret < 0) {
  189. irq_domain_remove(armada_370_xp_msi_domain);
  190. kfree(msi_chip);
  191. return ret;
  192. }
  193. reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS)
  194. | PCI_MSI_DOORBELL_MASK;
  195. writel(reg, per_cpu_int_base +
  196. ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
  197. /* Unmask IPI interrupt */
  198. writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  199. return 0;
  200. }
  201. #else
  202. static inline int armada_370_xp_msi_init(struct device_node *node,
  203. phys_addr_t main_int_phys_base)
  204. {
  205. return 0;
  206. }
  207. #endif
  208. #ifdef CONFIG_SMP
  209. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  210. static int armada_xp_set_affinity(struct irq_data *d,
  211. const struct cpumask *mask_val, bool force)
  212. {
  213. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  214. unsigned long reg, mask;
  215. int cpu;
  216. /* Select a single core from the affinity mask which is online */
  217. cpu = cpumask_any_and(mask_val, cpu_online_mask);
  218. mask = 1UL << cpu_logical_map(cpu);
  219. raw_spin_lock(&irq_controller_lock);
  220. reg = readl(main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
  221. reg = (reg & (~ARMADA_370_XP_INT_SOURCE_CPU_MASK)) | mask;
  222. writel(reg, main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
  223. raw_spin_unlock(&irq_controller_lock);
  224. return IRQ_SET_MASK_OK;
  225. }
  226. #endif
  227. static struct irq_chip armada_370_xp_irq_chip = {
  228. .name = "armada_370_xp_irq",
  229. .irq_mask = armada_370_xp_irq_mask,
  230. .irq_mask_ack = armada_370_xp_irq_mask,
  231. .irq_unmask = armada_370_xp_irq_unmask,
  232. #ifdef CONFIG_SMP
  233. .irq_set_affinity = armada_xp_set_affinity,
  234. #endif
  235. };
  236. static int armada_370_xp_mpic_irq_map(struct irq_domain *h,
  237. unsigned int virq, irq_hw_number_t hw)
  238. {
  239. armada_370_xp_irq_mask(irq_get_irq_data(virq));
  240. if (hw != ARMADA_370_XP_TIMER0_PER_CPU_IRQ)
  241. writel(hw, per_cpu_int_base +
  242. ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  243. else
  244. writel(hw, main_int_base + ARMADA_370_XP_INT_SET_ENABLE_OFFS);
  245. irq_set_status_flags(virq, IRQ_LEVEL);
  246. if (hw == ARMADA_370_XP_TIMER0_PER_CPU_IRQ) {
  247. irq_set_percpu_devid(virq);
  248. irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
  249. handle_percpu_devid_irq);
  250. } else {
  251. irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
  252. handle_level_irq);
  253. }
  254. set_irq_flags(virq, IRQF_VALID | IRQF_PROBE);
  255. return 0;
  256. }
  257. #ifdef CONFIG_SMP
  258. static void armada_mpic_send_doorbell(const struct cpumask *mask,
  259. unsigned int irq)
  260. {
  261. int cpu;
  262. unsigned long map = 0;
  263. /* Convert our logical CPU mask into a physical one. */
  264. for_each_cpu(cpu, mask)
  265. map |= 1 << cpu_logical_map(cpu);
  266. /*
  267. * Ensure that stores to Normal memory are visible to the
  268. * other CPUs before issuing the IPI.
  269. */
  270. dsb();
  271. /* submit softirq */
  272. writel((map << 8) | irq, main_int_base +
  273. ARMADA_370_XP_SW_TRIG_INT_OFFS);
  274. }
  275. static void armada_xp_mpic_smp_cpu_init(void)
  276. {
  277. u32 control;
  278. int nr_irqs, i;
  279. control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
  280. nr_irqs = (control >> 2) & 0x3ff;
  281. for (i = 0; i < nr_irqs; i++)
  282. writel(i, per_cpu_int_base + ARMADA_370_XP_INT_SET_MASK_OFFS);
  283. /* Clear pending IPIs */
  284. writel(0, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
  285. /* Enable first 8 IPIs */
  286. writel(IPI_DOORBELL_MASK, per_cpu_int_base +
  287. ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
  288. /* Unmask IPI interrupt */
  289. writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  290. }
  291. static int armada_xp_mpic_secondary_init(struct notifier_block *nfb,
  292. unsigned long action, void *hcpu)
  293. {
  294. if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
  295. armada_xp_mpic_smp_cpu_init();
  296. return NOTIFY_OK;
  297. }
  298. static struct notifier_block armada_370_xp_mpic_cpu_notifier = {
  299. .notifier_call = armada_xp_mpic_secondary_init,
  300. .priority = 100,
  301. };
  302. #endif /* CONFIG_SMP */
  303. static struct irq_domain_ops armada_370_xp_mpic_irq_ops = {
  304. .map = armada_370_xp_mpic_irq_map,
  305. .xlate = irq_domain_xlate_onecell,
  306. };
  307. #ifdef CONFIG_PCI_MSI
  308. static void armada_370_xp_handle_msi_irq(struct pt_regs *regs, bool is_chained)
  309. {
  310. u32 msimask, msinr;
  311. msimask = readl_relaxed(per_cpu_int_base +
  312. ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
  313. & PCI_MSI_DOORBELL_MASK;
  314. writel(~msimask, per_cpu_int_base +
  315. ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
  316. for (msinr = PCI_MSI_DOORBELL_START;
  317. msinr < PCI_MSI_DOORBELL_END; msinr++) {
  318. int irq;
  319. if (!(msimask & BIT(msinr)))
  320. continue;
  321. if (is_chained) {
  322. irq = irq_find_mapping(armada_370_xp_msi_domain,
  323. msinr - 16);
  324. generic_handle_irq(irq);
  325. } else {
  326. irq = msinr - 16;
  327. handle_domain_irq(armada_370_xp_msi_domain,
  328. irq, regs);
  329. }
  330. }
  331. }
  332. #else
  333. static void armada_370_xp_handle_msi_irq(struct pt_regs *r, bool b) {}
  334. #endif
  335. static void armada_370_xp_mpic_handle_cascade_irq(unsigned int irq,
  336. struct irq_desc *desc)
  337. {
  338. struct irq_chip *chip = irq_get_chip(irq);
  339. unsigned long irqmap, irqn, irqsrc, cpuid;
  340. unsigned int cascade_irq;
  341. chained_irq_enter(chip, desc);
  342. irqmap = readl_relaxed(per_cpu_int_base + ARMADA_375_PPI_CAUSE);
  343. cpuid = cpu_logical_map(smp_processor_id());
  344. for_each_set_bit(irqn, &irqmap, BITS_PER_LONG) {
  345. irqsrc = readl_relaxed(main_int_base +
  346. ARMADA_370_XP_INT_SOURCE_CTL(irqn));
  347. /* Check if the interrupt is not masked on current CPU.
  348. * Test IRQ (0-1) and FIQ (8-9) mask bits.
  349. */
  350. if (!(irqsrc & ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid)))
  351. continue;
  352. if (irqn == 1) {
  353. armada_370_xp_handle_msi_irq(NULL, true);
  354. continue;
  355. }
  356. cascade_irq = irq_find_mapping(armada_370_xp_mpic_domain, irqn);
  357. generic_handle_irq(cascade_irq);
  358. }
  359. chained_irq_exit(chip, desc);
  360. }
  361. static void __exception_irq_entry
  362. armada_370_xp_handle_irq(struct pt_regs *regs)
  363. {
  364. u32 irqstat, irqnr;
  365. do {
  366. irqstat = readl_relaxed(per_cpu_int_base +
  367. ARMADA_370_XP_CPU_INTACK_OFFS);
  368. irqnr = irqstat & 0x3FF;
  369. if (irqnr > 1022)
  370. break;
  371. if (irqnr > 1) {
  372. handle_domain_irq(armada_370_xp_mpic_domain,
  373. irqnr, regs);
  374. continue;
  375. }
  376. /* MSI handling */
  377. if (irqnr == 1)
  378. armada_370_xp_handle_msi_irq(regs, false);
  379. #ifdef CONFIG_SMP
  380. /* IPI Handling */
  381. if (irqnr == 0) {
  382. u32 ipimask, ipinr;
  383. ipimask = readl_relaxed(per_cpu_int_base +
  384. ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
  385. & IPI_DOORBELL_MASK;
  386. writel(~ipimask, per_cpu_int_base +
  387. ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
  388. /* Handle all pending doorbells */
  389. for (ipinr = IPI_DOORBELL_START;
  390. ipinr < IPI_DOORBELL_END; ipinr++) {
  391. if (ipimask & (0x1 << ipinr))
  392. handle_IPI(ipinr, regs);
  393. }
  394. continue;
  395. }
  396. #endif
  397. } while (1);
  398. }
  399. static int armada_370_xp_mpic_suspend(void)
  400. {
  401. doorbell_mask_reg = readl(per_cpu_int_base +
  402. ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
  403. return 0;
  404. }
  405. static void armada_370_xp_mpic_resume(void)
  406. {
  407. int nirqs;
  408. irq_hw_number_t irq;
  409. /* Re-enable interrupts */
  410. nirqs = (readl(main_int_base + ARMADA_370_XP_INT_CONTROL) >> 2) & 0x3ff;
  411. for (irq = 0; irq < nirqs; irq++) {
  412. struct irq_data *data;
  413. int virq;
  414. virq = irq_linear_revmap(armada_370_xp_mpic_domain, irq);
  415. if (virq == 0)
  416. continue;
  417. if (irq != ARMADA_370_XP_TIMER0_PER_CPU_IRQ)
  418. writel(irq, per_cpu_int_base +
  419. ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  420. else
  421. writel(irq, main_int_base +
  422. ARMADA_370_XP_INT_SET_ENABLE_OFFS);
  423. data = irq_get_irq_data(virq);
  424. if (!irqd_irq_disabled(data))
  425. armada_370_xp_irq_unmask(data);
  426. }
  427. /* Reconfigure doorbells for IPIs and MSIs */
  428. writel(doorbell_mask_reg,
  429. per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
  430. if (doorbell_mask_reg & IPI_DOORBELL_MASK)
  431. writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  432. if (doorbell_mask_reg & PCI_MSI_DOORBELL_MASK)
  433. writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
  434. }
  435. struct syscore_ops armada_370_xp_mpic_syscore_ops = {
  436. .suspend = armada_370_xp_mpic_suspend,
  437. .resume = armada_370_xp_mpic_resume,
  438. };
  439. static int __init armada_370_xp_mpic_of_init(struct device_node *node,
  440. struct device_node *parent)
  441. {
  442. struct resource main_int_res, per_cpu_int_res;
  443. int parent_irq, nr_irqs, i;
  444. u32 control;
  445. BUG_ON(of_address_to_resource(node, 0, &main_int_res));
  446. BUG_ON(of_address_to_resource(node, 1, &per_cpu_int_res));
  447. BUG_ON(!request_mem_region(main_int_res.start,
  448. resource_size(&main_int_res),
  449. node->full_name));
  450. BUG_ON(!request_mem_region(per_cpu_int_res.start,
  451. resource_size(&per_cpu_int_res),
  452. node->full_name));
  453. main_int_base = ioremap(main_int_res.start,
  454. resource_size(&main_int_res));
  455. BUG_ON(!main_int_base);
  456. per_cpu_int_base = ioremap(per_cpu_int_res.start,
  457. resource_size(&per_cpu_int_res));
  458. BUG_ON(!per_cpu_int_base);
  459. control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
  460. nr_irqs = (control >> 2) & 0x3ff;
  461. for (i = 0; i < nr_irqs; i++)
  462. writel(i, main_int_base + ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
  463. armada_370_xp_mpic_domain =
  464. irq_domain_add_linear(node, nr_irqs,
  465. &armada_370_xp_mpic_irq_ops, NULL);
  466. BUG_ON(!armada_370_xp_mpic_domain);
  467. #ifdef CONFIG_SMP
  468. armada_xp_mpic_smp_cpu_init();
  469. #endif
  470. armada_370_xp_msi_init(node, main_int_res.start);
  471. parent_irq = irq_of_parse_and_map(node, 0);
  472. if (parent_irq <= 0) {
  473. irq_set_default_host(armada_370_xp_mpic_domain);
  474. set_handle_irq(armada_370_xp_handle_irq);
  475. #ifdef CONFIG_SMP
  476. set_smp_cross_call(armada_mpic_send_doorbell);
  477. register_cpu_notifier(&armada_370_xp_mpic_cpu_notifier);
  478. #endif
  479. } else {
  480. irq_set_chained_handler(parent_irq,
  481. armada_370_xp_mpic_handle_cascade_irq);
  482. }
  483. register_syscore_ops(&armada_370_xp_mpic_syscore_ops);
  484. return 0;
  485. }
  486. IRQCHIP_DECLARE(armada_370_xp_mpic, "marvell,mpic", armada_370_xp_mpic_of_init);