amd_iommu_v2.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982
  1. /*
  2. * Copyright (C) 2010-2012 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/mmu_notifier.h>
  19. #include <linux/amd-iommu.h>
  20. #include <linux/mm_types.h>
  21. #include <linux/profile.h>
  22. #include <linux/module.h>
  23. #include <linux/sched.h>
  24. #include <linux/iommu.h>
  25. #include <linux/wait.h>
  26. #include <linux/pci.h>
  27. #include <linux/gfp.h>
  28. #include "amd_iommu_types.h"
  29. #include "amd_iommu_proto.h"
  30. MODULE_LICENSE("GPL v2");
  31. MODULE_AUTHOR("Joerg Roedel <joerg.roedel@amd.com>");
  32. #define MAX_DEVICES 0x10000
  33. #define PRI_QUEUE_SIZE 512
  34. struct pri_queue {
  35. atomic_t inflight;
  36. bool finish;
  37. int status;
  38. };
  39. struct pasid_state {
  40. struct list_head list; /* For global state-list */
  41. atomic_t count; /* Reference count */
  42. unsigned mmu_notifier_count; /* Counting nested mmu_notifier
  43. calls */
  44. struct mm_struct *mm; /* mm_struct for the faults */
  45. struct mmu_notifier mn; /* mmu_notifier handle */
  46. struct pri_queue pri[PRI_QUEUE_SIZE]; /* PRI tag states */
  47. struct device_state *device_state; /* Link to our device_state */
  48. int pasid; /* PASID index */
  49. bool invalid; /* Used during setup and
  50. teardown of the pasid */
  51. spinlock_t lock; /* Protect pri_queues and
  52. mmu_notifer_count */
  53. wait_queue_head_t wq; /* To wait for count == 0 */
  54. };
  55. struct device_state {
  56. struct list_head list;
  57. u16 devid;
  58. atomic_t count;
  59. struct pci_dev *pdev;
  60. struct pasid_state **states;
  61. struct iommu_domain *domain;
  62. int pasid_levels;
  63. int max_pasids;
  64. amd_iommu_invalid_ppr_cb inv_ppr_cb;
  65. amd_iommu_invalidate_ctx inv_ctx_cb;
  66. spinlock_t lock;
  67. wait_queue_head_t wq;
  68. };
  69. struct fault {
  70. struct work_struct work;
  71. struct device_state *dev_state;
  72. struct pasid_state *state;
  73. struct mm_struct *mm;
  74. u64 address;
  75. u16 devid;
  76. u16 pasid;
  77. u16 tag;
  78. u16 finish;
  79. u16 flags;
  80. };
  81. static LIST_HEAD(state_list);
  82. static spinlock_t state_lock;
  83. static struct workqueue_struct *iommu_wq;
  84. static void free_pasid_states(struct device_state *dev_state);
  85. static u16 device_id(struct pci_dev *pdev)
  86. {
  87. u16 devid;
  88. devid = pdev->bus->number;
  89. devid = (devid << 8) | pdev->devfn;
  90. return devid;
  91. }
  92. static struct device_state *__get_device_state(u16 devid)
  93. {
  94. struct device_state *dev_state;
  95. list_for_each_entry(dev_state, &state_list, list) {
  96. if (dev_state->devid == devid)
  97. return dev_state;
  98. }
  99. return NULL;
  100. }
  101. static struct device_state *get_device_state(u16 devid)
  102. {
  103. struct device_state *dev_state;
  104. unsigned long flags;
  105. spin_lock_irqsave(&state_lock, flags);
  106. dev_state = __get_device_state(devid);
  107. if (dev_state != NULL)
  108. atomic_inc(&dev_state->count);
  109. spin_unlock_irqrestore(&state_lock, flags);
  110. return dev_state;
  111. }
  112. static void free_device_state(struct device_state *dev_state)
  113. {
  114. /*
  115. * First detach device from domain - No more PRI requests will arrive
  116. * from that device after it is unbound from the IOMMUv2 domain.
  117. */
  118. iommu_detach_device(dev_state->domain, &dev_state->pdev->dev);
  119. /* Everything is down now, free the IOMMUv2 domain */
  120. iommu_domain_free(dev_state->domain);
  121. /* Finally get rid of the device-state */
  122. kfree(dev_state);
  123. }
  124. static void put_device_state(struct device_state *dev_state)
  125. {
  126. if (atomic_dec_and_test(&dev_state->count))
  127. wake_up(&dev_state->wq);
  128. }
  129. static void put_device_state_wait(struct device_state *dev_state)
  130. {
  131. DEFINE_WAIT(wait);
  132. prepare_to_wait(&dev_state->wq, &wait, TASK_UNINTERRUPTIBLE);
  133. if (!atomic_dec_and_test(&dev_state->count))
  134. schedule();
  135. finish_wait(&dev_state->wq, &wait);
  136. free_device_state(dev_state);
  137. }
  138. /* Must be called under dev_state->lock */
  139. static struct pasid_state **__get_pasid_state_ptr(struct device_state *dev_state,
  140. int pasid, bool alloc)
  141. {
  142. struct pasid_state **root, **ptr;
  143. int level, index;
  144. level = dev_state->pasid_levels;
  145. root = dev_state->states;
  146. while (true) {
  147. index = (pasid >> (9 * level)) & 0x1ff;
  148. ptr = &root[index];
  149. if (level == 0)
  150. break;
  151. if (*ptr == NULL) {
  152. if (!alloc)
  153. return NULL;
  154. *ptr = (void *)get_zeroed_page(GFP_ATOMIC);
  155. if (*ptr == NULL)
  156. return NULL;
  157. }
  158. root = (struct pasid_state **)*ptr;
  159. level -= 1;
  160. }
  161. return ptr;
  162. }
  163. static int set_pasid_state(struct device_state *dev_state,
  164. struct pasid_state *pasid_state,
  165. int pasid)
  166. {
  167. struct pasid_state **ptr;
  168. unsigned long flags;
  169. int ret;
  170. spin_lock_irqsave(&dev_state->lock, flags);
  171. ptr = __get_pasid_state_ptr(dev_state, pasid, true);
  172. ret = -ENOMEM;
  173. if (ptr == NULL)
  174. goto out_unlock;
  175. ret = -ENOMEM;
  176. if (*ptr != NULL)
  177. goto out_unlock;
  178. *ptr = pasid_state;
  179. ret = 0;
  180. out_unlock:
  181. spin_unlock_irqrestore(&dev_state->lock, flags);
  182. return ret;
  183. }
  184. static void clear_pasid_state(struct device_state *dev_state, int pasid)
  185. {
  186. struct pasid_state **ptr;
  187. unsigned long flags;
  188. spin_lock_irqsave(&dev_state->lock, flags);
  189. ptr = __get_pasid_state_ptr(dev_state, pasid, true);
  190. if (ptr == NULL)
  191. goto out_unlock;
  192. *ptr = NULL;
  193. out_unlock:
  194. spin_unlock_irqrestore(&dev_state->lock, flags);
  195. }
  196. static struct pasid_state *get_pasid_state(struct device_state *dev_state,
  197. int pasid)
  198. {
  199. struct pasid_state **ptr, *ret = NULL;
  200. unsigned long flags;
  201. spin_lock_irqsave(&dev_state->lock, flags);
  202. ptr = __get_pasid_state_ptr(dev_state, pasid, false);
  203. if (ptr == NULL)
  204. goto out_unlock;
  205. ret = *ptr;
  206. if (ret)
  207. atomic_inc(&ret->count);
  208. out_unlock:
  209. spin_unlock_irqrestore(&dev_state->lock, flags);
  210. return ret;
  211. }
  212. static void free_pasid_state(struct pasid_state *pasid_state)
  213. {
  214. kfree(pasid_state);
  215. }
  216. static void put_pasid_state(struct pasid_state *pasid_state)
  217. {
  218. if (atomic_dec_and_test(&pasid_state->count))
  219. wake_up(&pasid_state->wq);
  220. }
  221. static void put_pasid_state_wait(struct pasid_state *pasid_state)
  222. {
  223. DEFINE_WAIT(wait);
  224. prepare_to_wait(&pasid_state->wq, &wait, TASK_UNINTERRUPTIBLE);
  225. if (!atomic_dec_and_test(&pasid_state->count))
  226. schedule();
  227. finish_wait(&pasid_state->wq, &wait);
  228. free_pasid_state(pasid_state);
  229. }
  230. static void unbind_pasid(struct pasid_state *pasid_state)
  231. {
  232. struct iommu_domain *domain;
  233. domain = pasid_state->device_state->domain;
  234. /*
  235. * Mark pasid_state as invalid, no more faults will we added to the
  236. * work queue after this is visible everywhere.
  237. */
  238. pasid_state->invalid = true;
  239. /* Make sure this is visible */
  240. smp_wmb();
  241. /* After this the device/pasid can't access the mm anymore */
  242. amd_iommu_domain_clear_gcr3(domain, pasid_state->pasid);
  243. /* Make sure no more pending faults are in the queue */
  244. flush_workqueue(iommu_wq);
  245. }
  246. static void free_pasid_states_level1(struct pasid_state **tbl)
  247. {
  248. int i;
  249. for (i = 0; i < 512; ++i) {
  250. if (tbl[i] == NULL)
  251. continue;
  252. free_page((unsigned long)tbl[i]);
  253. }
  254. }
  255. static void free_pasid_states_level2(struct pasid_state **tbl)
  256. {
  257. struct pasid_state **ptr;
  258. int i;
  259. for (i = 0; i < 512; ++i) {
  260. if (tbl[i] == NULL)
  261. continue;
  262. ptr = (struct pasid_state **)tbl[i];
  263. free_pasid_states_level1(ptr);
  264. }
  265. }
  266. static void free_pasid_states(struct device_state *dev_state)
  267. {
  268. struct pasid_state *pasid_state;
  269. int i;
  270. for (i = 0; i < dev_state->max_pasids; ++i) {
  271. pasid_state = get_pasid_state(dev_state, i);
  272. if (pasid_state == NULL)
  273. continue;
  274. put_pasid_state(pasid_state);
  275. /*
  276. * This will call the mn_release function and
  277. * unbind the PASID
  278. */
  279. mmu_notifier_unregister(&pasid_state->mn, pasid_state->mm);
  280. put_pasid_state_wait(pasid_state); /* Reference taken in
  281. amd_iommu_bind_pasid */
  282. /* Drop reference taken in amd_iommu_bind_pasid */
  283. put_device_state(dev_state);
  284. }
  285. if (dev_state->pasid_levels == 2)
  286. free_pasid_states_level2(dev_state->states);
  287. else if (dev_state->pasid_levels == 1)
  288. free_pasid_states_level1(dev_state->states);
  289. else if (dev_state->pasid_levels != 0)
  290. BUG();
  291. free_page((unsigned long)dev_state->states);
  292. }
  293. static struct pasid_state *mn_to_state(struct mmu_notifier *mn)
  294. {
  295. return container_of(mn, struct pasid_state, mn);
  296. }
  297. static void __mn_flush_page(struct mmu_notifier *mn,
  298. unsigned long address)
  299. {
  300. struct pasid_state *pasid_state;
  301. struct device_state *dev_state;
  302. pasid_state = mn_to_state(mn);
  303. dev_state = pasid_state->device_state;
  304. amd_iommu_flush_page(dev_state->domain, pasid_state->pasid, address);
  305. }
  306. static int mn_clear_flush_young(struct mmu_notifier *mn,
  307. struct mm_struct *mm,
  308. unsigned long start,
  309. unsigned long end)
  310. {
  311. for (; start < end; start += PAGE_SIZE)
  312. __mn_flush_page(mn, start);
  313. return 0;
  314. }
  315. static void mn_invalidate_page(struct mmu_notifier *mn,
  316. struct mm_struct *mm,
  317. unsigned long address)
  318. {
  319. __mn_flush_page(mn, address);
  320. }
  321. static void mn_invalidate_range(struct mmu_notifier *mn,
  322. struct mm_struct *mm,
  323. unsigned long start, unsigned long end)
  324. {
  325. struct pasid_state *pasid_state;
  326. struct device_state *dev_state;
  327. pasid_state = mn_to_state(mn);
  328. dev_state = pasid_state->device_state;
  329. if ((start ^ (end - 1)) < PAGE_SIZE)
  330. amd_iommu_flush_page(dev_state->domain, pasid_state->pasid,
  331. start);
  332. else
  333. amd_iommu_flush_tlb(dev_state->domain, pasid_state->pasid);
  334. }
  335. static void mn_release(struct mmu_notifier *mn, struct mm_struct *mm)
  336. {
  337. struct pasid_state *pasid_state;
  338. struct device_state *dev_state;
  339. bool run_inv_ctx_cb;
  340. might_sleep();
  341. pasid_state = mn_to_state(mn);
  342. dev_state = pasid_state->device_state;
  343. run_inv_ctx_cb = !pasid_state->invalid;
  344. if (run_inv_ctx_cb && pasid_state->device_state->inv_ctx_cb)
  345. dev_state->inv_ctx_cb(dev_state->pdev, pasid_state->pasid);
  346. unbind_pasid(pasid_state);
  347. }
  348. static struct mmu_notifier_ops iommu_mn = {
  349. .release = mn_release,
  350. .clear_flush_young = mn_clear_flush_young,
  351. .invalidate_page = mn_invalidate_page,
  352. .invalidate_range = mn_invalidate_range,
  353. };
  354. static void set_pri_tag_status(struct pasid_state *pasid_state,
  355. u16 tag, int status)
  356. {
  357. unsigned long flags;
  358. spin_lock_irqsave(&pasid_state->lock, flags);
  359. pasid_state->pri[tag].status = status;
  360. spin_unlock_irqrestore(&pasid_state->lock, flags);
  361. }
  362. static void finish_pri_tag(struct device_state *dev_state,
  363. struct pasid_state *pasid_state,
  364. u16 tag)
  365. {
  366. unsigned long flags;
  367. spin_lock_irqsave(&pasid_state->lock, flags);
  368. if (atomic_dec_and_test(&pasid_state->pri[tag].inflight) &&
  369. pasid_state->pri[tag].finish) {
  370. amd_iommu_complete_ppr(dev_state->pdev, pasid_state->pasid,
  371. pasid_state->pri[tag].status, tag);
  372. pasid_state->pri[tag].finish = false;
  373. pasid_state->pri[tag].status = PPR_SUCCESS;
  374. }
  375. spin_unlock_irqrestore(&pasid_state->lock, flags);
  376. }
  377. static void handle_fault_error(struct fault *fault)
  378. {
  379. int status;
  380. if (!fault->dev_state->inv_ppr_cb) {
  381. set_pri_tag_status(fault->state, fault->tag, PPR_INVALID);
  382. return;
  383. }
  384. status = fault->dev_state->inv_ppr_cb(fault->dev_state->pdev,
  385. fault->pasid,
  386. fault->address,
  387. fault->flags);
  388. switch (status) {
  389. case AMD_IOMMU_INV_PRI_RSP_SUCCESS:
  390. set_pri_tag_status(fault->state, fault->tag, PPR_SUCCESS);
  391. break;
  392. case AMD_IOMMU_INV_PRI_RSP_INVALID:
  393. set_pri_tag_status(fault->state, fault->tag, PPR_INVALID);
  394. break;
  395. case AMD_IOMMU_INV_PRI_RSP_FAIL:
  396. set_pri_tag_status(fault->state, fault->tag, PPR_FAILURE);
  397. break;
  398. default:
  399. BUG();
  400. }
  401. }
  402. static void do_fault(struct work_struct *work)
  403. {
  404. struct fault *fault = container_of(work, struct fault, work);
  405. struct mm_struct *mm;
  406. struct vm_area_struct *vma;
  407. u64 address;
  408. int ret, write;
  409. write = !!(fault->flags & PPR_FAULT_WRITE);
  410. mm = fault->state->mm;
  411. address = fault->address;
  412. down_read(&mm->mmap_sem);
  413. vma = find_extend_vma(mm, address);
  414. if (!vma || address < vma->vm_start) {
  415. /* failed to get a vma in the right range */
  416. up_read(&mm->mmap_sem);
  417. handle_fault_error(fault);
  418. goto out;
  419. }
  420. ret = handle_mm_fault(mm, vma, address, write);
  421. if (ret & VM_FAULT_ERROR) {
  422. /* failed to service fault */
  423. up_read(&mm->mmap_sem);
  424. handle_fault_error(fault);
  425. goto out;
  426. }
  427. up_read(&mm->mmap_sem);
  428. out:
  429. finish_pri_tag(fault->dev_state, fault->state, fault->tag);
  430. put_pasid_state(fault->state);
  431. kfree(fault);
  432. }
  433. static int ppr_notifier(struct notifier_block *nb, unsigned long e, void *data)
  434. {
  435. struct amd_iommu_fault *iommu_fault;
  436. struct pasid_state *pasid_state;
  437. struct device_state *dev_state;
  438. unsigned long flags;
  439. struct fault *fault;
  440. bool finish;
  441. u16 tag;
  442. int ret;
  443. iommu_fault = data;
  444. tag = iommu_fault->tag & 0x1ff;
  445. finish = (iommu_fault->tag >> 9) & 1;
  446. ret = NOTIFY_DONE;
  447. dev_state = get_device_state(iommu_fault->device_id);
  448. if (dev_state == NULL)
  449. goto out;
  450. pasid_state = get_pasid_state(dev_state, iommu_fault->pasid);
  451. if (pasid_state == NULL || pasid_state->invalid) {
  452. /* We know the device but not the PASID -> send INVALID */
  453. amd_iommu_complete_ppr(dev_state->pdev, iommu_fault->pasid,
  454. PPR_INVALID, tag);
  455. goto out_drop_state;
  456. }
  457. spin_lock_irqsave(&pasid_state->lock, flags);
  458. atomic_inc(&pasid_state->pri[tag].inflight);
  459. if (finish)
  460. pasid_state->pri[tag].finish = true;
  461. spin_unlock_irqrestore(&pasid_state->lock, flags);
  462. fault = kzalloc(sizeof(*fault), GFP_ATOMIC);
  463. if (fault == NULL) {
  464. /* We are OOM - send success and let the device re-fault */
  465. finish_pri_tag(dev_state, pasid_state, tag);
  466. goto out_drop_state;
  467. }
  468. fault->dev_state = dev_state;
  469. fault->address = iommu_fault->address;
  470. fault->state = pasid_state;
  471. fault->tag = tag;
  472. fault->finish = finish;
  473. fault->pasid = iommu_fault->pasid;
  474. fault->flags = iommu_fault->flags;
  475. INIT_WORK(&fault->work, do_fault);
  476. queue_work(iommu_wq, &fault->work);
  477. ret = NOTIFY_OK;
  478. out_drop_state:
  479. if (ret != NOTIFY_OK && pasid_state)
  480. put_pasid_state(pasid_state);
  481. put_device_state(dev_state);
  482. out:
  483. return ret;
  484. }
  485. static struct notifier_block ppr_nb = {
  486. .notifier_call = ppr_notifier,
  487. };
  488. int amd_iommu_bind_pasid(struct pci_dev *pdev, int pasid,
  489. struct task_struct *task)
  490. {
  491. struct pasid_state *pasid_state;
  492. struct device_state *dev_state;
  493. struct mm_struct *mm;
  494. u16 devid;
  495. int ret;
  496. might_sleep();
  497. if (!amd_iommu_v2_supported())
  498. return -ENODEV;
  499. devid = device_id(pdev);
  500. dev_state = get_device_state(devid);
  501. if (dev_state == NULL)
  502. return -EINVAL;
  503. ret = -EINVAL;
  504. if (pasid < 0 || pasid >= dev_state->max_pasids)
  505. goto out;
  506. ret = -ENOMEM;
  507. pasid_state = kzalloc(sizeof(*pasid_state), GFP_KERNEL);
  508. if (pasid_state == NULL)
  509. goto out;
  510. atomic_set(&pasid_state->count, 1);
  511. init_waitqueue_head(&pasid_state->wq);
  512. spin_lock_init(&pasid_state->lock);
  513. mm = get_task_mm(task);
  514. pasid_state->mm = mm;
  515. pasid_state->device_state = dev_state;
  516. pasid_state->pasid = pasid;
  517. pasid_state->invalid = true; /* Mark as valid only if we are
  518. done with setting up the pasid */
  519. pasid_state->mn.ops = &iommu_mn;
  520. if (pasid_state->mm == NULL)
  521. goto out_free;
  522. mmu_notifier_register(&pasid_state->mn, mm);
  523. ret = set_pasid_state(dev_state, pasid_state, pasid);
  524. if (ret)
  525. goto out_unregister;
  526. ret = amd_iommu_domain_set_gcr3(dev_state->domain, pasid,
  527. __pa(pasid_state->mm->pgd));
  528. if (ret)
  529. goto out_clear_state;
  530. /* Now we are ready to handle faults */
  531. pasid_state->invalid = false;
  532. /*
  533. * Drop the reference to the mm_struct here. We rely on the
  534. * mmu_notifier release call-back to inform us when the mm
  535. * is going away.
  536. */
  537. mmput(mm);
  538. return 0;
  539. out_clear_state:
  540. clear_pasid_state(dev_state, pasid);
  541. out_unregister:
  542. mmu_notifier_unregister(&pasid_state->mn, mm);
  543. out_free:
  544. mmput(mm);
  545. free_pasid_state(pasid_state);
  546. out:
  547. put_device_state(dev_state);
  548. return ret;
  549. }
  550. EXPORT_SYMBOL(amd_iommu_bind_pasid);
  551. void amd_iommu_unbind_pasid(struct pci_dev *pdev, int pasid)
  552. {
  553. struct pasid_state *pasid_state;
  554. struct device_state *dev_state;
  555. u16 devid;
  556. might_sleep();
  557. if (!amd_iommu_v2_supported())
  558. return;
  559. devid = device_id(pdev);
  560. dev_state = get_device_state(devid);
  561. if (dev_state == NULL)
  562. return;
  563. if (pasid < 0 || pasid >= dev_state->max_pasids)
  564. goto out;
  565. pasid_state = get_pasid_state(dev_state, pasid);
  566. if (pasid_state == NULL)
  567. goto out;
  568. /*
  569. * Drop reference taken here. We are safe because we still hold
  570. * the reference taken in the amd_iommu_bind_pasid function.
  571. */
  572. put_pasid_state(pasid_state);
  573. /* Clear the pasid state so that the pasid can be re-used */
  574. clear_pasid_state(dev_state, pasid_state->pasid);
  575. /*
  576. * Call mmu_notifier_unregister to drop our reference
  577. * to pasid_state->mm
  578. */
  579. mmu_notifier_unregister(&pasid_state->mn, pasid_state->mm);
  580. put_pasid_state_wait(pasid_state); /* Reference taken in
  581. amd_iommu_bind_pasid */
  582. out:
  583. /* Drop reference taken in this function */
  584. put_device_state(dev_state);
  585. /* Drop reference taken in amd_iommu_bind_pasid */
  586. put_device_state(dev_state);
  587. }
  588. EXPORT_SYMBOL(amd_iommu_unbind_pasid);
  589. int amd_iommu_init_device(struct pci_dev *pdev, int pasids)
  590. {
  591. struct device_state *dev_state;
  592. unsigned long flags;
  593. int ret, tmp;
  594. u16 devid;
  595. might_sleep();
  596. if (!amd_iommu_v2_supported())
  597. return -ENODEV;
  598. if (pasids <= 0 || pasids > (PASID_MASK + 1))
  599. return -EINVAL;
  600. devid = device_id(pdev);
  601. dev_state = kzalloc(sizeof(*dev_state), GFP_KERNEL);
  602. if (dev_state == NULL)
  603. return -ENOMEM;
  604. spin_lock_init(&dev_state->lock);
  605. init_waitqueue_head(&dev_state->wq);
  606. dev_state->pdev = pdev;
  607. dev_state->devid = devid;
  608. tmp = pasids;
  609. for (dev_state->pasid_levels = 0; (tmp - 1) & ~0x1ff; tmp >>= 9)
  610. dev_state->pasid_levels += 1;
  611. atomic_set(&dev_state->count, 1);
  612. dev_state->max_pasids = pasids;
  613. ret = -ENOMEM;
  614. dev_state->states = (void *)get_zeroed_page(GFP_KERNEL);
  615. if (dev_state->states == NULL)
  616. goto out_free_dev_state;
  617. dev_state->domain = iommu_domain_alloc(&pci_bus_type);
  618. if (dev_state->domain == NULL)
  619. goto out_free_states;
  620. amd_iommu_domain_direct_map(dev_state->domain);
  621. ret = amd_iommu_domain_enable_v2(dev_state->domain, pasids);
  622. if (ret)
  623. goto out_free_domain;
  624. ret = iommu_attach_device(dev_state->domain, &pdev->dev);
  625. if (ret != 0)
  626. goto out_free_domain;
  627. spin_lock_irqsave(&state_lock, flags);
  628. if (__get_device_state(devid) != NULL) {
  629. spin_unlock_irqrestore(&state_lock, flags);
  630. ret = -EBUSY;
  631. goto out_free_domain;
  632. }
  633. list_add_tail(&dev_state->list, &state_list);
  634. spin_unlock_irqrestore(&state_lock, flags);
  635. return 0;
  636. out_free_domain:
  637. iommu_domain_free(dev_state->domain);
  638. out_free_states:
  639. free_page((unsigned long)dev_state->states);
  640. out_free_dev_state:
  641. kfree(dev_state);
  642. return ret;
  643. }
  644. EXPORT_SYMBOL(amd_iommu_init_device);
  645. void amd_iommu_free_device(struct pci_dev *pdev)
  646. {
  647. struct device_state *dev_state;
  648. unsigned long flags;
  649. u16 devid;
  650. if (!amd_iommu_v2_supported())
  651. return;
  652. devid = device_id(pdev);
  653. spin_lock_irqsave(&state_lock, flags);
  654. dev_state = __get_device_state(devid);
  655. if (dev_state == NULL) {
  656. spin_unlock_irqrestore(&state_lock, flags);
  657. return;
  658. }
  659. list_del(&dev_state->list);
  660. spin_unlock_irqrestore(&state_lock, flags);
  661. /* Get rid of any remaining pasid states */
  662. free_pasid_states(dev_state);
  663. put_device_state_wait(dev_state);
  664. }
  665. EXPORT_SYMBOL(amd_iommu_free_device);
  666. int amd_iommu_set_invalid_ppr_cb(struct pci_dev *pdev,
  667. amd_iommu_invalid_ppr_cb cb)
  668. {
  669. struct device_state *dev_state;
  670. unsigned long flags;
  671. u16 devid;
  672. int ret;
  673. if (!amd_iommu_v2_supported())
  674. return -ENODEV;
  675. devid = device_id(pdev);
  676. spin_lock_irqsave(&state_lock, flags);
  677. ret = -EINVAL;
  678. dev_state = __get_device_state(devid);
  679. if (dev_state == NULL)
  680. goto out_unlock;
  681. dev_state->inv_ppr_cb = cb;
  682. ret = 0;
  683. out_unlock:
  684. spin_unlock_irqrestore(&state_lock, flags);
  685. return ret;
  686. }
  687. EXPORT_SYMBOL(amd_iommu_set_invalid_ppr_cb);
  688. int amd_iommu_set_invalidate_ctx_cb(struct pci_dev *pdev,
  689. amd_iommu_invalidate_ctx cb)
  690. {
  691. struct device_state *dev_state;
  692. unsigned long flags;
  693. u16 devid;
  694. int ret;
  695. if (!amd_iommu_v2_supported())
  696. return -ENODEV;
  697. devid = device_id(pdev);
  698. spin_lock_irqsave(&state_lock, flags);
  699. ret = -EINVAL;
  700. dev_state = __get_device_state(devid);
  701. if (dev_state == NULL)
  702. goto out_unlock;
  703. dev_state->inv_ctx_cb = cb;
  704. ret = 0;
  705. out_unlock:
  706. spin_unlock_irqrestore(&state_lock, flags);
  707. return ret;
  708. }
  709. EXPORT_SYMBOL(amd_iommu_set_invalidate_ctx_cb);
  710. static int __init amd_iommu_v2_init(void)
  711. {
  712. int ret;
  713. pr_info("AMD IOMMUv2 driver by Joerg Roedel <joerg.roedel@amd.com>\n");
  714. if (!amd_iommu_v2_supported()) {
  715. pr_info("AMD IOMMUv2 functionality not available on this system\n");
  716. /*
  717. * Load anyway to provide the symbols to other modules
  718. * which may use AMD IOMMUv2 optionally.
  719. */
  720. return 0;
  721. }
  722. spin_lock_init(&state_lock);
  723. ret = -ENOMEM;
  724. iommu_wq = create_workqueue("amd_iommu_v2");
  725. if (iommu_wq == NULL)
  726. goto out;
  727. amd_iommu_register_ppr_notifier(&ppr_nb);
  728. return 0;
  729. out:
  730. return ret;
  731. }
  732. static void __exit amd_iommu_v2_exit(void)
  733. {
  734. struct device_state *dev_state;
  735. int i;
  736. if (!amd_iommu_v2_supported())
  737. return;
  738. amd_iommu_unregister_ppr_notifier(&ppr_nb);
  739. flush_workqueue(iommu_wq);
  740. /*
  741. * The loop below might call flush_workqueue(), so call
  742. * destroy_workqueue() after it
  743. */
  744. for (i = 0; i < MAX_DEVICES; ++i) {
  745. dev_state = get_device_state(i);
  746. if (dev_state == NULL)
  747. continue;
  748. WARN_ON_ONCE(1);
  749. put_device_state(dev_state);
  750. amd_iommu_free_device(dev_state->pdev);
  751. }
  752. destroy_workqueue(iommu_wq);
  753. }
  754. module_init(amd_iommu_v2_init);
  755. module_exit(amd_iommu_v2_exit);