qp.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include "mlx5_ib.h"
  35. #include "user.h"
  36. /* not supported currently */
  37. static int wq_signature;
  38. enum {
  39. MLX5_IB_ACK_REQ_FREQ = 8,
  40. };
  41. enum {
  42. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  43. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  44. MLX5_IB_LINK_TYPE_IB = 0,
  45. MLX5_IB_LINK_TYPE_ETH = 1
  46. };
  47. enum {
  48. MLX5_IB_SQ_STRIDE = 6,
  49. MLX5_IB_CACHE_LINE_SIZE = 64,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  54. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  55. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  56. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  57. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  58. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  59. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  60. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  61. [IB_WR_FAST_REG_MR] = MLX5_OPCODE_UMR,
  62. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  63. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  64. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  65. };
  66. static int is_qp0(enum ib_qp_type qp_type)
  67. {
  68. return qp_type == IB_QPT_SMI;
  69. }
  70. static int is_qp1(enum ib_qp_type qp_type)
  71. {
  72. return qp_type == IB_QPT_GSI;
  73. }
  74. static int is_sqp(enum ib_qp_type qp_type)
  75. {
  76. return is_qp0(qp_type) || is_qp1(qp_type);
  77. }
  78. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  79. {
  80. return mlx5_buf_offset(&qp->buf, offset);
  81. }
  82. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  83. {
  84. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  85. }
  86. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  87. {
  88. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  89. }
  90. /**
  91. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  92. *
  93. * @qp: QP to copy from.
  94. * @send: copy from the send queue when non-zero, use the receive queue
  95. * otherwise.
  96. * @wqe_index: index to start copying from. For send work queues, the
  97. * wqe_index is in units of MLX5_SEND_WQE_BB.
  98. * For receive work queue, it is the number of work queue
  99. * element in the queue.
  100. * @buffer: destination buffer.
  101. * @length: maximum number of bytes to copy.
  102. *
  103. * Copies at least a single WQE, but may copy more data.
  104. *
  105. * Return: the number of bytes copied, or an error code.
  106. */
  107. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  108. void *buffer, u32 length)
  109. {
  110. struct ib_device *ibdev = qp->ibqp.device;
  111. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  112. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  113. size_t offset;
  114. size_t wq_end;
  115. struct ib_umem *umem = qp->umem;
  116. u32 first_copy_length;
  117. int wqe_length;
  118. int ret;
  119. if (wq->wqe_cnt == 0) {
  120. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  121. qp->ibqp.qp_type);
  122. return -EINVAL;
  123. }
  124. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  125. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  126. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  127. return -EINVAL;
  128. if (offset > umem->length ||
  129. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  130. return -EINVAL;
  131. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  132. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  133. if (ret)
  134. return ret;
  135. if (send) {
  136. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  137. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  138. wqe_length = ds * MLX5_WQE_DS_UNITS;
  139. } else {
  140. wqe_length = 1 << wq->wqe_shift;
  141. }
  142. if (wqe_length <= first_copy_length)
  143. return first_copy_length;
  144. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  145. wqe_length - first_copy_length);
  146. if (ret)
  147. return ret;
  148. return wqe_length;
  149. }
  150. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  151. {
  152. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  153. struct ib_event event;
  154. if (type == MLX5_EVENT_TYPE_PATH_MIG)
  155. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  156. if (ibqp->event_handler) {
  157. event.device = ibqp->device;
  158. event.element.qp = ibqp;
  159. switch (type) {
  160. case MLX5_EVENT_TYPE_PATH_MIG:
  161. event.event = IB_EVENT_PATH_MIG;
  162. break;
  163. case MLX5_EVENT_TYPE_COMM_EST:
  164. event.event = IB_EVENT_COMM_EST;
  165. break;
  166. case MLX5_EVENT_TYPE_SQ_DRAINED:
  167. event.event = IB_EVENT_SQ_DRAINED;
  168. break;
  169. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  170. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  171. break;
  172. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  173. event.event = IB_EVENT_QP_FATAL;
  174. break;
  175. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  176. event.event = IB_EVENT_PATH_MIG_ERR;
  177. break;
  178. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  179. event.event = IB_EVENT_QP_REQ_ERR;
  180. break;
  181. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  182. event.event = IB_EVENT_QP_ACCESS_ERR;
  183. break;
  184. default:
  185. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  186. return;
  187. }
  188. ibqp->event_handler(&event, ibqp->qp_context);
  189. }
  190. }
  191. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  192. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  193. {
  194. struct mlx5_general_caps *gen;
  195. int wqe_size;
  196. int wq_size;
  197. gen = &dev->mdev->caps.gen;
  198. /* Sanity check RQ size before proceeding */
  199. if (cap->max_recv_wr > gen->max_wqes)
  200. return -EINVAL;
  201. if (!has_rq) {
  202. qp->rq.max_gs = 0;
  203. qp->rq.wqe_cnt = 0;
  204. qp->rq.wqe_shift = 0;
  205. } else {
  206. if (ucmd) {
  207. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  208. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  209. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  210. qp->rq.max_post = qp->rq.wqe_cnt;
  211. } else {
  212. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  213. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  214. wqe_size = roundup_pow_of_two(wqe_size);
  215. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  216. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  217. qp->rq.wqe_cnt = wq_size / wqe_size;
  218. if (wqe_size > gen->max_rq_desc_sz) {
  219. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  220. wqe_size,
  221. gen->max_rq_desc_sz);
  222. return -EINVAL;
  223. }
  224. qp->rq.wqe_shift = ilog2(wqe_size);
  225. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  226. qp->rq.max_post = qp->rq.wqe_cnt;
  227. }
  228. }
  229. return 0;
  230. }
  231. static int sq_overhead(enum ib_qp_type qp_type)
  232. {
  233. int size = 0;
  234. switch (qp_type) {
  235. case IB_QPT_XRC_INI:
  236. size += sizeof(struct mlx5_wqe_xrc_seg);
  237. /* fall through */
  238. case IB_QPT_RC:
  239. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  240. sizeof(struct mlx5_wqe_atomic_seg) +
  241. sizeof(struct mlx5_wqe_raddr_seg);
  242. break;
  243. case IB_QPT_XRC_TGT:
  244. return 0;
  245. case IB_QPT_UC:
  246. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  247. sizeof(struct mlx5_wqe_raddr_seg) +
  248. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  249. sizeof(struct mlx5_mkey_seg);
  250. break;
  251. case IB_QPT_UD:
  252. case IB_QPT_SMI:
  253. case IB_QPT_GSI:
  254. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  255. sizeof(struct mlx5_wqe_datagram_seg);
  256. break;
  257. case MLX5_IB_QPT_REG_UMR:
  258. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  259. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  260. sizeof(struct mlx5_mkey_seg);
  261. break;
  262. default:
  263. return -EINVAL;
  264. }
  265. return size;
  266. }
  267. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  268. {
  269. int inl_size = 0;
  270. int size;
  271. size = sq_overhead(attr->qp_type);
  272. if (size < 0)
  273. return size;
  274. if (attr->cap.max_inline_data) {
  275. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  276. attr->cap.max_inline_data;
  277. }
  278. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  279. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  280. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  281. return MLX5_SIG_WQE_SIZE;
  282. else
  283. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  284. }
  285. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  286. struct mlx5_ib_qp *qp)
  287. {
  288. struct mlx5_general_caps *gen;
  289. int wqe_size;
  290. int wq_size;
  291. gen = &dev->mdev->caps.gen;
  292. if (!attr->cap.max_send_wr)
  293. return 0;
  294. wqe_size = calc_send_wqe(attr);
  295. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  296. if (wqe_size < 0)
  297. return wqe_size;
  298. if (wqe_size > gen->max_sq_desc_sz) {
  299. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  300. wqe_size, gen->max_sq_desc_sz);
  301. return -EINVAL;
  302. }
  303. qp->max_inline_data = wqe_size - sq_overhead(attr->qp_type) -
  304. sizeof(struct mlx5_wqe_inline_seg);
  305. attr->cap.max_inline_data = qp->max_inline_data;
  306. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  307. qp->signature_en = true;
  308. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  309. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  310. if (qp->sq.wqe_cnt > gen->max_wqes) {
  311. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  312. qp->sq.wqe_cnt, gen->max_wqes);
  313. return -ENOMEM;
  314. }
  315. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  316. qp->sq.max_gs = attr->cap.max_send_sge;
  317. qp->sq.max_post = wq_size / wqe_size;
  318. attr->cap.max_send_wr = qp->sq.max_post;
  319. return wq_size;
  320. }
  321. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  322. struct mlx5_ib_qp *qp,
  323. struct mlx5_ib_create_qp *ucmd)
  324. {
  325. struct mlx5_general_caps *gen;
  326. int desc_sz = 1 << qp->sq.wqe_shift;
  327. gen = &dev->mdev->caps.gen;
  328. if (desc_sz > gen->max_sq_desc_sz) {
  329. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  330. desc_sz, gen->max_sq_desc_sz);
  331. return -EINVAL;
  332. }
  333. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  334. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  335. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  336. return -EINVAL;
  337. }
  338. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  339. if (qp->sq.wqe_cnt > gen->max_wqes) {
  340. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  341. qp->sq.wqe_cnt, gen->max_wqes);
  342. return -EINVAL;
  343. }
  344. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  345. (qp->sq.wqe_cnt << 6);
  346. return 0;
  347. }
  348. static int qp_has_rq(struct ib_qp_init_attr *attr)
  349. {
  350. if (attr->qp_type == IB_QPT_XRC_INI ||
  351. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  352. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  353. !attr->cap.max_recv_wr)
  354. return 0;
  355. return 1;
  356. }
  357. static int first_med_uuar(void)
  358. {
  359. return 1;
  360. }
  361. static int next_uuar(int n)
  362. {
  363. n++;
  364. while (((n % 4) & 2))
  365. n++;
  366. return n;
  367. }
  368. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  369. {
  370. int n;
  371. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  372. uuari->num_low_latency_uuars - 1;
  373. return n >= 0 ? n : 0;
  374. }
  375. static int max_uuari(struct mlx5_uuar_info *uuari)
  376. {
  377. return uuari->num_uars * 4;
  378. }
  379. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  380. {
  381. int med;
  382. int i;
  383. int t;
  384. med = num_med_uuar(uuari);
  385. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  386. t++;
  387. if (t == med)
  388. return next_uuar(i);
  389. }
  390. return 0;
  391. }
  392. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  393. {
  394. int i;
  395. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  396. if (!test_bit(i, uuari->bitmap)) {
  397. set_bit(i, uuari->bitmap);
  398. uuari->count[i]++;
  399. return i;
  400. }
  401. }
  402. return -ENOMEM;
  403. }
  404. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  405. {
  406. int minidx = first_med_uuar();
  407. int i;
  408. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  409. if (uuari->count[i] < uuari->count[minidx])
  410. minidx = i;
  411. }
  412. uuari->count[minidx]++;
  413. return minidx;
  414. }
  415. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  416. enum mlx5_ib_latency_class lat)
  417. {
  418. int uuarn = -EINVAL;
  419. mutex_lock(&uuari->lock);
  420. switch (lat) {
  421. case MLX5_IB_LATENCY_CLASS_LOW:
  422. uuarn = 0;
  423. uuari->count[uuarn]++;
  424. break;
  425. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  426. if (uuari->ver < 2)
  427. uuarn = -ENOMEM;
  428. else
  429. uuarn = alloc_med_class_uuar(uuari);
  430. break;
  431. case MLX5_IB_LATENCY_CLASS_HIGH:
  432. if (uuari->ver < 2)
  433. uuarn = -ENOMEM;
  434. else
  435. uuarn = alloc_high_class_uuar(uuari);
  436. break;
  437. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  438. uuarn = 2;
  439. break;
  440. }
  441. mutex_unlock(&uuari->lock);
  442. return uuarn;
  443. }
  444. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  445. {
  446. clear_bit(uuarn, uuari->bitmap);
  447. --uuari->count[uuarn];
  448. }
  449. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  450. {
  451. clear_bit(uuarn, uuari->bitmap);
  452. --uuari->count[uuarn];
  453. }
  454. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  455. {
  456. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  457. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  458. mutex_lock(&uuari->lock);
  459. if (uuarn == 0) {
  460. --uuari->count[uuarn];
  461. goto out;
  462. }
  463. if (uuarn < high_uuar) {
  464. free_med_class_uuar(uuari, uuarn);
  465. goto out;
  466. }
  467. free_high_class_uuar(uuari, uuarn);
  468. out:
  469. mutex_unlock(&uuari->lock);
  470. }
  471. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  472. {
  473. switch (state) {
  474. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  475. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  476. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  477. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  478. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  479. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  480. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  481. default: return -1;
  482. }
  483. }
  484. static int to_mlx5_st(enum ib_qp_type type)
  485. {
  486. switch (type) {
  487. case IB_QPT_RC: return MLX5_QP_ST_RC;
  488. case IB_QPT_UC: return MLX5_QP_ST_UC;
  489. case IB_QPT_UD: return MLX5_QP_ST_UD;
  490. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  491. case IB_QPT_XRC_INI:
  492. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  493. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  494. case IB_QPT_GSI: return MLX5_QP_ST_QP1;
  495. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  496. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  497. case IB_QPT_RAW_PACKET:
  498. case IB_QPT_MAX:
  499. default: return -EINVAL;
  500. }
  501. }
  502. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  503. {
  504. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  505. }
  506. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  507. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  508. struct mlx5_create_qp_mbox_in **in,
  509. struct mlx5_ib_create_qp_resp *resp, int *inlen)
  510. {
  511. struct mlx5_ib_ucontext *context;
  512. struct mlx5_ib_create_qp ucmd;
  513. int page_shift = 0;
  514. int uar_index;
  515. int npages;
  516. u32 offset = 0;
  517. int uuarn;
  518. int ncont = 0;
  519. int err;
  520. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  521. if (err) {
  522. mlx5_ib_dbg(dev, "copy failed\n");
  523. return err;
  524. }
  525. context = to_mucontext(pd->uobject->context);
  526. /*
  527. * TBD: should come from the verbs when we have the API
  528. */
  529. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  530. if (uuarn < 0) {
  531. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  532. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  533. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  534. if (uuarn < 0) {
  535. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  536. mlx5_ib_dbg(dev, "reverting to high latency\n");
  537. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  538. if (uuarn < 0) {
  539. mlx5_ib_warn(dev, "uuar allocation failed\n");
  540. return uuarn;
  541. }
  542. }
  543. }
  544. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  545. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  546. qp->rq.offset = 0;
  547. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  548. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  549. err = set_user_buf_size(dev, qp, &ucmd);
  550. if (err)
  551. goto err_uuar;
  552. if (ucmd.buf_addr && qp->buf_size) {
  553. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  554. qp->buf_size, 0, 0);
  555. if (IS_ERR(qp->umem)) {
  556. mlx5_ib_dbg(dev, "umem_get failed\n");
  557. err = PTR_ERR(qp->umem);
  558. goto err_uuar;
  559. }
  560. } else {
  561. qp->umem = NULL;
  562. }
  563. if (qp->umem) {
  564. mlx5_ib_cont_pages(qp->umem, ucmd.buf_addr, &npages, &page_shift,
  565. &ncont, NULL);
  566. err = mlx5_ib_get_buf_offset(ucmd.buf_addr, page_shift, &offset);
  567. if (err) {
  568. mlx5_ib_warn(dev, "bad offset\n");
  569. goto err_umem;
  570. }
  571. mlx5_ib_dbg(dev, "addr 0x%llx, size %d, npages %d, page_shift %d, ncont %d, offset %d\n",
  572. ucmd.buf_addr, qp->buf_size, npages, page_shift, ncont, offset);
  573. }
  574. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  575. *in = mlx5_vzalloc(*inlen);
  576. if (!*in) {
  577. err = -ENOMEM;
  578. goto err_umem;
  579. }
  580. if (qp->umem)
  581. mlx5_ib_populate_pas(dev, qp->umem, page_shift, (*in)->pas, 0);
  582. (*in)->ctx.log_pg_sz_remote_qpn =
  583. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  584. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  585. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  586. resp->uuar_index = uuarn;
  587. qp->uuarn = uuarn;
  588. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  589. if (err) {
  590. mlx5_ib_dbg(dev, "map failed\n");
  591. goto err_free;
  592. }
  593. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  594. if (err) {
  595. mlx5_ib_dbg(dev, "copy failed\n");
  596. goto err_unmap;
  597. }
  598. qp->create_type = MLX5_QP_USER;
  599. return 0;
  600. err_unmap:
  601. mlx5_ib_db_unmap_user(context, &qp->db);
  602. err_free:
  603. kvfree(*in);
  604. err_umem:
  605. if (qp->umem)
  606. ib_umem_release(qp->umem);
  607. err_uuar:
  608. free_uuar(&context->uuari, uuarn);
  609. return err;
  610. }
  611. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp)
  612. {
  613. struct mlx5_ib_ucontext *context;
  614. context = to_mucontext(pd->uobject->context);
  615. mlx5_ib_db_unmap_user(context, &qp->db);
  616. if (qp->umem)
  617. ib_umem_release(qp->umem);
  618. free_uuar(&context->uuari, qp->uuarn);
  619. }
  620. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  621. struct ib_qp_init_attr *init_attr,
  622. struct mlx5_ib_qp *qp,
  623. struct mlx5_create_qp_mbox_in **in, int *inlen)
  624. {
  625. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  626. struct mlx5_uuar_info *uuari;
  627. int uar_index;
  628. int uuarn;
  629. int err;
  630. uuari = &dev->mdev->priv.uuari;
  631. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN | IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  632. return -EINVAL;
  633. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  634. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  635. uuarn = alloc_uuar(uuari, lc);
  636. if (uuarn < 0) {
  637. mlx5_ib_dbg(dev, "\n");
  638. return -ENOMEM;
  639. }
  640. qp->bf = &uuari->bfs[uuarn];
  641. uar_index = qp->bf->uar->index;
  642. err = calc_sq_size(dev, init_attr, qp);
  643. if (err < 0) {
  644. mlx5_ib_dbg(dev, "err %d\n", err);
  645. goto err_uuar;
  646. }
  647. qp->rq.offset = 0;
  648. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  649. qp->buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  650. err = mlx5_buf_alloc(dev->mdev, qp->buf_size, PAGE_SIZE * 2, &qp->buf);
  651. if (err) {
  652. mlx5_ib_dbg(dev, "err %d\n", err);
  653. goto err_uuar;
  654. }
  655. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  656. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  657. *in = mlx5_vzalloc(*inlen);
  658. if (!*in) {
  659. err = -ENOMEM;
  660. goto err_buf;
  661. }
  662. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  663. (*in)->ctx.log_pg_sz_remote_qpn =
  664. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  665. /* Set "fast registration enabled" for all kernel QPs */
  666. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  667. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  668. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  669. err = mlx5_db_alloc(dev->mdev, &qp->db);
  670. if (err) {
  671. mlx5_ib_dbg(dev, "err %d\n", err);
  672. goto err_free;
  673. }
  674. qp->db.db[0] = 0;
  675. qp->db.db[1] = 0;
  676. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  677. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  678. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  679. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  680. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  681. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  682. !qp->sq.w_list || !qp->sq.wqe_head) {
  683. err = -ENOMEM;
  684. goto err_wrid;
  685. }
  686. qp->create_type = MLX5_QP_KERNEL;
  687. return 0;
  688. err_wrid:
  689. mlx5_db_free(dev->mdev, &qp->db);
  690. kfree(qp->sq.wqe_head);
  691. kfree(qp->sq.w_list);
  692. kfree(qp->sq.wrid);
  693. kfree(qp->sq.wr_data);
  694. kfree(qp->rq.wrid);
  695. err_free:
  696. kvfree(*in);
  697. err_buf:
  698. mlx5_buf_free(dev->mdev, &qp->buf);
  699. err_uuar:
  700. free_uuar(&dev->mdev->priv.uuari, uuarn);
  701. return err;
  702. }
  703. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  704. {
  705. mlx5_db_free(dev->mdev, &qp->db);
  706. kfree(qp->sq.wqe_head);
  707. kfree(qp->sq.w_list);
  708. kfree(qp->sq.wrid);
  709. kfree(qp->sq.wr_data);
  710. kfree(qp->rq.wrid);
  711. mlx5_buf_free(dev->mdev, &qp->buf);
  712. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  713. }
  714. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  715. {
  716. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  717. (attr->qp_type == IB_QPT_XRC_INI))
  718. return cpu_to_be32(MLX5_SRQ_RQ);
  719. else if (!qp->has_rq)
  720. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  721. else
  722. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  723. }
  724. static int is_connected(enum ib_qp_type qp_type)
  725. {
  726. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  727. return 1;
  728. return 0;
  729. }
  730. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  731. struct ib_qp_init_attr *init_attr,
  732. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  733. {
  734. struct mlx5_ib_resources *devr = &dev->devr;
  735. struct mlx5_ib_create_qp_resp resp;
  736. struct mlx5_create_qp_mbox_in *in;
  737. struct mlx5_general_caps *gen;
  738. struct mlx5_ib_create_qp ucmd;
  739. int inlen = sizeof(*in);
  740. int err;
  741. mlx5_ib_odp_create_qp(qp);
  742. gen = &dev->mdev->caps.gen;
  743. mutex_init(&qp->mutex);
  744. spin_lock_init(&qp->sq.lock);
  745. spin_lock_init(&qp->rq.lock);
  746. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  747. if (!(gen->flags & MLX5_DEV_CAP_FLAG_BLOCK_MCAST)) {
  748. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  749. return -EINVAL;
  750. } else {
  751. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  752. }
  753. }
  754. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  755. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  756. if (pd && pd->uobject) {
  757. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  758. mlx5_ib_dbg(dev, "copy failed\n");
  759. return -EFAULT;
  760. }
  761. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  762. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  763. } else {
  764. qp->wq_sig = !!wq_signature;
  765. }
  766. qp->has_rq = qp_has_rq(init_attr);
  767. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  768. qp, (pd && pd->uobject) ? &ucmd : NULL);
  769. if (err) {
  770. mlx5_ib_dbg(dev, "err %d\n", err);
  771. return err;
  772. }
  773. if (pd) {
  774. if (pd->uobject) {
  775. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  776. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  777. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  778. mlx5_ib_dbg(dev, "invalid rq params\n");
  779. return -EINVAL;
  780. }
  781. if (ucmd.sq_wqe_count > gen->max_wqes) {
  782. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  783. ucmd.sq_wqe_count, gen->max_wqes);
  784. return -EINVAL;
  785. }
  786. err = create_user_qp(dev, pd, qp, udata, &in, &resp, &inlen);
  787. if (err)
  788. mlx5_ib_dbg(dev, "err %d\n", err);
  789. } else {
  790. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen);
  791. if (err)
  792. mlx5_ib_dbg(dev, "err %d\n", err);
  793. else
  794. qp->pa_lkey = to_mpd(pd)->pa_lkey;
  795. }
  796. if (err)
  797. return err;
  798. } else {
  799. in = mlx5_vzalloc(sizeof(*in));
  800. if (!in)
  801. return -ENOMEM;
  802. qp->create_type = MLX5_QP_EMPTY;
  803. }
  804. if (is_sqp(init_attr->qp_type))
  805. qp->port = init_attr->port_num;
  806. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  807. MLX5_QP_PM_MIGRATED << 11);
  808. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  809. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  810. else
  811. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  812. if (qp->wq_sig)
  813. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  814. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  815. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_BLOCK_MCAST);
  816. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  817. int rcqe_sz;
  818. int scqe_sz;
  819. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  820. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  821. if (rcqe_sz == 128)
  822. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  823. else
  824. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  825. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  826. if (scqe_sz == 128)
  827. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  828. else
  829. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  830. }
  831. }
  832. if (qp->rq.wqe_cnt) {
  833. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  834. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  835. }
  836. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  837. if (qp->sq.wqe_cnt)
  838. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  839. else
  840. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  841. /* Set default resources */
  842. switch (init_attr->qp_type) {
  843. case IB_QPT_XRC_TGT:
  844. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  845. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  846. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  847. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  848. break;
  849. case IB_QPT_XRC_INI:
  850. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  851. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  852. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  853. break;
  854. default:
  855. if (init_attr->srq) {
  856. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  857. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  858. } else {
  859. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  860. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  861. }
  862. }
  863. if (init_attr->send_cq)
  864. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  865. if (init_attr->recv_cq)
  866. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  867. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  868. err = mlx5_core_create_qp(dev->mdev, &qp->mqp, in, inlen);
  869. if (err) {
  870. mlx5_ib_dbg(dev, "create qp failed\n");
  871. goto err_create;
  872. }
  873. kvfree(in);
  874. /* Hardware wants QPN written in big-endian order (after
  875. * shifting) for send doorbell. Precompute this value to save
  876. * a little bit when posting sends.
  877. */
  878. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  879. qp->mqp.event = mlx5_ib_qp_event;
  880. return 0;
  881. err_create:
  882. if (qp->create_type == MLX5_QP_USER)
  883. destroy_qp_user(pd, qp);
  884. else if (qp->create_type == MLX5_QP_KERNEL)
  885. destroy_qp_kernel(dev, qp);
  886. kvfree(in);
  887. return err;
  888. }
  889. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  890. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  891. {
  892. if (send_cq) {
  893. if (recv_cq) {
  894. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  895. spin_lock_irq(&send_cq->lock);
  896. spin_lock_nested(&recv_cq->lock,
  897. SINGLE_DEPTH_NESTING);
  898. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  899. spin_lock_irq(&send_cq->lock);
  900. __acquire(&recv_cq->lock);
  901. } else {
  902. spin_lock_irq(&recv_cq->lock);
  903. spin_lock_nested(&send_cq->lock,
  904. SINGLE_DEPTH_NESTING);
  905. }
  906. } else {
  907. spin_lock_irq(&send_cq->lock);
  908. __acquire(&recv_cq->lock);
  909. }
  910. } else if (recv_cq) {
  911. spin_lock_irq(&recv_cq->lock);
  912. __acquire(&send_cq->lock);
  913. } else {
  914. __acquire(&send_cq->lock);
  915. __acquire(&recv_cq->lock);
  916. }
  917. }
  918. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  919. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  920. {
  921. if (send_cq) {
  922. if (recv_cq) {
  923. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  924. spin_unlock(&recv_cq->lock);
  925. spin_unlock_irq(&send_cq->lock);
  926. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  927. __release(&recv_cq->lock);
  928. spin_unlock_irq(&send_cq->lock);
  929. } else {
  930. spin_unlock(&send_cq->lock);
  931. spin_unlock_irq(&recv_cq->lock);
  932. }
  933. } else {
  934. __release(&recv_cq->lock);
  935. spin_unlock_irq(&send_cq->lock);
  936. }
  937. } else if (recv_cq) {
  938. __release(&send_cq->lock);
  939. spin_unlock_irq(&recv_cq->lock);
  940. } else {
  941. __release(&recv_cq->lock);
  942. __release(&send_cq->lock);
  943. }
  944. }
  945. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  946. {
  947. return to_mpd(qp->ibqp.pd);
  948. }
  949. static void get_cqs(struct mlx5_ib_qp *qp,
  950. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  951. {
  952. switch (qp->ibqp.qp_type) {
  953. case IB_QPT_XRC_TGT:
  954. *send_cq = NULL;
  955. *recv_cq = NULL;
  956. break;
  957. case MLX5_IB_QPT_REG_UMR:
  958. case IB_QPT_XRC_INI:
  959. *send_cq = to_mcq(qp->ibqp.send_cq);
  960. *recv_cq = NULL;
  961. break;
  962. case IB_QPT_SMI:
  963. case IB_QPT_GSI:
  964. case IB_QPT_RC:
  965. case IB_QPT_UC:
  966. case IB_QPT_UD:
  967. case IB_QPT_RAW_IPV6:
  968. case IB_QPT_RAW_ETHERTYPE:
  969. *send_cq = to_mcq(qp->ibqp.send_cq);
  970. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  971. break;
  972. case IB_QPT_RAW_PACKET:
  973. case IB_QPT_MAX:
  974. default:
  975. *send_cq = NULL;
  976. *recv_cq = NULL;
  977. break;
  978. }
  979. }
  980. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  981. {
  982. struct mlx5_ib_cq *send_cq, *recv_cq;
  983. struct mlx5_modify_qp_mbox_in *in;
  984. int err;
  985. in = kzalloc(sizeof(*in), GFP_KERNEL);
  986. if (!in)
  987. return;
  988. if (qp->state != IB_QPS_RESET) {
  989. mlx5_ib_qp_disable_pagefaults(qp);
  990. if (mlx5_core_qp_modify(dev->mdev, to_mlx5_state(qp->state),
  991. MLX5_QP_STATE_RST, in, sizeof(*in), &qp->mqp))
  992. mlx5_ib_warn(dev, "mlx5_ib: modify QP %06x to RESET failed\n",
  993. qp->mqp.qpn);
  994. }
  995. get_cqs(qp, &send_cq, &recv_cq);
  996. if (qp->create_type == MLX5_QP_KERNEL) {
  997. mlx5_ib_lock_cqs(send_cq, recv_cq);
  998. __mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  999. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1000. if (send_cq != recv_cq)
  1001. __mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1002. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1003. }
  1004. err = mlx5_core_destroy_qp(dev->mdev, &qp->mqp);
  1005. if (err)
  1006. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", qp->mqp.qpn);
  1007. kfree(in);
  1008. if (qp->create_type == MLX5_QP_KERNEL)
  1009. destroy_qp_kernel(dev, qp);
  1010. else if (qp->create_type == MLX5_QP_USER)
  1011. destroy_qp_user(&get_pd(qp)->ibpd, qp);
  1012. }
  1013. static const char *ib_qp_type_str(enum ib_qp_type type)
  1014. {
  1015. switch (type) {
  1016. case IB_QPT_SMI:
  1017. return "IB_QPT_SMI";
  1018. case IB_QPT_GSI:
  1019. return "IB_QPT_GSI";
  1020. case IB_QPT_RC:
  1021. return "IB_QPT_RC";
  1022. case IB_QPT_UC:
  1023. return "IB_QPT_UC";
  1024. case IB_QPT_UD:
  1025. return "IB_QPT_UD";
  1026. case IB_QPT_RAW_IPV6:
  1027. return "IB_QPT_RAW_IPV6";
  1028. case IB_QPT_RAW_ETHERTYPE:
  1029. return "IB_QPT_RAW_ETHERTYPE";
  1030. case IB_QPT_XRC_INI:
  1031. return "IB_QPT_XRC_INI";
  1032. case IB_QPT_XRC_TGT:
  1033. return "IB_QPT_XRC_TGT";
  1034. case IB_QPT_RAW_PACKET:
  1035. return "IB_QPT_RAW_PACKET";
  1036. case MLX5_IB_QPT_REG_UMR:
  1037. return "MLX5_IB_QPT_REG_UMR";
  1038. case IB_QPT_MAX:
  1039. default:
  1040. return "Invalid QP type";
  1041. }
  1042. }
  1043. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1044. struct ib_qp_init_attr *init_attr,
  1045. struct ib_udata *udata)
  1046. {
  1047. struct mlx5_general_caps *gen;
  1048. struct mlx5_ib_dev *dev;
  1049. struct mlx5_ib_qp *qp;
  1050. u16 xrcdn = 0;
  1051. int err;
  1052. if (pd) {
  1053. dev = to_mdev(pd->device);
  1054. } else {
  1055. /* being cautious here */
  1056. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1057. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1058. pr_warn("%s: no PD for transport %s\n", __func__,
  1059. ib_qp_type_str(init_attr->qp_type));
  1060. return ERR_PTR(-EINVAL);
  1061. }
  1062. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1063. }
  1064. gen = &dev->mdev->caps.gen;
  1065. switch (init_attr->qp_type) {
  1066. case IB_QPT_XRC_TGT:
  1067. case IB_QPT_XRC_INI:
  1068. if (!(gen->flags & MLX5_DEV_CAP_FLAG_XRC)) {
  1069. mlx5_ib_dbg(dev, "XRC not supported\n");
  1070. return ERR_PTR(-ENOSYS);
  1071. }
  1072. init_attr->recv_cq = NULL;
  1073. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1074. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1075. init_attr->send_cq = NULL;
  1076. }
  1077. /* fall through */
  1078. case IB_QPT_RC:
  1079. case IB_QPT_UC:
  1080. case IB_QPT_UD:
  1081. case IB_QPT_SMI:
  1082. case IB_QPT_GSI:
  1083. case MLX5_IB_QPT_REG_UMR:
  1084. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1085. if (!qp)
  1086. return ERR_PTR(-ENOMEM);
  1087. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1088. if (err) {
  1089. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1090. kfree(qp);
  1091. return ERR_PTR(err);
  1092. }
  1093. if (is_qp0(init_attr->qp_type))
  1094. qp->ibqp.qp_num = 0;
  1095. else if (is_qp1(init_attr->qp_type))
  1096. qp->ibqp.qp_num = 1;
  1097. else
  1098. qp->ibqp.qp_num = qp->mqp.qpn;
  1099. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1100. qp->ibqp.qp_num, qp->mqp.qpn, to_mcq(init_attr->recv_cq)->mcq.cqn,
  1101. to_mcq(init_attr->send_cq)->mcq.cqn);
  1102. qp->xrcdn = xrcdn;
  1103. break;
  1104. case IB_QPT_RAW_IPV6:
  1105. case IB_QPT_RAW_ETHERTYPE:
  1106. case IB_QPT_RAW_PACKET:
  1107. case IB_QPT_MAX:
  1108. default:
  1109. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1110. init_attr->qp_type);
  1111. /* Don't support raw QPs */
  1112. return ERR_PTR(-EINVAL);
  1113. }
  1114. return &qp->ibqp;
  1115. }
  1116. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1117. {
  1118. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1119. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1120. destroy_qp_common(dev, mqp);
  1121. kfree(mqp);
  1122. return 0;
  1123. }
  1124. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1125. int attr_mask)
  1126. {
  1127. u32 hw_access_flags = 0;
  1128. u8 dest_rd_atomic;
  1129. u32 access_flags;
  1130. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1131. dest_rd_atomic = attr->max_dest_rd_atomic;
  1132. else
  1133. dest_rd_atomic = qp->resp_depth;
  1134. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1135. access_flags = attr->qp_access_flags;
  1136. else
  1137. access_flags = qp->atomic_rd_en;
  1138. if (!dest_rd_atomic)
  1139. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1140. if (access_flags & IB_ACCESS_REMOTE_READ)
  1141. hw_access_flags |= MLX5_QP_BIT_RRE;
  1142. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1143. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1144. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1145. hw_access_flags |= MLX5_QP_BIT_RWE;
  1146. return cpu_to_be32(hw_access_flags);
  1147. }
  1148. enum {
  1149. MLX5_PATH_FLAG_FL = 1 << 0,
  1150. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1151. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1152. };
  1153. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1154. {
  1155. struct mlx5_general_caps *gen;
  1156. gen = &dev->mdev->caps.gen;
  1157. if (rate == IB_RATE_PORT_CURRENT) {
  1158. return 0;
  1159. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1160. return -EINVAL;
  1161. } else {
  1162. while (rate != IB_RATE_2_5_GBPS &&
  1163. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1164. gen->stat_rate_support))
  1165. --rate;
  1166. }
  1167. return rate + MLX5_STAT_RATE_OFFSET;
  1168. }
  1169. static int mlx5_set_path(struct mlx5_ib_dev *dev, const struct ib_ah_attr *ah,
  1170. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1171. u32 path_flags, const struct ib_qp_attr *attr)
  1172. {
  1173. struct mlx5_general_caps *gen;
  1174. int err;
  1175. gen = &dev->mdev->caps.gen;
  1176. path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1177. path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 : 0;
  1178. if (attr_mask & IB_QP_PKEY_INDEX)
  1179. path->pkey_index = attr->pkey_index;
  1180. path->grh_mlid = ah->src_path_bits & 0x7f;
  1181. path->rlid = cpu_to_be16(ah->dlid);
  1182. if (ah->ah_flags & IB_AH_GRH) {
  1183. if (ah->grh.sgid_index >= gen->port[port - 1].gid_table_len) {
  1184. pr_err(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  1185. ah->grh.sgid_index, gen->port[port - 1].gid_table_len);
  1186. return -EINVAL;
  1187. }
  1188. path->grh_mlid |= 1 << 7;
  1189. path->mgid_index = ah->grh.sgid_index;
  1190. path->hop_limit = ah->grh.hop_limit;
  1191. path->tclass_flowlabel =
  1192. cpu_to_be32((ah->grh.traffic_class << 20) |
  1193. (ah->grh.flow_label));
  1194. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1195. }
  1196. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1197. if (err < 0)
  1198. return err;
  1199. path->static_rate = err;
  1200. path->port = port;
  1201. if (attr_mask & IB_QP_TIMEOUT)
  1202. path->ackto_lt = attr->timeout << 3;
  1203. path->sl = ah->sl & 0xf;
  1204. return 0;
  1205. }
  1206. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1207. [MLX5_QP_STATE_INIT] = {
  1208. [MLX5_QP_STATE_INIT] = {
  1209. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1210. MLX5_QP_OPTPAR_RAE |
  1211. MLX5_QP_OPTPAR_RWE |
  1212. MLX5_QP_OPTPAR_PKEY_INDEX |
  1213. MLX5_QP_OPTPAR_PRI_PORT,
  1214. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1215. MLX5_QP_OPTPAR_PKEY_INDEX |
  1216. MLX5_QP_OPTPAR_PRI_PORT,
  1217. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1218. MLX5_QP_OPTPAR_Q_KEY |
  1219. MLX5_QP_OPTPAR_PRI_PORT,
  1220. },
  1221. [MLX5_QP_STATE_RTR] = {
  1222. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1223. MLX5_QP_OPTPAR_RRE |
  1224. MLX5_QP_OPTPAR_RAE |
  1225. MLX5_QP_OPTPAR_RWE |
  1226. MLX5_QP_OPTPAR_PKEY_INDEX,
  1227. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1228. MLX5_QP_OPTPAR_RWE |
  1229. MLX5_QP_OPTPAR_PKEY_INDEX,
  1230. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1231. MLX5_QP_OPTPAR_Q_KEY,
  1232. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1233. MLX5_QP_OPTPAR_Q_KEY,
  1234. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1235. MLX5_QP_OPTPAR_RRE |
  1236. MLX5_QP_OPTPAR_RAE |
  1237. MLX5_QP_OPTPAR_RWE |
  1238. MLX5_QP_OPTPAR_PKEY_INDEX,
  1239. },
  1240. },
  1241. [MLX5_QP_STATE_RTR] = {
  1242. [MLX5_QP_STATE_RTS] = {
  1243. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1244. MLX5_QP_OPTPAR_RRE |
  1245. MLX5_QP_OPTPAR_RAE |
  1246. MLX5_QP_OPTPAR_RWE |
  1247. MLX5_QP_OPTPAR_PM_STATE |
  1248. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1249. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1250. MLX5_QP_OPTPAR_RWE |
  1251. MLX5_QP_OPTPAR_PM_STATE,
  1252. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1253. },
  1254. },
  1255. [MLX5_QP_STATE_RTS] = {
  1256. [MLX5_QP_STATE_RTS] = {
  1257. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1258. MLX5_QP_OPTPAR_RAE |
  1259. MLX5_QP_OPTPAR_RWE |
  1260. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1261. MLX5_QP_OPTPAR_PM_STATE |
  1262. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1263. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1264. MLX5_QP_OPTPAR_PM_STATE |
  1265. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1266. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1267. MLX5_QP_OPTPAR_SRQN |
  1268. MLX5_QP_OPTPAR_CQN_RCV,
  1269. },
  1270. },
  1271. [MLX5_QP_STATE_SQER] = {
  1272. [MLX5_QP_STATE_RTS] = {
  1273. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1274. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1275. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1276. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1277. MLX5_QP_OPTPAR_RWE |
  1278. MLX5_QP_OPTPAR_RAE |
  1279. MLX5_QP_OPTPAR_RRE,
  1280. },
  1281. },
  1282. };
  1283. static int ib_nr_to_mlx5_nr(int ib_mask)
  1284. {
  1285. switch (ib_mask) {
  1286. case IB_QP_STATE:
  1287. return 0;
  1288. case IB_QP_CUR_STATE:
  1289. return 0;
  1290. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1291. return 0;
  1292. case IB_QP_ACCESS_FLAGS:
  1293. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1294. MLX5_QP_OPTPAR_RAE;
  1295. case IB_QP_PKEY_INDEX:
  1296. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1297. case IB_QP_PORT:
  1298. return MLX5_QP_OPTPAR_PRI_PORT;
  1299. case IB_QP_QKEY:
  1300. return MLX5_QP_OPTPAR_Q_KEY;
  1301. case IB_QP_AV:
  1302. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1303. MLX5_QP_OPTPAR_PRI_PORT;
  1304. case IB_QP_PATH_MTU:
  1305. return 0;
  1306. case IB_QP_TIMEOUT:
  1307. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1308. case IB_QP_RETRY_CNT:
  1309. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1310. case IB_QP_RNR_RETRY:
  1311. return MLX5_QP_OPTPAR_RNR_RETRY;
  1312. case IB_QP_RQ_PSN:
  1313. return 0;
  1314. case IB_QP_MAX_QP_RD_ATOMIC:
  1315. return MLX5_QP_OPTPAR_SRA_MAX;
  1316. case IB_QP_ALT_PATH:
  1317. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1318. case IB_QP_MIN_RNR_TIMER:
  1319. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1320. case IB_QP_SQ_PSN:
  1321. return 0;
  1322. case IB_QP_MAX_DEST_RD_ATOMIC:
  1323. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1324. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1325. case IB_QP_PATH_MIG_STATE:
  1326. return MLX5_QP_OPTPAR_PM_STATE;
  1327. case IB_QP_CAP:
  1328. return 0;
  1329. case IB_QP_DEST_QPN:
  1330. return 0;
  1331. }
  1332. return 0;
  1333. }
  1334. static int ib_mask_to_mlx5_opt(int ib_mask)
  1335. {
  1336. int result = 0;
  1337. int i;
  1338. for (i = 0; i < 8 * sizeof(int); i++) {
  1339. if ((1 << i) & ib_mask)
  1340. result |= ib_nr_to_mlx5_nr(1 << i);
  1341. }
  1342. return result;
  1343. }
  1344. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  1345. const struct ib_qp_attr *attr, int attr_mask,
  1346. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  1347. {
  1348. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1349. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1350. struct mlx5_ib_cq *send_cq, *recv_cq;
  1351. struct mlx5_qp_context *context;
  1352. struct mlx5_general_caps *gen;
  1353. struct mlx5_modify_qp_mbox_in *in;
  1354. struct mlx5_ib_pd *pd;
  1355. enum mlx5_qp_state mlx5_cur, mlx5_new;
  1356. enum mlx5_qp_optpar optpar;
  1357. int sqd_event;
  1358. int mlx5_st;
  1359. int err;
  1360. gen = &dev->mdev->caps.gen;
  1361. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1362. if (!in)
  1363. return -ENOMEM;
  1364. context = &in->ctx;
  1365. err = to_mlx5_st(ibqp->qp_type);
  1366. if (err < 0)
  1367. goto out;
  1368. context->flags = cpu_to_be32(err << 16);
  1369. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  1370. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1371. } else {
  1372. switch (attr->path_mig_state) {
  1373. case IB_MIG_MIGRATED:
  1374. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1375. break;
  1376. case IB_MIG_REARM:
  1377. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  1378. break;
  1379. case IB_MIG_ARMED:
  1380. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  1381. break;
  1382. }
  1383. }
  1384. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1385. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  1386. } else if (ibqp->qp_type == IB_QPT_UD ||
  1387. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  1388. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  1389. } else if (attr_mask & IB_QP_PATH_MTU) {
  1390. if (attr->path_mtu < IB_MTU_256 ||
  1391. attr->path_mtu > IB_MTU_4096) {
  1392. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  1393. err = -EINVAL;
  1394. goto out;
  1395. }
  1396. context->mtu_msgmax = (attr->path_mtu << 5) | gen->log_max_msg;
  1397. }
  1398. if (attr_mask & IB_QP_DEST_QPN)
  1399. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  1400. if (attr_mask & IB_QP_PKEY_INDEX)
  1401. context->pri_path.pkey_index = attr->pkey_index;
  1402. /* todo implement counter_index functionality */
  1403. if (is_sqp(ibqp->qp_type))
  1404. context->pri_path.port = qp->port;
  1405. if (attr_mask & IB_QP_PORT)
  1406. context->pri_path.port = attr->port_num;
  1407. if (attr_mask & IB_QP_AV) {
  1408. err = mlx5_set_path(dev, &attr->ah_attr, &context->pri_path,
  1409. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  1410. attr_mask, 0, attr);
  1411. if (err)
  1412. goto out;
  1413. }
  1414. if (attr_mask & IB_QP_TIMEOUT)
  1415. context->pri_path.ackto_lt |= attr->timeout << 3;
  1416. if (attr_mask & IB_QP_ALT_PATH) {
  1417. err = mlx5_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  1418. attr->alt_port_num, attr_mask, 0, attr);
  1419. if (err)
  1420. goto out;
  1421. }
  1422. pd = get_pd(qp);
  1423. get_cqs(qp, &send_cq, &recv_cq);
  1424. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  1425. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  1426. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  1427. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  1428. if (attr_mask & IB_QP_RNR_RETRY)
  1429. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  1430. if (attr_mask & IB_QP_RETRY_CNT)
  1431. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1432. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1433. if (attr->max_rd_atomic)
  1434. context->params1 |=
  1435. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1436. }
  1437. if (attr_mask & IB_QP_SQ_PSN)
  1438. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1439. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1440. if (attr->max_dest_rd_atomic)
  1441. context->params2 |=
  1442. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1443. }
  1444. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  1445. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  1446. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  1447. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1448. if (attr_mask & IB_QP_RQ_PSN)
  1449. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1450. if (attr_mask & IB_QP_QKEY)
  1451. context->qkey = cpu_to_be32(attr->qkey);
  1452. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1453. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1454. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1455. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1456. sqd_event = 1;
  1457. else
  1458. sqd_event = 0;
  1459. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1460. context->sq_crq_size |= cpu_to_be16(1 << 4);
  1461. mlx5_cur = to_mlx5_state(cur_state);
  1462. mlx5_new = to_mlx5_state(new_state);
  1463. mlx5_st = to_mlx5_st(ibqp->qp_type);
  1464. if (mlx5_st < 0)
  1465. goto out;
  1466. /* If moving to a reset or error state, we must disable page faults on
  1467. * this QP and flush all current page faults. Otherwise a stale page
  1468. * fault may attempt to work on this QP after it is reset and moved
  1469. * again to RTS, and may cause the driver and the device to get out of
  1470. * sync. */
  1471. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  1472. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  1473. mlx5_ib_qp_disable_pagefaults(qp);
  1474. optpar = ib_mask_to_mlx5_opt(attr_mask);
  1475. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  1476. in->optparam = cpu_to_be32(optpar);
  1477. err = mlx5_core_qp_modify(dev->mdev, to_mlx5_state(cur_state),
  1478. to_mlx5_state(new_state), in, sqd_event,
  1479. &qp->mqp);
  1480. if (err)
  1481. goto out;
  1482. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1483. mlx5_ib_qp_enable_pagefaults(qp);
  1484. qp->state = new_state;
  1485. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1486. qp->atomic_rd_en = attr->qp_access_flags;
  1487. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1488. qp->resp_depth = attr->max_dest_rd_atomic;
  1489. if (attr_mask & IB_QP_PORT)
  1490. qp->port = attr->port_num;
  1491. if (attr_mask & IB_QP_ALT_PATH)
  1492. qp->alt_port = attr->alt_port_num;
  1493. /*
  1494. * If we moved a kernel QP to RESET, clean up all old CQ
  1495. * entries and reinitialize the QP.
  1496. */
  1497. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1498. mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1499. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  1500. if (send_cq != recv_cq)
  1501. mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1502. qp->rq.head = 0;
  1503. qp->rq.tail = 0;
  1504. qp->sq.head = 0;
  1505. qp->sq.tail = 0;
  1506. qp->sq.cur_post = 0;
  1507. qp->sq.last_poll = 0;
  1508. qp->db.db[MLX5_RCV_DBR] = 0;
  1509. qp->db.db[MLX5_SND_DBR] = 0;
  1510. }
  1511. out:
  1512. kfree(in);
  1513. return err;
  1514. }
  1515. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1516. int attr_mask, struct ib_udata *udata)
  1517. {
  1518. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1519. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1520. enum ib_qp_state cur_state, new_state;
  1521. struct mlx5_general_caps *gen;
  1522. int err = -EINVAL;
  1523. int port;
  1524. gen = &dev->mdev->caps.gen;
  1525. mutex_lock(&qp->mutex);
  1526. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1527. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1528. if (ibqp->qp_type != MLX5_IB_QPT_REG_UMR &&
  1529. !ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
  1530. IB_LINK_LAYER_UNSPECIFIED))
  1531. goto out;
  1532. if ((attr_mask & IB_QP_PORT) &&
  1533. (attr->port_num == 0 || attr->port_num > gen->num_ports))
  1534. goto out;
  1535. if (attr_mask & IB_QP_PKEY_INDEX) {
  1536. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1537. if (attr->pkey_index >= gen->port[port - 1].pkey_table_len)
  1538. goto out;
  1539. }
  1540. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1541. attr->max_rd_atomic > (1 << gen->log_max_ra_res_qp))
  1542. goto out;
  1543. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1544. attr->max_dest_rd_atomic > (1 << gen->log_max_ra_req_qp))
  1545. goto out;
  1546. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1547. err = 0;
  1548. goto out;
  1549. }
  1550. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1551. out:
  1552. mutex_unlock(&qp->mutex);
  1553. return err;
  1554. }
  1555. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1556. {
  1557. struct mlx5_ib_cq *cq;
  1558. unsigned cur;
  1559. cur = wq->head - wq->tail;
  1560. if (likely(cur + nreq < wq->max_post))
  1561. return 0;
  1562. cq = to_mcq(ib_cq);
  1563. spin_lock(&cq->lock);
  1564. cur = wq->head - wq->tail;
  1565. spin_unlock(&cq->lock);
  1566. return cur + nreq >= wq->max_post;
  1567. }
  1568. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  1569. u64 remote_addr, u32 rkey)
  1570. {
  1571. rseg->raddr = cpu_to_be64(remote_addr);
  1572. rseg->rkey = cpu_to_be32(rkey);
  1573. rseg->reserved = 0;
  1574. }
  1575. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  1576. struct ib_send_wr *wr)
  1577. {
  1578. memcpy(&dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof(struct mlx5_av));
  1579. dseg->av.dqp_dct = cpu_to_be32(wr->wr.ud.remote_qpn | MLX5_EXTENDED_UD_AV);
  1580. dseg->av.key.qkey.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1581. }
  1582. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  1583. {
  1584. dseg->byte_count = cpu_to_be32(sg->length);
  1585. dseg->lkey = cpu_to_be32(sg->lkey);
  1586. dseg->addr = cpu_to_be64(sg->addr);
  1587. }
  1588. static __be16 get_klm_octo(int npages)
  1589. {
  1590. return cpu_to_be16(ALIGN(npages, 8) / 2);
  1591. }
  1592. static __be64 frwr_mkey_mask(void)
  1593. {
  1594. u64 result;
  1595. result = MLX5_MKEY_MASK_LEN |
  1596. MLX5_MKEY_MASK_PAGE_SIZE |
  1597. MLX5_MKEY_MASK_START_ADDR |
  1598. MLX5_MKEY_MASK_EN_RINVAL |
  1599. MLX5_MKEY_MASK_KEY |
  1600. MLX5_MKEY_MASK_LR |
  1601. MLX5_MKEY_MASK_LW |
  1602. MLX5_MKEY_MASK_RR |
  1603. MLX5_MKEY_MASK_RW |
  1604. MLX5_MKEY_MASK_A |
  1605. MLX5_MKEY_MASK_SMALL_FENCE |
  1606. MLX5_MKEY_MASK_FREE;
  1607. return cpu_to_be64(result);
  1608. }
  1609. static __be64 sig_mkey_mask(void)
  1610. {
  1611. u64 result;
  1612. result = MLX5_MKEY_MASK_LEN |
  1613. MLX5_MKEY_MASK_PAGE_SIZE |
  1614. MLX5_MKEY_MASK_START_ADDR |
  1615. MLX5_MKEY_MASK_EN_SIGERR |
  1616. MLX5_MKEY_MASK_EN_RINVAL |
  1617. MLX5_MKEY_MASK_KEY |
  1618. MLX5_MKEY_MASK_LR |
  1619. MLX5_MKEY_MASK_LW |
  1620. MLX5_MKEY_MASK_RR |
  1621. MLX5_MKEY_MASK_RW |
  1622. MLX5_MKEY_MASK_SMALL_FENCE |
  1623. MLX5_MKEY_MASK_FREE |
  1624. MLX5_MKEY_MASK_BSF_EN;
  1625. return cpu_to_be64(result);
  1626. }
  1627. static void set_frwr_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1628. struct ib_send_wr *wr, int li)
  1629. {
  1630. memset(umr, 0, sizeof(*umr));
  1631. if (li) {
  1632. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  1633. umr->flags = 1 << 7;
  1634. return;
  1635. }
  1636. umr->flags = (1 << 5); /* fail if not free */
  1637. umr->klm_octowords = get_klm_octo(wr->wr.fast_reg.page_list_len);
  1638. umr->mkey_mask = frwr_mkey_mask();
  1639. }
  1640. static __be64 get_umr_reg_mr_mask(void)
  1641. {
  1642. u64 result;
  1643. result = MLX5_MKEY_MASK_LEN |
  1644. MLX5_MKEY_MASK_PAGE_SIZE |
  1645. MLX5_MKEY_MASK_START_ADDR |
  1646. MLX5_MKEY_MASK_PD |
  1647. MLX5_MKEY_MASK_LR |
  1648. MLX5_MKEY_MASK_LW |
  1649. MLX5_MKEY_MASK_KEY |
  1650. MLX5_MKEY_MASK_RR |
  1651. MLX5_MKEY_MASK_RW |
  1652. MLX5_MKEY_MASK_A |
  1653. MLX5_MKEY_MASK_FREE;
  1654. return cpu_to_be64(result);
  1655. }
  1656. static __be64 get_umr_unreg_mr_mask(void)
  1657. {
  1658. u64 result;
  1659. result = MLX5_MKEY_MASK_FREE;
  1660. return cpu_to_be64(result);
  1661. }
  1662. static __be64 get_umr_update_mtt_mask(void)
  1663. {
  1664. u64 result;
  1665. result = MLX5_MKEY_MASK_FREE;
  1666. return cpu_to_be64(result);
  1667. }
  1668. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1669. struct ib_send_wr *wr)
  1670. {
  1671. struct mlx5_umr_wr *umrwr = (struct mlx5_umr_wr *)&wr->wr.fast_reg;
  1672. memset(umr, 0, sizeof(*umr));
  1673. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  1674. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  1675. else
  1676. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  1677. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  1678. umr->klm_octowords = get_klm_octo(umrwr->npages);
  1679. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
  1680. umr->mkey_mask = get_umr_update_mtt_mask();
  1681. umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
  1682. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  1683. } else {
  1684. umr->mkey_mask = get_umr_reg_mr_mask();
  1685. }
  1686. } else {
  1687. umr->mkey_mask = get_umr_unreg_mr_mask();
  1688. }
  1689. if (!wr->num_sge)
  1690. umr->flags |= MLX5_UMR_INLINE;
  1691. }
  1692. static u8 get_umr_flags(int acc)
  1693. {
  1694. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  1695. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  1696. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  1697. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  1698. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  1699. }
  1700. static void set_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr,
  1701. int li, int *writ)
  1702. {
  1703. memset(seg, 0, sizeof(*seg));
  1704. if (li) {
  1705. seg->status = MLX5_MKEY_STATUS_FREE;
  1706. return;
  1707. }
  1708. seg->flags = get_umr_flags(wr->wr.fast_reg.access_flags) |
  1709. MLX5_ACCESS_MODE_MTT;
  1710. *writ = seg->flags & (MLX5_PERM_LOCAL_WRITE | IB_ACCESS_REMOTE_WRITE);
  1711. seg->qpn_mkey7_0 = cpu_to_be32((wr->wr.fast_reg.rkey & 0xff) | 0xffffff00);
  1712. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  1713. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1714. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1715. seg->xlt_oct_size = cpu_to_be32((wr->wr.fast_reg.page_list_len + 1) / 2);
  1716. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1717. }
  1718. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  1719. {
  1720. struct mlx5_umr_wr *umrwr = (struct mlx5_umr_wr *)&wr->wr.fast_reg;
  1721. memset(seg, 0, sizeof(*seg));
  1722. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  1723. seg->status = MLX5_MKEY_STATUS_FREE;
  1724. return;
  1725. }
  1726. seg->flags = convert_access(umrwr->access_flags);
  1727. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
  1728. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  1729. seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
  1730. }
  1731. seg->len = cpu_to_be64(umrwr->length);
  1732. seg->log2_page_size = umrwr->page_shift;
  1733. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  1734. mlx5_mkey_variant(umrwr->mkey));
  1735. }
  1736. static void set_frwr_pages(struct mlx5_wqe_data_seg *dseg,
  1737. struct ib_send_wr *wr,
  1738. struct mlx5_core_dev *mdev,
  1739. struct mlx5_ib_pd *pd,
  1740. int writ)
  1741. {
  1742. struct mlx5_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1743. u64 *page_list = wr->wr.fast_reg.page_list->page_list;
  1744. u64 perm = MLX5_EN_RD | (writ ? MLX5_EN_WR : 0);
  1745. int i;
  1746. for (i = 0; i < wr->wr.fast_reg.page_list_len; i++)
  1747. mfrpl->mapped_page_list[i] = cpu_to_be64(page_list[i] | perm);
  1748. dseg->addr = cpu_to_be64(mfrpl->map);
  1749. dseg->byte_count = cpu_to_be32(ALIGN(sizeof(u64) * wr->wr.fast_reg.page_list_len, 64));
  1750. dseg->lkey = cpu_to_be32(pd->pa_lkey);
  1751. }
  1752. static __be32 send_ieth(struct ib_send_wr *wr)
  1753. {
  1754. switch (wr->opcode) {
  1755. case IB_WR_SEND_WITH_IMM:
  1756. case IB_WR_RDMA_WRITE_WITH_IMM:
  1757. return wr->ex.imm_data;
  1758. case IB_WR_SEND_WITH_INV:
  1759. return cpu_to_be32(wr->ex.invalidate_rkey);
  1760. default:
  1761. return 0;
  1762. }
  1763. }
  1764. static u8 calc_sig(void *wqe, int size)
  1765. {
  1766. u8 *p = wqe;
  1767. u8 res = 0;
  1768. int i;
  1769. for (i = 0; i < size; i++)
  1770. res ^= p[i];
  1771. return ~res;
  1772. }
  1773. static u8 wq_sig(void *wqe)
  1774. {
  1775. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  1776. }
  1777. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  1778. void *wqe, int *sz)
  1779. {
  1780. struct mlx5_wqe_inline_seg *seg;
  1781. void *qend = qp->sq.qend;
  1782. void *addr;
  1783. int inl = 0;
  1784. int copy;
  1785. int len;
  1786. int i;
  1787. seg = wqe;
  1788. wqe += sizeof(*seg);
  1789. for (i = 0; i < wr->num_sge; i++) {
  1790. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  1791. len = wr->sg_list[i].length;
  1792. inl += len;
  1793. if (unlikely(inl > qp->max_inline_data))
  1794. return -ENOMEM;
  1795. if (unlikely(wqe + len > qend)) {
  1796. copy = qend - wqe;
  1797. memcpy(wqe, addr, copy);
  1798. addr += copy;
  1799. len -= copy;
  1800. wqe = mlx5_get_send_wqe(qp, 0);
  1801. }
  1802. memcpy(wqe, addr, len);
  1803. wqe += len;
  1804. }
  1805. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  1806. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  1807. return 0;
  1808. }
  1809. static u16 prot_field_size(enum ib_signature_type type)
  1810. {
  1811. switch (type) {
  1812. case IB_SIG_TYPE_T10_DIF:
  1813. return MLX5_DIF_SIZE;
  1814. default:
  1815. return 0;
  1816. }
  1817. }
  1818. static u8 bs_selector(int block_size)
  1819. {
  1820. switch (block_size) {
  1821. case 512: return 0x1;
  1822. case 520: return 0x2;
  1823. case 4096: return 0x3;
  1824. case 4160: return 0x4;
  1825. case 1073741824: return 0x5;
  1826. default: return 0;
  1827. }
  1828. }
  1829. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  1830. struct mlx5_bsf_inl *inl)
  1831. {
  1832. /* Valid inline section and allow BSF refresh */
  1833. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  1834. MLX5_BSF_REFRESH_DIF);
  1835. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  1836. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  1837. /* repeating block */
  1838. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  1839. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  1840. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  1841. if (domain->sig.dif.ref_remap)
  1842. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  1843. if (domain->sig.dif.app_escape) {
  1844. if (domain->sig.dif.ref_escape)
  1845. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  1846. else
  1847. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  1848. }
  1849. inl->dif_app_bitmask_check =
  1850. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  1851. }
  1852. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  1853. struct ib_sig_attrs *sig_attrs,
  1854. struct mlx5_bsf *bsf, u32 data_size)
  1855. {
  1856. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  1857. struct mlx5_bsf_basic *basic = &bsf->basic;
  1858. struct ib_sig_domain *mem = &sig_attrs->mem;
  1859. struct ib_sig_domain *wire = &sig_attrs->wire;
  1860. memset(bsf, 0, sizeof(*bsf));
  1861. /* Basic + Extended + Inline */
  1862. basic->bsf_size_sbs = 1 << 7;
  1863. /* Input domain check byte mask */
  1864. basic->check_byte_mask = sig_attrs->check_mask;
  1865. basic->raw_data_size = cpu_to_be32(data_size);
  1866. /* Memory domain */
  1867. switch (sig_attrs->mem.sig_type) {
  1868. case IB_SIG_TYPE_NONE:
  1869. break;
  1870. case IB_SIG_TYPE_T10_DIF:
  1871. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  1872. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  1873. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  1874. break;
  1875. default:
  1876. return -EINVAL;
  1877. }
  1878. /* Wire domain */
  1879. switch (sig_attrs->wire.sig_type) {
  1880. case IB_SIG_TYPE_NONE:
  1881. break;
  1882. case IB_SIG_TYPE_T10_DIF:
  1883. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  1884. mem->sig_type == wire->sig_type) {
  1885. /* Same block structure */
  1886. basic->bsf_size_sbs |= 1 << 4;
  1887. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  1888. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  1889. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  1890. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  1891. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  1892. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  1893. } else
  1894. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  1895. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  1896. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  1897. break;
  1898. default:
  1899. return -EINVAL;
  1900. }
  1901. return 0;
  1902. }
  1903. static int set_sig_data_segment(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  1904. void **seg, int *size)
  1905. {
  1906. struct ib_sig_attrs *sig_attrs = wr->wr.sig_handover.sig_attrs;
  1907. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1908. struct mlx5_bsf *bsf;
  1909. u32 data_len = wr->sg_list->length;
  1910. u32 data_key = wr->sg_list->lkey;
  1911. u64 data_va = wr->sg_list->addr;
  1912. int ret;
  1913. int wqe_size;
  1914. if (!wr->wr.sig_handover.prot ||
  1915. (data_key == wr->wr.sig_handover.prot->lkey &&
  1916. data_va == wr->wr.sig_handover.prot->addr &&
  1917. data_len == wr->wr.sig_handover.prot->length)) {
  1918. /**
  1919. * Source domain doesn't contain signature information
  1920. * or data and protection are interleaved in memory.
  1921. * So need construct:
  1922. * ------------------
  1923. * | data_klm |
  1924. * ------------------
  1925. * | BSF |
  1926. * ------------------
  1927. **/
  1928. struct mlx5_klm *data_klm = *seg;
  1929. data_klm->bcount = cpu_to_be32(data_len);
  1930. data_klm->key = cpu_to_be32(data_key);
  1931. data_klm->va = cpu_to_be64(data_va);
  1932. wqe_size = ALIGN(sizeof(*data_klm), 64);
  1933. } else {
  1934. /**
  1935. * Source domain contains signature information
  1936. * So need construct a strided block format:
  1937. * ---------------------------
  1938. * | stride_block_ctrl |
  1939. * ---------------------------
  1940. * | data_klm |
  1941. * ---------------------------
  1942. * | prot_klm |
  1943. * ---------------------------
  1944. * | BSF |
  1945. * ---------------------------
  1946. **/
  1947. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  1948. struct mlx5_stride_block_entry *data_sentry;
  1949. struct mlx5_stride_block_entry *prot_sentry;
  1950. u32 prot_key = wr->wr.sig_handover.prot->lkey;
  1951. u64 prot_va = wr->wr.sig_handover.prot->addr;
  1952. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  1953. int prot_size;
  1954. sblock_ctrl = *seg;
  1955. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  1956. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  1957. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  1958. if (!prot_size) {
  1959. pr_err("Bad block size given: %u\n", block_size);
  1960. return -EINVAL;
  1961. }
  1962. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  1963. prot_size);
  1964. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  1965. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  1966. sblock_ctrl->num_entries = cpu_to_be16(2);
  1967. data_sentry->bcount = cpu_to_be16(block_size);
  1968. data_sentry->key = cpu_to_be32(data_key);
  1969. data_sentry->va = cpu_to_be64(data_va);
  1970. data_sentry->stride = cpu_to_be16(block_size);
  1971. prot_sentry->bcount = cpu_to_be16(prot_size);
  1972. prot_sentry->key = cpu_to_be32(prot_key);
  1973. prot_sentry->va = cpu_to_be64(prot_va);
  1974. prot_sentry->stride = cpu_to_be16(prot_size);
  1975. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  1976. sizeof(*prot_sentry), 64);
  1977. }
  1978. *seg += wqe_size;
  1979. *size += wqe_size / 16;
  1980. if (unlikely((*seg == qp->sq.qend)))
  1981. *seg = mlx5_get_send_wqe(qp, 0);
  1982. bsf = *seg;
  1983. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  1984. if (ret)
  1985. return -EINVAL;
  1986. *seg += sizeof(*bsf);
  1987. *size += sizeof(*bsf) / 16;
  1988. if (unlikely((*seg == qp->sq.qend)))
  1989. *seg = mlx5_get_send_wqe(qp, 0);
  1990. return 0;
  1991. }
  1992. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  1993. struct ib_send_wr *wr, u32 nelements,
  1994. u32 length, u32 pdn)
  1995. {
  1996. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1997. u32 sig_key = sig_mr->rkey;
  1998. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  1999. memset(seg, 0, sizeof(*seg));
  2000. seg->flags = get_umr_flags(wr->wr.sig_handover.access_flags) |
  2001. MLX5_ACCESS_MODE_KLM;
  2002. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  2003. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  2004. MLX5_MKEY_BSF_EN | pdn);
  2005. seg->len = cpu_to_be64(length);
  2006. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  2007. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  2008. }
  2009. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2010. struct ib_send_wr *wr, u32 nelements)
  2011. {
  2012. memset(umr, 0, sizeof(*umr));
  2013. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  2014. umr->klm_octowords = get_klm_octo(nelements);
  2015. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  2016. umr->mkey_mask = sig_mkey_mask();
  2017. }
  2018. static int set_sig_umr_wr(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  2019. void **seg, int *size)
  2020. {
  2021. struct mlx5_ib_mr *sig_mr = to_mmr(wr->wr.sig_handover.sig_mr);
  2022. u32 pdn = get_pd(qp)->pdn;
  2023. u32 klm_oct_size;
  2024. int region_len, ret;
  2025. if (unlikely(wr->num_sge != 1) ||
  2026. unlikely(wr->wr.sig_handover.access_flags &
  2027. IB_ACCESS_REMOTE_ATOMIC) ||
  2028. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  2029. unlikely(!sig_mr->sig->sig_status_checked))
  2030. return -EINVAL;
  2031. /* length of the protected region, data + protection */
  2032. region_len = wr->sg_list->length;
  2033. if (wr->wr.sig_handover.prot &&
  2034. (wr->wr.sig_handover.prot->lkey != wr->sg_list->lkey ||
  2035. wr->wr.sig_handover.prot->addr != wr->sg_list->addr ||
  2036. wr->wr.sig_handover.prot->length != wr->sg_list->length))
  2037. region_len += wr->wr.sig_handover.prot->length;
  2038. /**
  2039. * KLM octoword size - if protection was provided
  2040. * then we use strided block format (3 octowords),
  2041. * else we use single KLM (1 octoword)
  2042. **/
  2043. klm_oct_size = wr->wr.sig_handover.prot ? 3 : 1;
  2044. set_sig_umr_segment(*seg, wr, klm_oct_size);
  2045. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2046. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2047. if (unlikely((*seg == qp->sq.qend)))
  2048. *seg = mlx5_get_send_wqe(qp, 0);
  2049. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  2050. *seg += sizeof(struct mlx5_mkey_seg);
  2051. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2052. if (unlikely((*seg == qp->sq.qend)))
  2053. *seg = mlx5_get_send_wqe(qp, 0);
  2054. ret = set_sig_data_segment(wr, qp, seg, size);
  2055. if (ret)
  2056. return ret;
  2057. sig_mr->sig->sig_status_checked = false;
  2058. return 0;
  2059. }
  2060. static int set_psv_wr(struct ib_sig_domain *domain,
  2061. u32 psv_idx, void **seg, int *size)
  2062. {
  2063. struct mlx5_seg_set_psv *psv_seg = *seg;
  2064. memset(psv_seg, 0, sizeof(*psv_seg));
  2065. psv_seg->psv_num = cpu_to_be32(psv_idx);
  2066. switch (domain->sig_type) {
  2067. case IB_SIG_TYPE_NONE:
  2068. break;
  2069. case IB_SIG_TYPE_T10_DIF:
  2070. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  2071. domain->sig.dif.app_tag);
  2072. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  2073. break;
  2074. default:
  2075. pr_err("Bad signature type given.\n");
  2076. return 1;
  2077. }
  2078. *seg += sizeof(*psv_seg);
  2079. *size += sizeof(*psv_seg) / 16;
  2080. return 0;
  2081. }
  2082. static int set_frwr_li_wr(void **seg, struct ib_send_wr *wr, int *size,
  2083. struct mlx5_core_dev *mdev, struct mlx5_ib_pd *pd, struct mlx5_ib_qp *qp)
  2084. {
  2085. int writ = 0;
  2086. int li;
  2087. li = wr->opcode == IB_WR_LOCAL_INV ? 1 : 0;
  2088. if (unlikely(wr->send_flags & IB_SEND_INLINE))
  2089. return -EINVAL;
  2090. set_frwr_umr_segment(*seg, wr, li);
  2091. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2092. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2093. if (unlikely((*seg == qp->sq.qend)))
  2094. *seg = mlx5_get_send_wqe(qp, 0);
  2095. set_mkey_segment(*seg, wr, li, &writ);
  2096. *seg += sizeof(struct mlx5_mkey_seg);
  2097. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2098. if (unlikely((*seg == qp->sq.qend)))
  2099. *seg = mlx5_get_send_wqe(qp, 0);
  2100. if (!li) {
  2101. if (unlikely(wr->wr.fast_reg.page_list_len >
  2102. wr->wr.fast_reg.page_list->max_page_list_len))
  2103. return -ENOMEM;
  2104. set_frwr_pages(*seg, wr, mdev, pd, writ);
  2105. *seg += sizeof(struct mlx5_wqe_data_seg);
  2106. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  2107. }
  2108. return 0;
  2109. }
  2110. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  2111. {
  2112. __be32 *p = NULL;
  2113. int tidx = idx;
  2114. int i, j;
  2115. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  2116. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  2117. if ((i & 0xf) == 0) {
  2118. void *buf = mlx5_get_send_wqe(qp, tidx);
  2119. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  2120. p = buf;
  2121. j = 0;
  2122. }
  2123. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  2124. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  2125. be32_to_cpu(p[j + 3]));
  2126. }
  2127. }
  2128. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  2129. unsigned bytecnt, struct mlx5_ib_qp *qp)
  2130. {
  2131. while (bytecnt > 0) {
  2132. __iowrite64_copy(dst++, src++, 8);
  2133. __iowrite64_copy(dst++, src++, 8);
  2134. __iowrite64_copy(dst++, src++, 8);
  2135. __iowrite64_copy(dst++, src++, 8);
  2136. __iowrite64_copy(dst++, src++, 8);
  2137. __iowrite64_copy(dst++, src++, 8);
  2138. __iowrite64_copy(dst++, src++, 8);
  2139. __iowrite64_copy(dst++, src++, 8);
  2140. bytecnt -= 64;
  2141. if (unlikely(src == qp->sq.qend))
  2142. src = mlx5_get_send_wqe(qp, 0);
  2143. }
  2144. }
  2145. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  2146. {
  2147. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  2148. wr->send_flags & IB_SEND_FENCE))
  2149. return MLX5_FENCE_MODE_STRONG_ORDERING;
  2150. if (unlikely(fence)) {
  2151. if (wr->send_flags & IB_SEND_FENCE)
  2152. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  2153. else
  2154. return fence;
  2155. } else {
  2156. return 0;
  2157. }
  2158. }
  2159. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  2160. struct mlx5_wqe_ctrl_seg **ctrl,
  2161. struct ib_send_wr *wr, unsigned *idx,
  2162. int *size, int nreq)
  2163. {
  2164. int err = 0;
  2165. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  2166. err = -ENOMEM;
  2167. return err;
  2168. }
  2169. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  2170. *seg = mlx5_get_send_wqe(qp, *idx);
  2171. *ctrl = *seg;
  2172. *(uint32_t *)(*seg + 8) = 0;
  2173. (*ctrl)->imm = send_ieth(wr);
  2174. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  2175. (wr->send_flags & IB_SEND_SIGNALED ?
  2176. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  2177. (wr->send_flags & IB_SEND_SOLICITED ?
  2178. MLX5_WQE_CTRL_SOLICITED : 0);
  2179. *seg += sizeof(**ctrl);
  2180. *size = sizeof(**ctrl) / 16;
  2181. return err;
  2182. }
  2183. static void finish_wqe(struct mlx5_ib_qp *qp,
  2184. struct mlx5_wqe_ctrl_seg *ctrl,
  2185. u8 size, unsigned idx, u64 wr_id,
  2186. int nreq, u8 fence, u8 next_fence,
  2187. u32 mlx5_opcode)
  2188. {
  2189. u8 opmod = 0;
  2190. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  2191. mlx5_opcode | ((u32)opmod << 24));
  2192. ctrl->qpn_ds = cpu_to_be32(size | (qp->mqp.qpn << 8));
  2193. ctrl->fm_ce_se |= fence;
  2194. qp->fm_cache = next_fence;
  2195. if (unlikely(qp->wq_sig))
  2196. ctrl->signature = wq_sig(ctrl);
  2197. qp->sq.wrid[idx] = wr_id;
  2198. qp->sq.w_list[idx].opcode = mlx5_opcode;
  2199. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  2200. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  2201. qp->sq.w_list[idx].next = qp->sq.cur_post;
  2202. }
  2203. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  2204. struct ib_send_wr **bad_wr)
  2205. {
  2206. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  2207. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2208. struct mlx5_core_dev *mdev = dev->mdev;
  2209. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2210. struct mlx5_ib_mr *mr;
  2211. struct mlx5_wqe_data_seg *dpseg;
  2212. struct mlx5_wqe_xrc_seg *xrc;
  2213. struct mlx5_bf *bf = qp->bf;
  2214. int uninitialized_var(size);
  2215. void *qend = qp->sq.qend;
  2216. unsigned long flags;
  2217. unsigned idx;
  2218. int err = 0;
  2219. int inl = 0;
  2220. int num_sge;
  2221. void *seg;
  2222. int nreq;
  2223. int i;
  2224. u8 next_fence = 0;
  2225. u8 fence;
  2226. spin_lock_irqsave(&qp->sq.lock, flags);
  2227. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2228. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  2229. mlx5_ib_warn(dev, "\n");
  2230. err = -EINVAL;
  2231. *bad_wr = wr;
  2232. goto out;
  2233. }
  2234. fence = qp->fm_cache;
  2235. num_sge = wr->num_sge;
  2236. if (unlikely(num_sge > qp->sq.max_gs)) {
  2237. mlx5_ib_warn(dev, "\n");
  2238. err = -ENOMEM;
  2239. *bad_wr = wr;
  2240. goto out;
  2241. }
  2242. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  2243. if (err) {
  2244. mlx5_ib_warn(dev, "\n");
  2245. err = -ENOMEM;
  2246. *bad_wr = wr;
  2247. goto out;
  2248. }
  2249. switch (ibqp->qp_type) {
  2250. case IB_QPT_XRC_INI:
  2251. xrc = seg;
  2252. xrc->xrc_srqn = htonl(wr->xrc_remote_srq_num);
  2253. seg += sizeof(*xrc);
  2254. size += sizeof(*xrc) / 16;
  2255. /* fall through */
  2256. case IB_QPT_RC:
  2257. switch (wr->opcode) {
  2258. case IB_WR_RDMA_READ:
  2259. case IB_WR_RDMA_WRITE:
  2260. case IB_WR_RDMA_WRITE_WITH_IMM:
  2261. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2262. wr->wr.rdma.rkey);
  2263. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2264. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2265. break;
  2266. case IB_WR_ATOMIC_CMP_AND_SWP:
  2267. case IB_WR_ATOMIC_FETCH_AND_ADD:
  2268. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  2269. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  2270. err = -ENOSYS;
  2271. *bad_wr = wr;
  2272. goto out;
  2273. case IB_WR_LOCAL_INV:
  2274. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2275. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  2276. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  2277. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2278. if (err) {
  2279. mlx5_ib_warn(dev, "\n");
  2280. *bad_wr = wr;
  2281. goto out;
  2282. }
  2283. num_sge = 0;
  2284. break;
  2285. case IB_WR_FAST_REG_MR:
  2286. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2287. qp->sq.wr_data[idx] = IB_WR_FAST_REG_MR;
  2288. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2289. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2290. if (err) {
  2291. mlx5_ib_warn(dev, "\n");
  2292. *bad_wr = wr;
  2293. goto out;
  2294. }
  2295. num_sge = 0;
  2296. break;
  2297. case IB_WR_REG_SIG_MR:
  2298. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  2299. mr = to_mmr(wr->wr.sig_handover.sig_mr);
  2300. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  2301. err = set_sig_umr_wr(wr, qp, &seg, &size);
  2302. if (err) {
  2303. mlx5_ib_warn(dev, "\n");
  2304. *bad_wr = wr;
  2305. goto out;
  2306. }
  2307. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2308. nreq, get_fence(fence, wr),
  2309. next_fence, MLX5_OPCODE_UMR);
  2310. /*
  2311. * SET_PSV WQEs are not signaled and solicited
  2312. * on error
  2313. */
  2314. wr->send_flags &= ~IB_SEND_SIGNALED;
  2315. wr->send_flags |= IB_SEND_SOLICITED;
  2316. err = begin_wqe(qp, &seg, &ctrl, wr,
  2317. &idx, &size, nreq);
  2318. if (err) {
  2319. mlx5_ib_warn(dev, "\n");
  2320. err = -ENOMEM;
  2321. *bad_wr = wr;
  2322. goto out;
  2323. }
  2324. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->mem,
  2325. mr->sig->psv_memory.psv_idx, &seg,
  2326. &size);
  2327. if (err) {
  2328. mlx5_ib_warn(dev, "\n");
  2329. *bad_wr = wr;
  2330. goto out;
  2331. }
  2332. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2333. nreq, get_fence(fence, wr),
  2334. next_fence, MLX5_OPCODE_SET_PSV);
  2335. err = begin_wqe(qp, &seg, &ctrl, wr,
  2336. &idx, &size, nreq);
  2337. if (err) {
  2338. mlx5_ib_warn(dev, "\n");
  2339. err = -ENOMEM;
  2340. *bad_wr = wr;
  2341. goto out;
  2342. }
  2343. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2344. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->wire,
  2345. mr->sig->psv_wire.psv_idx, &seg,
  2346. &size);
  2347. if (err) {
  2348. mlx5_ib_warn(dev, "\n");
  2349. *bad_wr = wr;
  2350. goto out;
  2351. }
  2352. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2353. nreq, get_fence(fence, wr),
  2354. next_fence, MLX5_OPCODE_SET_PSV);
  2355. num_sge = 0;
  2356. goto skip_psv;
  2357. default:
  2358. break;
  2359. }
  2360. break;
  2361. case IB_QPT_UC:
  2362. switch (wr->opcode) {
  2363. case IB_WR_RDMA_WRITE:
  2364. case IB_WR_RDMA_WRITE_WITH_IMM:
  2365. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2366. wr->wr.rdma.rkey);
  2367. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2368. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2369. break;
  2370. default:
  2371. break;
  2372. }
  2373. break;
  2374. case IB_QPT_UD:
  2375. case IB_QPT_SMI:
  2376. case IB_QPT_GSI:
  2377. set_datagram_seg(seg, wr);
  2378. seg += sizeof(struct mlx5_wqe_datagram_seg);
  2379. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  2380. if (unlikely((seg == qend)))
  2381. seg = mlx5_get_send_wqe(qp, 0);
  2382. break;
  2383. case MLX5_IB_QPT_REG_UMR:
  2384. if (wr->opcode != MLX5_IB_WR_UMR) {
  2385. err = -EINVAL;
  2386. mlx5_ib_warn(dev, "bad opcode\n");
  2387. goto out;
  2388. }
  2389. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  2390. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2391. set_reg_umr_segment(seg, wr);
  2392. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2393. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2394. if (unlikely((seg == qend)))
  2395. seg = mlx5_get_send_wqe(qp, 0);
  2396. set_reg_mkey_segment(seg, wr);
  2397. seg += sizeof(struct mlx5_mkey_seg);
  2398. size += sizeof(struct mlx5_mkey_seg) / 16;
  2399. if (unlikely((seg == qend)))
  2400. seg = mlx5_get_send_wqe(qp, 0);
  2401. break;
  2402. default:
  2403. break;
  2404. }
  2405. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  2406. int uninitialized_var(sz);
  2407. err = set_data_inl_seg(qp, wr, seg, &sz);
  2408. if (unlikely(err)) {
  2409. mlx5_ib_warn(dev, "\n");
  2410. *bad_wr = wr;
  2411. goto out;
  2412. }
  2413. inl = 1;
  2414. size += sz;
  2415. } else {
  2416. dpseg = seg;
  2417. for (i = 0; i < num_sge; i++) {
  2418. if (unlikely(dpseg == qend)) {
  2419. seg = mlx5_get_send_wqe(qp, 0);
  2420. dpseg = seg;
  2421. }
  2422. if (likely(wr->sg_list[i].length)) {
  2423. set_data_ptr_seg(dpseg, wr->sg_list + i);
  2424. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  2425. dpseg++;
  2426. }
  2427. }
  2428. }
  2429. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  2430. get_fence(fence, wr), next_fence,
  2431. mlx5_ib_opcode[wr->opcode]);
  2432. skip_psv:
  2433. if (0)
  2434. dump_wqe(qp, idx, size);
  2435. }
  2436. out:
  2437. if (likely(nreq)) {
  2438. qp->sq.head += nreq;
  2439. /* Make sure that descriptors are written before
  2440. * updating doorbell record and ringing the doorbell
  2441. */
  2442. wmb();
  2443. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  2444. /* Make sure doorbell record is visible to the HCA before
  2445. * we hit doorbell */
  2446. wmb();
  2447. if (bf->need_lock)
  2448. spin_lock(&bf->lock);
  2449. else
  2450. __acquire(&bf->lock);
  2451. /* TBD enable WC */
  2452. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  2453. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  2454. /* wc_wmb(); */
  2455. } else {
  2456. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  2457. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  2458. /* Make sure doorbells don't leak out of SQ spinlock
  2459. * and reach the HCA out of order.
  2460. */
  2461. mmiowb();
  2462. }
  2463. bf->offset ^= bf->buf_size;
  2464. if (bf->need_lock)
  2465. spin_unlock(&bf->lock);
  2466. else
  2467. __release(&bf->lock);
  2468. }
  2469. spin_unlock_irqrestore(&qp->sq.lock, flags);
  2470. return err;
  2471. }
  2472. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  2473. {
  2474. sig->signature = calc_sig(sig, size);
  2475. }
  2476. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  2477. struct ib_recv_wr **bad_wr)
  2478. {
  2479. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2480. struct mlx5_wqe_data_seg *scat;
  2481. struct mlx5_rwqe_sig *sig;
  2482. unsigned long flags;
  2483. int err = 0;
  2484. int nreq;
  2485. int ind;
  2486. int i;
  2487. spin_lock_irqsave(&qp->rq.lock, flags);
  2488. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  2489. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2490. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  2491. err = -ENOMEM;
  2492. *bad_wr = wr;
  2493. goto out;
  2494. }
  2495. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  2496. err = -EINVAL;
  2497. *bad_wr = wr;
  2498. goto out;
  2499. }
  2500. scat = get_recv_wqe(qp, ind);
  2501. if (qp->wq_sig)
  2502. scat++;
  2503. for (i = 0; i < wr->num_sge; i++)
  2504. set_data_ptr_seg(scat + i, wr->sg_list + i);
  2505. if (i < qp->rq.max_gs) {
  2506. scat[i].byte_count = 0;
  2507. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  2508. scat[i].addr = 0;
  2509. }
  2510. if (qp->wq_sig) {
  2511. sig = (struct mlx5_rwqe_sig *)scat;
  2512. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  2513. }
  2514. qp->rq.wrid[ind] = wr->wr_id;
  2515. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  2516. }
  2517. out:
  2518. if (likely(nreq)) {
  2519. qp->rq.head += nreq;
  2520. /* Make sure that descriptors are written before
  2521. * doorbell record.
  2522. */
  2523. wmb();
  2524. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  2525. }
  2526. spin_unlock_irqrestore(&qp->rq.lock, flags);
  2527. return err;
  2528. }
  2529. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  2530. {
  2531. switch (mlx5_state) {
  2532. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  2533. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  2534. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  2535. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  2536. case MLX5_QP_STATE_SQ_DRAINING:
  2537. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  2538. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  2539. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  2540. default: return -1;
  2541. }
  2542. }
  2543. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  2544. {
  2545. switch (mlx5_mig_state) {
  2546. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  2547. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  2548. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  2549. default: return -1;
  2550. }
  2551. }
  2552. static int to_ib_qp_access_flags(int mlx5_flags)
  2553. {
  2554. int ib_flags = 0;
  2555. if (mlx5_flags & MLX5_QP_BIT_RRE)
  2556. ib_flags |= IB_ACCESS_REMOTE_READ;
  2557. if (mlx5_flags & MLX5_QP_BIT_RWE)
  2558. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  2559. if (mlx5_flags & MLX5_QP_BIT_RAE)
  2560. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  2561. return ib_flags;
  2562. }
  2563. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  2564. struct mlx5_qp_path *path)
  2565. {
  2566. struct mlx5_core_dev *dev = ibdev->mdev;
  2567. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  2568. ib_ah_attr->port_num = path->port;
  2569. if (ib_ah_attr->port_num == 0 ||
  2570. ib_ah_attr->port_num > dev->caps.gen.num_ports)
  2571. return;
  2572. ib_ah_attr->sl = path->sl & 0xf;
  2573. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  2574. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  2575. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  2576. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  2577. if (ib_ah_attr->ah_flags) {
  2578. ib_ah_attr->grh.sgid_index = path->mgid_index;
  2579. ib_ah_attr->grh.hop_limit = path->hop_limit;
  2580. ib_ah_attr->grh.traffic_class =
  2581. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  2582. ib_ah_attr->grh.flow_label =
  2583. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  2584. memcpy(ib_ah_attr->grh.dgid.raw,
  2585. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  2586. }
  2587. }
  2588. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  2589. struct ib_qp_init_attr *qp_init_attr)
  2590. {
  2591. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2592. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2593. struct mlx5_query_qp_mbox_out *outb;
  2594. struct mlx5_qp_context *context;
  2595. int mlx5_state;
  2596. int err = 0;
  2597. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  2598. /*
  2599. * Wait for any outstanding page faults, in case the user frees memory
  2600. * based upon this query's result.
  2601. */
  2602. flush_workqueue(mlx5_ib_page_fault_wq);
  2603. #endif
  2604. mutex_lock(&qp->mutex);
  2605. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  2606. if (!outb) {
  2607. err = -ENOMEM;
  2608. goto out;
  2609. }
  2610. context = &outb->ctx;
  2611. err = mlx5_core_qp_query(dev->mdev, &qp->mqp, outb, sizeof(*outb));
  2612. if (err)
  2613. goto out_free;
  2614. mlx5_state = be32_to_cpu(context->flags) >> 28;
  2615. qp->state = to_ib_qp_state(mlx5_state);
  2616. qp_attr->qp_state = qp->state;
  2617. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  2618. qp_attr->path_mig_state =
  2619. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  2620. qp_attr->qkey = be32_to_cpu(context->qkey);
  2621. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  2622. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  2623. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  2624. qp_attr->qp_access_flags =
  2625. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  2626. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  2627. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  2628. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  2629. qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
  2630. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  2631. }
  2632. qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
  2633. qp_attr->port_num = context->pri_path.port;
  2634. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  2635. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  2636. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  2637. qp_attr->max_dest_rd_atomic =
  2638. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  2639. qp_attr->min_rnr_timer =
  2640. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  2641. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  2642. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  2643. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  2644. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  2645. qp_attr->cur_qp_state = qp_attr->qp_state;
  2646. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  2647. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  2648. if (!ibqp->uobject) {
  2649. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  2650. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  2651. } else {
  2652. qp_attr->cap.max_send_wr = 0;
  2653. qp_attr->cap.max_send_sge = 0;
  2654. }
  2655. /* We don't support inline sends for kernel QPs (yet), and we
  2656. * don't know what userspace's value should be.
  2657. */
  2658. qp_attr->cap.max_inline_data = 0;
  2659. qp_init_attr->cap = qp_attr->cap;
  2660. qp_init_attr->create_flags = 0;
  2661. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  2662. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  2663. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  2664. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  2665. out_free:
  2666. kfree(outb);
  2667. out:
  2668. mutex_unlock(&qp->mutex);
  2669. return err;
  2670. }
  2671. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  2672. struct ib_ucontext *context,
  2673. struct ib_udata *udata)
  2674. {
  2675. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2676. struct mlx5_general_caps *gen;
  2677. struct mlx5_ib_xrcd *xrcd;
  2678. int err;
  2679. gen = &dev->mdev->caps.gen;
  2680. if (!(gen->flags & MLX5_DEV_CAP_FLAG_XRC))
  2681. return ERR_PTR(-ENOSYS);
  2682. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  2683. if (!xrcd)
  2684. return ERR_PTR(-ENOMEM);
  2685. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  2686. if (err) {
  2687. kfree(xrcd);
  2688. return ERR_PTR(-ENOMEM);
  2689. }
  2690. return &xrcd->ibxrcd;
  2691. }
  2692. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  2693. {
  2694. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  2695. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  2696. int err;
  2697. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  2698. if (err) {
  2699. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  2700. return err;
  2701. }
  2702. kfree(xrcd);
  2703. return 0;
  2704. }