ipu-dc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. /*
  2. * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
  3. * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #include <linux/export.h>
  16. #include <linux/module.h>
  17. #include <linux/types.h>
  18. #include <linux/errno.h>
  19. #include <linux/delay.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/io.h>
  22. #include <video/imx-ipu-v3.h>
  23. #include "ipu-prv.h"
  24. #define DC_MAP_CONF_PTR(n) (0x108 + ((n) & ~0x1) * 2)
  25. #define DC_MAP_CONF_VAL(n) (0x144 + ((n) & ~0x1) * 2)
  26. #define DC_EVT_NF 0
  27. #define DC_EVT_NL 1
  28. #define DC_EVT_EOF 2
  29. #define DC_EVT_NFIELD 3
  30. #define DC_EVT_EOL 4
  31. #define DC_EVT_EOFIELD 5
  32. #define DC_EVT_NEW_ADDR 6
  33. #define DC_EVT_NEW_CHAN 7
  34. #define DC_EVT_NEW_DATA 8
  35. #define DC_EVT_NEW_ADDR_W_0 0
  36. #define DC_EVT_NEW_ADDR_W_1 1
  37. #define DC_EVT_NEW_CHAN_W_0 2
  38. #define DC_EVT_NEW_CHAN_W_1 3
  39. #define DC_EVT_NEW_DATA_W_0 4
  40. #define DC_EVT_NEW_DATA_W_1 5
  41. #define DC_EVT_NEW_ADDR_R_0 6
  42. #define DC_EVT_NEW_ADDR_R_1 7
  43. #define DC_EVT_NEW_CHAN_R_0 8
  44. #define DC_EVT_NEW_CHAN_R_1 9
  45. #define DC_EVT_NEW_DATA_R_0 10
  46. #define DC_EVT_NEW_DATA_R_1 11
  47. #define DC_WR_CH_CONF 0x0
  48. #define DC_WR_CH_ADDR 0x4
  49. #define DC_RL_CH(evt) (8 + ((evt) & ~0x1) * 2)
  50. #define DC_GEN 0xd4
  51. #define DC_DISP_CONF1(disp) (0xd8 + (disp) * 4)
  52. #define DC_DISP_CONF2(disp) (0xe8 + (disp) * 4)
  53. #define DC_STAT 0x1c8
  54. #define WROD(lf) (0x18 | ((lf) << 1))
  55. #define WRG 0x01
  56. #define WCLK 0xc9
  57. #define SYNC_WAVE 0
  58. #define NULL_WAVE (-1)
  59. #define DC_GEN_SYNC_1_6_SYNC (2 << 1)
  60. #define DC_GEN_SYNC_PRIORITY_1 (1 << 7)
  61. #define DC_WR_CH_CONF_WORD_SIZE_8 (0 << 0)
  62. #define DC_WR_CH_CONF_WORD_SIZE_16 (1 << 0)
  63. #define DC_WR_CH_CONF_WORD_SIZE_24 (2 << 0)
  64. #define DC_WR_CH_CONF_WORD_SIZE_32 (3 << 0)
  65. #define DC_WR_CH_CONF_DISP_ID_PARALLEL(i) (((i) & 0x1) << 3)
  66. #define DC_WR_CH_CONF_DISP_ID_SERIAL (2 << 3)
  67. #define DC_WR_CH_CONF_DISP_ID_ASYNC (3 << 4)
  68. #define DC_WR_CH_CONF_FIELD_MODE (1 << 9)
  69. #define DC_WR_CH_CONF_PROG_TYPE_NORMAL (4 << 5)
  70. #define DC_WR_CH_CONF_PROG_TYPE_MASK (7 << 5)
  71. #define DC_WR_CH_CONF_PROG_DI_ID (1 << 2)
  72. #define DC_WR_CH_CONF_PROG_DISP_ID(i) (((i) & 0x1) << 3)
  73. #define IPU_DC_NUM_CHANNELS 10
  74. struct ipu_dc_priv;
  75. enum ipu_dc_map {
  76. IPU_DC_MAP_RGB24,
  77. IPU_DC_MAP_RGB565,
  78. IPU_DC_MAP_GBR24, /* TVEv2 */
  79. IPU_DC_MAP_BGR666,
  80. IPU_DC_MAP_LVDS666,
  81. IPU_DC_MAP_BGR24,
  82. };
  83. struct ipu_dc {
  84. /* The display interface number assigned to this dc channel */
  85. unsigned int di;
  86. void __iomem *base;
  87. struct ipu_dc_priv *priv;
  88. int chno;
  89. bool in_use;
  90. };
  91. struct ipu_dc_priv {
  92. void __iomem *dc_reg;
  93. void __iomem *dc_tmpl_reg;
  94. struct ipu_soc *ipu;
  95. struct device *dev;
  96. struct ipu_dc channels[IPU_DC_NUM_CHANNELS];
  97. struct mutex mutex;
  98. struct completion comp;
  99. int dc_irq;
  100. int dp_irq;
  101. };
  102. static void dc_link_event(struct ipu_dc *dc, int event, int addr, int priority)
  103. {
  104. u32 reg;
  105. reg = readl(dc->base + DC_RL_CH(event));
  106. reg &= ~(0xffff << (16 * (event & 0x1)));
  107. reg |= ((addr << 8) | priority) << (16 * (event & 0x1));
  108. writel(reg, dc->base + DC_RL_CH(event));
  109. }
  110. static void dc_write_tmpl(struct ipu_dc *dc, int word, u32 opcode, u32 operand,
  111. int map, int wave, int glue, int sync, int stop)
  112. {
  113. struct ipu_dc_priv *priv = dc->priv;
  114. u32 reg1, reg2;
  115. if (opcode == WCLK) {
  116. reg1 = (operand << 20) & 0xfff00000;
  117. reg2 = operand >> 12 | opcode << 1 | stop << 9;
  118. } else if (opcode == WRG) {
  119. reg1 = sync | glue << 4 | ++wave << 11 | ((operand << 15) & 0xffff8000);
  120. reg2 = operand >> 17 | opcode << 7 | stop << 9;
  121. } else {
  122. reg1 = sync | glue << 4 | ++wave << 11 | ++map << 15 | ((operand << 20) & 0xfff00000);
  123. reg2 = operand >> 12 | opcode << 4 | stop << 9;
  124. }
  125. writel(reg1, priv->dc_tmpl_reg + word * 8);
  126. writel(reg2, priv->dc_tmpl_reg + word * 8 + 4);
  127. }
  128. static int ipu_pixfmt_to_map(u32 fmt)
  129. {
  130. switch (fmt) {
  131. case V4L2_PIX_FMT_RGB24:
  132. return IPU_DC_MAP_RGB24;
  133. case V4L2_PIX_FMT_RGB565:
  134. return IPU_DC_MAP_RGB565;
  135. case IPU_PIX_FMT_GBR24:
  136. return IPU_DC_MAP_GBR24;
  137. case V4L2_PIX_FMT_BGR666:
  138. return IPU_DC_MAP_BGR666;
  139. case v4l2_fourcc('L', 'V', 'D', '6'):
  140. return IPU_DC_MAP_LVDS666;
  141. case V4L2_PIX_FMT_BGR24:
  142. return IPU_DC_MAP_BGR24;
  143. default:
  144. return -EINVAL;
  145. }
  146. }
  147. int ipu_dc_init_sync(struct ipu_dc *dc, struct ipu_di *di, bool interlaced,
  148. u32 pixel_fmt, u32 width)
  149. {
  150. struct ipu_dc_priv *priv = dc->priv;
  151. u32 reg = 0;
  152. int map;
  153. dc->di = ipu_di_get_num(di);
  154. map = ipu_pixfmt_to_map(pixel_fmt);
  155. if (map < 0) {
  156. dev_dbg(priv->dev, "IPU_DISP: No MAP\n");
  157. return map;
  158. }
  159. if (interlaced) {
  160. dc_link_event(dc, DC_EVT_NL, 0, 3);
  161. dc_link_event(dc, DC_EVT_EOL, 0, 2);
  162. dc_link_event(dc, DC_EVT_NEW_DATA, 0, 1);
  163. /* Init template microcode */
  164. dc_write_tmpl(dc, 0, WROD(0), 0, map, SYNC_WAVE, 0, 8, 1);
  165. } else {
  166. if (dc->di) {
  167. dc_link_event(dc, DC_EVT_NL, 2, 3);
  168. dc_link_event(dc, DC_EVT_EOL, 3, 2);
  169. dc_link_event(dc, DC_EVT_NEW_DATA, 1, 1);
  170. /* Init template microcode */
  171. dc_write_tmpl(dc, 2, WROD(0), 0, map, SYNC_WAVE, 8, 5, 1);
  172. dc_write_tmpl(dc, 3, WROD(0), 0, map, SYNC_WAVE, 4, 5, 0);
  173. dc_write_tmpl(dc, 4, WRG, 0, map, NULL_WAVE, 0, 0, 1);
  174. dc_write_tmpl(dc, 1, WROD(0), 0, map, SYNC_WAVE, 0, 5, 1);
  175. } else {
  176. dc_link_event(dc, DC_EVT_NL, 5, 3);
  177. dc_link_event(dc, DC_EVT_EOL, 6, 2);
  178. dc_link_event(dc, DC_EVT_NEW_DATA, 8, 1);
  179. /* Init template microcode */
  180. dc_write_tmpl(dc, 5, WROD(0), 0, map, SYNC_WAVE, 8, 5, 1);
  181. dc_write_tmpl(dc, 6, WROD(0), 0, map, SYNC_WAVE, 4, 5, 0);
  182. dc_write_tmpl(dc, 7, WRG, 0, map, NULL_WAVE, 0, 0, 1);
  183. dc_write_tmpl(dc, 8, WROD(0), 0, map, SYNC_WAVE, 0, 5, 1);
  184. }
  185. }
  186. dc_link_event(dc, DC_EVT_NF, 0, 0);
  187. dc_link_event(dc, DC_EVT_NFIELD, 0, 0);
  188. dc_link_event(dc, DC_EVT_EOF, 0, 0);
  189. dc_link_event(dc, DC_EVT_EOFIELD, 0, 0);
  190. dc_link_event(dc, DC_EVT_NEW_CHAN, 0, 0);
  191. dc_link_event(dc, DC_EVT_NEW_ADDR, 0, 0);
  192. reg = readl(dc->base + DC_WR_CH_CONF);
  193. if (interlaced)
  194. reg |= DC_WR_CH_CONF_FIELD_MODE;
  195. else
  196. reg &= ~DC_WR_CH_CONF_FIELD_MODE;
  197. writel(reg, dc->base + DC_WR_CH_CONF);
  198. writel(0x0, dc->base + DC_WR_CH_ADDR);
  199. writel(width, priv->dc_reg + DC_DISP_CONF2(dc->di));
  200. return 0;
  201. }
  202. EXPORT_SYMBOL_GPL(ipu_dc_init_sync);
  203. void ipu_dc_enable(struct ipu_soc *ipu)
  204. {
  205. ipu_module_enable(ipu, IPU_CONF_DC_EN);
  206. }
  207. EXPORT_SYMBOL_GPL(ipu_dc_enable);
  208. void ipu_dc_enable_channel(struct ipu_dc *dc)
  209. {
  210. int di;
  211. u32 reg;
  212. di = dc->di;
  213. reg = readl(dc->base + DC_WR_CH_CONF);
  214. reg |= DC_WR_CH_CONF_PROG_TYPE_NORMAL;
  215. writel(reg, dc->base + DC_WR_CH_CONF);
  216. }
  217. EXPORT_SYMBOL_GPL(ipu_dc_enable_channel);
  218. static irqreturn_t dc_irq_handler(int irq, void *dev_id)
  219. {
  220. struct ipu_dc *dc = dev_id;
  221. u32 reg;
  222. reg = readl(dc->base + DC_WR_CH_CONF);
  223. reg &= ~DC_WR_CH_CONF_PROG_TYPE_MASK;
  224. writel(reg, dc->base + DC_WR_CH_CONF);
  225. /* The Freescale BSP kernel clears DIx_COUNTER_RELEASE here */
  226. complete(&dc->priv->comp);
  227. return IRQ_HANDLED;
  228. }
  229. void ipu_dc_disable_channel(struct ipu_dc *dc)
  230. {
  231. struct ipu_dc_priv *priv = dc->priv;
  232. int irq, ret;
  233. u32 val;
  234. /* TODO: Handle MEM_FG_SYNC differently from MEM_BG_SYNC */
  235. if (dc->chno == 1)
  236. irq = priv->dc_irq;
  237. else if (dc->chno == 5)
  238. irq = priv->dp_irq;
  239. else
  240. return;
  241. init_completion(&priv->comp);
  242. enable_irq(irq);
  243. ret = wait_for_completion_timeout(&priv->comp, msecs_to_jiffies(50));
  244. disable_irq(irq);
  245. if (ret <= 0) {
  246. dev_warn(priv->dev, "DC stop timeout after 50 ms\n");
  247. val = readl(dc->base + DC_WR_CH_CONF);
  248. val &= ~DC_WR_CH_CONF_PROG_TYPE_MASK;
  249. writel(val, dc->base + DC_WR_CH_CONF);
  250. }
  251. }
  252. EXPORT_SYMBOL_GPL(ipu_dc_disable_channel);
  253. void ipu_dc_disable(struct ipu_soc *ipu)
  254. {
  255. ipu_module_disable(ipu, IPU_CONF_DC_EN);
  256. }
  257. EXPORT_SYMBOL_GPL(ipu_dc_disable);
  258. static void ipu_dc_map_config(struct ipu_dc_priv *priv, enum ipu_dc_map map,
  259. int byte_num, int offset, int mask)
  260. {
  261. int ptr = map * 3 + byte_num;
  262. u32 reg;
  263. reg = readl(priv->dc_reg + DC_MAP_CONF_VAL(ptr));
  264. reg &= ~(0xffff << (16 * (ptr & 0x1)));
  265. reg |= ((offset << 8) | mask) << (16 * (ptr & 0x1));
  266. writel(reg, priv->dc_reg + DC_MAP_CONF_VAL(ptr));
  267. reg = readl(priv->dc_reg + DC_MAP_CONF_PTR(map));
  268. reg &= ~(0x1f << ((16 * (map & 0x1)) + (5 * byte_num)));
  269. reg |= ptr << ((16 * (map & 0x1)) + (5 * byte_num));
  270. writel(reg, priv->dc_reg + DC_MAP_CONF_PTR(map));
  271. }
  272. static void ipu_dc_map_clear(struct ipu_dc_priv *priv, int map)
  273. {
  274. u32 reg = readl(priv->dc_reg + DC_MAP_CONF_PTR(map));
  275. writel(reg & ~(0xffff << (16 * (map & 0x1))),
  276. priv->dc_reg + DC_MAP_CONF_PTR(map));
  277. }
  278. struct ipu_dc *ipu_dc_get(struct ipu_soc *ipu, int channel)
  279. {
  280. struct ipu_dc_priv *priv = ipu->dc_priv;
  281. struct ipu_dc *dc;
  282. if (channel >= IPU_DC_NUM_CHANNELS)
  283. return ERR_PTR(-ENODEV);
  284. dc = &priv->channels[channel];
  285. mutex_lock(&priv->mutex);
  286. if (dc->in_use) {
  287. mutex_unlock(&priv->mutex);
  288. return ERR_PTR(-EBUSY);
  289. }
  290. dc->in_use = true;
  291. mutex_unlock(&priv->mutex);
  292. return dc;
  293. }
  294. EXPORT_SYMBOL_GPL(ipu_dc_get);
  295. void ipu_dc_put(struct ipu_dc *dc)
  296. {
  297. struct ipu_dc_priv *priv = dc->priv;
  298. mutex_lock(&priv->mutex);
  299. dc->in_use = false;
  300. mutex_unlock(&priv->mutex);
  301. }
  302. EXPORT_SYMBOL_GPL(ipu_dc_put);
  303. int ipu_dc_init(struct ipu_soc *ipu, struct device *dev,
  304. unsigned long base, unsigned long template_base)
  305. {
  306. struct ipu_dc_priv *priv;
  307. static int channel_offsets[] = { 0, 0x1c, 0x38, 0x54, 0x58, 0x5c,
  308. 0x78, 0, 0x94, 0xb4};
  309. int i, ret;
  310. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  311. if (!priv)
  312. return -ENOMEM;
  313. mutex_init(&priv->mutex);
  314. priv->dev = dev;
  315. priv->ipu = ipu;
  316. priv->dc_reg = devm_ioremap(dev, base, PAGE_SIZE);
  317. priv->dc_tmpl_reg = devm_ioremap(dev, template_base, PAGE_SIZE);
  318. if (!priv->dc_reg || !priv->dc_tmpl_reg)
  319. return -ENOMEM;
  320. for (i = 0; i < IPU_DC_NUM_CHANNELS; i++) {
  321. priv->channels[i].chno = i;
  322. priv->channels[i].priv = priv;
  323. priv->channels[i].base = priv->dc_reg + channel_offsets[i];
  324. }
  325. priv->dc_irq = ipu_map_irq(ipu, IPU_IRQ_DC_FC_1);
  326. if (!priv->dc_irq)
  327. return -EINVAL;
  328. ret = devm_request_irq(dev, priv->dc_irq, dc_irq_handler, 0, NULL,
  329. &priv->channels[1]);
  330. if (ret < 0)
  331. return ret;
  332. disable_irq(priv->dc_irq);
  333. priv->dp_irq = ipu_map_irq(ipu, IPU_IRQ_DP_SF_END);
  334. if (!priv->dp_irq)
  335. return -EINVAL;
  336. ret = devm_request_irq(dev, priv->dp_irq, dc_irq_handler, 0, NULL,
  337. &priv->channels[5]);
  338. if (ret < 0)
  339. return ret;
  340. disable_irq(priv->dp_irq);
  341. writel(DC_WR_CH_CONF_WORD_SIZE_24 | DC_WR_CH_CONF_DISP_ID_PARALLEL(1) |
  342. DC_WR_CH_CONF_PROG_DI_ID,
  343. priv->channels[1].base + DC_WR_CH_CONF);
  344. writel(DC_WR_CH_CONF_WORD_SIZE_24 | DC_WR_CH_CONF_DISP_ID_PARALLEL(0),
  345. priv->channels[5].base + DC_WR_CH_CONF);
  346. writel(DC_GEN_SYNC_1_6_SYNC | DC_GEN_SYNC_PRIORITY_1,
  347. priv->dc_reg + DC_GEN);
  348. ipu->dc_priv = priv;
  349. dev_dbg(dev, "DC base: 0x%08lx template base: 0x%08lx\n",
  350. base, template_base);
  351. /* rgb24 */
  352. ipu_dc_map_clear(priv, IPU_DC_MAP_RGB24);
  353. ipu_dc_map_config(priv, IPU_DC_MAP_RGB24, 0, 7, 0xff); /* blue */
  354. ipu_dc_map_config(priv, IPU_DC_MAP_RGB24, 1, 15, 0xff); /* green */
  355. ipu_dc_map_config(priv, IPU_DC_MAP_RGB24, 2, 23, 0xff); /* red */
  356. /* rgb565 */
  357. ipu_dc_map_clear(priv, IPU_DC_MAP_RGB565);
  358. ipu_dc_map_config(priv, IPU_DC_MAP_RGB565, 0, 4, 0xf8); /* blue */
  359. ipu_dc_map_config(priv, IPU_DC_MAP_RGB565, 1, 10, 0xfc); /* green */
  360. ipu_dc_map_config(priv, IPU_DC_MAP_RGB565, 2, 15, 0xf8); /* red */
  361. /* gbr24 */
  362. ipu_dc_map_clear(priv, IPU_DC_MAP_GBR24);
  363. ipu_dc_map_config(priv, IPU_DC_MAP_GBR24, 2, 15, 0xff); /* green */
  364. ipu_dc_map_config(priv, IPU_DC_MAP_GBR24, 1, 7, 0xff); /* blue */
  365. ipu_dc_map_config(priv, IPU_DC_MAP_GBR24, 0, 23, 0xff); /* red */
  366. /* bgr666 */
  367. ipu_dc_map_clear(priv, IPU_DC_MAP_BGR666);
  368. ipu_dc_map_config(priv, IPU_DC_MAP_BGR666, 0, 5, 0xfc); /* blue */
  369. ipu_dc_map_config(priv, IPU_DC_MAP_BGR666, 1, 11, 0xfc); /* green */
  370. ipu_dc_map_config(priv, IPU_DC_MAP_BGR666, 2, 17, 0xfc); /* red */
  371. /* lvds666 */
  372. ipu_dc_map_clear(priv, IPU_DC_MAP_LVDS666);
  373. ipu_dc_map_config(priv, IPU_DC_MAP_LVDS666, 0, 5, 0xfc); /* blue */
  374. ipu_dc_map_config(priv, IPU_DC_MAP_LVDS666, 1, 13, 0xfc); /* green */
  375. ipu_dc_map_config(priv, IPU_DC_MAP_LVDS666, 2, 21, 0xfc); /* red */
  376. /* bgr24 */
  377. ipu_dc_map_clear(priv, IPU_DC_MAP_BGR24);
  378. ipu_dc_map_config(priv, IPU_DC_MAP_BGR24, 2, 7, 0xff); /* red */
  379. ipu_dc_map_config(priv, IPU_DC_MAP_BGR24, 1, 15, 0xff); /* green */
  380. ipu_dc_map_config(priv, IPU_DC_MAP_BGR24, 0, 23, 0xff); /* blue */
  381. return 0;
  382. }
  383. void ipu_dc_exit(struct ipu_soc *ipu)
  384. {
  385. }