mdp5_kms.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "msm_drv.h"
  19. #include "msm_mmu.h"
  20. #include "mdp5_kms.h"
  21. static const char *iommu_ports[] = {
  22. "mdp_0",
  23. };
  24. static int mdp5_hw_init(struct msm_kms *kms)
  25. {
  26. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  27. struct drm_device *dev = mdp5_kms->dev;
  28. unsigned long flags;
  29. pm_runtime_get_sync(dev->dev);
  30. /* Magic unknown register writes:
  31. *
  32. * W VBIF:0x004 00000001 (mdss_mdp.c:839)
  33. * W MDP5:0x2e0 0xe9 (mdss_mdp.c:839)
  34. * W MDP5:0x2e4 0x55 (mdss_mdp.c:839)
  35. * W MDP5:0x3ac 0xc0000ccc (mdss_mdp.c:839)
  36. * W MDP5:0x3b4 0xc0000ccc (mdss_mdp.c:839)
  37. * W MDP5:0x3bc 0xcccccc (mdss_mdp.c:839)
  38. * W MDP5:0x4a8 0xcccc0c0 (mdss_mdp.c:839)
  39. * W MDP5:0x4b0 0xccccc0c0 (mdss_mdp.c:839)
  40. * W MDP5:0x4b8 0xccccc000 (mdss_mdp.c:839)
  41. *
  42. * Downstream fbdev driver gets these register offsets/values
  43. * from DT.. not really sure what these registers are or if
  44. * different values for different boards/SoC's, etc. I guess
  45. * they are the golden registers.
  46. *
  47. * Not setting these does not seem to cause any problem. But
  48. * we may be getting lucky with the bootloader initializing
  49. * them for us. OTOH, if we can always count on the bootloader
  50. * setting the golden registers, then perhaps we don't need to
  51. * care.
  52. */
  53. spin_lock_irqsave(&mdp5_kms->resource_lock, flags);
  54. mdp5_write(mdp5_kms, REG_MDP5_DISP_INTF_SEL, 0);
  55. spin_unlock_irqrestore(&mdp5_kms->resource_lock, flags);
  56. mdp5_ctlm_hw_reset(mdp5_kms->ctlm);
  57. pm_runtime_put_sync(dev->dev);
  58. return 0;
  59. }
  60. static long mdp5_round_pixclk(struct msm_kms *kms, unsigned long rate,
  61. struct drm_encoder *encoder)
  62. {
  63. return rate;
  64. }
  65. static void mdp5_preclose(struct msm_kms *kms, struct drm_file *file)
  66. {
  67. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  68. struct msm_drm_private *priv = mdp5_kms->dev->dev_private;
  69. unsigned i;
  70. for (i = 0; i < priv->num_crtcs; i++)
  71. mdp5_crtc_cancel_pending_flip(priv->crtcs[i], file);
  72. }
  73. static void mdp5_destroy(struct msm_kms *kms)
  74. {
  75. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  76. struct msm_mmu *mmu = mdp5_kms->mmu;
  77. mdp5_irq_domain_fini(mdp5_kms);
  78. if (mmu) {
  79. mmu->funcs->detach(mmu, iommu_ports, ARRAY_SIZE(iommu_ports));
  80. mmu->funcs->destroy(mmu);
  81. }
  82. if (mdp5_kms->ctlm)
  83. mdp5_ctlm_destroy(mdp5_kms->ctlm);
  84. if (mdp5_kms->smp)
  85. mdp5_smp_destroy(mdp5_kms->smp);
  86. if (mdp5_kms->cfg)
  87. mdp5_cfg_destroy(mdp5_kms->cfg);
  88. kfree(mdp5_kms);
  89. }
  90. static const struct mdp_kms_funcs kms_funcs = {
  91. .base = {
  92. .hw_init = mdp5_hw_init,
  93. .irq_preinstall = mdp5_irq_preinstall,
  94. .irq_postinstall = mdp5_irq_postinstall,
  95. .irq_uninstall = mdp5_irq_uninstall,
  96. .irq = mdp5_irq,
  97. .enable_vblank = mdp5_enable_vblank,
  98. .disable_vblank = mdp5_disable_vblank,
  99. .get_format = mdp_get_format,
  100. .round_pixclk = mdp5_round_pixclk,
  101. .preclose = mdp5_preclose,
  102. .destroy = mdp5_destroy,
  103. },
  104. .set_irqmask = mdp5_set_irqmask,
  105. };
  106. int mdp5_disable(struct mdp5_kms *mdp5_kms)
  107. {
  108. DBG("");
  109. clk_disable_unprepare(mdp5_kms->ahb_clk);
  110. clk_disable_unprepare(mdp5_kms->axi_clk);
  111. clk_disable_unprepare(mdp5_kms->core_clk);
  112. clk_disable_unprepare(mdp5_kms->lut_clk);
  113. return 0;
  114. }
  115. int mdp5_enable(struct mdp5_kms *mdp5_kms)
  116. {
  117. DBG("");
  118. clk_prepare_enable(mdp5_kms->ahb_clk);
  119. clk_prepare_enable(mdp5_kms->axi_clk);
  120. clk_prepare_enable(mdp5_kms->core_clk);
  121. clk_prepare_enable(mdp5_kms->lut_clk);
  122. return 0;
  123. }
  124. static int modeset_init(struct mdp5_kms *mdp5_kms)
  125. {
  126. static const enum mdp5_pipe crtcs[] = {
  127. SSPP_RGB0, SSPP_RGB1, SSPP_RGB2, SSPP_RGB3,
  128. };
  129. static const enum mdp5_pipe pub_planes[] = {
  130. SSPP_VIG0, SSPP_VIG1, SSPP_VIG2, SSPP_VIG3,
  131. };
  132. struct drm_device *dev = mdp5_kms->dev;
  133. struct msm_drm_private *priv = dev->dev_private;
  134. struct drm_encoder *encoder;
  135. const struct mdp5_cfg_hw *hw_cfg;
  136. int i, ret;
  137. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  138. /* register our interrupt-controller for hdmi/eDP/dsi/etc
  139. * to use for irqs routed through mdp:
  140. */
  141. ret = mdp5_irq_domain_init(mdp5_kms);
  142. if (ret)
  143. goto fail;
  144. /* construct CRTCs and their private planes: */
  145. for (i = 0; i < hw_cfg->pipe_rgb.count; i++) {
  146. struct drm_plane *plane;
  147. struct drm_crtc *crtc;
  148. plane = mdp5_plane_init(dev, crtcs[i], true,
  149. hw_cfg->pipe_rgb.base[i]);
  150. if (IS_ERR(plane)) {
  151. ret = PTR_ERR(plane);
  152. dev_err(dev->dev, "failed to construct plane for %s (%d)\n",
  153. pipe2name(crtcs[i]), ret);
  154. goto fail;
  155. }
  156. crtc = mdp5_crtc_init(dev, plane, i);
  157. if (IS_ERR(crtc)) {
  158. ret = PTR_ERR(crtc);
  159. dev_err(dev->dev, "failed to construct crtc for %s (%d)\n",
  160. pipe2name(crtcs[i]), ret);
  161. goto fail;
  162. }
  163. priv->crtcs[priv->num_crtcs++] = crtc;
  164. }
  165. /* Construct public planes: */
  166. for (i = 0; i < hw_cfg->pipe_vig.count; i++) {
  167. struct drm_plane *plane;
  168. plane = mdp5_plane_init(dev, pub_planes[i], false,
  169. hw_cfg->pipe_vig.base[i]);
  170. if (IS_ERR(plane)) {
  171. ret = PTR_ERR(plane);
  172. dev_err(dev->dev, "failed to construct %s plane: %d\n",
  173. pipe2name(pub_planes[i]), ret);
  174. goto fail;
  175. }
  176. }
  177. /* Construct encoder for HDMI: */
  178. encoder = mdp5_encoder_init(dev, 3, INTF_HDMI);
  179. if (IS_ERR(encoder)) {
  180. dev_err(dev->dev, "failed to construct encoder\n");
  181. ret = PTR_ERR(encoder);
  182. goto fail;
  183. }
  184. encoder->possible_crtcs = (1 << priv->num_crtcs) - 1;;
  185. priv->encoders[priv->num_encoders++] = encoder;
  186. /* Construct bridge/connector for HDMI: */
  187. if (priv->hdmi) {
  188. ret = hdmi_modeset_init(priv->hdmi, dev, encoder);
  189. if (ret) {
  190. dev_err(dev->dev, "failed to initialize HDMI: %d\n", ret);
  191. goto fail;
  192. }
  193. }
  194. return 0;
  195. fail:
  196. return ret;
  197. }
  198. static void read_hw_revision(struct mdp5_kms *mdp5_kms,
  199. uint32_t *major, uint32_t *minor)
  200. {
  201. uint32_t version;
  202. mdp5_enable(mdp5_kms);
  203. version = mdp5_read(mdp5_kms, REG_MDP5_MDP_VERSION);
  204. mdp5_disable(mdp5_kms);
  205. *major = FIELD(version, MDP5_MDP_VERSION_MAJOR);
  206. *minor = FIELD(version, MDP5_MDP_VERSION_MINOR);
  207. DBG("MDP5 version v%d.%d", *major, *minor);
  208. }
  209. static int get_clk(struct platform_device *pdev, struct clk **clkp,
  210. const char *name)
  211. {
  212. struct device *dev = &pdev->dev;
  213. struct clk *clk = devm_clk_get(dev, name);
  214. if (IS_ERR(clk)) {
  215. dev_err(dev, "failed to get %s (%ld)\n", name, PTR_ERR(clk));
  216. return PTR_ERR(clk);
  217. }
  218. *clkp = clk;
  219. return 0;
  220. }
  221. struct msm_kms *mdp5_kms_init(struct drm_device *dev)
  222. {
  223. struct platform_device *pdev = dev->platformdev;
  224. struct mdp5_cfg *config;
  225. struct mdp5_kms *mdp5_kms;
  226. struct msm_kms *kms = NULL;
  227. struct msm_mmu *mmu;
  228. uint32_t major, minor;
  229. int i, ret;
  230. mdp5_kms = kzalloc(sizeof(*mdp5_kms), GFP_KERNEL);
  231. if (!mdp5_kms) {
  232. dev_err(dev->dev, "failed to allocate kms\n");
  233. ret = -ENOMEM;
  234. goto fail;
  235. }
  236. spin_lock_init(&mdp5_kms->resource_lock);
  237. mdp_kms_init(&mdp5_kms->base, &kms_funcs);
  238. kms = &mdp5_kms->base.base;
  239. mdp5_kms->dev = dev;
  240. mdp5_kms->mmio = msm_ioremap(pdev, "mdp_phys", "MDP5");
  241. if (IS_ERR(mdp5_kms->mmio)) {
  242. ret = PTR_ERR(mdp5_kms->mmio);
  243. goto fail;
  244. }
  245. mdp5_kms->vbif = msm_ioremap(pdev, "vbif_phys", "VBIF");
  246. if (IS_ERR(mdp5_kms->vbif)) {
  247. ret = PTR_ERR(mdp5_kms->vbif);
  248. goto fail;
  249. }
  250. mdp5_kms->vdd = devm_regulator_get(&pdev->dev, "vdd");
  251. if (IS_ERR(mdp5_kms->vdd)) {
  252. ret = PTR_ERR(mdp5_kms->vdd);
  253. goto fail;
  254. }
  255. ret = regulator_enable(mdp5_kms->vdd);
  256. if (ret) {
  257. dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
  258. goto fail;
  259. }
  260. ret = get_clk(pdev, &mdp5_kms->axi_clk, "bus_clk");
  261. if (ret)
  262. goto fail;
  263. ret = get_clk(pdev, &mdp5_kms->ahb_clk, "iface_clk");
  264. if (ret)
  265. goto fail;
  266. ret = get_clk(pdev, &mdp5_kms->src_clk, "core_clk_src");
  267. if (ret)
  268. goto fail;
  269. ret = get_clk(pdev, &mdp5_kms->core_clk, "core_clk");
  270. if (ret)
  271. goto fail;
  272. ret = get_clk(pdev, &mdp5_kms->lut_clk, "lut_clk");
  273. if (ret)
  274. goto fail;
  275. ret = get_clk(pdev, &mdp5_kms->vsync_clk, "vsync_clk");
  276. if (ret)
  277. goto fail;
  278. /* we need to set a default rate before enabling. Set a safe
  279. * rate first, then figure out hw revision, and then set a
  280. * more optimal rate:
  281. */
  282. clk_set_rate(mdp5_kms->src_clk, 200000000);
  283. read_hw_revision(mdp5_kms, &major, &minor);
  284. mdp5_kms->cfg = mdp5_cfg_init(mdp5_kms, major, minor);
  285. if (IS_ERR(mdp5_kms->cfg)) {
  286. ret = PTR_ERR(mdp5_kms->cfg);
  287. mdp5_kms->cfg = NULL;
  288. goto fail;
  289. }
  290. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  291. /* TODO: compute core clock rate at runtime */
  292. clk_set_rate(mdp5_kms->src_clk, config->hw->max_clk);
  293. mdp5_kms->smp = mdp5_smp_init(mdp5_kms->dev, &config->hw->smp);
  294. if (IS_ERR(mdp5_kms->smp)) {
  295. ret = PTR_ERR(mdp5_kms->smp);
  296. mdp5_kms->smp = NULL;
  297. goto fail;
  298. }
  299. mdp5_kms->ctlm = mdp5_ctlm_init(dev, mdp5_kms->mmio, config->hw);
  300. if (IS_ERR(mdp5_kms->ctlm)) {
  301. ret = PTR_ERR(mdp5_kms->ctlm);
  302. mdp5_kms->ctlm = NULL;
  303. goto fail;
  304. }
  305. /* make sure things are off before attaching iommu (bootloader could
  306. * have left things on, in which case we'll start getting faults if
  307. * we don't disable):
  308. */
  309. mdp5_enable(mdp5_kms);
  310. for (i = 0; i < config->hw->intf.count; i++)
  311. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(i), 0);
  312. mdp5_disable(mdp5_kms);
  313. mdelay(16);
  314. if (config->platform.iommu) {
  315. mmu = msm_iommu_new(&pdev->dev, config->platform.iommu);
  316. if (IS_ERR(mmu)) {
  317. ret = PTR_ERR(mmu);
  318. dev_err(dev->dev, "failed to init iommu: %d\n", ret);
  319. goto fail;
  320. }
  321. ret = mmu->funcs->attach(mmu, iommu_ports,
  322. ARRAY_SIZE(iommu_ports));
  323. if (ret) {
  324. dev_err(dev->dev, "failed to attach iommu: %d\n", ret);
  325. mmu->funcs->destroy(mmu);
  326. goto fail;
  327. }
  328. } else {
  329. dev_info(dev->dev, "no iommu, fallback to phys "
  330. "contig buffers for scanout\n");
  331. mmu = NULL;
  332. }
  333. mdp5_kms->mmu = mmu;
  334. mdp5_kms->id = msm_register_mmu(dev, mmu);
  335. if (mdp5_kms->id < 0) {
  336. ret = mdp5_kms->id;
  337. dev_err(dev->dev, "failed to register mdp5 iommu: %d\n", ret);
  338. goto fail;
  339. }
  340. ret = modeset_init(mdp5_kms);
  341. if (ret) {
  342. dev_err(dev->dev, "modeset_init failed: %d\n", ret);
  343. goto fail;
  344. }
  345. return kms;
  346. fail:
  347. if (kms)
  348. mdp5_destroy(kms);
  349. return ERR_PTR(ret);
  350. }