a4xx.xml.h 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144
  1. #ifndef A4XX_XML
  2. #define A4XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 10551 bytes, from 2014-11-13 22:44:30)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 15053 bytes, from 2014-11-09 15:45:47)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 63169 bytes, from 2014-11-13 22:44:18)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 49097 bytes, from 2014-11-14 15:38:00)
  15. Copyright (C) 2013-2014 by the following authors:
  16. - Rob Clark <robdclark@gmail.com> (robclark)
  17. Permission is hereby granted, free of charge, to any person obtaining
  18. a copy of this software and associated documentation files (the
  19. "Software"), to deal in the Software without restriction, including
  20. without limitation the rights to use, copy, modify, merge, publish,
  21. distribute, sublicense, and/or sell copies of the Software, and to
  22. permit persons to whom the Software is furnished to do so, subject to
  23. the following conditions:
  24. The above copyright notice and this permission notice (including the
  25. next paragraph) shall be included in all copies or substantial
  26. portions of the Software.
  27. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  30. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  31. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  32. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  33. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  34. */
  35. enum a4xx_color_fmt {
  36. RB4_A8_UNORM = 1,
  37. RB4_R5G6R5_UNORM = 14,
  38. RB4_Z16_UNORM = 15,
  39. RB4_R8G8B8_UNORM = 25,
  40. RB4_R8G8B8A8_UNORM = 26,
  41. };
  42. enum a4xx_tile_mode {
  43. TILE4_LINEAR = 0,
  44. TILE4_3 = 3,
  45. };
  46. enum a4xx_rb_blend_opcode {
  47. BLEND_DST_PLUS_SRC = 0,
  48. BLEND_SRC_MINUS_DST = 1,
  49. BLEND_DST_MINUS_SRC = 2,
  50. BLEND_MIN_DST_SRC = 3,
  51. BLEND_MAX_DST_SRC = 4,
  52. };
  53. enum a4xx_vtx_fmt {
  54. VFMT4_FLOAT_32 = 1,
  55. VFMT4_FLOAT_32_32 = 2,
  56. VFMT4_FLOAT_32_32_32 = 3,
  57. VFMT4_FLOAT_32_32_32_32 = 4,
  58. VFMT4_FLOAT_16 = 5,
  59. VFMT4_FLOAT_16_16 = 6,
  60. VFMT4_FLOAT_16_16_16 = 7,
  61. VFMT4_FLOAT_16_16_16_16 = 8,
  62. VFMT4_FIXED_32 = 9,
  63. VFMT4_FIXED_32_32 = 10,
  64. VFMT4_FIXED_32_32_32 = 11,
  65. VFMT4_FIXED_32_32_32_32 = 12,
  66. VFMT4_SHORT_16 = 16,
  67. VFMT4_SHORT_16_16 = 17,
  68. VFMT4_SHORT_16_16_16 = 18,
  69. VFMT4_SHORT_16_16_16_16 = 19,
  70. VFMT4_USHORT_16 = 20,
  71. VFMT4_USHORT_16_16 = 21,
  72. VFMT4_USHORT_16_16_16 = 22,
  73. VFMT4_USHORT_16_16_16_16 = 23,
  74. VFMT4_NORM_SHORT_16 = 24,
  75. VFMT4_NORM_SHORT_16_16 = 25,
  76. VFMT4_NORM_SHORT_16_16_16 = 26,
  77. VFMT4_NORM_SHORT_16_16_16_16 = 27,
  78. VFMT4_NORM_USHORT_16 = 28,
  79. VFMT4_NORM_USHORT_16_16 = 29,
  80. VFMT4_NORM_USHORT_16_16_16 = 30,
  81. VFMT4_NORM_USHORT_16_16_16_16 = 31,
  82. VFMT4_UBYTE_8 = 40,
  83. VFMT4_UBYTE_8_8 = 41,
  84. VFMT4_UBYTE_8_8_8 = 42,
  85. VFMT4_UBYTE_8_8_8_8 = 43,
  86. VFMT4_NORM_UBYTE_8 = 44,
  87. VFMT4_NORM_UBYTE_8_8 = 45,
  88. VFMT4_NORM_UBYTE_8_8_8 = 46,
  89. VFMT4_NORM_UBYTE_8_8_8_8 = 47,
  90. VFMT4_BYTE_8 = 48,
  91. VFMT4_BYTE_8_8 = 49,
  92. VFMT4_BYTE_8_8_8 = 50,
  93. VFMT4_BYTE_8_8_8_8 = 51,
  94. VFMT4_NORM_BYTE_8 = 52,
  95. VFMT4_NORM_BYTE_8_8 = 53,
  96. VFMT4_NORM_BYTE_8_8_8 = 54,
  97. VFMT4_NORM_BYTE_8_8_8_8 = 55,
  98. VFMT4_UINT_10_10_10_2 = 60,
  99. VFMT4_NORM_UINT_10_10_10_2 = 61,
  100. VFMT4_INT_10_10_10_2 = 62,
  101. VFMT4_NORM_INT_10_10_10_2 = 63,
  102. };
  103. enum a4xx_tex_fmt {
  104. TFMT4_NORM_USHORT_565 = 11,
  105. TFMT4_NORM_USHORT_5551 = 10,
  106. TFMT4_NORM_USHORT_4444 = 8,
  107. TFMT4_NORM_UINT_X8Z24 = 71,
  108. TFMT4_NORM_UINT_2_10_10_10 = 33,
  109. TFMT4_NORM_UINT_A8 = 3,
  110. TFMT4_NORM_UINT_L8_A8 = 13,
  111. TFMT4_NORM_UINT_8 = 4,
  112. TFMT4_NORM_UINT_8_8_8_8 = 28,
  113. TFMT4_FLOAT_16 = 20,
  114. TFMT4_FLOAT_16_16 = 40,
  115. TFMT4_FLOAT_16_16_16_16 = 53,
  116. TFMT4_FLOAT_32 = 43,
  117. TFMT4_FLOAT_32_32 = 56,
  118. TFMT4_FLOAT_32_32_32_32 = 63,
  119. };
  120. enum a4xx_depth_format {
  121. DEPTH4_NONE = 0,
  122. DEPTH4_16 = 1,
  123. DEPTH4_24_8 = 2,
  124. };
  125. enum a4xx_tex_filter {
  126. A4XX_TEX_NEAREST = 0,
  127. A4XX_TEX_LINEAR = 1,
  128. };
  129. enum a4xx_tex_clamp {
  130. A4XX_TEX_REPEAT = 0,
  131. A4XX_TEX_CLAMP_TO_EDGE = 1,
  132. A4XX_TEX_MIRROR_REPEAT = 2,
  133. A4XX_TEX_CLAMP_NONE = 3,
  134. };
  135. enum a4xx_tex_swiz {
  136. A4XX_TEX_X = 0,
  137. A4XX_TEX_Y = 1,
  138. A4XX_TEX_Z = 2,
  139. A4XX_TEX_W = 3,
  140. A4XX_TEX_ZERO = 4,
  141. A4XX_TEX_ONE = 5,
  142. };
  143. enum a4xx_tex_type {
  144. A4XX_TEX_1D = 0,
  145. A4XX_TEX_2D = 1,
  146. A4XX_TEX_CUBE = 2,
  147. A4XX_TEX_3D = 3,
  148. };
  149. #define A4XX_CGC_HLSQ_EARLY_CYC__MASK 0x00700000
  150. #define A4XX_CGC_HLSQ_EARLY_CYC__SHIFT 20
  151. static inline uint32_t A4XX_CGC_HLSQ_EARLY_CYC(uint32_t val)
  152. {
  153. return ((val) << A4XX_CGC_HLSQ_EARLY_CYC__SHIFT) & A4XX_CGC_HLSQ_EARLY_CYC__MASK;
  154. }
  155. #define A4XX_INT0_RBBM_GPU_IDLE 0x00000001
  156. #define A4XX_INT0_RBBM_AHB_ERROR 0x00000002
  157. #define A4XX_INT0_RBBM_REG_TIMEOUT 0x00000004
  158. #define A4XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
  159. #define A4XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
  160. #define A4XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
  161. #define A4XX_INT0_VFD_ERROR 0x00000040
  162. #define A4XX_INT0_CP_SW_INT 0x00000080
  163. #define A4XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
  164. #define A4XX_INT0_CP_OPCODE_ERROR 0x00000200
  165. #define A4XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
  166. #define A4XX_INT0_CP_HW_FAULT 0x00000800
  167. #define A4XX_INT0_CP_DMA 0x00001000
  168. #define A4XX_INT0_CP_IB2_INT 0x00002000
  169. #define A4XX_INT0_CP_IB1_INT 0x00004000
  170. #define A4XX_INT0_CP_RB_INT 0x00008000
  171. #define A4XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
  172. #define A4XX_INT0_CP_RB_DONE_TS 0x00020000
  173. #define A4XX_INT0_CP_VS_DONE_TS 0x00040000
  174. #define A4XX_INT0_CP_PS_DONE_TS 0x00080000
  175. #define A4XX_INT0_CACHE_FLUSH_TS 0x00100000
  176. #define A4XX_INT0_CP_AHB_ERROR_HALT 0x00200000
  177. #define A4XX_INT0_MISC_HANG_DETECT 0x01000000
  178. #define A4XX_INT0_UCHE_OOB_ACCESS 0x02000000
  179. #define REG_A4XX_RB_GMEM_BASE_ADDR 0x00000cc0
  180. #define REG_A4XX_RB_PERFCTR_RB_SEL_0 0x00000cc7
  181. #define REG_A4XX_RB_PERFCTR_RB_SEL_1 0x00000cc8
  182. #define REG_A4XX_RB_PERFCTR_RB_SEL_2 0x00000cc9
  183. #define REG_A4XX_RB_PERFCTR_RB_SEL_3 0x00000cca
  184. #define REG_A4XX_RB_PERFCTR_RB_SEL_4 0x00000ccb
  185. #define REG_A4XX_RB_PERFCTR_RB_SEL_5 0x00000ccc
  186. #define REG_A4XX_RB_PERFCTR_RB_SEL_6 0x00000ccd
  187. #define REG_A4XX_RB_PERFCTR_RB_SEL_7 0x00000cce
  188. #define REG_A4XX_RB_PERFCTR_CCU_SEL_3 0x00000cd2
  189. #define REG_A4XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
  190. #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
  191. #define A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
  192. static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
  193. {
  194. return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
  195. }
  196. #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x3fff0000
  197. #define A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 16
  198. static inline uint32_t A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
  199. {
  200. return ((val) << A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A4XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
  201. }
  202. #define REG_A4XX_RB_CLEAR_COLOR_DW0 0x000020cc
  203. #define REG_A4XX_RB_CLEAR_COLOR_DW1 0x000020cd
  204. #define REG_A4XX_RB_CLEAR_COLOR_DW2 0x000020ce
  205. #define REG_A4XX_RB_CLEAR_COLOR_DW3 0x000020cf
  206. #define REG_A4XX_RB_MODE_CONTROL 0x000020a0
  207. #define A4XX_RB_MODE_CONTROL_WIDTH__MASK 0x0000003f
  208. #define A4XX_RB_MODE_CONTROL_WIDTH__SHIFT 0
  209. static inline uint32_t A4XX_RB_MODE_CONTROL_WIDTH(uint32_t val)
  210. {
  211. return ((val >> 5) << A4XX_RB_MODE_CONTROL_WIDTH__SHIFT) & A4XX_RB_MODE_CONTROL_WIDTH__MASK;
  212. }
  213. #define A4XX_RB_MODE_CONTROL_HEIGHT__MASK 0x00003f00
  214. #define A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT 8
  215. static inline uint32_t A4XX_RB_MODE_CONTROL_HEIGHT(uint32_t val)
  216. {
  217. return ((val >> 5) << A4XX_RB_MODE_CONTROL_HEIGHT__SHIFT) & A4XX_RB_MODE_CONTROL_HEIGHT__MASK;
  218. }
  219. #define REG_A4XX_RB_RENDER_CONTROL 0x000020a1
  220. #define A4XX_RB_RENDER_CONTROL_BINNING_PASS 0x00000001
  221. #define A4XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00000020
  222. #define REG_A4XX_RB_MSAA_CONTROL 0x000020a2
  223. #define A4XX_RB_MSAA_CONTROL_DISABLE 0x00001000
  224. #define A4XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000e000
  225. #define A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 13
  226. static inline uint32_t A4XX_RB_MSAA_CONTROL_SAMPLES(uint32_t val)
  227. {
  228. return ((val) << A4XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL_SAMPLES__MASK;
  229. }
  230. #define REG_A4XX_RB_MSAA_CONTROL2 0x000020a3
  231. #define A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES__MASK 0x00000380
  232. #define A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES__SHIFT 7
  233. static inline uint32_t A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES(uint32_t val)
  234. {
  235. return ((val) << A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES__SHIFT) & A4XX_RB_MSAA_CONTROL2_MSAA_SAMPLES__MASK;
  236. }
  237. #define A4XX_RB_MSAA_CONTROL2_VARYING 0x00001000
  238. static inline uint32_t REG_A4XX_RB_MRT(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
  239. static inline uint32_t REG_A4XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020a4 + 0x5*i0; }
  240. #define A4XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
  241. #define A4XX_RB_MRT_CONTROL_BLEND 0x00000010
  242. #define A4XX_RB_MRT_CONTROL_BLEND2 0x00000020
  243. #define A4XX_RB_MRT_CONTROL_FASTCLEAR 0x00000400
  244. #define A4XX_RB_MRT_CONTROL_B11 0x00000800
  245. #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
  246. #define A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
  247. static inline uint32_t A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
  248. {
  249. return ((val) << A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A4XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
  250. }
  251. static inline uint32_t REG_A4XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020a5 + 0x5*i0; }
  252. #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
  253. #define A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
  254. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a4xx_color_fmt val)
  255. {
  256. return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
  257. }
  258. #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK 0x00000600
  259. #define A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT 9
  260. static inline uint32_t A4XX_RB_MRT_BUF_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
  261. {
  262. return ((val) << A4XX_RB_MRT_BUF_INFO_DITHER_MODE__SHIFT) & A4XX_RB_MRT_BUF_INFO_DITHER_MODE__MASK;
  263. }
  264. #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00001800
  265. #define A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 11
  266. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  267. {
  268. return ((val) << A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
  269. }
  270. #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0x007fc000
  271. #define A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 14
  272. static inline uint32_t A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
  273. {
  274. return ((val >> 4) << A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A4XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
  275. }
  276. static inline uint32_t REG_A4XX_RB_MRT_BASE(uint32_t i0) { return 0x000020a6 + 0x5*i0; }
  277. static inline uint32_t REG_A4XX_RB_MRT_CONTROL3(uint32_t i0) { return 0x000020a7 + 0x5*i0; }
  278. #define A4XX_RB_MRT_CONTROL3_STRIDE__MASK 0x0001fff8
  279. #define A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT 3
  280. static inline uint32_t A4XX_RB_MRT_CONTROL3_STRIDE(uint32_t val)
  281. {
  282. return ((val) << A4XX_RB_MRT_CONTROL3_STRIDE__SHIFT) & A4XX_RB_MRT_CONTROL3_STRIDE__MASK;
  283. }
  284. static inline uint32_t REG_A4XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020a8 + 0x5*i0; }
  285. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
  286. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
  287. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
  288. {
  289. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
  290. }
  291. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
  292. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
  293. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
  294. {
  295. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
  296. }
  297. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
  298. #define A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
  299. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
  300. {
  301. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
  302. }
  303. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
  304. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
  305. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
  306. {
  307. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
  308. }
  309. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
  310. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
  311. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a4xx_rb_blend_opcode val)
  312. {
  313. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
  314. }
  315. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
  316. #define A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
  317. static inline uint32_t A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
  318. {
  319. return ((val) << A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A4XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
  320. }
  321. #define REG_A4XX_RB_ALPHA_CONTROL 0x000020f8
  322. #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
  323. #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
  324. #define A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
  325. static inline uint32_t A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
  326. {
  327. return ((val) << A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A4XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
  328. }
  329. #define REG_A4XX_RB_FS_OUTPUT 0x000020f9
  330. #define A4XX_RB_FS_OUTPUT_ENABLE_COLOR_PIPE 0x00000001
  331. #define A4XX_RB_FS_OUTPUT_FAST_CLEAR 0x00000100
  332. #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK 0xffff0000
  333. #define A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT 16
  334. static inline uint32_t A4XX_RB_FS_OUTPUT_SAMPLE_MASK(uint32_t val)
  335. {
  336. return ((val) << A4XX_RB_FS_OUTPUT_SAMPLE_MASK__SHIFT) & A4XX_RB_FS_OUTPUT_SAMPLE_MASK__MASK;
  337. }
  338. #define REG_A4XX_RB_RENDER_CONTROL3 0x000020fb
  339. #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK 0x0000001f
  340. #define A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT 0
  341. static inline uint32_t A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE(uint32_t val)
  342. {
  343. return ((val) << A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__SHIFT) & A4XX_RB_RENDER_CONTROL3_COMPONENT_ENABLE__MASK;
  344. }
  345. #define REG_A4XX_RB_COPY_CONTROL 0x000020fc
  346. #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
  347. #define A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
  348. static inline uint32_t A4XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
  349. {
  350. return ((val) << A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A4XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
  351. }
  352. #define A4XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
  353. #define A4XX_RB_COPY_CONTROL_MODE__SHIFT 4
  354. static inline uint32_t A4XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
  355. {
  356. return ((val) << A4XX_RB_COPY_CONTROL_MODE__SHIFT) & A4XX_RB_COPY_CONTROL_MODE__MASK;
  357. }
  358. #define A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
  359. #define A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
  360. static inline uint32_t A4XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
  361. {
  362. return ((val) << A4XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A4XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
  363. }
  364. #define A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
  365. #define A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
  366. static inline uint32_t A4XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
  367. {
  368. return ((val >> 14) << A4XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A4XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
  369. }
  370. #define REG_A4XX_RB_COPY_DEST_BASE 0x000020fd
  371. #define A4XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
  372. #define A4XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
  373. static inline uint32_t A4XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
  374. {
  375. return ((val >> 4) << A4XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A4XX_RB_COPY_DEST_BASE_BASE__MASK;
  376. }
  377. #define REG_A4XX_RB_COPY_DEST_PITCH 0x000020fe
  378. #define A4XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
  379. #define A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
  380. static inline uint32_t A4XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
  381. {
  382. return ((val >> 5) << A4XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A4XX_RB_COPY_DEST_PITCH_PITCH__MASK;
  383. }
  384. #define REG_A4XX_RB_COPY_DEST_INFO 0x000020ff
  385. #define A4XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
  386. #define A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
  387. static inline uint32_t A4XX_RB_COPY_DEST_INFO_FORMAT(enum a4xx_color_fmt val)
  388. {
  389. return ((val) << A4XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A4XX_RB_COPY_DEST_INFO_FORMAT__MASK;
  390. }
  391. #define A4XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
  392. #define A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
  393. static inline uint32_t A4XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
  394. {
  395. return ((val) << A4XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A4XX_RB_COPY_DEST_INFO_SWAP__MASK;
  396. }
  397. #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
  398. #define A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
  399. static inline uint32_t A4XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
  400. {
  401. return ((val) << A4XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A4XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
  402. }
  403. #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
  404. #define A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
  405. static inline uint32_t A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
  406. {
  407. return ((val) << A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A4XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
  408. }
  409. #define A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
  410. #define A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
  411. static inline uint32_t A4XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
  412. {
  413. return ((val) << A4XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A4XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
  414. }
  415. #define A4XX_RB_COPY_DEST_INFO_TILE__MASK 0x03000000
  416. #define A4XX_RB_COPY_DEST_INFO_TILE__SHIFT 24
  417. static inline uint32_t A4XX_RB_COPY_DEST_INFO_TILE(enum a4xx_tile_mode val)
  418. {
  419. return ((val) << A4XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A4XX_RB_COPY_DEST_INFO_TILE__MASK;
  420. }
  421. #define REG_A4XX_RB_FS_OUTPUT_REG 0x00002100
  422. #define A4XX_RB_FS_OUTPUT_REG_COLOR_PIPE_ENABLE 0x00000001
  423. #define A4XX_RB_FS_OUTPUT_REG_FRAG_WRITES_Z 0x00000020
  424. #define REG_A4XX_RB_DEPTH_CONTROL 0x00002101
  425. #define A4XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
  426. #define A4XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
  427. #define A4XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
  428. #define A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
  429. #define A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
  430. static inline uint32_t A4XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
  431. {
  432. return ((val) << A4XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A4XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
  433. }
  434. #define A4XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
  435. #define A4XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00010000
  436. #define A4XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
  437. #define REG_A4XX_RB_DEPTH_CLEAR 0x00002102
  438. #define REG_A4XX_RB_DEPTH_INFO 0x00002103
  439. #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
  440. #define A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
  441. static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum a4xx_depth_format val)
  442. {
  443. return ((val) << A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
  444. }
  445. #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
  446. #define A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
  447. static inline uint32_t A4XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
  448. {
  449. return ((val >> 12) << A4XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A4XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
  450. }
  451. #define REG_A4XX_RB_DEPTH_PITCH 0x00002104
  452. #define A4XX_RB_DEPTH_PITCH__MASK 0xffffffff
  453. #define A4XX_RB_DEPTH_PITCH__SHIFT 0
  454. static inline uint32_t A4XX_RB_DEPTH_PITCH(uint32_t val)
  455. {
  456. return ((val >> 4) << A4XX_RB_DEPTH_PITCH__SHIFT) & A4XX_RB_DEPTH_PITCH__MASK;
  457. }
  458. #define REG_A4XX_RB_DEPTH_PITCH2 0x00002105
  459. #define A4XX_RB_DEPTH_PITCH2__MASK 0xffffffff
  460. #define A4XX_RB_DEPTH_PITCH2__SHIFT 0
  461. static inline uint32_t A4XX_RB_DEPTH_PITCH2(uint32_t val)
  462. {
  463. return ((val >> 4) << A4XX_RB_DEPTH_PITCH2__SHIFT) & A4XX_RB_DEPTH_PITCH2__MASK;
  464. }
  465. #define REG_A4XX_RB_STENCIL_CONTROL 0x00002106
  466. #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
  467. #define A4XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
  468. #define A4XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
  469. #define A4XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
  470. #define A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
  471. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
  472. {
  473. return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC__MASK;
  474. }
  475. #define A4XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
  476. #define A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
  477. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
  478. {
  479. return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL__MASK;
  480. }
  481. #define A4XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
  482. #define A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
  483. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
  484. {
  485. return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS__MASK;
  486. }
  487. #define A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
  488. #define A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
  489. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
  490. {
  491. return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
  492. }
  493. #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
  494. #define A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
  495. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
  496. {
  497. return ((val) << A4XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
  498. }
  499. #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
  500. #define A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
  501. static inline uint32_t A4XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
  502. {
  503. return ((val) << A4XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
  504. }
  505. #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
  506. #define A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
  507. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
  508. {
  509. return ((val) << A4XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
  510. }
  511. #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
  512. #define A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
  513. static inline uint32_t A4XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
  514. {
  515. return ((val) << A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A4XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
  516. }
  517. #define REG_A4XX_RB_STENCIL_CONTROL2 0x00002107
  518. #define A4XX_RB_STENCIL_CONTROL2_STENCIL_BUFFER 0x00000001
  519. #define REG_A4XX_RB_STENCILREFMASK 0x0000210b
  520. #define A4XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
  521. #define A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
  522. static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
  523. {
  524. return ((val) << A4XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILREF__MASK;
  525. }
  526. #define A4XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
  527. #define A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
  528. static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
  529. {
  530. return ((val) << A4XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILMASK__MASK;
  531. }
  532. #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
  533. #define A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
  534. static inline uint32_t A4XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
  535. {
  536. return ((val) << A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
  537. }
  538. #define REG_A4XX_RB_STENCILREFMASK_BF 0x0000210c
  539. #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
  540. #define A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
  541. static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
  542. {
  543. return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
  544. }
  545. #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
  546. #define A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
  547. static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
  548. {
  549. return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
  550. }
  551. #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
  552. #define A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
  553. static inline uint32_t A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
  554. {
  555. return ((val) << A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A4XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
  556. }
  557. #define REG_A4XX_RB_BIN_OFFSET 0x0000210d
  558. #define A4XX_RB_BIN_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
  559. #define A4XX_RB_BIN_OFFSET_X__MASK 0x00007fff
  560. #define A4XX_RB_BIN_OFFSET_X__SHIFT 0
  561. static inline uint32_t A4XX_RB_BIN_OFFSET_X(uint32_t val)
  562. {
  563. return ((val) << A4XX_RB_BIN_OFFSET_X__SHIFT) & A4XX_RB_BIN_OFFSET_X__MASK;
  564. }
  565. #define A4XX_RB_BIN_OFFSET_Y__MASK 0x7fff0000
  566. #define A4XX_RB_BIN_OFFSET_Y__SHIFT 16
  567. static inline uint32_t A4XX_RB_BIN_OFFSET_Y(uint32_t val)
  568. {
  569. return ((val) << A4XX_RB_BIN_OFFSET_Y__SHIFT) & A4XX_RB_BIN_OFFSET_Y__MASK;
  570. }
  571. #define REG_A4XX_RB_VPORT_Z_CLAMP_MAX_15 0x0000213f
  572. #define REG_A4XX_RBBM_HW_VERSION 0x00000000
  573. #define REG_A4XX_RBBM_HW_CONFIGURATION 0x00000002
  574. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP(uint32_t i0) { return 0x00000004 + 0x1*i0; }
  575. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_TP_REG(uint32_t i0) { return 0x00000004 + 0x1*i0; }
  576. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP(uint32_t i0) { return 0x00000008 + 0x1*i0; }
  577. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_TP_REG(uint32_t i0) { return 0x00000008 + 0x1*i0; }
  578. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP(uint32_t i0) { return 0x0000000c + 0x1*i0; }
  579. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_TP_REG(uint32_t i0) { return 0x0000000c + 0x1*i0; }
  580. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP(uint32_t i0) { return 0x00000010 + 0x1*i0; }
  581. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_TP_REG(uint32_t i0) { return 0x00000010 + 0x1*i0; }
  582. #define REG_A4XX_RBBM_CLOCK_CTL_UCHE 0x00000014
  583. #define REG_A4XX_RBBM_CLOCK_CTL2_UCHE 0x00000015
  584. #define REG_A4XX_RBBM_CLOCK_CTL3_UCHE 0x00000016
  585. #define REG_A4XX_RBBM_CLOCK_CTL4_UCHE 0x00000017
  586. #define REG_A4XX_RBBM_CLOCK_HYST_UCHE 0x00000018
  587. #define REG_A4XX_RBBM_CLOCK_DELAY_UCHE 0x00000019
  588. #define REG_A4XX_RBBM_CLOCK_MODE_GPC 0x0000001a
  589. #define REG_A4XX_RBBM_CLOCK_DELAY_GPC 0x0000001b
  590. #define REG_A4XX_RBBM_CLOCK_HYST_GPC 0x0000001c
  591. #define REG_A4XX_RBBM_CLOCK_CTL_TSE_RAS_RBBM 0x0000001d
  592. #define REG_A4XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000001e
  593. #define REG_A4XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x0000001f
  594. #define REG_A4XX_RBBM_CLOCK_CTL 0x00000020
  595. #define REG_A4XX_RBBM_SP_HYST_CNT 0x00000021
  596. #define REG_A4XX_RBBM_SW_RESET_CMD 0x00000022
  597. #define REG_A4XX_RBBM_AHB_CTL0 0x00000023
  598. #define REG_A4XX_RBBM_AHB_CTL1 0x00000024
  599. #define REG_A4XX_RBBM_AHB_CMD 0x00000025
  600. #define REG_A4XX_RBBM_RB_SUB_BLOCK_SEL_CTL 0x00000026
  601. #define REG_A4XX_RBBM_RAM_ACC_63_32 0x00000028
  602. #define REG_A4XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x0000002b
  603. #define REG_A4XX_RBBM_INTERFACE_HANG_INT_CTL 0x0000002f
  604. #define REG_A4XX_RBBM_INTERFACE_HANG_MASK_CTL4 0x00000034
  605. #define REG_A4XX_RBBM_INT_CLEAR_CMD 0x00000036
  606. #define REG_A4XX_RBBM_INT_0_MASK 0x00000037
  607. #define REG_A4XX_RBBM_RBBM_CTL 0x0000003e
  608. #define REG_A4XX_RBBM_AHB_DEBUG_CTL 0x0000003f
  609. #define REG_A4XX_RBBM_VBIF_DEBUG_CTL 0x00000041
  610. #define REG_A4XX_RBBM_CLOCK_CTL2 0x00000042
  611. #define REG_A4XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
  612. #define REG_A4XX_RBBM_RESET_CYCLES 0x00000047
  613. #define REG_A4XX_RBBM_EXT_TRACE_BUS_CTL 0x00000049
  614. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_A 0x0000004a
  615. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_B 0x0000004b
  616. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_C 0x0000004c
  617. #define REG_A4XX_RBBM_CFG_DEBBUS_SEL_D 0x0000004d
  618. #define REG_A4XX_RBBM_PERFCTR_CP_0_LO 0x0000009c
  619. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP(uint32_t i0) { return 0x00000068 + 0x1*i0; }
  620. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_SP_REG(uint32_t i0) { return 0x00000068 + 0x1*i0; }
  621. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP(uint32_t i0) { return 0x0000006c + 0x1*i0; }
  622. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_SP_REG(uint32_t i0) { return 0x0000006c + 0x1*i0; }
  623. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP(uint32_t i0) { return 0x00000070 + 0x1*i0; }
  624. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_SP_REG(uint32_t i0) { return 0x00000070 + 0x1*i0; }
  625. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP(uint32_t i0) { return 0x00000074 + 0x1*i0; }
  626. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_SP_REG(uint32_t i0) { return 0x00000074 + 0x1*i0; }
  627. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB(uint32_t i0) { return 0x00000078 + 0x1*i0; }
  628. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_RB_REG(uint32_t i0) { return 0x00000078 + 0x1*i0; }
  629. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB(uint32_t i0) { return 0x0000007c + 0x1*i0; }
  630. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL2_RB_REG(uint32_t i0) { return 0x0000007c + 0x1*i0; }
  631. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU(uint32_t i0) { return 0x00000082 + 0x1*i0; }
  632. static inline uint32_t REG_A4XX_RBBM_CLOCK_CTL_MARB_CCU_REG(uint32_t i0) { return 0x00000082 + 0x1*i0; }
  633. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU(uint32_t i0) { return 0x00000086 + 0x1*i0; }
  634. static inline uint32_t REG_A4XX_RBBM_CLOCK_HYST_RB_MARB_CCU_REG(uint32_t i0) { return 0x00000086 + 0x1*i0; }
  635. #define REG_A4XX_RBBM_CLOCK_HYST_COM_DCOM 0x00000080
  636. #define REG_A4XX_RBBM_CLOCK_CTL_COM_DCOM 0x00000081
  637. #define REG_A4XX_RBBM_CLOCK_CTL_HLSQ 0x0000008a
  638. #define REG_A4XX_RBBM_CLOCK_HYST_HLSQ 0x0000008b
  639. #define REG_A4XX_RBBM_CLOCK_DELAY_HLSQ 0x0000008c
  640. #define REG_A4XX_RBBM_CLOCK_DELAY_COM_DCOM 0x0000008d
  641. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1(uint32_t i0) { return 0x0000008e + 0x1*i0; }
  642. static inline uint32_t REG_A4XX_RBBM_CLOCK_DELAY_RB_MARB_CCU_L1_REG(uint32_t i0) { return 0x0000008e + 0x1*i0; }
  643. #define REG_A4XX_RBBM_PERFCTR_PWR_1_LO 0x00000168
  644. #define REG_A4XX_RBBM_PERFCTR_CTL 0x00000170
  645. #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD0 0x00000171
  646. #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD1 0x00000172
  647. #define REG_A4XX_RBBM_PERFCTR_LOAD_CMD2 0x00000173
  648. #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000174
  649. #define REG_A4XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000175
  650. #define REG_A4XX_RBBM_GPU_BUSY_MASKED 0x0000017a
  651. #define REG_A4XX_RBBM_INT_0_STATUS 0x0000017d
  652. #define REG_A4XX_RBBM_CLOCK_STATUS 0x00000182
  653. #define REG_A4XX_RBBM_AHB_STATUS 0x00000189
  654. #define REG_A4XX_RBBM_AHB_ME_SPLIT_STATUS 0x0000018c
  655. #define REG_A4XX_RBBM_AHB_PFP_SPLIT_STATUS 0x0000018d
  656. #define REG_A4XX_RBBM_AHB_ERROR_STATUS 0x0000018f
  657. #define REG_A4XX_RBBM_STATUS 0x00000191
  658. #define A4XX_RBBM_STATUS_HI_BUSY 0x00000001
  659. #define A4XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
  660. #define A4XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
  661. #define A4XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
  662. #define A4XX_RBBM_STATUS_VBIF_BUSY 0x00008000
  663. #define A4XX_RBBM_STATUS_TSE_BUSY 0x00010000
  664. #define A4XX_RBBM_STATUS_RAS_BUSY 0x00020000
  665. #define A4XX_RBBM_STATUS_RB_BUSY 0x00040000
  666. #define A4XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
  667. #define A4XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
  668. #define A4XX_RBBM_STATUS_VFD_BUSY 0x00200000
  669. #define A4XX_RBBM_STATUS_VPC_BUSY 0x00400000
  670. #define A4XX_RBBM_STATUS_UCHE_BUSY 0x00800000
  671. #define A4XX_RBBM_STATUS_SP_BUSY 0x01000000
  672. #define A4XX_RBBM_STATUS_TPL1_BUSY 0x02000000
  673. #define A4XX_RBBM_STATUS_MARB_BUSY 0x04000000
  674. #define A4XX_RBBM_STATUS_VSC_BUSY 0x08000000
  675. #define A4XX_RBBM_STATUS_ARB_BUSY 0x10000000
  676. #define A4XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
  677. #define A4XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
  678. #define A4XX_RBBM_STATUS_GPU_BUSY 0x80000000
  679. #define REG_A4XX_RBBM_INTERFACE_RRDY_STATUS5 0x0000019f
  680. #define REG_A4XX_CP_SCRATCH_UMASK 0x00000228
  681. #define REG_A4XX_CP_SCRATCH_ADDR 0x00000229
  682. #define REG_A4XX_CP_RB_BASE 0x00000200
  683. #define REG_A4XX_CP_RB_CNTL 0x00000201
  684. #define REG_A4XX_CP_RB_WPTR 0x00000205
  685. #define REG_A4XX_CP_RB_RPTR_ADDR 0x00000203
  686. #define REG_A4XX_CP_RB_RPTR 0x00000204
  687. #define REG_A4XX_CP_IB1_BASE 0x00000206
  688. #define REG_A4XX_CP_IB1_BUFSZ 0x00000207
  689. #define REG_A4XX_CP_IB2_BASE 0x00000208
  690. #define REG_A4XX_CP_IB2_BUFSZ 0x00000209
  691. #define REG_A4XX_CP_ME_RB_DONE_DATA 0x00000217
  692. #define REG_A4XX_CP_QUEUE_THRESH2 0x00000219
  693. #define REG_A4XX_CP_MERCIU_SIZE 0x0000021b
  694. #define REG_A4XX_CP_ROQ_ADDR 0x0000021c
  695. #define REG_A4XX_CP_ROQ_DATA 0x0000021d
  696. #define REG_A4XX_CP_MEQ_ADDR 0x0000021e
  697. #define REG_A4XX_CP_MEQ_DATA 0x0000021f
  698. #define REG_A4XX_CP_MERCIU_ADDR 0x00000220
  699. #define REG_A4XX_CP_MERCIU_DATA 0x00000221
  700. #define REG_A4XX_CP_MERCIU_DATA2 0x00000222
  701. #define REG_A4XX_CP_PFP_UCODE_ADDR 0x00000223
  702. #define REG_A4XX_CP_PFP_UCODE_DATA 0x00000224
  703. #define REG_A4XX_CP_ME_RAM_WADDR 0x00000225
  704. #define REG_A4XX_CP_ME_RAM_RADDR 0x00000226
  705. #define REG_A4XX_CP_ME_RAM_DATA 0x00000227
  706. #define REG_A4XX_CP_PREEMPT 0x0000022a
  707. #define REG_A4XX_CP_CNTL 0x0000022c
  708. #define REG_A4XX_CP_ME_CNTL 0x0000022d
  709. #define REG_A4XX_CP_DEBUG 0x0000022e
  710. #define REG_A4XX_CP_DEBUG_ECO_CONTROL 0x00000231
  711. #define REG_A4XX_CP_DRAW_STATE_ADDR 0x00000232
  712. #define REG_A4XX_CP_PROTECT_REG_0 0x00000240
  713. static inline uint32_t REG_A4XX_CP_PROTECT(uint32_t i0) { return 0x00000240 + 0x1*i0; }
  714. static inline uint32_t REG_A4XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000240 + 0x1*i0; }
  715. #define REG_A4XX_CP_PROTECT_CTRL 0x00000250
  716. #define REG_A4XX_CP_ST_BASE 0x000004c0
  717. #define REG_A4XX_CP_STQ_AVAIL 0x000004ce
  718. #define REG_A4XX_CP_MERCIU_STAT 0x000004d0
  719. #define REG_A4XX_CP_WFI_PEND_CTR 0x000004d2
  720. #define REG_A4XX_CP_HW_FAULT 0x000004d8
  721. #define REG_A4XX_CP_PROTECT_STATUS 0x000004da
  722. #define REG_A4XX_CP_EVENTS_IN_FLIGHT 0x000004dd
  723. #define REG_A4XX_CP_PERFCTR_CP_SEL_0 0x00000500
  724. #define REG_A4XX_CP_PERFCOMBINER_SELECT 0x0000050b
  725. static inline uint32_t REG_A4XX_CP_SCRATCH(uint32_t i0) { return 0x00000578 + 0x1*i0; }
  726. static inline uint32_t REG_A4XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000578 + 0x1*i0; }
  727. #define REG_A4XX_SP_VS_STATUS 0x00000ec0
  728. #define REG_A4XX_SP_PERFCTR_SP_SEL_11 0x00000ecf
  729. #define REG_A4XX_SP_SP_CTRL_REG 0x000022c0
  730. #define A4XX_SP_SP_CTRL_REG_BINNING_PASS 0x00080000
  731. #define REG_A4XX_SP_INSTR_CACHE_CTRL 0x000022c1
  732. #define REG_A4XX_SP_VS_CTRL_REG0 0x000022c4
  733. #define A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
  734. #define A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
  735. static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  736. {
  737. return ((val) << A4XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
  738. }
  739. #define A4XX_SP_VS_CTRL_REG0_VARYING 0x00000002
  740. #define A4XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
  741. #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  742. #define A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  743. static inline uint32_t A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  744. {
  745. return ((val) << A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  746. }
  747. #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
  748. #define A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  749. static inline uint32_t A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  750. {
  751. return ((val) << A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  752. }
  753. #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  754. #define A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  755. static inline uint32_t A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  756. {
  757. return ((val) << A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  758. }
  759. #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  760. #define A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
  761. static inline uint32_t A4XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  762. {
  763. return ((val) << A4XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
  764. }
  765. #define A4XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  766. #define A4XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
  767. #define REG_A4XX_SP_VS_CTRL_REG1 0x000022c5
  768. #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
  769. #define A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  770. static inline uint32_t A4XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  771. {
  772. return ((val) << A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
  773. }
  774. #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
  775. #define A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
  776. static inline uint32_t A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
  777. {
  778. return ((val) << A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A4XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
  779. }
  780. #define REG_A4XX_SP_VS_PARAM_REG 0x000022c6
  781. #define A4XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
  782. #define A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
  783. static inline uint32_t A4XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
  784. {
  785. return ((val) << A4XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_POSREGID__MASK;
  786. }
  787. #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
  788. #define A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
  789. static inline uint32_t A4XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
  790. {
  791. return ((val) << A4XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A4XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
  792. }
  793. #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
  794. #define A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
  795. static inline uint32_t A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
  796. {
  797. return ((val) << A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A4XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
  798. }
  799. static inline uint32_t REG_A4XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  800. static inline uint32_t REG_A4XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  801. #define A4XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
  802. #define A4XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
  803. static inline uint32_t A4XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
  804. {
  805. return ((val) << A4XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_A_REGID__MASK;
  806. }
  807. #define A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
  808. #define A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
  809. static inline uint32_t A4XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
  810. {
  811. return ((val) << A4XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
  812. }
  813. #define A4XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
  814. #define A4XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
  815. static inline uint32_t A4XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
  816. {
  817. return ((val) << A4XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A4XX_SP_VS_OUT_REG_B_REGID__MASK;
  818. }
  819. #define A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
  820. #define A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
  821. static inline uint32_t A4XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
  822. {
  823. return ((val) << A4XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A4XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
  824. }
  825. static inline uint32_t REG_A4XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
  826. static inline uint32_t REG_A4XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d8 + 0x1*i0; }
  827. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  828. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
  829. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
  830. {
  831. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
  832. }
  833. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  834. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
  835. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
  836. {
  837. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
  838. }
  839. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  840. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
  841. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
  842. {
  843. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
  844. }
  845. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  846. #define A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
  847. static inline uint32_t A4XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
  848. {
  849. return ((val) << A4XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A4XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
  850. }
  851. #define REG_A4XX_SP_VS_OBJ_OFFSET_REG 0x000022e0
  852. #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  853. #define A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  854. static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  855. {
  856. return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  857. }
  858. #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  859. #define A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  860. static inline uint32_t A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  861. {
  862. return ((val) << A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  863. }
  864. #define REG_A4XX_SP_VS_OBJ_START 0x000022e1
  865. #define REG_A4XX_SP_VS_PVT_MEM_PARAM 0x000022e2
  866. #define REG_A4XX_SP_VS_PVT_MEM_ADDR 0x000022e3
  867. #define REG_A4XX_SP_VS_LENGTH_REG 0x000022e5
  868. #define REG_A4XX_SP_FS_CTRL_REG0 0x000022e8
  869. #define A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
  870. #define A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
  871. static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  872. {
  873. return ((val) << A4XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
  874. }
  875. #define A4XX_SP_FS_CTRL_REG0_VARYING 0x00000002
  876. #define A4XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
  877. #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  878. #define A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  879. static inline uint32_t A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  880. {
  881. return ((val) << A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  882. }
  883. #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
  884. #define A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  885. static inline uint32_t A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  886. {
  887. return ((val) << A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A4XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  888. }
  889. #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  890. #define A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  891. static inline uint32_t A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  892. {
  893. return ((val) << A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A4XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  894. }
  895. #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  896. #define A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
  897. static inline uint32_t A4XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  898. {
  899. return ((val) << A4XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A4XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
  900. }
  901. #define A4XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  902. #define A4XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
  903. #define REG_A4XX_SP_FS_CTRL_REG1 0x000022e9
  904. #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000000ff
  905. #define A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  906. static inline uint32_t A4XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  907. {
  908. return ((val) << A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A4XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
  909. }
  910. #define A4XX_SP_FS_CTRL_REG1_VARYING 0x00100000
  911. #define REG_A4XX_SP_FS_OBJ_OFFSET_REG 0x000022ea
  912. #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  913. #define A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  914. static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  915. {
  916. return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  917. }
  918. #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  919. #define A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  920. static inline uint32_t A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  921. {
  922. return ((val) << A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  923. }
  924. #define REG_A4XX_SP_FS_OBJ_START 0x000022eb
  925. #define REG_A4XX_SP_FS_PVT_MEM_PARAM 0x000022ec
  926. #define REG_A4XX_SP_FS_PVT_MEM_ADDR 0x000022ed
  927. #define REG_A4XX_SP_FS_LENGTH_REG 0x000022ef
  928. #define REG_A4XX_SP_FS_OUTPUT_REG 0x000022f0
  929. #define A4XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
  930. #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
  931. #define A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
  932. static inline uint32_t A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
  933. {
  934. return ((val) << A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A4XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
  935. }
  936. static inline uint32_t REG_A4XX_SP_FS_MRT(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
  937. static inline uint32_t REG_A4XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f1 + 0x1*i0; }
  938. #define A4XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
  939. #define A4XX_SP_FS_MRT_REG_REGID__SHIFT 0
  940. static inline uint32_t A4XX_SP_FS_MRT_REG_REGID(uint32_t val)
  941. {
  942. return ((val) << A4XX_SP_FS_MRT_REG_REGID__SHIFT) & A4XX_SP_FS_MRT_REG_REGID__MASK;
  943. }
  944. #define A4XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
  945. #define A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK 0x0003f000
  946. #define A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT 12
  947. static inline uint32_t A4XX_SP_FS_MRT_REG_MRTFORMAT(enum a4xx_color_fmt val)
  948. {
  949. return ((val) << A4XX_SP_FS_MRT_REG_MRTFORMAT__SHIFT) & A4XX_SP_FS_MRT_REG_MRTFORMAT__MASK;
  950. }
  951. #define REG_A4XX_SP_HS_OBJ_OFFSET_REG 0x0000230d
  952. #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  953. #define A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  954. static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  955. {
  956. return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  957. }
  958. #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  959. #define A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  960. static inline uint32_t A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  961. {
  962. return ((val) << A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_HS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  963. }
  964. #define REG_A4XX_SP_DS_OBJ_OFFSET_REG 0x00002334
  965. #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  966. #define A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  967. static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  968. {
  969. return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  970. }
  971. #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  972. #define A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  973. static inline uint32_t A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  974. {
  975. return ((val) << A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_DS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  976. }
  977. #define REG_A4XX_SP_GS_OBJ_OFFSET_REG 0x0000235b
  978. #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  979. #define A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  980. static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  981. {
  982. return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  983. }
  984. #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  985. #define A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  986. static inline uint32_t A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  987. {
  988. return ((val) << A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A4XX_SP_GS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  989. }
  990. #define REG_A4XX_SP_GS_LENGTH_REG 0x00002360
  991. #define REG_A4XX_VPC_DEBUG_RAM_SEL 0x00000e60
  992. #define REG_A4XX_VPC_DEBUG_RAM_READ 0x00000e61
  993. #define REG_A4XX_VPC_DEBUG_ECO_CONTROL 0x00000e64
  994. #define REG_A4XX_VPC_PERFCTR_VPC_SEL_3 0x00000e68
  995. #define REG_A4XX_VPC_ATTR 0x00002140
  996. #define A4XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
  997. #define A4XX_VPC_ATTR_TOTALATTR__SHIFT 0
  998. static inline uint32_t A4XX_VPC_ATTR_TOTALATTR(uint32_t val)
  999. {
  1000. return ((val) << A4XX_VPC_ATTR_TOTALATTR__SHIFT) & A4XX_VPC_ATTR_TOTALATTR__MASK;
  1001. }
  1002. #define A4XX_VPC_ATTR_PSIZE 0x00000200
  1003. #define A4XX_VPC_ATTR_THRDASSIGN__MASK 0x00003000
  1004. #define A4XX_VPC_ATTR_THRDASSIGN__SHIFT 12
  1005. static inline uint32_t A4XX_VPC_ATTR_THRDASSIGN(uint32_t val)
  1006. {
  1007. return ((val) << A4XX_VPC_ATTR_THRDASSIGN__SHIFT) & A4XX_VPC_ATTR_THRDASSIGN__MASK;
  1008. }
  1009. #define A4XX_VPC_ATTR_ENABLE 0x02000000
  1010. #define REG_A4XX_VPC_PACK 0x00002141
  1011. #define A4XX_VPC_PACK_NUMBYPASSVAR__MASK 0x000000ff
  1012. #define A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT 0
  1013. static inline uint32_t A4XX_VPC_PACK_NUMBYPASSVAR(uint32_t val)
  1014. {
  1015. return ((val) << A4XX_VPC_PACK_NUMBYPASSVAR__SHIFT) & A4XX_VPC_PACK_NUMBYPASSVAR__MASK;
  1016. }
  1017. #define A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
  1018. #define A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
  1019. static inline uint32_t A4XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
  1020. {
  1021. return ((val) << A4XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A4XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
  1022. }
  1023. #define A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
  1024. #define A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
  1025. static inline uint32_t A4XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
  1026. {
  1027. return ((val) << A4XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A4XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
  1028. }
  1029. static inline uint32_t REG_A4XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002142 + 0x1*i0; }
  1030. static inline uint32_t REG_A4XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002142 + 0x1*i0; }
  1031. static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x0000214a + 0x1*i0; }
  1032. static inline uint32_t REG_A4XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x0000214a + 0x1*i0; }
  1033. #define REG_A4XX_VPC_SO_FLUSH_WADDR_3 0x0000216e
  1034. #define REG_A4XX_VSC_BIN_SIZE 0x00000c00
  1035. #define A4XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
  1036. #define A4XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
  1037. static inline uint32_t A4XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
  1038. {
  1039. return ((val >> 5) << A4XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A4XX_VSC_BIN_SIZE_WIDTH__MASK;
  1040. }
  1041. #define A4XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
  1042. #define A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
  1043. static inline uint32_t A4XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
  1044. {
  1045. return ((val >> 5) << A4XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A4XX_VSC_BIN_SIZE_HEIGHT__MASK;
  1046. }
  1047. #define REG_A4XX_VSC_SIZE_ADDRESS 0x00000c01
  1048. #define REG_A4XX_VSC_SIZE_ADDRESS2 0x00000c02
  1049. #define REG_A4XX_VSC_DEBUG_ECO_CONTROL 0x00000c03
  1050. static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
  1051. static inline uint32_t REG_A4XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c08 + 0x1*i0; }
  1052. #define A4XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
  1053. #define A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
  1054. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
  1055. {
  1056. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_X__MASK;
  1057. }
  1058. #define A4XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
  1059. #define A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
  1060. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
  1061. {
  1062. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_Y__MASK;
  1063. }
  1064. #define A4XX_VSC_PIPE_CONFIG_REG_W__MASK 0x00f00000
  1065. #define A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
  1066. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
  1067. {
  1068. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_W__MASK;
  1069. }
  1070. #define A4XX_VSC_PIPE_CONFIG_REG_H__MASK 0x0f000000
  1071. #define A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT 24
  1072. static inline uint32_t A4XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
  1073. {
  1074. return ((val) << A4XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A4XX_VSC_PIPE_CONFIG_REG_H__MASK;
  1075. }
  1076. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  1077. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_ADDRESS_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  1078. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
  1079. static inline uint32_t REG_A4XX_VSC_PIPE_DATA_LENGTH_REG(uint32_t i0) { return 0x00000c18 + 0x1*i0; }
  1080. #define REG_A4XX_VSC_PIPE_PARTIAL_POSN_1 0x00000c41
  1081. #define REG_A4XX_VSC_PERFCTR_VSC_SEL_0 0x00000c50
  1082. #define REG_A4XX_VSC_PERFCTR_VSC_SEL_1 0x00000c51
  1083. #define REG_A4XX_VFD_DEBUG_CONTROL 0x00000e40
  1084. #define REG_A4XX_VFD_PERFCTR_VFD_SEL_7 0x00000e4a
  1085. #define REG_A4XX_VFD_CONTROL_0 0x00002200
  1086. #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x000000ff
  1087. #define A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
  1088. static inline uint32_t A4XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
  1089. {
  1090. return ((val) << A4XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A4XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
  1091. }
  1092. #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK 0x0001fe00
  1093. #define A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT 9
  1094. static inline uint32_t A4XX_VFD_CONTROL_0_BYPASSATTROVS(uint32_t val)
  1095. {
  1096. return ((val) << A4XX_VFD_CONTROL_0_BYPASSATTROVS__SHIFT) & A4XX_VFD_CONTROL_0_BYPASSATTROVS__MASK;
  1097. }
  1098. #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x03f00000
  1099. #define A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 20
  1100. static inline uint32_t A4XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
  1101. {
  1102. return ((val) << A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
  1103. }
  1104. #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xfc000000
  1105. #define A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 26
  1106. static inline uint32_t A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
  1107. {
  1108. return ((val) << A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A4XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
  1109. }
  1110. #define REG_A4XX_VFD_CONTROL_1 0x00002201
  1111. #define A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
  1112. #define A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
  1113. static inline uint32_t A4XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
  1114. {
  1115. return ((val) << A4XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A4XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
  1116. }
  1117. #define A4XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
  1118. #define A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
  1119. static inline uint32_t A4XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
  1120. {
  1121. return ((val) << A4XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A4XX_VFD_CONTROL_1_REGID4VTX__MASK;
  1122. }
  1123. #define A4XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
  1124. #define A4XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
  1125. static inline uint32_t A4XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
  1126. {
  1127. return ((val) << A4XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A4XX_VFD_CONTROL_1_REGID4INST__MASK;
  1128. }
  1129. #define REG_A4XX_VFD_CONTROL_2 0x00002202
  1130. #define REG_A4XX_VFD_CONTROL_3 0x00002203
  1131. #define REG_A4XX_VFD_CONTROL_4 0x00002204
  1132. #define REG_A4XX_VFD_INDEX_OFFSET 0x00002208
  1133. static inline uint32_t REG_A4XX_VFD_FETCH(uint32_t i0) { return 0x0000220a + 0x4*i0; }
  1134. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x0000220a + 0x4*i0; }
  1135. #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
  1136. #define A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
  1137. static inline uint32_t A4XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
  1138. {
  1139. return ((val) << A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
  1140. }
  1141. #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
  1142. #define A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
  1143. static inline uint32_t A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
  1144. {
  1145. return ((val) << A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
  1146. }
  1147. #define A4XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00080000
  1148. #define A4XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
  1149. #define A4XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
  1150. static inline uint32_t A4XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
  1151. {
  1152. return ((val) << A4XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A4XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
  1153. }
  1154. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x0000220b + 0x4*i0; }
  1155. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_2(uint32_t i0) { return 0x0000220c + 0x4*i0; }
  1156. #define A4XX_VFD_FETCH_INSTR_2_SIZE__MASK 0xfffffff0
  1157. #define A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT 4
  1158. static inline uint32_t A4XX_VFD_FETCH_INSTR_2_SIZE(uint32_t val)
  1159. {
  1160. return ((val >> 4) << A4XX_VFD_FETCH_INSTR_2_SIZE__SHIFT) & A4XX_VFD_FETCH_INSTR_2_SIZE__MASK;
  1161. }
  1162. static inline uint32_t REG_A4XX_VFD_FETCH_INSTR_3(uint32_t i0) { return 0x0000220d + 0x4*i0; }
  1163. static inline uint32_t REG_A4XX_VFD_DECODE(uint32_t i0) { return 0x0000228a + 0x1*i0; }
  1164. static inline uint32_t REG_A4XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000228a + 0x1*i0; }
  1165. #define A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
  1166. #define A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
  1167. static inline uint32_t A4XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
  1168. {
  1169. return ((val) << A4XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A4XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
  1170. }
  1171. #define A4XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
  1172. #define A4XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
  1173. #define A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
  1174. static inline uint32_t A4XX_VFD_DECODE_INSTR_FORMAT(enum a4xx_vtx_fmt val)
  1175. {
  1176. return ((val) << A4XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A4XX_VFD_DECODE_INSTR_FORMAT__MASK;
  1177. }
  1178. #define A4XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
  1179. #define A4XX_VFD_DECODE_INSTR_REGID__SHIFT 12
  1180. static inline uint32_t A4XX_VFD_DECODE_INSTR_REGID(uint32_t val)
  1181. {
  1182. return ((val) << A4XX_VFD_DECODE_INSTR_REGID__SHIFT) & A4XX_VFD_DECODE_INSTR_REGID__MASK;
  1183. }
  1184. #define A4XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
  1185. #define A4XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
  1186. static inline uint32_t A4XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
  1187. {
  1188. return ((val) << A4XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A4XX_VFD_DECODE_INSTR_SWAP__MASK;
  1189. }
  1190. #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
  1191. #define A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
  1192. static inline uint32_t A4XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
  1193. {
  1194. return ((val) << A4XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A4XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
  1195. }
  1196. #define A4XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
  1197. #define A4XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
  1198. #define REG_A4XX_TPL1_DEBUG_ECO_CONTROL 0x00000f00
  1199. #define REG_A4XX_TPL1_PERFCTR_TP_SEL_7 0x00000f0b
  1200. #define REG_A4XX_TPL1_TP_TEX_OFFSET 0x00002380
  1201. #define REG_A4XX_TPL1_TP_CS_TEXMEMOBJ_BASE_ADDR 0x000023a6
  1202. #define REG_A4XX_GRAS_TSE_STATUS 0x00000c80
  1203. #define REG_A4XX_GRAS_DEBUG_ECO_CONTROL 0x00000c81
  1204. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_0 0x00000c88
  1205. #define REG_A4XX_GRAS_PERFCTR_TSE_SEL_3 0x00000c8b
  1206. #define REG_A4XX_GRAS_CL_CLIP_CNTL 0x00002000
  1207. #define REG_A4XX_GRAS_CLEAR_CNTL 0x00002003
  1208. #define A4XX_GRAS_CLEAR_CNTL_NOT_FASTCLEAR 0x00000001
  1209. #define REG_A4XX_GRAS_CL_GB_CLIP_ADJ 0x00002004
  1210. #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
  1211. #define A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
  1212. static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
  1213. {
  1214. return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
  1215. }
  1216. #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
  1217. #define A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
  1218. static inline uint32_t A4XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
  1219. {
  1220. return ((val) << A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A4XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
  1221. }
  1222. #define REG_A4XX_GRAS_CL_VPORT_XOFFSET_0 0x00002008
  1223. #define A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
  1224. #define A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
  1225. static inline uint32_t A4XX_GRAS_CL_VPORT_XOFFSET_0(float val)
  1226. {
  1227. return ((fui(val)) << A4XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
  1228. }
  1229. #define REG_A4XX_GRAS_CL_VPORT_XSCALE_0 0x00002009
  1230. #define A4XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
  1231. #define A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
  1232. static inline uint32_t A4XX_GRAS_CL_VPORT_XSCALE_0(float val)
  1233. {
  1234. return ((fui(val)) << A4XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_XSCALE_0__MASK;
  1235. }
  1236. #define REG_A4XX_GRAS_CL_VPORT_YOFFSET_0 0x0000200a
  1237. #define A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
  1238. #define A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
  1239. static inline uint32_t A4XX_GRAS_CL_VPORT_YOFFSET_0(float val)
  1240. {
  1241. return ((fui(val)) << A4XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
  1242. }
  1243. #define REG_A4XX_GRAS_CL_VPORT_YSCALE_0 0x0000200b
  1244. #define A4XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
  1245. #define A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
  1246. static inline uint32_t A4XX_GRAS_CL_VPORT_YSCALE_0(float val)
  1247. {
  1248. return ((fui(val)) << A4XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_YSCALE_0__MASK;
  1249. }
  1250. #define REG_A4XX_GRAS_CL_VPORT_ZOFFSET_0 0x0000200c
  1251. #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
  1252. #define A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
  1253. static inline uint32_t A4XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
  1254. {
  1255. return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
  1256. }
  1257. #define REG_A4XX_GRAS_CL_VPORT_ZSCALE_0 0x0000200d
  1258. #define A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
  1259. #define A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
  1260. static inline uint32_t A4XX_GRAS_CL_VPORT_ZSCALE_0(float val)
  1261. {
  1262. return ((fui(val)) << A4XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A4XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
  1263. }
  1264. #define REG_A4XX_GRAS_SU_POINT_MINMAX 0x00002070
  1265. #define A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
  1266. #define A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
  1267. static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MIN(float val)
  1268. {
  1269. return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
  1270. }
  1271. #define A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
  1272. #define A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
  1273. static inline uint32_t A4XX_GRAS_SU_POINT_MINMAX_MAX(float val)
  1274. {
  1275. return ((((uint32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A4XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
  1276. }
  1277. #define REG_A4XX_GRAS_SU_POINT_SIZE 0x00002071
  1278. #define A4XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
  1279. #define A4XX_GRAS_SU_POINT_SIZE__SHIFT 0
  1280. static inline uint32_t A4XX_GRAS_SU_POINT_SIZE(float val)
  1281. {
  1282. return ((((int32_t)(val * 16.0))) << A4XX_GRAS_SU_POINT_SIZE__SHIFT) & A4XX_GRAS_SU_POINT_SIZE__MASK;
  1283. }
  1284. #define REG_A4XX_GRAS_ALPHA_CONTROL 0x00002073
  1285. #define A4XX_GRAS_ALPHA_CONTROL_ALPHA_TEST_ENABLE 0x00000004
  1286. #define REG_A4XX_GRAS_SU_POLY_OFFSET_SCALE 0x00002074
  1287. #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
  1288. #define A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
  1289. static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
  1290. {
  1291. return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
  1292. }
  1293. #define REG_A4XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00002075
  1294. #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
  1295. #define A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
  1296. static inline uint32_t A4XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
  1297. {
  1298. return ((fui(val)) << A4XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A4XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
  1299. }
  1300. #define REG_A4XX_GRAS_SC_EXTENT_WINDOW_TL 0x0000209f
  1301. #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_TL 0x0000207c
  1302. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  1303. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
  1304. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
  1305. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
  1306. {
  1307. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
  1308. }
  1309. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
  1310. #define A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
  1311. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
  1312. {
  1313. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
  1314. }
  1315. #define REG_A4XX_GRAS_SC_SCREEN_SCISSOR_BR 0x0000207d
  1316. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  1317. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
  1318. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
  1319. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
  1320. {
  1321. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
  1322. }
  1323. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
  1324. #define A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
  1325. static inline uint32_t A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
  1326. {
  1327. return ((val) << A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
  1328. }
  1329. #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000209c
  1330. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  1331. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
  1332. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  1333. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  1334. {
  1335. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
  1336. }
  1337. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
  1338. #define A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  1339. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  1340. {
  1341. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
  1342. }
  1343. #define REG_A4XX_GRAS_SC_WINDOW_SCISSOR_TL 0x0000209d
  1344. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  1345. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
  1346. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  1347. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  1348. {
  1349. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
  1350. }
  1351. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
  1352. #define A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  1353. static inline uint32_t A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  1354. {
  1355. return ((val) << A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A4XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
  1356. }
  1357. #define REG_A4XX_GRAS_DEPTH_CONTROL 0x00002077
  1358. #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK 0x00000003
  1359. #define A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT 0
  1360. static inline uint32_t A4XX_GRAS_DEPTH_CONTROL_FORMAT(enum a4xx_depth_format val)
  1361. {
  1362. return ((val) << A4XX_GRAS_DEPTH_CONTROL_FORMAT__SHIFT) & A4XX_GRAS_DEPTH_CONTROL_FORMAT__MASK;
  1363. }
  1364. #define REG_A4XX_GRAS_SU_MODE_CONTROL 0x00002078
  1365. #define A4XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
  1366. #define A4XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
  1367. #define A4XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
  1368. #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
  1369. #define A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
  1370. static inline uint32_t A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
  1371. {
  1372. return ((((int32_t)(val * 4.0))) << A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A4XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
  1373. }
  1374. #define A4XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
  1375. #define A4XX_GRAS_SU_MODE_CONTROL_RENDERING_PASS 0x00100000
  1376. #define REG_A4XX_GRAS_SC_CONTROL 0x0000207b
  1377. #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x0000000c
  1378. #define A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 2
  1379. static inline uint32_t A4XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
  1380. {
  1381. return ((val) << A4XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
  1382. }
  1383. #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000380
  1384. #define A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 7
  1385. static inline uint32_t A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES(uint32_t val)
  1386. {
  1387. return ((val) << A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A4XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
  1388. }
  1389. #define A4XX_GRAS_SC_CONTROL_MSAA_DISABLE 0x00000800
  1390. #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
  1391. #define A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
  1392. static inline uint32_t A4XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
  1393. {
  1394. return ((val) << A4XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A4XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
  1395. }
  1396. #define REG_A4XX_UCHE_CACHE_MODE_CONTROL 0x00000e80
  1397. #define REG_A4XX_UCHE_TRAP_BASE_LO 0x00000e83
  1398. #define REG_A4XX_UCHE_TRAP_BASE_HI 0x00000e84
  1399. #define REG_A4XX_UCHE_CACHE_STATUS 0x00000e88
  1400. #define REG_A4XX_UCHE_INVALIDATE0 0x00000e8a
  1401. #define REG_A4XX_UCHE_INVALIDATE1 0x00000e8b
  1402. #define REG_A4XX_UCHE_CACHE_WAYS_VFD 0x00000e8c
  1403. #define REG_A4XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e95
  1404. #define REG_A4XX_HLSQ_TIMEOUT_THRESHOLD 0x00000e00
  1405. #define REG_A4XX_HLSQ_DEBUG_ECO_CONTROL 0x00000e04
  1406. #define REG_A4XX_HLSQ_PERF_PIPE_MASK 0x00000e0e
  1407. #define REG_A4XX_HLSQ_CONTROL_0_REG 0x000023c0
  1408. #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
  1409. #define A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
  1410. static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
  1411. {
  1412. return ((val) << A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
  1413. }
  1414. #define A4XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
  1415. #define A4XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
  1416. #define A4XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
  1417. #define A4XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
  1418. #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
  1419. #define A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
  1420. static inline uint32_t A4XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
  1421. {
  1422. return ((val) << A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A4XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
  1423. }
  1424. #define A4XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
  1425. #define A4XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
  1426. #define A4XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
  1427. #define A4XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
  1428. #define REG_A4XX_HLSQ_CONTROL_1_REG 0x000023c1
  1429. #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
  1430. #define A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
  1431. static inline uint32_t A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
  1432. {
  1433. return ((val) << A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A4XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
  1434. }
  1435. #define A4XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
  1436. #define A4XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
  1437. #define A4XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
  1438. #define REG_A4XX_HLSQ_CONTROL_2_REG 0x000023c2
  1439. #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
  1440. #define A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
  1441. static inline uint32_t A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
  1442. {
  1443. return ((val) << A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A4XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
  1444. }
  1445. #define REG_A4XX_HLSQ_CONTROL_3_REG 0x000023c3
  1446. #define A4XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
  1447. #define A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
  1448. static inline uint32_t A4XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
  1449. {
  1450. return ((val) << A4XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A4XX_HLSQ_CONTROL_3_REG_REGID__MASK;
  1451. }
  1452. #define REG_A4XX_HLSQ_VS_CONTROL_REG 0x000023c5
  1453. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  1454. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  1455. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  1456. {
  1457. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
  1458. }
  1459. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  1460. #define A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  1461. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  1462. {
  1463. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  1464. }
  1465. #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  1466. #define A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  1467. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  1468. {
  1469. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  1470. }
  1471. #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  1472. #define A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  1473. static inline uint32_t A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  1474. {
  1475. return ((val) << A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
  1476. }
  1477. #define REG_A4XX_HLSQ_FS_CONTROL_REG 0x000023c6
  1478. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  1479. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  1480. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  1481. {
  1482. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
  1483. }
  1484. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  1485. #define A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  1486. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  1487. {
  1488. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  1489. }
  1490. #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  1491. #define A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  1492. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  1493. {
  1494. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  1495. }
  1496. #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  1497. #define A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  1498. static inline uint32_t A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  1499. {
  1500. return ((val) << A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
  1501. }
  1502. #define REG_A4XX_HLSQ_HS_CONTROL_REG 0x000023c7
  1503. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  1504. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  1505. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  1506. {
  1507. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTLENGTH__MASK;
  1508. }
  1509. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  1510. #define A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  1511. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  1512. {
  1513. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  1514. }
  1515. #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  1516. #define A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  1517. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  1518. {
  1519. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  1520. }
  1521. #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  1522. #define A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  1523. static inline uint32_t A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  1524. {
  1525. return ((val) << A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_HS_CONTROL_REG_INSTRLENGTH__MASK;
  1526. }
  1527. #define REG_A4XX_HLSQ_DS_CONTROL_REG 0x000023c8
  1528. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  1529. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  1530. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  1531. {
  1532. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTLENGTH__MASK;
  1533. }
  1534. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  1535. #define A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  1536. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  1537. {
  1538. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  1539. }
  1540. #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  1541. #define A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  1542. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  1543. {
  1544. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  1545. }
  1546. #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  1547. #define A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  1548. static inline uint32_t A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  1549. {
  1550. return ((val) << A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_DS_CONTROL_REG_INSTRLENGTH__MASK;
  1551. }
  1552. #define REG_A4XX_HLSQ_GS_CONTROL_REG 0x000023c9
  1553. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK 0x000000ff
  1554. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  1555. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  1556. {
  1557. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTLENGTH__MASK;
  1558. }
  1559. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK 0x0000ff00
  1560. #define A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT 8
  1561. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET(uint32_t val)
  1562. {
  1563. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_CONSTOBJECTOFFSET__MASK;
  1564. }
  1565. #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK 0x00fe0000
  1566. #define A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT 17
  1567. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET(uint32_t val)
  1568. {
  1569. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_SHADEROBJOFFSET__MASK;
  1570. }
  1571. #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  1572. #define A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  1573. static inline uint32_t A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  1574. {
  1575. return ((val) << A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__SHIFT) & A4XX_HLSQ_GS_CONTROL_REG_INSTRLENGTH__MASK;
  1576. }
  1577. #define REG_A4XX_HLSQ_UPDATE_CONTROL 0x000023db
  1578. #define REG_A4XX_PC_BINNING_COMMAND 0x00000d00
  1579. #define A4XX_PC_BINNING_COMMAND_BINNING_ENABLE 0x00000001
  1580. #define REG_A4XX_PC_DRAWCALL_SETUP_OVERRIDE 0x00000d0c
  1581. #define REG_A4XX_PC_PERFCTR_PC_SEL_0 0x00000d10
  1582. #define REG_A4XX_PC_PERFCTR_PC_SEL_7 0x00000d17
  1583. #define REG_A4XX_PC_BIN_BASE 0x000021c0
  1584. #define REG_A4XX_PC_PRIM_VTX_CNTL 0x000021c4
  1585. #define A4XX_PC_PRIM_VTX_CNTL_VAROUT 0x00000001
  1586. #define A4XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
  1587. #define A4XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
  1588. #define REG_A4XX_UNKNOWN_21C5 0x000021c5
  1589. #define REG_A4XX_PC_RESTART_INDEX 0x000021c6
  1590. #define REG_A4XX_PC_GS_PARAM 0x000021e5
  1591. #define REG_A4XX_PC_HS_PARAM 0x000021e7
  1592. #define REG_A4XX_VBIF_VERSION 0x00003000
  1593. #define REG_A4XX_VBIF_CLKON 0x00003001
  1594. #define A4XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000001
  1595. #define REG_A4XX_VBIF_ABIT_SORT 0x0000301c
  1596. #define REG_A4XX_VBIF_ABIT_SORT_CONF 0x0000301d
  1597. #define REG_A4XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
  1598. #define REG_A4XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
  1599. #define REG_A4XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
  1600. #define REG_A4XX_VBIF_IN_WR_LIM_CONF0 0x00003030
  1601. #define REG_A4XX_VBIF_IN_WR_LIM_CONF1 0x00003031
  1602. #define REG_A4XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
  1603. #define REG_A4XX_UNKNOWN_0CC5 0x00000cc5
  1604. #define REG_A4XX_UNKNOWN_0CC6 0x00000cc6
  1605. #define REG_A4XX_UNKNOWN_0D01 0x00000d01
  1606. #define REG_A4XX_UNKNOWN_0E05 0x00000e05
  1607. #define REG_A4XX_UNKNOWN_0E42 0x00000e42
  1608. #define REG_A4XX_UNKNOWN_0EC2 0x00000ec2
  1609. #define REG_A4XX_UNKNOWN_0EC3 0x00000ec3
  1610. #define REG_A4XX_UNKNOWN_0F03 0x00000f03
  1611. #define REG_A4XX_UNKNOWN_2001 0x00002001
  1612. #define REG_A4XX_UNKNOWN_209B 0x0000209b
  1613. #define REG_A4XX_UNKNOWN_20EF 0x000020ef
  1614. #define REG_A4XX_UNKNOWN_20F0 0x000020f0
  1615. #define REG_A4XX_UNKNOWN_20F1 0x000020f1
  1616. #define REG_A4XX_UNKNOWN_20F2 0x000020f2
  1617. #define REG_A4XX_UNKNOWN_20F3 0x000020f3
  1618. #define REG_A4XX_UNKNOWN_20F4 0x000020f4
  1619. #define REG_A4XX_UNKNOWN_20F5 0x000020f5
  1620. #define REG_A4XX_UNKNOWN_20F6 0x000020f6
  1621. #define REG_A4XX_UNKNOWN_20F7 0x000020f7
  1622. #define REG_A4XX_UNKNOWN_2152 0x00002152
  1623. #define REG_A4XX_UNKNOWN_2153 0x00002153
  1624. #define REG_A4XX_UNKNOWN_2154 0x00002154
  1625. #define REG_A4XX_UNKNOWN_2155 0x00002155
  1626. #define REG_A4XX_UNKNOWN_2156 0x00002156
  1627. #define REG_A4XX_UNKNOWN_2157 0x00002157
  1628. #define REG_A4XX_UNKNOWN_21C3 0x000021c3
  1629. #define REG_A4XX_UNKNOWN_21E6 0x000021e6
  1630. #define REG_A4XX_UNKNOWN_2209 0x00002209
  1631. #define REG_A4XX_UNKNOWN_22D7 0x000022d7
  1632. #define REG_A4XX_UNKNOWN_2381 0x00002381
  1633. #define REG_A4XX_UNKNOWN_23A0 0x000023a0
  1634. #define REG_A4XX_TEX_SAMP_0 0x00000000
  1635. #define A4XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
  1636. #define A4XX_TEX_SAMP_0_XY_MAG__SHIFT 1
  1637. static inline uint32_t A4XX_TEX_SAMP_0_XY_MAG(enum a4xx_tex_filter val)
  1638. {
  1639. return ((val) << A4XX_TEX_SAMP_0_XY_MAG__SHIFT) & A4XX_TEX_SAMP_0_XY_MAG__MASK;
  1640. }
  1641. #define A4XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
  1642. #define A4XX_TEX_SAMP_0_XY_MIN__SHIFT 3
  1643. static inline uint32_t A4XX_TEX_SAMP_0_XY_MIN(enum a4xx_tex_filter val)
  1644. {
  1645. return ((val) << A4XX_TEX_SAMP_0_XY_MIN__SHIFT) & A4XX_TEX_SAMP_0_XY_MIN__MASK;
  1646. }
  1647. #define A4XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
  1648. #define A4XX_TEX_SAMP_0_WRAP_S__SHIFT 5
  1649. static inline uint32_t A4XX_TEX_SAMP_0_WRAP_S(enum a4xx_tex_clamp val)
  1650. {
  1651. return ((val) << A4XX_TEX_SAMP_0_WRAP_S__SHIFT) & A4XX_TEX_SAMP_0_WRAP_S__MASK;
  1652. }
  1653. #define A4XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
  1654. #define A4XX_TEX_SAMP_0_WRAP_T__SHIFT 8
  1655. static inline uint32_t A4XX_TEX_SAMP_0_WRAP_T(enum a4xx_tex_clamp val)
  1656. {
  1657. return ((val) << A4XX_TEX_SAMP_0_WRAP_T__SHIFT) & A4XX_TEX_SAMP_0_WRAP_T__MASK;
  1658. }
  1659. #define A4XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
  1660. #define A4XX_TEX_SAMP_0_WRAP_R__SHIFT 11
  1661. static inline uint32_t A4XX_TEX_SAMP_0_WRAP_R(enum a4xx_tex_clamp val)
  1662. {
  1663. return ((val) << A4XX_TEX_SAMP_0_WRAP_R__SHIFT) & A4XX_TEX_SAMP_0_WRAP_R__MASK;
  1664. }
  1665. #define REG_A4XX_TEX_SAMP_1 0x00000001
  1666. #define A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
  1667. #define A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
  1668. static inline uint32_t A4XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
  1669. {
  1670. return ((val) << A4XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A4XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
  1671. }
  1672. #define A4XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
  1673. #define A4XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
  1674. static inline uint32_t A4XX_TEX_SAMP_1_MAX_LOD(float val)
  1675. {
  1676. return ((((uint32_t)(val * 64.0))) << A4XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A4XX_TEX_SAMP_1_MAX_LOD__MASK;
  1677. }
  1678. #define A4XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
  1679. #define A4XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
  1680. static inline uint32_t A4XX_TEX_SAMP_1_MIN_LOD(float val)
  1681. {
  1682. return ((((uint32_t)(val * 64.0))) << A4XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A4XX_TEX_SAMP_1_MIN_LOD__MASK;
  1683. }
  1684. #define REG_A4XX_TEX_CONST_0 0x00000000
  1685. #define A4XX_TEX_CONST_0_TILED 0x00000001
  1686. #define A4XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
  1687. #define A4XX_TEX_CONST_0_SWIZ_X__SHIFT 4
  1688. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_X(enum a4xx_tex_swiz val)
  1689. {
  1690. return ((val) << A4XX_TEX_CONST_0_SWIZ_X__SHIFT) & A4XX_TEX_CONST_0_SWIZ_X__MASK;
  1691. }
  1692. #define A4XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
  1693. #define A4XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
  1694. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Y(enum a4xx_tex_swiz val)
  1695. {
  1696. return ((val) << A4XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Y__MASK;
  1697. }
  1698. #define A4XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
  1699. #define A4XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
  1700. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_Z(enum a4xx_tex_swiz val)
  1701. {
  1702. return ((val) << A4XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A4XX_TEX_CONST_0_SWIZ_Z__MASK;
  1703. }
  1704. #define A4XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
  1705. #define A4XX_TEX_CONST_0_SWIZ_W__SHIFT 13
  1706. static inline uint32_t A4XX_TEX_CONST_0_SWIZ_W(enum a4xx_tex_swiz val)
  1707. {
  1708. return ((val) << A4XX_TEX_CONST_0_SWIZ_W__SHIFT) & A4XX_TEX_CONST_0_SWIZ_W__MASK;
  1709. }
  1710. #define A4XX_TEX_CONST_0_FMT__MASK 0x1fc00000
  1711. #define A4XX_TEX_CONST_0_FMT__SHIFT 22
  1712. static inline uint32_t A4XX_TEX_CONST_0_FMT(enum a4xx_tex_fmt val)
  1713. {
  1714. return ((val) << A4XX_TEX_CONST_0_FMT__SHIFT) & A4XX_TEX_CONST_0_FMT__MASK;
  1715. }
  1716. #define A4XX_TEX_CONST_0_TYPE__MASK 0x60000000
  1717. #define A4XX_TEX_CONST_0_TYPE__SHIFT 29
  1718. static inline uint32_t A4XX_TEX_CONST_0_TYPE(enum a4xx_tex_type val)
  1719. {
  1720. return ((val) << A4XX_TEX_CONST_0_TYPE__SHIFT) & A4XX_TEX_CONST_0_TYPE__MASK;
  1721. }
  1722. #define REG_A4XX_TEX_CONST_1 0x00000001
  1723. #define A4XX_TEX_CONST_1_HEIGHT__MASK 0x00007fff
  1724. #define A4XX_TEX_CONST_1_HEIGHT__SHIFT 0
  1725. static inline uint32_t A4XX_TEX_CONST_1_HEIGHT(uint32_t val)
  1726. {
  1727. return ((val) << A4XX_TEX_CONST_1_HEIGHT__SHIFT) & A4XX_TEX_CONST_1_HEIGHT__MASK;
  1728. }
  1729. #define A4XX_TEX_CONST_1_WIDTH__MASK 0x1fff8000
  1730. #define A4XX_TEX_CONST_1_WIDTH__SHIFT 15
  1731. static inline uint32_t A4XX_TEX_CONST_1_WIDTH(uint32_t val)
  1732. {
  1733. return ((val) << A4XX_TEX_CONST_1_WIDTH__SHIFT) & A4XX_TEX_CONST_1_WIDTH__MASK;
  1734. }
  1735. #define REG_A4XX_TEX_CONST_2 0x00000002
  1736. #define A4XX_TEX_CONST_2_PITCH__MASK 0x3ffffe00
  1737. #define A4XX_TEX_CONST_2_PITCH__SHIFT 9
  1738. static inline uint32_t A4XX_TEX_CONST_2_PITCH(uint32_t val)
  1739. {
  1740. return ((val) << A4XX_TEX_CONST_2_PITCH__SHIFT) & A4XX_TEX_CONST_2_PITCH__MASK;
  1741. }
  1742. #define A4XX_TEX_CONST_2_SWAP__MASK 0xc0000000
  1743. #define A4XX_TEX_CONST_2_SWAP__SHIFT 30
  1744. static inline uint32_t A4XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
  1745. {
  1746. return ((val) << A4XX_TEX_CONST_2_SWAP__SHIFT) & A4XX_TEX_CONST_2_SWAP__MASK;
  1747. }
  1748. #define REG_A4XX_TEX_CONST_3 0x00000003
  1749. #define A4XX_TEX_CONST_3_LAYERSZ__MASK 0x0000000f
  1750. #define A4XX_TEX_CONST_3_LAYERSZ__SHIFT 0
  1751. static inline uint32_t A4XX_TEX_CONST_3_LAYERSZ(uint32_t val)
  1752. {
  1753. return ((val >> 12) << A4XX_TEX_CONST_3_LAYERSZ__SHIFT) & A4XX_TEX_CONST_3_LAYERSZ__MASK;
  1754. }
  1755. #define REG_A4XX_TEX_CONST_4 0x00000004
  1756. #define A4XX_TEX_CONST_4_BASE__MASK 0xffffffff
  1757. #define A4XX_TEX_CONST_4_BASE__SHIFT 0
  1758. static inline uint32_t A4XX_TEX_CONST_4_BASE(uint32_t val)
  1759. {
  1760. return ((val) << A4XX_TEX_CONST_4_BASE__SHIFT) & A4XX_TEX_CONST_4_BASE__MASK;
  1761. }
  1762. #define REG_A4XX_TEX_CONST_5 0x00000005
  1763. #define REG_A4XX_TEX_CONST_6 0x00000006
  1764. #define REG_A4XX_TEX_CONST_7 0x00000007
  1765. #endif /* A4XX_XML */