imx-tve.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731
  1. /*
  2. * i.MX drm driver - Television Encoder (TVEv2)
  3. *
  4. * Copyright (C) 2013 Philipp Zabel, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/clk-provider.h>
  17. #include <linux/component.h>
  18. #include <linux/module.h>
  19. #include <linux/i2c.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/videodev2.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_fb_helper.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include <video/imx-ipu-v3.h>
  28. #include "imx-drm.h"
  29. #define TVE_COM_CONF_REG 0x00
  30. #define TVE_TVDAC0_CONT_REG 0x28
  31. #define TVE_TVDAC1_CONT_REG 0x2c
  32. #define TVE_TVDAC2_CONT_REG 0x30
  33. #define TVE_CD_CONT_REG 0x34
  34. #define TVE_INT_CONT_REG 0x64
  35. #define TVE_STAT_REG 0x68
  36. #define TVE_TST_MODE_REG 0x6c
  37. #define TVE_MV_CONT_REG 0xdc
  38. /* TVE_COM_CONF_REG */
  39. #define TVE_SYNC_CH_2_EN BIT(22)
  40. #define TVE_SYNC_CH_1_EN BIT(21)
  41. #define TVE_SYNC_CH_0_EN BIT(20)
  42. #define TVE_TV_OUT_MODE_MASK (0x7 << 12)
  43. #define TVE_TV_OUT_DISABLE (0x0 << 12)
  44. #define TVE_TV_OUT_CVBS_0 (0x1 << 12)
  45. #define TVE_TV_OUT_CVBS_2 (0x2 << 12)
  46. #define TVE_TV_OUT_CVBS_0_2 (0x3 << 12)
  47. #define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12)
  48. #define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12)
  49. #define TVE_TV_OUT_YPBPR (0x6 << 12)
  50. #define TVE_TV_OUT_RGB (0x7 << 12)
  51. #define TVE_TV_STAND_MASK (0xf << 8)
  52. #define TVE_TV_STAND_HD_1080P30 (0xc << 8)
  53. #define TVE_P2I_CONV_EN BIT(7)
  54. #define TVE_INP_VIDEO_FORM BIT(6)
  55. #define TVE_INP_YCBCR_422 (0x0 << 6)
  56. #define TVE_INP_YCBCR_444 (0x1 << 6)
  57. #define TVE_DATA_SOURCE_MASK (0x3 << 4)
  58. #define TVE_DATA_SOURCE_BUS1 (0x0 << 4)
  59. #define TVE_DATA_SOURCE_BUS2 (0x1 << 4)
  60. #define TVE_DATA_SOURCE_EXT (0x2 << 4)
  61. #define TVE_DATA_SOURCE_TESTGEN (0x3 << 4)
  62. #define TVE_IPU_CLK_EN_OFS 3
  63. #define TVE_IPU_CLK_EN BIT(3)
  64. #define TVE_DAC_SAMP_RATE_OFS 1
  65. #define TVE_DAC_SAMP_RATE_WIDTH 2
  66. #define TVE_DAC_SAMP_RATE_MASK (0x3 << 1)
  67. #define TVE_DAC_FULL_RATE (0x0 << 1)
  68. #define TVE_DAC_DIV2_RATE (0x1 << 1)
  69. #define TVE_DAC_DIV4_RATE (0x2 << 1)
  70. #define TVE_EN BIT(0)
  71. /* TVE_TVDACx_CONT_REG */
  72. #define TVE_TVDAC_GAIN_MASK (0x3f << 0)
  73. /* TVE_CD_CONT_REG */
  74. #define TVE_CD_CH_2_SM_EN BIT(22)
  75. #define TVE_CD_CH_1_SM_EN BIT(21)
  76. #define TVE_CD_CH_0_SM_EN BIT(20)
  77. #define TVE_CD_CH_2_LM_EN BIT(18)
  78. #define TVE_CD_CH_1_LM_EN BIT(17)
  79. #define TVE_CD_CH_0_LM_EN BIT(16)
  80. #define TVE_CD_CH_2_REF_LVL BIT(10)
  81. #define TVE_CD_CH_1_REF_LVL BIT(9)
  82. #define TVE_CD_CH_0_REF_LVL BIT(8)
  83. #define TVE_CD_EN BIT(0)
  84. /* TVE_INT_CONT_REG */
  85. #define TVE_FRAME_END_IEN BIT(13)
  86. #define TVE_CD_MON_END_IEN BIT(2)
  87. #define TVE_CD_SM_IEN BIT(1)
  88. #define TVE_CD_LM_IEN BIT(0)
  89. /* TVE_TST_MODE_REG */
  90. #define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0)
  91. #define con_to_tve(x) container_of(x, struct imx_tve, connector)
  92. #define enc_to_tve(x) container_of(x, struct imx_tve, encoder)
  93. enum {
  94. TVE_MODE_TVOUT,
  95. TVE_MODE_VGA,
  96. };
  97. struct imx_tve {
  98. struct drm_connector connector;
  99. struct drm_encoder encoder;
  100. struct device *dev;
  101. spinlock_t lock; /* register lock */
  102. bool enabled;
  103. int mode;
  104. struct regmap *regmap;
  105. struct regulator *dac_reg;
  106. struct i2c_adapter *ddc;
  107. struct clk *clk;
  108. struct clk *di_sel_clk;
  109. struct clk_hw clk_hw_di;
  110. struct clk *di_clk;
  111. int vsync_pin;
  112. int hsync_pin;
  113. };
  114. static void tve_lock(void *__tve)
  115. __acquires(&tve->lock)
  116. {
  117. struct imx_tve *tve = __tve;
  118. spin_lock(&tve->lock);
  119. }
  120. static void tve_unlock(void *__tve)
  121. __releases(&tve->lock)
  122. {
  123. struct imx_tve *tve = __tve;
  124. spin_unlock(&tve->lock);
  125. }
  126. static void tve_enable(struct imx_tve *tve)
  127. {
  128. int ret;
  129. if (!tve->enabled) {
  130. tve->enabled = true;
  131. clk_prepare_enable(tve->clk);
  132. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  133. TVE_IPU_CLK_EN | TVE_EN,
  134. TVE_IPU_CLK_EN | TVE_EN);
  135. }
  136. /* clear interrupt status register */
  137. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  138. /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */
  139. if (tve->mode == TVE_MODE_VGA)
  140. regmap_write(tve->regmap, TVE_INT_CONT_REG, 0);
  141. else
  142. regmap_write(tve->regmap, TVE_INT_CONT_REG,
  143. TVE_CD_SM_IEN |
  144. TVE_CD_LM_IEN |
  145. TVE_CD_MON_END_IEN);
  146. }
  147. static void tve_disable(struct imx_tve *tve)
  148. {
  149. int ret;
  150. if (tve->enabled) {
  151. tve->enabled = false;
  152. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  153. TVE_IPU_CLK_EN | TVE_EN, 0);
  154. clk_disable_unprepare(tve->clk);
  155. }
  156. }
  157. static int tve_setup_tvout(struct imx_tve *tve)
  158. {
  159. return -ENOTSUPP;
  160. }
  161. static int tve_setup_vga(struct imx_tve *tve)
  162. {
  163. unsigned int mask;
  164. unsigned int val;
  165. int ret;
  166. /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */
  167. ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG,
  168. TVE_TVDAC_GAIN_MASK, 0x0a);
  169. ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG,
  170. TVE_TVDAC_GAIN_MASK, 0x0a);
  171. ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG,
  172. TVE_TVDAC_GAIN_MASK, 0x0a);
  173. /* set configuration register */
  174. mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM;
  175. val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444;
  176. mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN;
  177. val |= TVE_TV_STAND_HD_1080P30 | 0;
  178. mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN;
  179. val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN;
  180. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val);
  181. if (ret < 0) {
  182. dev_err(tve->dev, "failed to set configuration: %d\n", ret);
  183. return ret;
  184. }
  185. /* set test mode (as documented) */
  186. ret = regmap_update_bits(tve->regmap, TVE_TST_MODE_REG,
  187. TVE_TVDAC_TEST_MODE_MASK, 1);
  188. return 0;
  189. }
  190. static enum drm_connector_status imx_tve_connector_detect(
  191. struct drm_connector *connector, bool force)
  192. {
  193. return connector_status_connected;
  194. }
  195. static int imx_tve_connector_get_modes(struct drm_connector *connector)
  196. {
  197. struct imx_tve *tve = con_to_tve(connector);
  198. struct edid *edid;
  199. int ret = 0;
  200. if (!tve->ddc)
  201. return 0;
  202. edid = drm_get_edid(connector, tve->ddc);
  203. if (edid) {
  204. drm_mode_connector_update_edid_property(connector, edid);
  205. ret = drm_add_edid_modes(connector, edid);
  206. kfree(edid);
  207. }
  208. return ret;
  209. }
  210. static int imx_tve_connector_mode_valid(struct drm_connector *connector,
  211. struct drm_display_mode *mode)
  212. {
  213. struct imx_tve *tve = con_to_tve(connector);
  214. unsigned long rate;
  215. /* pixel clock with 2x oversampling */
  216. rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000;
  217. if (rate == mode->clock)
  218. return MODE_OK;
  219. /* pixel clock without oversampling */
  220. rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000;
  221. if (rate == mode->clock)
  222. return MODE_OK;
  223. dev_warn(tve->dev, "ignoring mode %dx%d\n",
  224. mode->hdisplay, mode->vdisplay);
  225. return MODE_BAD;
  226. }
  227. static struct drm_encoder *imx_tve_connector_best_encoder(
  228. struct drm_connector *connector)
  229. {
  230. struct imx_tve *tve = con_to_tve(connector);
  231. return &tve->encoder;
  232. }
  233. static void imx_tve_encoder_dpms(struct drm_encoder *encoder, int mode)
  234. {
  235. struct imx_tve *tve = enc_to_tve(encoder);
  236. int ret;
  237. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  238. TVE_TV_OUT_MODE_MASK, TVE_TV_OUT_DISABLE);
  239. if (ret < 0)
  240. dev_err(tve->dev, "failed to disable TVOUT: %d\n", ret);
  241. }
  242. static bool imx_tve_encoder_mode_fixup(struct drm_encoder *encoder,
  243. const struct drm_display_mode *mode,
  244. struct drm_display_mode *adjusted_mode)
  245. {
  246. return true;
  247. }
  248. static void imx_tve_encoder_prepare(struct drm_encoder *encoder)
  249. {
  250. struct imx_tve *tve = enc_to_tve(encoder);
  251. tve_disable(tve);
  252. switch (tve->mode) {
  253. case TVE_MODE_VGA:
  254. imx_drm_panel_format_pins(encoder, IPU_PIX_FMT_GBR24,
  255. tve->hsync_pin, tve->vsync_pin);
  256. break;
  257. case TVE_MODE_TVOUT:
  258. imx_drm_panel_format(encoder, V4L2_PIX_FMT_YUV444);
  259. break;
  260. }
  261. }
  262. static void imx_tve_encoder_mode_set(struct drm_encoder *encoder,
  263. struct drm_display_mode *mode,
  264. struct drm_display_mode *adjusted_mode)
  265. {
  266. struct imx_tve *tve = enc_to_tve(encoder);
  267. unsigned long rounded_rate;
  268. unsigned long rate;
  269. int div = 1;
  270. int ret;
  271. /*
  272. * FIXME
  273. * we should try 4k * mode->clock first,
  274. * and enable 4x oversampling for lower resolutions
  275. */
  276. rate = 2000UL * mode->clock;
  277. clk_set_rate(tve->clk, rate);
  278. rounded_rate = clk_get_rate(tve->clk);
  279. if (rounded_rate >= rate)
  280. div = 2;
  281. clk_set_rate(tve->di_clk, rounded_rate / div);
  282. ret = clk_set_parent(tve->di_sel_clk, tve->di_clk);
  283. if (ret < 0) {
  284. dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n",
  285. ret);
  286. }
  287. if (tve->mode == TVE_MODE_VGA)
  288. tve_setup_vga(tve);
  289. else
  290. tve_setup_tvout(tve);
  291. }
  292. static void imx_tve_encoder_commit(struct drm_encoder *encoder)
  293. {
  294. struct imx_tve *tve = enc_to_tve(encoder);
  295. tve_enable(tve);
  296. }
  297. static void imx_tve_encoder_disable(struct drm_encoder *encoder)
  298. {
  299. struct imx_tve *tve = enc_to_tve(encoder);
  300. tve_disable(tve);
  301. }
  302. static struct drm_connector_funcs imx_tve_connector_funcs = {
  303. .dpms = drm_helper_connector_dpms,
  304. .fill_modes = drm_helper_probe_single_connector_modes,
  305. .detect = imx_tve_connector_detect,
  306. .destroy = imx_drm_connector_destroy,
  307. };
  308. static struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = {
  309. .get_modes = imx_tve_connector_get_modes,
  310. .best_encoder = imx_tve_connector_best_encoder,
  311. .mode_valid = imx_tve_connector_mode_valid,
  312. };
  313. static struct drm_encoder_funcs imx_tve_encoder_funcs = {
  314. .destroy = imx_drm_encoder_destroy,
  315. };
  316. static struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = {
  317. .dpms = imx_tve_encoder_dpms,
  318. .mode_fixup = imx_tve_encoder_mode_fixup,
  319. .prepare = imx_tve_encoder_prepare,
  320. .mode_set = imx_tve_encoder_mode_set,
  321. .commit = imx_tve_encoder_commit,
  322. .disable = imx_tve_encoder_disable,
  323. };
  324. static irqreturn_t imx_tve_irq_handler(int irq, void *data)
  325. {
  326. struct imx_tve *tve = data;
  327. unsigned int val;
  328. regmap_read(tve->regmap, TVE_STAT_REG, &val);
  329. /* clear interrupt status register */
  330. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  331. return IRQ_HANDLED;
  332. }
  333. static unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw,
  334. unsigned long parent_rate)
  335. {
  336. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  337. unsigned int val;
  338. int ret;
  339. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  340. if (ret < 0)
  341. return 0;
  342. switch (val & TVE_DAC_SAMP_RATE_MASK) {
  343. case TVE_DAC_DIV4_RATE:
  344. return parent_rate / 4;
  345. case TVE_DAC_DIV2_RATE:
  346. return parent_rate / 2;
  347. case TVE_DAC_FULL_RATE:
  348. default:
  349. return parent_rate;
  350. }
  351. return 0;
  352. }
  353. static long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate,
  354. unsigned long *prate)
  355. {
  356. unsigned long div;
  357. div = *prate / rate;
  358. if (div >= 4)
  359. return *prate / 4;
  360. else if (div >= 2)
  361. return *prate / 2;
  362. return *prate;
  363. }
  364. static int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate,
  365. unsigned long parent_rate)
  366. {
  367. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  368. unsigned long div;
  369. u32 val;
  370. int ret;
  371. div = parent_rate / rate;
  372. if (div >= 4)
  373. val = TVE_DAC_DIV4_RATE;
  374. else if (div >= 2)
  375. val = TVE_DAC_DIV2_RATE;
  376. else
  377. val = TVE_DAC_FULL_RATE;
  378. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  379. TVE_DAC_SAMP_RATE_MASK, val);
  380. if (ret < 0) {
  381. dev_err(tve->dev, "failed to set divider: %d\n", ret);
  382. return ret;
  383. }
  384. return 0;
  385. }
  386. static struct clk_ops clk_tve_di_ops = {
  387. .round_rate = clk_tve_di_round_rate,
  388. .set_rate = clk_tve_di_set_rate,
  389. .recalc_rate = clk_tve_di_recalc_rate,
  390. };
  391. static int tve_clk_init(struct imx_tve *tve, void __iomem *base)
  392. {
  393. const char *tve_di_parent[1];
  394. struct clk_init_data init = {
  395. .name = "tve_di",
  396. .ops = &clk_tve_di_ops,
  397. .num_parents = 1,
  398. .flags = 0,
  399. };
  400. tve_di_parent[0] = __clk_get_name(tve->clk);
  401. init.parent_names = (const char **)&tve_di_parent;
  402. tve->clk_hw_di.init = &init;
  403. tve->di_clk = clk_register(tve->dev, &tve->clk_hw_di);
  404. if (IS_ERR(tve->di_clk)) {
  405. dev_err(tve->dev, "failed to register TVE output clock: %ld\n",
  406. PTR_ERR(tve->di_clk));
  407. return PTR_ERR(tve->di_clk);
  408. }
  409. return 0;
  410. }
  411. static int imx_tve_register(struct drm_device *drm, struct imx_tve *tve)
  412. {
  413. int encoder_type;
  414. int ret;
  415. encoder_type = tve->mode == TVE_MODE_VGA ?
  416. DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC;
  417. ret = imx_drm_encoder_parse_of(drm, &tve->encoder,
  418. tve->dev->of_node);
  419. if (ret)
  420. return ret;
  421. drm_encoder_helper_add(&tve->encoder, &imx_tve_encoder_helper_funcs);
  422. drm_encoder_init(drm, &tve->encoder, &imx_tve_encoder_funcs,
  423. encoder_type);
  424. drm_connector_helper_add(&tve->connector,
  425. &imx_tve_connector_helper_funcs);
  426. drm_connector_init(drm, &tve->connector, &imx_tve_connector_funcs,
  427. DRM_MODE_CONNECTOR_VGA);
  428. drm_mode_connector_attach_encoder(&tve->connector, &tve->encoder);
  429. return 0;
  430. }
  431. static bool imx_tve_readable_reg(struct device *dev, unsigned int reg)
  432. {
  433. return (reg % 4 == 0) && (reg <= 0xdc);
  434. }
  435. static struct regmap_config tve_regmap_config = {
  436. .reg_bits = 32,
  437. .val_bits = 32,
  438. .reg_stride = 4,
  439. .readable_reg = imx_tve_readable_reg,
  440. .lock = tve_lock,
  441. .unlock = tve_unlock,
  442. .max_register = 0xdc,
  443. };
  444. static const char * const imx_tve_modes[] = {
  445. [TVE_MODE_TVOUT] = "tvout",
  446. [TVE_MODE_VGA] = "vga",
  447. };
  448. static const int of_get_tve_mode(struct device_node *np)
  449. {
  450. const char *bm;
  451. int ret, i;
  452. ret = of_property_read_string(np, "fsl,tve-mode", &bm);
  453. if (ret < 0)
  454. return ret;
  455. for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++)
  456. if (!strcasecmp(bm, imx_tve_modes[i]))
  457. return i;
  458. return -EINVAL;
  459. }
  460. static int imx_tve_bind(struct device *dev, struct device *master, void *data)
  461. {
  462. struct platform_device *pdev = to_platform_device(dev);
  463. struct drm_device *drm = data;
  464. struct device_node *np = dev->of_node;
  465. struct device_node *ddc_node;
  466. struct imx_tve *tve;
  467. struct resource *res;
  468. void __iomem *base;
  469. unsigned int val;
  470. int irq;
  471. int ret;
  472. tve = devm_kzalloc(dev, sizeof(*tve), GFP_KERNEL);
  473. if (!tve)
  474. return -ENOMEM;
  475. tve->dev = dev;
  476. spin_lock_init(&tve->lock);
  477. ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
  478. if (ddc_node) {
  479. tve->ddc = of_find_i2c_adapter_by_node(ddc_node);
  480. of_node_put(ddc_node);
  481. }
  482. tve->mode = of_get_tve_mode(np);
  483. if (tve->mode != TVE_MODE_VGA) {
  484. dev_err(dev, "only VGA mode supported, currently\n");
  485. return -EINVAL;
  486. }
  487. if (tve->mode == TVE_MODE_VGA) {
  488. ret = of_property_read_u32(np, "fsl,hsync-pin",
  489. &tve->hsync_pin);
  490. if (ret < 0) {
  491. dev_err(dev, "failed to get vsync pin\n");
  492. return ret;
  493. }
  494. ret |= of_property_read_u32(np, "fsl,vsync-pin",
  495. &tve->vsync_pin);
  496. if (ret < 0) {
  497. dev_err(dev, "failed to get vsync pin\n");
  498. return ret;
  499. }
  500. }
  501. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  502. base = devm_ioremap_resource(dev, res);
  503. if (IS_ERR(base))
  504. return PTR_ERR(base);
  505. tve_regmap_config.lock_arg = tve;
  506. tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base,
  507. &tve_regmap_config);
  508. if (IS_ERR(tve->regmap)) {
  509. dev_err(dev, "failed to init regmap: %ld\n",
  510. PTR_ERR(tve->regmap));
  511. return PTR_ERR(tve->regmap);
  512. }
  513. irq = platform_get_irq(pdev, 0);
  514. if (irq < 0) {
  515. dev_err(dev, "failed to get irq\n");
  516. return irq;
  517. }
  518. ret = devm_request_threaded_irq(dev, irq, NULL,
  519. imx_tve_irq_handler, IRQF_ONESHOT,
  520. "imx-tve", tve);
  521. if (ret < 0) {
  522. dev_err(dev, "failed to request irq: %d\n", ret);
  523. return ret;
  524. }
  525. tve->dac_reg = devm_regulator_get(dev, "dac");
  526. if (!IS_ERR(tve->dac_reg)) {
  527. regulator_set_voltage(tve->dac_reg, 2750000, 2750000);
  528. ret = regulator_enable(tve->dac_reg);
  529. if (ret)
  530. return ret;
  531. }
  532. tve->clk = devm_clk_get(dev, "tve");
  533. if (IS_ERR(tve->clk)) {
  534. dev_err(dev, "failed to get high speed tve clock: %ld\n",
  535. PTR_ERR(tve->clk));
  536. return PTR_ERR(tve->clk);
  537. }
  538. /* this is the IPU DI clock input selector, can be parented to tve_di */
  539. tve->di_sel_clk = devm_clk_get(dev, "di_sel");
  540. if (IS_ERR(tve->di_sel_clk)) {
  541. dev_err(dev, "failed to get ipu di mux clock: %ld\n",
  542. PTR_ERR(tve->di_sel_clk));
  543. return PTR_ERR(tve->di_sel_clk);
  544. }
  545. ret = tve_clk_init(tve, base);
  546. if (ret < 0)
  547. return ret;
  548. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  549. if (ret < 0) {
  550. dev_err(dev, "failed to read configuration register: %d\n",
  551. ret);
  552. return ret;
  553. }
  554. if (val != 0x00100000) {
  555. dev_err(dev, "configuration register default value indicates this is not a TVEv2\n");
  556. return -ENODEV;
  557. }
  558. /* disable cable detection for VGA mode */
  559. ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0);
  560. ret = imx_tve_register(drm, tve);
  561. if (ret)
  562. return ret;
  563. dev_set_drvdata(dev, tve);
  564. return 0;
  565. }
  566. static void imx_tve_unbind(struct device *dev, struct device *master,
  567. void *data)
  568. {
  569. struct imx_tve *tve = dev_get_drvdata(dev);
  570. tve->connector.funcs->destroy(&tve->connector);
  571. tve->encoder.funcs->destroy(&tve->encoder);
  572. if (!IS_ERR(tve->dac_reg))
  573. regulator_disable(tve->dac_reg);
  574. }
  575. static const struct component_ops imx_tve_ops = {
  576. .bind = imx_tve_bind,
  577. .unbind = imx_tve_unbind,
  578. };
  579. static int imx_tve_probe(struct platform_device *pdev)
  580. {
  581. return component_add(&pdev->dev, &imx_tve_ops);
  582. }
  583. static int imx_tve_remove(struct platform_device *pdev)
  584. {
  585. component_del(&pdev->dev, &imx_tve_ops);
  586. return 0;
  587. }
  588. static const struct of_device_id imx_tve_dt_ids[] = {
  589. { .compatible = "fsl,imx53-tve", },
  590. { /* sentinel */ }
  591. };
  592. static struct platform_driver imx_tve_driver = {
  593. .probe = imx_tve_probe,
  594. .remove = imx_tve_remove,
  595. .driver = {
  596. .of_match_table = imx_tve_dt_ids,
  597. .name = "imx-tve",
  598. },
  599. };
  600. module_platform_driver(imx_tve_driver);
  601. MODULE_DESCRIPTION("i.MX Television Encoder driver");
  602. MODULE_AUTHOR("Philipp Zabel, Pengutronix");
  603. MODULE_LICENSE("GPL");
  604. MODULE_ALIAS("platform:imx-tve");