talitos.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  55. {
  56. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  57. talitos_ptr->eptr = upper_32_bits(dma_addr);
  58. }
  59. /*
  60. * map virtual single (contiguous) pointer to h/w descriptor pointer
  61. */
  62. static void map_single_talitos_ptr(struct device *dev,
  63. struct talitos_ptr *talitos_ptr,
  64. unsigned short len, void *data,
  65. unsigned char extent,
  66. enum dma_data_direction dir)
  67. {
  68. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  69. talitos_ptr->len = cpu_to_be16(len);
  70. to_talitos_ptr(talitos_ptr, dma_addr);
  71. talitos_ptr->j_extent = extent;
  72. }
  73. /*
  74. * unmap bus single (contiguous) h/w descriptor pointer
  75. */
  76. static void unmap_single_talitos_ptr(struct device *dev,
  77. struct talitos_ptr *talitos_ptr,
  78. enum dma_data_direction dir)
  79. {
  80. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  81. be16_to_cpu(talitos_ptr->len), dir);
  82. }
  83. static int reset_channel(struct device *dev, int ch)
  84. {
  85. struct talitos_private *priv = dev_get_drvdata(dev);
  86. unsigned int timeout = TALITOS_TIMEOUT;
  87. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  88. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  89. && --timeout)
  90. cpu_relax();
  91. if (timeout == 0) {
  92. dev_err(dev, "failed to reset channel %d\n", ch);
  93. return -EIO;
  94. }
  95. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  96. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  97. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  98. /* and ICCR writeback, if available */
  99. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  100. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  101. TALITOS_CCCR_LO_IWSE);
  102. return 0;
  103. }
  104. static int reset_device(struct device *dev)
  105. {
  106. struct talitos_private *priv = dev_get_drvdata(dev);
  107. unsigned int timeout = TALITOS_TIMEOUT;
  108. u32 mcr = TALITOS_MCR_SWR;
  109. setbits32(priv->reg + TALITOS_MCR, mcr);
  110. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  111. && --timeout)
  112. cpu_relax();
  113. if (priv->irq[1]) {
  114. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  115. setbits32(priv->reg + TALITOS_MCR, mcr);
  116. }
  117. if (timeout == 0) {
  118. dev_err(dev, "failed to reset device\n");
  119. return -EIO;
  120. }
  121. return 0;
  122. }
  123. /*
  124. * Reset and initialize the device
  125. */
  126. static int init_device(struct device *dev)
  127. {
  128. struct talitos_private *priv = dev_get_drvdata(dev);
  129. int ch, err;
  130. /*
  131. * Master reset
  132. * errata documentation: warning: certain SEC interrupts
  133. * are not fully cleared by writing the MCR:SWR bit,
  134. * set bit twice to completely reset
  135. */
  136. err = reset_device(dev);
  137. if (err)
  138. return err;
  139. err = reset_device(dev);
  140. if (err)
  141. return err;
  142. /* reset channels */
  143. for (ch = 0; ch < priv->num_channels; ch++) {
  144. err = reset_channel(dev, ch);
  145. if (err)
  146. return err;
  147. }
  148. /* enable channel done and error interrupts */
  149. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  150. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  151. /* disable integrity check error interrupts (use writeback instead) */
  152. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  153. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  154. TALITOS_MDEUICR_LO_ICE);
  155. return 0;
  156. }
  157. /**
  158. * talitos_submit - submits a descriptor to the device for processing
  159. * @dev: the SEC device to be used
  160. * @ch: the SEC device channel to be used
  161. * @desc: the descriptor to be processed by the device
  162. * @callback: whom to call when processing is complete
  163. * @context: a handle for use by caller (optional)
  164. *
  165. * desc must contain valid dma-mapped (bus physical) address pointers.
  166. * callback must check err and feedback in descriptor header
  167. * for device processing status.
  168. */
  169. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  170. void (*callback)(struct device *dev,
  171. struct talitos_desc *desc,
  172. void *context, int error),
  173. void *context)
  174. {
  175. struct talitos_private *priv = dev_get_drvdata(dev);
  176. struct talitos_request *request;
  177. unsigned long flags;
  178. int head;
  179. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  180. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  181. /* h/w fifo is full */
  182. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  183. return -EAGAIN;
  184. }
  185. head = priv->chan[ch].head;
  186. request = &priv->chan[ch].fifo[head];
  187. /* map descriptor and save caller data */
  188. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  189. DMA_BIDIRECTIONAL);
  190. request->callback = callback;
  191. request->context = context;
  192. /* increment fifo head */
  193. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  194. smp_wmb();
  195. request->desc = desc;
  196. /* GO! */
  197. wmb();
  198. out_be32(priv->chan[ch].reg + TALITOS_FF,
  199. upper_32_bits(request->dma_desc));
  200. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  201. lower_32_bits(request->dma_desc));
  202. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  203. return -EINPROGRESS;
  204. }
  205. EXPORT_SYMBOL(talitos_submit);
  206. /*
  207. * process what was done, notify callback of error if not
  208. */
  209. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  210. {
  211. struct talitos_private *priv = dev_get_drvdata(dev);
  212. struct talitos_request *request, saved_req;
  213. unsigned long flags;
  214. int tail, status;
  215. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  216. tail = priv->chan[ch].tail;
  217. while (priv->chan[ch].fifo[tail].desc) {
  218. request = &priv->chan[ch].fifo[tail];
  219. /* descriptors with their done bits set don't get the error */
  220. rmb();
  221. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  222. status = 0;
  223. else
  224. if (!error)
  225. break;
  226. else
  227. status = error;
  228. dma_unmap_single(dev, request->dma_desc,
  229. sizeof(struct talitos_desc),
  230. DMA_BIDIRECTIONAL);
  231. /* copy entries so we can call callback outside lock */
  232. saved_req.desc = request->desc;
  233. saved_req.callback = request->callback;
  234. saved_req.context = request->context;
  235. /* release request entry in fifo */
  236. smp_wmb();
  237. request->desc = NULL;
  238. /* increment fifo tail */
  239. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  240. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  241. atomic_dec(&priv->chan[ch].submit_count);
  242. saved_req.callback(dev, saved_req.desc, saved_req.context,
  243. status);
  244. /* channel may resume processing in single desc error case */
  245. if (error && !reset_ch && status == error)
  246. return;
  247. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  248. tail = priv->chan[ch].tail;
  249. }
  250. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  251. }
  252. /*
  253. * process completed requests for channels that have done status
  254. */
  255. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  256. static void talitos_done_##name(unsigned long data) \
  257. { \
  258. struct device *dev = (struct device *)data; \
  259. struct talitos_private *priv = dev_get_drvdata(dev); \
  260. unsigned long flags; \
  261. \
  262. if (ch_done_mask & 1) \
  263. flush_channel(dev, 0, 0, 0); \
  264. if (priv->num_channels == 1) \
  265. goto out; \
  266. if (ch_done_mask & (1 << 2)) \
  267. flush_channel(dev, 1, 0, 0); \
  268. if (ch_done_mask & (1 << 4)) \
  269. flush_channel(dev, 2, 0, 0); \
  270. if (ch_done_mask & (1 << 6)) \
  271. flush_channel(dev, 3, 0, 0); \
  272. \
  273. out: \
  274. /* At this point, all completed channels have been processed */ \
  275. /* Unmask done interrupts for channels completed later on. */ \
  276. spin_lock_irqsave(&priv->reg_lock, flags); \
  277. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  278. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  279. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  280. }
  281. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  282. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  283. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  284. /*
  285. * locate current (offending) descriptor
  286. */
  287. static u32 current_desc_hdr(struct device *dev, int ch)
  288. {
  289. struct talitos_private *priv = dev_get_drvdata(dev);
  290. int tail, iter;
  291. dma_addr_t cur_desc;
  292. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  293. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  294. if (!cur_desc) {
  295. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  296. return 0;
  297. }
  298. tail = priv->chan[ch].tail;
  299. iter = tail;
  300. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc) {
  301. iter = (iter + 1) & (priv->fifo_len - 1);
  302. if (iter == tail) {
  303. dev_err(dev, "couldn't locate current descriptor\n");
  304. return 0;
  305. }
  306. }
  307. return priv->chan[ch].fifo[iter].desc->hdr;
  308. }
  309. /*
  310. * user diagnostics; report root cause of error based on execution unit status
  311. */
  312. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  313. {
  314. struct talitos_private *priv = dev_get_drvdata(dev);
  315. int i;
  316. if (!desc_hdr)
  317. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  318. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  319. case DESC_HDR_SEL0_AFEU:
  320. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  321. in_be32(priv->reg + TALITOS_AFEUISR),
  322. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  323. break;
  324. case DESC_HDR_SEL0_DEU:
  325. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  326. in_be32(priv->reg + TALITOS_DEUISR),
  327. in_be32(priv->reg + TALITOS_DEUISR_LO));
  328. break;
  329. case DESC_HDR_SEL0_MDEUA:
  330. case DESC_HDR_SEL0_MDEUB:
  331. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  332. in_be32(priv->reg + TALITOS_MDEUISR),
  333. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  334. break;
  335. case DESC_HDR_SEL0_RNG:
  336. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  337. in_be32(priv->reg + TALITOS_RNGUISR),
  338. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  339. break;
  340. case DESC_HDR_SEL0_PKEU:
  341. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  342. in_be32(priv->reg + TALITOS_PKEUISR),
  343. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  344. break;
  345. case DESC_HDR_SEL0_AESU:
  346. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  347. in_be32(priv->reg + TALITOS_AESUISR),
  348. in_be32(priv->reg + TALITOS_AESUISR_LO));
  349. break;
  350. case DESC_HDR_SEL0_CRCU:
  351. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  352. in_be32(priv->reg + TALITOS_CRCUISR),
  353. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  354. break;
  355. case DESC_HDR_SEL0_KEU:
  356. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  357. in_be32(priv->reg + TALITOS_KEUISR),
  358. in_be32(priv->reg + TALITOS_KEUISR_LO));
  359. break;
  360. }
  361. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  362. case DESC_HDR_SEL1_MDEUA:
  363. case DESC_HDR_SEL1_MDEUB:
  364. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  365. in_be32(priv->reg + TALITOS_MDEUISR),
  366. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  367. break;
  368. case DESC_HDR_SEL1_CRCU:
  369. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  370. in_be32(priv->reg + TALITOS_CRCUISR),
  371. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  372. break;
  373. }
  374. for (i = 0; i < 8; i++)
  375. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  376. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  377. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  378. }
  379. /*
  380. * recover from error interrupts
  381. */
  382. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  383. {
  384. struct talitos_private *priv = dev_get_drvdata(dev);
  385. unsigned int timeout = TALITOS_TIMEOUT;
  386. int ch, error, reset_dev = 0, reset_ch = 0;
  387. u32 v, v_lo;
  388. for (ch = 0; ch < priv->num_channels; ch++) {
  389. /* skip channels without errors */
  390. if (!(isr & (1 << (ch * 2 + 1))))
  391. continue;
  392. error = -EINVAL;
  393. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  394. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  395. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  396. dev_err(dev, "double fetch fifo overflow error\n");
  397. error = -EAGAIN;
  398. reset_ch = 1;
  399. }
  400. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  401. /* h/w dropped descriptor */
  402. dev_err(dev, "single fetch fifo overflow error\n");
  403. error = -EAGAIN;
  404. }
  405. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  406. dev_err(dev, "master data transfer error\n");
  407. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  408. dev_err(dev, "s/g data length zero error\n");
  409. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  410. dev_err(dev, "fetch pointer zero error\n");
  411. if (v_lo & TALITOS_CCPSR_LO_IDH)
  412. dev_err(dev, "illegal descriptor header error\n");
  413. if (v_lo & TALITOS_CCPSR_LO_IEU)
  414. dev_err(dev, "invalid execution unit error\n");
  415. if (v_lo & TALITOS_CCPSR_LO_EU)
  416. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  417. if (v_lo & TALITOS_CCPSR_LO_GB)
  418. dev_err(dev, "gather boundary error\n");
  419. if (v_lo & TALITOS_CCPSR_LO_GRL)
  420. dev_err(dev, "gather return/length error\n");
  421. if (v_lo & TALITOS_CCPSR_LO_SB)
  422. dev_err(dev, "scatter boundary error\n");
  423. if (v_lo & TALITOS_CCPSR_LO_SRL)
  424. dev_err(dev, "scatter return/length error\n");
  425. flush_channel(dev, ch, error, reset_ch);
  426. if (reset_ch) {
  427. reset_channel(dev, ch);
  428. } else {
  429. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  430. TALITOS_CCCR_CONT);
  431. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  432. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  433. TALITOS_CCCR_CONT) && --timeout)
  434. cpu_relax();
  435. if (timeout == 0) {
  436. dev_err(dev, "failed to restart channel %d\n",
  437. ch);
  438. reset_dev = 1;
  439. }
  440. }
  441. }
  442. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  443. dev_err(dev, "done overflow, internal time out, or rngu error: "
  444. "ISR 0x%08x_%08x\n", isr, isr_lo);
  445. /* purge request queues */
  446. for (ch = 0; ch < priv->num_channels; ch++)
  447. flush_channel(dev, ch, -EIO, 1);
  448. /* reset and reinitialize the device */
  449. init_device(dev);
  450. }
  451. }
  452. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  453. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  454. { \
  455. struct device *dev = data; \
  456. struct talitos_private *priv = dev_get_drvdata(dev); \
  457. u32 isr, isr_lo; \
  458. unsigned long flags; \
  459. \
  460. spin_lock_irqsave(&priv->reg_lock, flags); \
  461. isr = in_be32(priv->reg + TALITOS_ISR); \
  462. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  463. /* Acknowledge interrupt */ \
  464. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  465. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  466. \
  467. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  468. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  469. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  470. } \
  471. else { \
  472. if (likely(isr & ch_done_mask)) { \
  473. /* mask further done interrupts. */ \
  474. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  475. /* done_task will unmask done interrupts at exit */ \
  476. tasklet_schedule(&priv->done_task[tlet]); \
  477. } \
  478. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  479. } \
  480. \
  481. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  482. IRQ_NONE; \
  483. }
  484. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  485. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  486. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  487. /*
  488. * hwrng
  489. */
  490. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  491. {
  492. struct device *dev = (struct device *)rng->priv;
  493. struct talitos_private *priv = dev_get_drvdata(dev);
  494. u32 ofl;
  495. int i;
  496. for (i = 0; i < 20; i++) {
  497. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  498. TALITOS_RNGUSR_LO_OFL;
  499. if (ofl || !wait)
  500. break;
  501. udelay(10);
  502. }
  503. return !!ofl;
  504. }
  505. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  506. {
  507. struct device *dev = (struct device *)rng->priv;
  508. struct talitos_private *priv = dev_get_drvdata(dev);
  509. /* rng fifo requires 64-bit accesses */
  510. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  511. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  512. return sizeof(u32);
  513. }
  514. static int talitos_rng_init(struct hwrng *rng)
  515. {
  516. struct device *dev = (struct device *)rng->priv;
  517. struct talitos_private *priv = dev_get_drvdata(dev);
  518. unsigned int timeout = TALITOS_TIMEOUT;
  519. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  520. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  521. && --timeout)
  522. cpu_relax();
  523. if (timeout == 0) {
  524. dev_err(dev, "failed to reset rng hw\n");
  525. return -ENODEV;
  526. }
  527. /* start generating */
  528. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  529. return 0;
  530. }
  531. static int talitos_register_rng(struct device *dev)
  532. {
  533. struct talitos_private *priv = dev_get_drvdata(dev);
  534. priv->rng.name = dev_driver_string(dev),
  535. priv->rng.init = talitos_rng_init,
  536. priv->rng.data_present = talitos_rng_data_present,
  537. priv->rng.data_read = talitos_rng_data_read,
  538. priv->rng.priv = (unsigned long)dev;
  539. return hwrng_register(&priv->rng);
  540. }
  541. static void talitos_unregister_rng(struct device *dev)
  542. {
  543. struct talitos_private *priv = dev_get_drvdata(dev);
  544. hwrng_unregister(&priv->rng);
  545. }
  546. /*
  547. * crypto alg
  548. */
  549. #define TALITOS_CRA_PRIORITY 3000
  550. #define TALITOS_MAX_KEY_SIZE 96
  551. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  552. #define MD5_BLOCK_SIZE 64
  553. struct talitos_ctx {
  554. struct device *dev;
  555. int ch;
  556. __be32 desc_hdr_template;
  557. u8 key[TALITOS_MAX_KEY_SIZE];
  558. u8 iv[TALITOS_MAX_IV_LENGTH];
  559. unsigned int keylen;
  560. unsigned int enckeylen;
  561. unsigned int authkeylen;
  562. unsigned int authsize;
  563. };
  564. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  565. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  566. struct talitos_ahash_req_ctx {
  567. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  568. unsigned int hw_context_size;
  569. u8 buf[HASH_MAX_BLOCK_SIZE];
  570. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  571. unsigned int swinit;
  572. unsigned int first;
  573. unsigned int last;
  574. unsigned int to_hash_later;
  575. u64 nbuf;
  576. struct scatterlist bufsl[2];
  577. struct scatterlist *psrc;
  578. };
  579. static int aead_setauthsize(struct crypto_aead *authenc,
  580. unsigned int authsize)
  581. {
  582. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  583. ctx->authsize = authsize;
  584. return 0;
  585. }
  586. static int aead_setkey(struct crypto_aead *authenc,
  587. const u8 *key, unsigned int keylen)
  588. {
  589. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  590. struct crypto_authenc_keys keys;
  591. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  592. goto badkey;
  593. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  594. goto badkey;
  595. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  596. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  597. ctx->keylen = keys.authkeylen + keys.enckeylen;
  598. ctx->enckeylen = keys.enckeylen;
  599. ctx->authkeylen = keys.authkeylen;
  600. return 0;
  601. badkey:
  602. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  603. return -EINVAL;
  604. }
  605. /*
  606. * talitos_edesc - s/w-extended descriptor
  607. * @assoc_nents: number of segments in associated data scatterlist
  608. * @src_nents: number of segments in input scatterlist
  609. * @dst_nents: number of segments in output scatterlist
  610. * @assoc_chained: whether assoc is chained or not
  611. * @src_chained: whether src is chained or not
  612. * @dst_chained: whether dst is chained or not
  613. * @iv_dma: dma address of iv for checking continuity and link table
  614. * @dma_len: length of dma mapped link_tbl space
  615. * @dma_link_tbl: bus physical address of link_tbl
  616. * @desc: h/w descriptor
  617. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  618. *
  619. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  620. * is greater than 1, an integrity check value is concatenated to the end
  621. * of link_tbl data
  622. */
  623. struct talitos_edesc {
  624. int assoc_nents;
  625. int src_nents;
  626. int dst_nents;
  627. bool assoc_chained;
  628. bool src_chained;
  629. bool dst_chained;
  630. dma_addr_t iv_dma;
  631. int dma_len;
  632. dma_addr_t dma_link_tbl;
  633. struct talitos_desc desc;
  634. struct talitos_ptr link_tbl[0];
  635. };
  636. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  637. unsigned int nents, enum dma_data_direction dir,
  638. bool chained)
  639. {
  640. if (unlikely(chained))
  641. while (sg) {
  642. dma_map_sg(dev, sg, 1, dir);
  643. sg = scatterwalk_sg_next(sg);
  644. }
  645. else
  646. dma_map_sg(dev, sg, nents, dir);
  647. return nents;
  648. }
  649. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  650. enum dma_data_direction dir)
  651. {
  652. while (sg) {
  653. dma_unmap_sg(dev, sg, 1, dir);
  654. sg = scatterwalk_sg_next(sg);
  655. }
  656. }
  657. static void talitos_sg_unmap(struct device *dev,
  658. struct talitos_edesc *edesc,
  659. struct scatterlist *src,
  660. struct scatterlist *dst)
  661. {
  662. unsigned int src_nents = edesc->src_nents ? : 1;
  663. unsigned int dst_nents = edesc->dst_nents ? : 1;
  664. if (src != dst) {
  665. if (edesc->src_chained)
  666. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  667. else
  668. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  669. if (dst) {
  670. if (edesc->dst_chained)
  671. talitos_unmap_sg_chain(dev, dst,
  672. DMA_FROM_DEVICE);
  673. else
  674. dma_unmap_sg(dev, dst, dst_nents,
  675. DMA_FROM_DEVICE);
  676. }
  677. } else
  678. if (edesc->src_chained)
  679. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  680. else
  681. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  682. }
  683. static void ipsec_esp_unmap(struct device *dev,
  684. struct talitos_edesc *edesc,
  685. struct aead_request *areq)
  686. {
  687. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  688. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  689. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  690. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  691. if (edesc->assoc_chained)
  692. talitos_unmap_sg_chain(dev, areq->assoc, DMA_TO_DEVICE);
  693. else if (areq->assoclen)
  694. /* assoc_nents counts also for IV in non-contiguous cases */
  695. dma_unmap_sg(dev, areq->assoc,
  696. edesc->assoc_nents ? edesc->assoc_nents - 1 : 1,
  697. DMA_TO_DEVICE);
  698. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  699. if (edesc->dma_len)
  700. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  701. DMA_BIDIRECTIONAL);
  702. }
  703. /*
  704. * ipsec_esp descriptor callbacks
  705. */
  706. static void ipsec_esp_encrypt_done(struct device *dev,
  707. struct talitos_desc *desc, void *context,
  708. int err)
  709. {
  710. struct aead_request *areq = context;
  711. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  712. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  713. struct talitos_edesc *edesc;
  714. struct scatterlist *sg;
  715. void *icvdata;
  716. edesc = container_of(desc, struct talitos_edesc, desc);
  717. ipsec_esp_unmap(dev, edesc, areq);
  718. /* copy the generated ICV to dst */
  719. if (edesc->dst_nents) {
  720. icvdata = &edesc->link_tbl[edesc->src_nents +
  721. edesc->dst_nents + 2 +
  722. edesc->assoc_nents];
  723. sg = sg_last(areq->dst, edesc->dst_nents);
  724. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  725. icvdata, ctx->authsize);
  726. }
  727. kfree(edesc);
  728. aead_request_complete(areq, err);
  729. }
  730. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  731. struct talitos_desc *desc,
  732. void *context, int err)
  733. {
  734. struct aead_request *req = context;
  735. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  736. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  737. struct talitos_edesc *edesc;
  738. struct scatterlist *sg;
  739. void *icvdata;
  740. edesc = container_of(desc, struct talitos_edesc, desc);
  741. ipsec_esp_unmap(dev, edesc, req);
  742. if (!err) {
  743. /* auth check */
  744. if (edesc->dma_len)
  745. icvdata = &edesc->link_tbl[edesc->src_nents +
  746. edesc->dst_nents + 2 +
  747. edesc->assoc_nents];
  748. else
  749. icvdata = &edesc->link_tbl[0];
  750. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  751. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  752. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  753. }
  754. kfree(edesc);
  755. aead_request_complete(req, err);
  756. }
  757. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  758. struct talitos_desc *desc,
  759. void *context, int err)
  760. {
  761. struct aead_request *req = context;
  762. struct talitos_edesc *edesc;
  763. edesc = container_of(desc, struct talitos_edesc, desc);
  764. ipsec_esp_unmap(dev, edesc, req);
  765. /* check ICV auth status */
  766. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  767. DESC_HDR_LO_ICCR1_PASS))
  768. err = -EBADMSG;
  769. kfree(edesc);
  770. aead_request_complete(req, err);
  771. }
  772. /*
  773. * convert scatterlist to SEC h/w link table format
  774. * stop at cryptlen bytes
  775. */
  776. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  777. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  778. {
  779. int n_sg = sg_count;
  780. while (n_sg--) {
  781. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  782. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  783. link_tbl_ptr->j_extent = 0;
  784. link_tbl_ptr++;
  785. cryptlen -= sg_dma_len(sg);
  786. sg = scatterwalk_sg_next(sg);
  787. }
  788. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  789. link_tbl_ptr--;
  790. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  791. /* Empty this entry, and move to previous one */
  792. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  793. link_tbl_ptr->len = 0;
  794. sg_count--;
  795. link_tbl_ptr--;
  796. }
  797. be16_add_cpu(&link_tbl_ptr->len, cryptlen);
  798. /* tag end of link table */
  799. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  800. return sg_count;
  801. }
  802. /*
  803. * fill in and submit ipsec_esp descriptor
  804. */
  805. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  806. u64 seq, void (*callback) (struct device *dev,
  807. struct talitos_desc *desc,
  808. void *context, int error))
  809. {
  810. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  811. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  812. struct device *dev = ctx->dev;
  813. struct talitos_desc *desc = &edesc->desc;
  814. unsigned int cryptlen = areq->cryptlen;
  815. unsigned int authsize = ctx->authsize;
  816. unsigned int ivsize = crypto_aead_ivsize(aead);
  817. int sg_count, ret;
  818. int sg_link_tbl_len;
  819. /* hmac key */
  820. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  821. 0, DMA_TO_DEVICE);
  822. /* hmac data */
  823. desc->ptr[1].len = cpu_to_be16(areq->assoclen + ivsize);
  824. if (edesc->assoc_nents) {
  825. int tbl_off = edesc->src_nents + edesc->dst_nents + 2;
  826. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  827. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  828. sizeof(struct talitos_ptr));
  829. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  830. /* assoc_nents - 1 entries for assoc, 1 for IV */
  831. sg_count = sg_to_link_tbl(areq->assoc, edesc->assoc_nents - 1,
  832. areq->assoclen, tbl_ptr);
  833. /* add IV to link table */
  834. tbl_ptr += sg_count - 1;
  835. tbl_ptr->j_extent = 0;
  836. tbl_ptr++;
  837. to_talitos_ptr(tbl_ptr, edesc->iv_dma);
  838. tbl_ptr->len = cpu_to_be16(ivsize);
  839. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  840. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  841. edesc->dma_len, DMA_BIDIRECTIONAL);
  842. } else {
  843. if (areq->assoclen)
  844. to_talitos_ptr(&desc->ptr[1],
  845. sg_dma_address(areq->assoc));
  846. else
  847. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  848. desc->ptr[1].j_extent = 0;
  849. }
  850. /* cipher iv */
  851. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma);
  852. desc->ptr[2].len = cpu_to_be16(ivsize);
  853. desc->ptr[2].j_extent = 0;
  854. /* Sync needed for the aead_givencrypt case */
  855. dma_sync_single_for_device(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  856. /* cipher key */
  857. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  858. (char *)&ctx->key + ctx->authkeylen, 0,
  859. DMA_TO_DEVICE);
  860. /*
  861. * cipher in
  862. * map and adjust cipher len to aead request cryptlen.
  863. * extent is bytes of HMAC postpended to ciphertext,
  864. * typically 12 for ipsec
  865. */
  866. desc->ptr[4].len = cpu_to_be16(cryptlen);
  867. desc->ptr[4].j_extent = authsize;
  868. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  869. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  870. : DMA_TO_DEVICE,
  871. edesc->src_chained);
  872. if (sg_count == 1) {
  873. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  874. } else {
  875. sg_link_tbl_len = cryptlen;
  876. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  877. sg_link_tbl_len = cryptlen + authsize;
  878. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  879. &edesc->link_tbl[0]);
  880. if (sg_count > 1) {
  881. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  882. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  883. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  884. edesc->dma_len,
  885. DMA_BIDIRECTIONAL);
  886. } else {
  887. /* Only one segment now, so no link tbl needed */
  888. to_talitos_ptr(&desc->ptr[4],
  889. sg_dma_address(areq->src));
  890. }
  891. }
  892. /* cipher out */
  893. desc->ptr[5].len = cpu_to_be16(cryptlen);
  894. desc->ptr[5].j_extent = authsize;
  895. if (areq->src != areq->dst)
  896. sg_count = talitos_map_sg(dev, areq->dst,
  897. edesc->dst_nents ? : 1,
  898. DMA_FROM_DEVICE, edesc->dst_chained);
  899. if (sg_count == 1) {
  900. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  901. } else {
  902. int tbl_off = edesc->src_nents + 1;
  903. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  904. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  905. tbl_off * sizeof(struct talitos_ptr));
  906. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  907. tbl_ptr);
  908. /* Add an entry to the link table for ICV data */
  909. tbl_ptr += sg_count - 1;
  910. tbl_ptr->j_extent = 0;
  911. tbl_ptr++;
  912. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  913. tbl_ptr->len = cpu_to_be16(authsize);
  914. /* icv data follows link tables */
  915. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  916. (tbl_off + edesc->dst_nents + 1 +
  917. edesc->assoc_nents) *
  918. sizeof(struct talitos_ptr));
  919. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  920. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  921. edesc->dma_len, DMA_BIDIRECTIONAL);
  922. }
  923. /* iv out */
  924. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  925. DMA_FROM_DEVICE);
  926. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  927. if (ret != -EINPROGRESS) {
  928. ipsec_esp_unmap(dev, edesc, areq);
  929. kfree(edesc);
  930. }
  931. return ret;
  932. }
  933. /*
  934. * derive number of elements in scatterlist
  935. */
  936. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  937. {
  938. struct scatterlist *sg = sg_list;
  939. int sg_nents = 0;
  940. *chained = false;
  941. while (nbytes > 0) {
  942. sg_nents++;
  943. nbytes -= sg->length;
  944. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  945. *chained = true;
  946. sg = scatterwalk_sg_next(sg);
  947. }
  948. return sg_nents;
  949. }
  950. /*
  951. * allocate and map the extended descriptor
  952. */
  953. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  954. struct scatterlist *assoc,
  955. struct scatterlist *src,
  956. struct scatterlist *dst,
  957. u8 *iv,
  958. unsigned int assoclen,
  959. unsigned int cryptlen,
  960. unsigned int authsize,
  961. unsigned int ivsize,
  962. int icv_stashing,
  963. u32 cryptoflags,
  964. bool encrypt)
  965. {
  966. struct talitos_edesc *edesc;
  967. int assoc_nents = 0, src_nents, dst_nents, alloc_len, dma_len;
  968. bool assoc_chained = false, src_chained = false, dst_chained = false;
  969. dma_addr_t iv_dma = 0;
  970. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  971. GFP_ATOMIC;
  972. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  973. dev_err(dev, "length exceeds h/w max limit\n");
  974. return ERR_PTR(-EINVAL);
  975. }
  976. if (ivsize)
  977. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  978. if (assoclen) {
  979. /*
  980. * Currently it is assumed that iv is provided whenever assoc
  981. * is.
  982. */
  983. BUG_ON(!iv);
  984. assoc_nents = sg_count(assoc, assoclen, &assoc_chained);
  985. talitos_map_sg(dev, assoc, assoc_nents, DMA_TO_DEVICE,
  986. assoc_chained);
  987. assoc_nents = (assoc_nents == 1) ? 0 : assoc_nents;
  988. if (assoc_nents || sg_dma_address(assoc) + assoclen != iv_dma)
  989. assoc_nents = assoc_nents ? assoc_nents + 1 : 2;
  990. }
  991. if (!dst || dst == src) {
  992. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  993. src_nents = (src_nents == 1) ? 0 : src_nents;
  994. dst_nents = dst ? src_nents : 0;
  995. } else { /* dst && dst != src*/
  996. src_nents = sg_count(src, cryptlen + (encrypt ? 0 : authsize),
  997. &src_chained);
  998. src_nents = (src_nents == 1) ? 0 : src_nents;
  999. dst_nents = sg_count(dst, cryptlen + (encrypt ? authsize : 0),
  1000. &dst_chained);
  1001. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1002. }
  1003. /*
  1004. * allocate space for base edesc plus the link tables,
  1005. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1006. * and the ICV data itself
  1007. */
  1008. alloc_len = sizeof(struct talitos_edesc);
  1009. if (assoc_nents || src_nents || dst_nents) {
  1010. dma_len = (src_nents + dst_nents + 2 + assoc_nents) *
  1011. sizeof(struct talitos_ptr) + authsize;
  1012. alloc_len += dma_len;
  1013. } else {
  1014. dma_len = 0;
  1015. alloc_len += icv_stashing ? authsize : 0;
  1016. }
  1017. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1018. if (!edesc) {
  1019. if (assoc_chained)
  1020. talitos_unmap_sg_chain(dev, assoc, DMA_TO_DEVICE);
  1021. else if (assoclen)
  1022. dma_unmap_sg(dev, assoc,
  1023. assoc_nents ? assoc_nents - 1 : 1,
  1024. DMA_TO_DEVICE);
  1025. if (iv_dma)
  1026. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1027. dev_err(dev, "could not allocate edescriptor\n");
  1028. return ERR_PTR(-ENOMEM);
  1029. }
  1030. edesc->assoc_nents = assoc_nents;
  1031. edesc->src_nents = src_nents;
  1032. edesc->dst_nents = dst_nents;
  1033. edesc->assoc_chained = assoc_chained;
  1034. edesc->src_chained = src_chained;
  1035. edesc->dst_chained = dst_chained;
  1036. edesc->iv_dma = iv_dma;
  1037. edesc->dma_len = dma_len;
  1038. if (dma_len)
  1039. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1040. edesc->dma_len,
  1041. DMA_BIDIRECTIONAL);
  1042. return edesc;
  1043. }
  1044. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1045. int icv_stashing, bool encrypt)
  1046. {
  1047. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1048. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1049. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1050. return talitos_edesc_alloc(ctx->dev, areq->assoc, areq->src, areq->dst,
  1051. iv, areq->assoclen, areq->cryptlen,
  1052. ctx->authsize, ivsize, icv_stashing,
  1053. areq->base.flags, encrypt);
  1054. }
  1055. static int aead_encrypt(struct aead_request *req)
  1056. {
  1057. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1058. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1059. struct talitos_edesc *edesc;
  1060. /* allocate extended descriptor */
  1061. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1062. if (IS_ERR(edesc))
  1063. return PTR_ERR(edesc);
  1064. /* set encrypt */
  1065. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1066. return ipsec_esp(edesc, req, 0, ipsec_esp_encrypt_done);
  1067. }
  1068. static int aead_decrypt(struct aead_request *req)
  1069. {
  1070. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1071. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1072. unsigned int authsize = ctx->authsize;
  1073. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1074. struct talitos_edesc *edesc;
  1075. struct scatterlist *sg;
  1076. void *icvdata;
  1077. req->cryptlen -= authsize;
  1078. /* allocate extended descriptor */
  1079. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1080. if (IS_ERR(edesc))
  1081. return PTR_ERR(edesc);
  1082. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1083. ((!edesc->src_nents && !edesc->dst_nents) ||
  1084. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1085. /* decrypt and check the ICV */
  1086. edesc->desc.hdr = ctx->desc_hdr_template |
  1087. DESC_HDR_DIR_INBOUND |
  1088. DESC_HDR_MODE1_MDEU_CICV;
  1089. /* reset integrity check result bits */
  1090. edesc->desc.hdr_lo = 0;
  1091. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_hwauth_done);
  1092. }
  1093. /* Have to check the ICV with software */
  1094. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1095. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1096. if (edesc->dma_len)
  1097. icvdata = &edesc->link_tbl[edesc->src_nents +
  1098. edesc->dst_nents + 2 +
  1099. edesc->assoc_nents];
  1100. else
  1101. icvdata = &edesc->link_tbl[0];
  1102. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1103. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1104. ctx->authsize);
  1105. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_swauth_done);
  1106. }
  1107. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1108. {
  1109. struct aead_request *areq = &req->areq;
  1110. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1111. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1112. struct talitos_edesc *edesc;
  1113. /* allocate extended descriptor */
  1114. edesc = aead_edesc_alloc(areq, req->giv, 0, true);
  1115. if (IS_ERR(edesc))
  1116. return PTR_ERR(edesc);
  1117. /* set encrypt */
  1118. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1119. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1120. /* avoid consecutive packets going out with same IV */
  1121. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1122. return ipsec_esp(edesc, areq, req->seq, ipsec_esp_encrypt_done);
  1123. }
  1124. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1125. const u8 *key, unsigned int keylen)
  1126. {
  1127. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1128. memcpy(&ctx->key, key, keylen);
  1129. ctx->keylen = keylen;
  1130. return 0;
  1131. }
  1132. static void common_nonsnoop_unmap(struct device *dev,
  1133. struct talitos_edesc *edesc,
  1134. struct ablkcipher_request *areq)
  1135. {
  1136. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1137. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1138. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1139. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1140. if (edesc->dma_len)
  1141. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1142. DMA_BIDIRECTIONAL);
  1143. }
  1144. static void ablkcipher_done(struct device *dev,
  1145. struct talitos_desc *desc, void *context,
  1146. int err)
  1147. {
  1148. struct ablkcipher_request *areq = context;
  1149. struct talitos_edesc *edesc;
  1150. edesc = container_of(desc, struct talitos_edesc, desc);
  1151. common_nonsnoop_unmap(dev, edesc, areq);
  1152. kfree(edesc);
  1153. areq->base.complete(&areq->base, err);
  1154. }
  1155. static int common_nonsnoop(struct talitos_edesc *edesc,
  1156. struct ablkcipher_request *areq,
  1157. void (*callback) (struct device *dev,
  1158. struct talitos_desc *desc,
  1159. void *context, int error))
  1160. {
  1161. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1162. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1163. struct device *dev = ctx->dev;
  1164. struct talitos_desc *desc = &edesc->desc;
  1165. unsigned int cryptlen = areq->nbytes;
  1166. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1167. int sg_count, ret;
  1168. /* first DWORD empty */
  1169. desc->ptr[0].len = 0;
  1170. to_talitos_ptr(&desc->ptr[0], 0);
  1171. desc->ptr[0].j_extent = 0;
  1172. /* cipher iv */
  1173. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  1174. desc->ptr[1].len = cpu_to_be16(ivsize);
  1175. desc->ptr[1].j_extent = 0;
  1176. /* cipher key */
  1177. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1178. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1179. /*
  1180. * cipher in
  1181. */
  1182. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1183. desc->ptr[3].j_extent = 0;
  1184. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1185. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1186. : DMA_TO_DEVICE,
  1187. edesc->src_chained);
  1188. if (sg_count == 1) {
  1189. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1190. } else {
  1191. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1192. &edesc->link_tbl[0]);
  1193. if (sg_count > 1) {
  1194. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1195. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1196. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1197. edesc->dma_len,
  1198. DMA_BIDIRECTIONAL);
  1199. } else {
  1200. /* Only one segment now, so no link tbl needed */
  1201. to_talitos_ptr(&desc->ptr[3],
  1202. sg_dma_address(areq->src));
  1203. }
  1204. }
  1205. /* cipher out */
  1206. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1207. desc->ptr[4].j_extent = 0;
  1208. if (areq->src != areq->dst)
  1209. sg_count = talitos_map_sg(dev, areq->dst,
  1210. edesc->dst_nents ? : 1,
  1211. DMA_FROM_DEVICE, edesc->dst_chained);
  1212. if (sg_count == 1) {
  1213. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1214. } else {
  1215. struct talitos_ptr *link_tbl_ptr =
  1216. &edesc->link_tbl[edesc->src_nents + 1];
  1217. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1218. (edesc->src_nents + 1) *
  1219. sizeof(struct talitos_ptr));
  1220. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1221. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1222. link_tbl_ptr);
  1223. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1224. edesc->dma_len, DMA_BIDIRECTIONAL);
  1225. }
  1226. /* iv out */
  1227. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1228. DMA_FROM_DEVICE);
  1229. /* last DWORD empty */
  1230. desc->ptr[6].len = 0;
  1231. to_talitos_ptr(&desc->ptr[6], 0);
  1232. desc->ptr[6].j_extent = 0;
  1233. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1234. if (ret != -EINPROGRESS) {
  1235. common_nonsnoop_unmap(dev, edesc, areq);
  1236. kfree(edesc);
  1237. }
  1238. return ret;
  1239. }
  1240. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1241. areq, bool encrypt)
  1242. {
  1243. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1244. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1245. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1246. return talitos_edesc_alloc(ctx->dev, NULL, areq->src, areq->dst,
  1247. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1248. areq->base.flags, encrypt);
  1249. }
  1250. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1251. {
  1252. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1253. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1254. struct talitos_edesc *edesc;
  1255. /* allocate extended descriptor */
  1256. edesc = ablkcipher_edesc_alloc(areq, true);
  1257. if (IS_ERR(edesc))
  1258. return PTR_ERR(edesc);
  1259. /* set encrypt */
  1260. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1261. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1262. }
  1263. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1264. {
  1265. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1266. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1267. struct talitos_edesc *edesc;
  1268. /* allocate extended descriptor */
  1269. edesc = ablkcipher_edesc_alloc(areq, false);
  1270. if (IS_ERR(edesc))
  1271. return PTR_ERR(edesc);
  1272. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1273. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1274. }
  1275. static void common_nonsnoop_hash_unmap(struct device *dev,
  1276. struct talitos_edesc *edesc,
  1277. struct ahash_request *areq)
  1278. {
  1279. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1280. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1281. /* When using hashctx-in, must unmap it. */
  1282. if (edesc->desc.ptr[1].len)
  1283. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1284. DMA_TO_DEVICE);
  1285. if (edesc->desc.ptr[2].len)
  1286. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1287. DMA_TO_DEVICE);
  1288. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1289. if (edesc->dma_len)
  1290. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1291. DMA_BIDIRECTIONAL);
  1292. }
  1293. static void ahash_done(struct device *dev,
  1294. struct talitos_desc *desc, void *context,
  1295. int err)
  1296. {
  1297. struct ahash_request *areq = context;
  1298. struct talitos_edesc *edesc =
  1299. container_of(desc, struct talitos_edesc, desc);
  1300. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1301. if (!req_ctx->last && req_ctx->to_hash_later) {
  1302. /* Position any partial block for next update/final/finup */
  1303. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1304. req_ctx->nbuf = req_ctx->to_hash_later;
  1305. }
  1306. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1307. kfree(edesc);
  1308. areq->base.complete(&areq->base, err);
  1309. }
  1310. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1311. struct ahash_request *areq, unsigned int length,
  1312. void (*callback) (struct device *dev,
  1313. struct talitos_desc *desc,
  1314. void *context, int error))
  1315. {
  1316. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1317. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1318. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1319. struct device *dev = ctx->dev;
  1320. struct talitos_desc *desc = &edesc->desc;
  1321. int sg_count, ret;
  1322. /* first DWORD empty */
  1323. desc->ptr[0] = zero_entry;
  1324. /* hash context in */
  1325. if (!req_ctx->first || req_ctx->swinit) {
  1326. map_single_talitos_ptr(dev, &desc->ptr[1],
  1327. req_ctx->hw_context_size,
  1328. (char *)req_ctx->hw_context, 0,
  1329. DMA_TO_DEVICE);
  1330. req_ctx->swinit = 0;
  1331. } else {
  1332. desc->ptr[1] = zero_entry;
  1333. /* Indicate next op is not the first. */
  1334. req_ctx->first = 0;
  1335. }
  1336. /* HMAC key */
  1337. if (ctx->keylen)
  1338. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1339. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1340. else
  1341. desc->ptr[2] = zero_entry;
  1342. /*
  1343. * data in
  1344. */
  1345. desc->ptr[3].len = cpu_to_be16(length);
  1346. desc->ptr[3].j_extent = 0;
  1347. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1348. edesc->src_nents ? : 1,
  1349. DMA_TO_DEVICE, edesc->src_chained);
  1350. if (sg_count == 1) {
  1351. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1352. } else {
  1353. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1354. &edesc->link_tbl[0]);
  1355. if (sg_count > 1) {
  1356. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1357. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1358. dma_sync_single_for_device(ctx->dev,
  1359. edesc->dma_link_tbl,
  1360. edesc->dma_len,
  1361. DMA_BIDIRECTIONAL);
  1362. } else {
  1363. /* Only one segment now, so no link tbl needed */
  1364. to_talitos_ptr(&desc->ptr[3],
  1365. sg_dma_address(req_ctx->psrc));
  1366. }
  1367. }
  1368. /* fifth DWORD empty */
  1369. desc->ptr[4] = zero_entry;
  1370. /* hash/HMAC out -or- hash context out */
  1371. if (req_ctx->last)
  1372. map_single_talitos_ptr(dev, &desc->ptr[5],
  1373. crypto_ahash_digestsize(tfm),
  1374. areq->result, 0, DMA_FROM_DEVICE);
  1375. else
  1376. map_single_talitos_ptr(dev, &desc->ptr[5],
  1377. req_ctx->hw_context_size,
  1378. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1379. /* last DWORD empty */
  1380. desc->ptr[6] = zero_entry;
  1381. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1382. if (ret != -EINPROGRESS) {
  1383. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1384. kfree(edesc);
  1385. }
  1386. return ret;
  1387. }
  1388. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1389. unsigned int nbytes)
  1390. {
  1391. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1392. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1393. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1394. return talitos_edesc_alloc(ctx->dev, NULL, req_ctx->psrc, NULL, NULL, 0,
  1395. nbytes, 0, 0, 0, areq->base.flags, false);
  1396. }
  1397. static int ahash_init(struct ahash_request *areq)
  1398. {
  1399. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1400. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1401. /* Initialize the context */
  1402. req_ctx->nbuf = 0;
  1403. req_ctx->first = 1; /* first indicates h/w must init its context */
  1404. req_ctx->swinit = 0; /* assume h/w init of context */
  1405. req_ctx->hw_context_size =
  1406. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1407. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1408. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1409. return 0;
  1410. }
  1411. /*
  1412. * on h/w without explicit sha224 support, we initialize h/w context
  1413. * manually with sha224 constants, and tell it to run sha256.
  1414. */
  1415. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1416. {
  1417. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1418. ahash_init(areq);
  1419. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1420. req_ctx->hw_context[0] = SHA224_H0;
  1421. req_ctx->hw_context[1] = SHA224_H1;
  1422. req_ctx->hw_context[2] = SHA224_H2;
  1423. req_ctx->hw_context[3] = SHA224_H3;
  1424. req_ctx->hw_context[4] = SHA224_H4;
  1425. req_ctx->hw_context[5] = SHA224_H5;
  1426. req_ctx->hw_context[6] = SHA224_H6;
  1427. req_ctx->hw_context[7] = SHA224_H7;
  1428. /* init 64-bit count */
  1429. req_ctx->hw_context[8] = 0;
  1430. req_ctx->hw_context[9] = 0;
  1431. return 0;
  1432. }
  1433. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1434. {
  1435. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1436. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1437. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1438. struct talitos_edesc *edesc;
  1439. unsigned int blocksize =
  1440. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1441. unsigned int nbytes_to_hash;
  1442. unsigned int to_hash_later;
  1443. unsigned int nsg;
  1444. bool chained;
  1445. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1446. /* Buffer up to one whole block */
  1447. sg_copy_to_buffer(areq->src,
  1448. sg_count(areq->src, nbytes, &chained),
  1449. req_ctx->buf + req_ctx->nbuf, nbytes);
  1450. req_ctx->nbuf += nbytes;
  1451. return 0;
  1452. }
  1453. /* At least (blocksize + 1) bytes are available to hash */
  1454. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1455. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1456. if (req_ctx->last)
  1457. to_hash_later = 0;
  1458. else if (to_hash_later)
  1459. /* There is a partial block. Hash the full block(s) now */
  1460. nbytes_to_hash -= to_hash_later;
  1461. else {
  1462. /* Keep one block buffered */
  1463. nbytes_to_hash -= blocksize;
  1464. to_hash_later = blocksize;
  1465. }
  1466. /* Chain in any previously buffered data */
  1467. if (req_ctx->nbuf) {
  1468. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1469. sg_init_table(req_ctx->bufsl, nsg);
  1470. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1471. if (nsg > 1)
  1472. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1473. req_ctx->psrc = req_ctx->bufsl;
  1474. } else
  1475. req_ctx->psrc = areq->src;
  1476. if (to_hash_later) {
  1477. int nents = sg_count(areq->src, nbytes, &chained);
  1478. sg_pcopy_to_buffer(areq->src, nents,
  1479. req_ctx->bufnext,
  1480. to_hash_later,
  1481. nbytes - to_hash_later);
  1482. }
  1483. req_ctx->to_hash_later = to_hash_later;
  1484. /* Allocate extended descriptor */
  1485. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1486. if (IS_ERR(edesc))
  1487. return PTR_ERR(edesc);
  1488. edesc->desc.hdr = ctx->desc_hdr_template;
  1489. /* On last one, request SEC to pad; otherwise continue */
  1490. if (req_ctx->last)
  1491. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1492. else
  1493. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1494. /* request SEC to INIT hash. */
  1495. if (req_ctx->first && !req_ctx->swinit)
  1496. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1497. /* When the tfm context has a keylen, it's an HMAC.
  1498. * A first or last (ie. not middle) descriptor must request HMAC.
  1499. */
  1500. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1501. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1502. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1503. ahash_done);
  1504. }
  1505. static int ahash_update(struct ahash_request *areq)
  1506. {
  1507. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1508. req_ctx->last = 0;
  1509. return ahash_process_req(areq, areq->nbytes);
  1510. }
  1511. static int ahash_final(struct ahash_request *areq)
  1512. {
  1513. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1514. req_ctx->last = 1;
  1515. return ahash_process_req(areq, 0);
  1516. }
  1517. static int ahash_finup(struct ahash_request *areq)
  1518. {
  1519. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1520. req_ctx->last = 1;
  1521. return ahash_process_req(areq, areq->nbytes);
  1522. }
  1523. static int ahash_digest(struct ahash_request *areq)
  1524. {
  1525. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1526. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1527. ahash->init(areq);
  1528. req_ctx->last = 1;
  1529. return ahash_process_req(areq, areq->nbytes);
  1530. }
  1531. struct keyhash_result {
  1532. struct completion completion;
  1533. int err;
  1534. };
  1535. static void keyhash_complete(struct crypto_async_request *req, int err)
  1536. {
  1537. struct keyhash_result *res = req->data;
  1538. if (err == -EINPROGRESS)
  1539. return;
  1540. res->err = err;
  1541. complete(&res->completion);
  1542. }
  1543. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1544. u8 *hash)
  1545. {
  1546. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1547. struct scatterlist sg[1];
  1548. struct ahash_request *req;
  1549. struct keyhash_result hresult;
  1550. int ret;
  1551. init_completion(&hresult.completion);
  1552. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1553. if (!req)
  1554. return -ENOMEM;
  1555. /* Keep tfm keylen == 0 during hash of the long key */
  1556. ctx->keylen = 0;
  1557. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1558. keyhash_complete, &hresult);
  1559. sg_init_one(&sg[0], key, keylen);
  1560. ahash_request_set_crypt(req, sg, hash, keylen);
  1561. ret = crypto_ahash_digest(req);
  1562. switch (ret) {
  1563. case 0:
  1564. break;
  1565. case -EINPROGRESS:
  1566. case -EBUSY:
  1567. ret = wait_for_completion_interruptible(
  1568. &hresult.completion);
  1569. if (!ret)
  1570. ret = hresult.err;
  1571. break;
  1572. default:
  1573. break;
  1574. }
  1575. ahash_request_free(req);
  1576. return ret;
  1577. }
  1578. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1579. unsigned int keylen)
  1580. {
  1581. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1582. unsigned int blocksize =
  1583. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1584. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1585. unsigned int keysize = keylen;
  1586. u8 hash[SHA512_DIGEST_SIZE];
  1587. int ret;
  1588. if (keylen <= blocksize)
  1589. memcpy(ctx->key, key, keysize);
  1590. else {
  1591. /* Must get the hash of the long key */
  1592. ret = keyhash(tfm, key, keylen, hash);
  1593. if (ret) {
  1594. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1595. return -EINVAL;
  1596. }
  1597. keysize = digestsize;
  1598. memcpy(ctx->key, hash, digestsize);
  1599. }
  1600. ctx->keylen = keysize;
  1601. return 0;
  1602. }
  1603. struct talitos_alg_template {
  1604. u32 type;
  1605. union {
  1606. struct crypto_alg crypto;
  1607. struct ahash_alg hash;
  1608. } alg;
  1609. __be32 desc_hdr_template;
  1610. };
  1611. static struct talitos_alg_template driver_algs[] = {
  1612. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1613. { .type = CRYPTO_ALG_TYPE_AEAD,
  1614. .alg.crypto = {
  1615. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1616. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1617. .cra_blocksize = AES_BLOCK_SIZE,
  1618. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1619. .cra_aead = {
  1620. .ivsize = AES_BLOCK_SIZE,
  1621. .maxauthsize = SHA1_DIGEST_SIZE,
  1622. }
  1623. },
  1624. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1625. DESC_HDR_SEL0_AESU |
  1626. DESC_HDR_MODE0_AESU_CBC |
  1627. DESC_HDR_SEL1_MDEUA |
  1628. DESC_HDR_MODE1_MDEU_INIT |
  1629. DESC_HDR_MODE1_MDEU_PAD |
  1630. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1631. },
  1632. { .type = CRYPTO_ALG_TYPE_AEAD,
  1633. .alg.crypto = {
  1634. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1635. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1636. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1637. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1638. .cra_aead = {
  1639. .ivsize = DES3_EDE_BLOCK_SIZE,
  1640. .maxauthsize = SHA1_DIGEST_SIZE,
  1641. }
  1642. },
  1643. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1644. DESC_HDR_SEL0_DEU |
  1645. DESC_HDR_MODE0_DEU_CBC |
  1646. DESC_HDR_MODE0_DEU_3DES |
  1647. DESC_HDR_SEL1_MDEUA |
  1648. DESC_HDR_MODE1_MDEU_INIT |
  1649. DESC_HDR_MODE1_MDEU_PAD |
  1650. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1651. },
  1652. { .type = CRYPTO_ALG_TYPE_AEAD,
  1653. .alg.crypto = {
  1654. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1655. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1656. .cra_blocksize = AES_BLOCK_SIZE,
  1657. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1658. .cra_aead = {
  1659. .ivsize = AES_BLOCK_SIZE,
  1660. .maxauthsize = SHA224_DIGEST_SIZE,
  1661. }
  1662. },
  1663. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1664. DESC_HDR_SEL0_AESU |
  1665. DESC_HDR_MODE0_AESU_CBC |
  1666. DESC_HDR_SEL1_MDEUA |
  1667. DESC_HDR_MODE1_MDEU_INIT |
  1668. DESC_HDR_MODE1_MDEU_PAD |
  1669. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1670. },
  1671. { .type = CRYPTO_ALG_TYPE_AEAD,
  1672. .alg.crypto = {
  1673. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1674. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1675. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1676. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1677. .cra_aead = {
  1678. .ivsize = DES3_EDE_BLOCK_SIZE,
  1679. .maxauthsize = SHA224_DIGEST_SIZE,
  1680. }
  1681. },
  1682. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1683. DESC_HDR_SEL0_DEU |
  1684. DESC_HDR_MODE0_DEU_CBC |
  1685. DESC_HDR_MODE0_DEU_3DES |
  1686. DESC_HDR_SEL1_MDEUA |
  1687. DESC_HDR_MODE1_MDEU_INIT |
  1688. DESC_HDR_MODE1_MDEU_PAD |
  1689. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1690. },
  1691. { .type = CRYPTO_ALG_TYPE_AEAD,
  1692. .alg.crypto = {
  1693. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1694. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1695. .cra_blocksize = AES_BLOCK_SIZE,
  1696. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1697. .cra_aead = {
  1698. .ivsize = AES_BLOCK_SIZE,
  1699. .maxauthsize = SHA256_DIGEST_SIZE,
  1700. }
  1701. },
  1702. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1703. DESC_HDR_SEL0_AESU |
  1704. DESC_HDR_MODE0_AESU_CBC |
  1705. DESC_HDR_SEL1_MDEUA |
  1706. DESC_HDR_MODE1_MDEU_INIT |
  1707. DESC_HDR_MODE1_MDEU_PAD |
  1708. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1709. },
  1710. { .type = CRYPTO_ALG_TYPE_AEAD,
  1711. .alg.crypto = {
  1712. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1713. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1714. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1715. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1716. .cra_aead = {
  1717. .ivsize = DES3_EDE_BLOCK_SIZE,
  1718. .maxauthsize = SHA256_DIGEST_SIZE,
  1719. }
  1720. },
  1721. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1722. DESC_HDR_SEL0_DEU |
  1723. DESC_HDR_MODE0_DEU_CBC |
  1724. DESC_HDR_MODE0_DEU_3DES |
  1725. DESC_HDR_SEL1_MDEUA |
  1726. DESC_HDR_MODE1_MDEU_INIT |
  1727. DESC_HDR_MODE1_MDEU_PAD |
  1728. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1729. },
  1730. { .type = CRYPTO_ALG_TYPE_AEAD,
  1731. .alg.crypto = {
  1732. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1733. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1734. .cra_blocksize = AES_BLOCK_SIZE,
  1735. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1736. .cra_aead = {
  1737. .ivsize = AES_BLOCK_SIZE,
  1738. .maxauthsize = SHA384_DIGEST_SIZE,
  1739. }
  1740. },
  1741. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1742. DESC_HDR_SEL0_AESU |
  1743. DESC_HDR_MODE0_AESU_CBC |
  1744. DESC_HDR_SEL1_MDEUB |
  1745. DESC_HDR_MODE1_MDEU_INIT |
  1746. DESC_HDR_MODE1_MDEU_PAD |
  1747. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1748. },
  1749. { .type = CRYPTO_ALG_TYPE_AEAD,
  1750. .alg.crypto = {
  1751. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1752. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1753. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1754. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1755. .cra_aead = {
  1756. .ivsize = DES3_EDE_BLOCK_SIZE,
  1757. .maxauthsize = SHA384_DIGEST_SIZE,
  1758. }
  1759. },
  1760. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1761. DESC_HDR_SEL0_DEU |
  1762. DESC_HDR_MODE0_DEU_CBC |
  1763. DESC_HDR_MODE0_DEU_3DES |
  1764. DESC_HDR_SEL1_MDEUB |
  1765. DESC_HDR_MODE1_MDEU_INIT |
  1766. DESC_HDR_MODE1_MDEU_PAD |
  1767. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1768. },
  1769. { .type = CRYPTO_ALG_TYPE_AEAD,
  1770. .alg.crypto = {
  1771. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1772. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1773. .cra_blocksize = AES_BLOCK_SIZE,
  1774. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1775. .cra_aead = {
  1776. .ivsize = AES_BLOCK_SIZE,
  1777. .maxauthsize = SHA512_DIGEST_SIZE,
  1778. }
  1779. },
  1780. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1781. DESC_HDR_SEL0_AESU |
  1782. DESC_HDR_MODE0_AESU_CBC |
  1783. DESC_HDR_SEL1_MDEUB |
  1784. DESC_HDR_MODE1_MDEU_INIT |
  1785. DESC_HDR_MODE1_MDEU_PAD |
  1786. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1787. },
  1788. { .type = CRYPTO_ALG_TYPE_AEAD,
  1789. .alg.crypto = {
  1790. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1791. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1792. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1793. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1794. .cra_aead = {
  1795. .ivsize = DES3_EDE_BLOCK_SIZE,
  1796. .maxauthsize = SHA512_DIGEST_SIZE,
  1797. }
  1798. },
  1799. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1800. DESC_HDR_SEL0_DEU |
  1801. DESC_HDR_MODE0_DEU_CBC |
  1802. DESC_HDR_MODE0_DEU_3DES |
  1803. DESC_HDR_SEL1_MDEUB |
  1804. DESC_HDR_MODE1_MDEU_INIT |
  1805. DESC_HDR_MODE1_MDEU_PAD |
  1806. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1807. },
  1808. { .type = CRYPTO_ALG_TYPE_AEAD,
  1809. .alg.crypto = {
  1810. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1811. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1812. .cra_blocksize = AES_BLOCK_SIZE,
  1813. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1814. .cra_aead = {
  1815. .ivsize = AES_BLOCK_SIZE,
  1816. .maxauthsize = MD5_DIGEST_SIZE,
  1817. }
  1818. },
  1819. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1820. DESC_HDR_SEL0_AESU |
  1821. DESC_HDR_MODE0_AESU_CBC |
  1822. DESC_HDR_SEL1_MDEUA |
  1823. DESC_HDR_MODE1_MDEU_INIT |
  1824. DESC_HDR_MODE1_MDEU_PAD |
  1825. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1826. },
  1827. { .type = CRYPTO_ALG_TYPE_AEAD,
  1828. .alg.crypto = {
  1829. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1830. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1831. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1832. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1833. .cra_aead = {
  1834. .ivsize = DES3_EDE_BLOCK_SIZE,
  1835. .maxauthsize = MD5_DIGEST_SIZE,
  1836. }
  1837. },
  1838. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1839. DESC_HDR_SEL0_DEU |
  1840. DESC_HDR_MODE0_DEU_CBC |
  1841. DESC_HDR_MODE0_DEU_3DES |
  1842. DESC_HDR_SEL1_MDEUA |
  1843. DESC_HDR_MODE1_MDEU_INIT |
  1844. DESC_HDR_MODE1_MDEU_PAD |
  1845. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1846. },
  1847. /* ABLKCIPHER algorithms. */
  1848. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1849. .alg.crypto = {
  1850. .cra_name = "cbc(aes)",
  1851. .cra_driver_name = "cbc-aes-talitos",
  1852. .cra_blocksize = AES_BLOCK_SIZE,
  1853. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1854. CRYPTO_ALG_ASYNC,
  1855. .cra_ablkcipher = {
  1856. .min_keysize = AES_MIN_KEY_SIZE,
  1857. .max_keysize = AES_MAX_KEY_SIZE,
  1858. .ivsize = AES_BLOCK_SIZE,
  1859. }
  1860. },
  1861. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1862. DESC_HDR_SEL0_AESU |
  1863. DESC_HDR_MODE0_AESU_CBC,
  1864. },
  1865. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1866. .alg.crypto = {
  1867. .cra_name = "cbc(des3_ede)",
  1868. .cra_driver_name = "cbc-3des-talitos",
  1869. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1870. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1871. CRYPTO_ALG_ASYNC,
  1872. .cra_ablkcipher = {
  1873. .min_keysize = DES3_EDE_KEY_SIZE,
  1874. .max_keysize = DES3_EDE_KEY_SIZE,
  1875. .ivsize = DES3_EDE_BLOCK_SIZE,
  1876. }
  1877. },
  1878. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1879. DESC_HDR_SEL0_DEU |
  1880. DESC_HDR_MODE0_DEU_CBC |
  1881. DESC_HDR_MODE0_DEU_3DES,
  1882. },
  1883. /* AHASH algorithms. */
  1884. { .type = CRYPTO_ALG_TYPE_AHASH,
  1885. .alg.hash = {
  1886. .halg.digestsize = MD5_DIGEST_SIZE,
  1887. .halg.base = {
  1888. .cra_name = "md5",
  1889. .cra_driver_name = "md5-talitos",
  1890. .cra_blocksize = MD5_BLOCK_SIZE,
  1891. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1892. CRYPTO_ALG_ASYNC,
  1893. }
  1894. },
  1895. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1896. DESC_HDR_SEL0_MDEUA |
  1897. DESC_HDR_MODE0_MDEU_MD5,
  1898. },
  1899. { .type = CRYPTO_ALG_TYPE_AHASH,
  1900. .alg.hash = {
  1901. .halg.digestsize = SHA1_DIGEST_SIZE,
  1902. .halg.base = {
  1903. .cra_name = "sha1",
  1904. .cra_driver_name = "sha1-talitos",
  1905. .cra_blocksize = SHA1_BLOCK_SIZE,
  1906. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1907. CRYPTO_ALG_ASYNC,
  1908. }
  1909. },
  1910. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1911. DESC_HDR_SEL0_MDEUA |
  1912. DESC_HDR_MODE0_MDEU_SHA1,
  1913. },
  1914. { .type = CRYPTO_ALG_TYPE_AHASH,
  1915. .alg.hash = {
  1916. .halg.digestsize = SHA224_DIGEST_SIZE,
  1917. .halg.base = {
  1918. .cra_name = "sha224",
  1919. .cra_driver_name = "sha224-talitos",
  1920. .cra_blocksize = SHA224_BLOCK_SIZE,
  1921. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1922. CRYPTO_ALG_ASYNC,
  1923. }
  1924. },
  1925. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1926. DESC_HDR_SEL0_MDEUA |
  1927. DESC_HDR_MODE0_MDEU_SHA224,
  1928. },
  1929. { .type = CRYPTO_ALG_TYPE_AHASH,
  1930. .alg.hash = {
  1931. .halg.digestsize = SHA256_DIGEST_SIZE,
  1932. .halg.base = {
  1933. .cra_name = "sha256",
  1934. .cra_driver_name = "sha256-talitos",
  1935. .cra_blocksize = SHA256_BLOCK_SIZE,
  1936. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1937. CRYPTO_ALG_ASYNC,
  1938. }
  1939. },
  1940. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1941. DESC_HDR_SEL0_MDEUA |
  1942. DESC_HDR_MODE0_MDEU_SHA256,
  1943. },
  1944. { .type = CRYPTO_ALG_TYPE_AHASH,
  1945. .alg.hash = {
  1946. .halg.digestsize = SHA384_DIGEST_SIZE,
  1947. .halg.base = {
  1948. .cra_name = "sha384",
  1949. .cra_driver_name = "sha384-talitos",
  1950. .cra_blocksize = SHA384_BLOCK_SIZE,
  1951. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1952. CRYPTO_ALG_ASYNC,
  1953. }
  1954. },
  1955. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1956. DESC_HDR_SEL0_MDEUB |
  1957. DESC_HDR_MODE0_MDEUB_SHA384,
  1958. },
  1959. { .type = CRYPTO_ALG_TYPE_AHASH,
  1960. .alg.hash = {
  1961. .halg.digestsize = SHA512_DIGEST_SIZE,
  1962. .halg.base = {
  1963. .cra_name = "sha512",
  1964. .cra_driver_name = "sha512-talitos",
  1965. .cra_blocksize = SHA512_BLOCK_SIZE,
  1966. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1967. CRYPTO_ALG_ASYNC,
  1968. }
  1969. },
  1970. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1971. DESC_HDR_SEL0_MDEUB |
  1972. DESC_HDR_MODE0_MDEUB_SHA512,
  1973. },
  1974. { .type = CRYPTO_ALG_TYPE_AHASH,
  1975. .alg.hash = {
  1976. .halg.digestsize = MD5_DIGEST_SIZE,
  1977. .halg.base = {
  1978. .cra_name = "hmac(md5)",
  1979. .cra_driver_name = "hmac-md5-talitos",
  1980. .cra_blocksize = MD5_BLOCK_SIZE,
  1981. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1982. CRYPTO_ALG_ASYNC,
  1983. }
  1984. },
  1985. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1986. DESC_HDR_SEL0_MDEUA |
  1987. DESC_HDR_MODE0_MDEU_MD5,
  1988. },
  1989. { .type = CRYPTO_ALG_TYPE_AHASH,
  1990. .alg.hash = {
  1991. .halg.digestsize = SHA1_DIGEST_SIZE,
  1992. .halg.base = {
  1993. .cra_name = "hmac(sha1)",
  1994. .cra_driver_name = "hmac-sha1-talitos",
  1995. .cra_blocksize = SHA1_BLOCK_SIZE,
  1996. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1997. CRYPTO_ALG_ASYNC,
  1998. }
  1999. },
  2000. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2001. DESC_HDR_SEL0_MDEUA |
  2002. DESC_HDR_MODE0_MDEU_SHA1,
  2003. },
  2004. { .type = CRYPTO_ALG_TYPE_AHASH,
  2005. .alg.hash = {
  2006. .halg.digestsize = SHA224_DIGEST_SIZE,
  2007. .halg.base = {
  2008. .cra_name = "hmac(sha224)",
  2009. .cra_driver_name = "hmac-sha224-talitos",
  2010. .cra_blocksize = SHA224_BLOCK_SIZE,
  2011. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2012. CRYPTO_ALG_ASYNC,
  2013. }
  2014. },
  2015. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2016. DESC_HDR_SEL0_MDEUA |
  2017. DESC_HDR_MODE0_MDEU_SHA224,
  2018. },
  2019. { .type = CRYPTO_ALG_TYPE_AHASH,
  2020. .alg.hash = {
  2021. .halg.digestsize = SHA256_DIGEST_SIZE,
  2022. .halg.base = {
  2023. .cra_name = "hmac(sha256)",
  2024. .cra_driver_name = "hmac-sha256-talitos",
  2025. .cra_blocksize = SHA256_BLOCK_SIZE,
  2026. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2027. CRYPTO_ALG_ASYNC,
  2028. }
  2029. },
  2030. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2031. DESC_HDR_SEL0_MDEUA |
  2032. DESC_HDR_MODE0_MDEU_SHA256,
  2033. },
  2034. { .type = CRYPTO_ALG_TYPE_AHASH,
  2035. .alg.hash = {
  2036. .halg.digestsize = SHA384_DIGEST_SIZE,
  2037. .halg.base = {
  2038. .cra_name = "hmac(sha384)",
  2039. .cra_driver_name = "hmac-sha384-talitos",
  2040. .cra_blocksize = SHA384_BLOCK_SIZE,
  2041. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2042. CRYPTO_ALG_ASYNC,
  2043. }
  2044. },
  2045. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2046. DESC_HDR_SEL0_MDEUB |
  2047. DESC_HDR_MODE0_MDEUB_SHA384,
  2048. },
  2049. { .type = CRYPTO_ALG_TYPE_AHASH,
  2050. .alg.hash = {
  2051. .halg.digestsize = SHA512_DIGEST_SIZE,
  2052. .halg.base = {
  2053. .cra_name = "hmac(sha512)",
  2054. .cra_driver_name = "hmac-sha512-talitos",
  2055. .cra_blocksize = SHA512_BLOCK_SIZE,
  2056. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2057. CRYPTO_ALG_ASYNC,
  2058. }
  2059. },
  2060. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2061. DESC_HDR_SEL0_MDEUB |
  2062. DESC_HDR_MODE0_MDEUB_SHA512,
  2063. }
  2064. };
  2065. struct talitos_crypto_alg {
  2066. struct list_head entry;
  2067. struct device *dev;
  2068. struct talitos_alg_template algt;
  2069. };
  2070. static int talitos_cra_init(struct crypto_tfm *tfm)
  2071. {
  2072. struct crypto_alg *alg = tfm->__crt_alg;
  2073. struct talitos_crypto_alg *talitos_alg;
  2074. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2075. struct talitos_private *priv;
  2076. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2077. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2078. struct talitos_crypto_alg,
  2079. algt.alg.hash);
  2080. else
  2081. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2082. algt.alg.crypto);
  2083. /* update context with ptr to dev */
  2084. ctx->dev = talitos_alg->dev;
  2085. /* assign SEC channel to tfm in round-robin fashion */
  2086. priv = dev_get_drvdata(ctx->dev);
  2087. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2088. (priv->num_channels - 1);
  2089. /* copy descriptor header template value */
  2090. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2091. /* select done notification */
  2092. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2093. return 0;
  2094. }
  2095. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2096. {
  2097. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2098. talitos_cra_init(tfm);
  2099. /* random first IV */
  2100. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2101. return 0;
  2102. }
  2103. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2104. {
  2105. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2106. talitos_cra_init(tfm);
  2107. ctx->keylen = 0;
  2108. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2109. sizeof(struct talitos_ahash_req_ctx));
  2110. return 0;
  2111. }
  2112. /*
  2113. * given the alg's descriptor header template, determine whether descriptor
  2114. * type and primary/secondary execution units required match the hw
  2115. * capabilities description provided in the device tree node.
  2116. */
  2117. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2118. {
  2119. struct talitos_private *priv = dev_get_drvdata(dev);
  2120. int ret;
  2121. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2122. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2123. if (SECONDARY_EU(desc_hdr_template))
  2124. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2125. & priv->exec_units);
  2126. return ret;
  2127. }
  2128. static int talitos_remove(struct platform_device *ofdev)
  2129. {
  2130. struct device *dev = &ofdev->dev;
  2131. struct talitos_private *priv = dev_get_drvdata(dev);
  2132. struct talitos_crypto_alg *t_alg, *n;
  2133. int i;
  2134. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2135. switch (t_alg->algt.type) {
  2136. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2137. case CRYPTO_ALG_TYPE_AEAD:
  2138. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2139. break;
  2140. case CRYPTO_ALG_TYPE_AHASH:
  2141. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2142. break;
  2143. }
  2144. list_del(&t_alg->entry);
  2145. kfree(t_alg);
  2146. }
  2147. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2148. talitos_unregister_rng(dev);
  2149. for (i = 0; i < priv->num_channels; i++)
  2150. kfree(priv->chan[i].fifo);
  2151. kfree(priv->chan);
  2152. for (i = 0; i < 2; i++)
  2153. if (priv->irq[i]) {
  2154. free_irq(priv->irq[i], dev);
  2155. irq_dispose_mapping(priv->irq[i]);
  2156. }
  2157. tasklet_kill(&priv->done_task[0]);
  2158. if (priv->irq[1])
  2159. tasklet_kill(&priv->done_task[1]);
  2160. iounmap(priv->reg);
  2161. kfree(priv);
  2162. return 0;
  2163. }
  2164. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2165. struct talitos_alg_template
  2166. *template)
  2167. {
  2168. struct talitos_private *priv = dev_get_drvdata(dev);
  2169. struct talitos_crypto_alg *t_alg;
  2170. struct crypto_alg *alg;
  2171. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2172. if (!t_alg)
  2173. return ERR_PTR(-ENOMEM);
  2174. t_alg->algt = *template;
  2175. switch (t_alg->algt.type) {
  2176. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2177. alg = &t_alg->algt.alg.crypto;
  2178. alg->cra_init = talitos_cra_init;
  2179. alg->cra_type = &crypto_ablkcipher_type;
  2180. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2181. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2182. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2183. alg->cra_ablkcipher.geniv = "eseqiv";
  2184. break;
  2185. case CRYPTO_ALG_TYPE_AEAD:
  2186. alg = &t_alg->algt.alg.crypto;
  2187. alg->cra_init = talitos_cra_init_aead;
  2188. alg->cra_type = &crypto_aead_type;
  2189. alg->cra_aead.setkey = aead_setkey;
  2190. alg->cra_aead.setauthsize = aead_setauthsize;
  2191. alg->cra_aead.encrypt = aead_encrypt;
  2192. alg->cra_aead.decrypt = aead_decrypt;
  2193. alg->cra_aead.givencrypt = aead_givencrypt;
  2194. alg->cra_aead.geniv = "<built-in>";
  2195. break;
  2196. case CRYPTO_ALG_TYPE_AHASH:
  2197. alg = &t_alg->algt.alg.hash.halg.base;
  2198. alg->cra_init = talitos_cra_init_ahash;
  2199. alg->cra_type = &crypto_ahash_type;
  2200. t_alg->algt.alg.hash.init = ahash_init;
  2201. t_alg->algt.alg.hash.update = ahash_update;
  2202. t_alg->algt.alg.hash.final = ahash_final;
  2203. t_alg->algt.alg.hash.finup = ahash_finup;
  2204. t_alg->algt.alg.hash.digest = ahash_digest;
  2205. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2206. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2207. !strncmp(alg->cra_name, "hmac", 4)) {
  2208. kfree(t_alg);
  2209. return ERR_PTR(-ENOTSUPP);
  2210. }
  2211. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2212. (!strcmp(alg->cra_name, "sha224") ||
  2213. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2214. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2215. t_alg->algt.desc_hdr_template =
  2216. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2217. DESC_HDR_SEL0_MDEUA |
  2218. DESC_HDR_MODE0_MDEU_SHA256;
  2219. }
  2220. break;
  2221. default:
  2222. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2223. return ERR_PTR(-EINVAL);
  2224. }
  2225. alg->cra_module = THIS_MODULE;
  2226. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2227. alg->cra_alignmask = 0;
  2228. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2229. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2230. t_alg->dev = dev;
  2231. return t_alg;
  2232. }
  2233. static int talitos_probe_irq(struct platform_device *ofdev)
  2234. {
  2235. struct device *dev = &ofdev->dev;
  2236. struct device_node *np = ofdev->dev.of_node;
  2237. struct talitos_private *priv = dev_get_drvdata(dev);
  2238. int err;
  2239. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2240. if (!priv->irq[0]) {
  2241. dev_err(dev, "failed to map irq\n");
  2242. return -EINVAL;
  2243. }
  2244. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2245. /* get the primary irq line */
  2246. if (!priv->irq[1]) {
  2247. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2248. dev_driver_string(dev), dev);
  2249. goto primary_out;
  2250. }
  2251. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2252. dev_driver_string(dev), dev);
  2253. if (err)
  2254. goto primary_out;
  2255. /* get the secondary irq line */
  2256. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2257. dev_driver_string(dev), dev);
  2258. if (err) {
  2259. dev_err(dev, "failed to request secondary irq\n");
  2260. irq_dispose_mapping(priv->irq[1]);
  2261. priv->irq[1] = 0;
  2262. }
  2263. return err;
  2264. primary_out:
  2265. if (err) {
  2266. dev_err(dev, "failed to request primary irq\n");
  2267. irq_dispose_mapping(priv->irq[0]);
  2268. priv->irq[0] = 0;
  2269. }
  2270. return err;
  2271. }
  2272. static int talitos_probe(struct platform_device *ofdev)
  2273. {
  2274. struct device *dev = &ofdev->dev;
  2275. struct device_node *np = ofdev->dev.of_node;
  2276. struct talitos_private *priv;
  2277. const unsigned int *prop;
  2278. int i, err;
  2279. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2280. if (!priv)
  2281. return -ENOMEM;
  2282. INIT_LIST_HEAD(&priv->alg_list);
  2283. dev_set_drvdata(dev, priv);
  2284. priv->ofdev = ofdev;
  2285. spin_lock_init(&priv->reg_lock);
  2286. err = talitos_probe_irq(ofdev);
  2287. if (err)
  2288. goto err_out;
  2289. if (!priv->irq[1]) {
  2290. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2291. (unsigned long)dev);
  2292. } else {
  2293. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2294. (unsigned long)dev);
  2295. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2296. (unsigned long)dev);
  2297. }
  2298. priv->reg = of_iomap(np, 0);
  2299. if (!priv->reg) {
  2300. dev_err(dev, "failed to of_iomap\n");
  2301. err = -ENOMEM;
  2302. goto err_out;
  2303. }
  2304. /* get SEC version capabilities from device tree */
  2305. prop = of_get_property(np, "fsl,num-channels", NULL);
  2306. if (prop)
  2307. priv->num_channels = *prop;
  2308. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2309. if (prop)
  2310. priv->chfifo_len = *prop;
  2311. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2312. if (prop)
  2313. priv->exec_units = *prop;
  2314. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2315. if (prop)
  2316. priv->desc_types = *prop;
  2317. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2318. !priv->exec_units || !priv->desc_types) {
  2319. dev_err(dev, "invalid property data in device tree node\n");
  2320. err = -EINVAL;
  2321. goto err_out;
  2322. }
  2323. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2324. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2325. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2326. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2327. TALITOS_FTR_SHA224_HWINIT |
  2328. TALITOS_FTR_HMAC_OK;
  2329. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2330. priv->num_channels, GFP_KERNEL);
  2331. if (!priv->chan) {
  2332. dev_err(dev, "failed to allocate channel management space\n");
  2333. err = -ENOMEM;
  2334. goto err_out;
  2335. }
  2336. for (i = 0; i < priv->num_channels; i++) {
  2337. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2338. if (!priv->irq[1] || !(i & 1))
  2339. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2340. }
  2341. for (i = 0; i < priv->num_channels; i++) {
  2342. spin_lock_init(&priv->chan[i].head_lock);
  2343. spin_lock_init(&priv->chan[i].tail_lock);
  2344. }
  2345. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2346. for (i = 0; i < priv->num_channels; i++) {
  2347. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2348. priv->fifo_len, GFP_KERNEL);
  2349. if (!priv->chan[i].fifo) {
  2350. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2351. err = -ENOMEM;
  2352. goto err_out;
  2353. }
  2354. }
  2355. for (i = 0; i < priv->num_channels; i++)
  2356. atomic_set(&priv->chan[i].submit_count,
  2357. -(priv->chfifo_len - 1));
  2358. dma_set_mask(dev, DMA_BIT_MASK(36));
  2359. /* reset and initialize the h/w */
  2360. err = init_device(dev);
  2361. if (err) {
  2362. dev_err(dev, "failed to initialize device\n");
  2363. goto err_out;
  2364. }
  2365. /* register the RNG, if available */
  2366. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2367. err = talitos_register_rng(dev);
  2368. if (err) {
  2369. dev_err(dev, "failed to register hwrng: %d\n", err);
  2370. goto err_out;
  2371. } else
  2372. dev_info(dev, "hwrng\n");
  2373. }
  2374. /* register crypto algorithms the device supports */
  2375. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2376. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2377. struct talitos_crypto_alg *t_alg;
  2378. char *name = NULL;
  2379. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2380. if (IS_ERR(t_alg)) {
  2381. err = PTR_ERR(t_alg);
  2382. if (err == -ENOTSUPP)
  2383. continue;
  2384. goto err_out;
  2385. }
  2386. switch (t_alg->algt.type) {
  2387. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2388. case CRYPTO_ALG_TYPE_AEAD:
  2389. err = crypto_register_alg(
  2390. &t_alg->algt.alg.crypto);
  2391. name = t_alg->algt.alg.crypto.cra_driver_name;
  2392. break;
  2393. case CRYPTO_ALG_TYPE_AHASH:
  2394. err = crypto_register_ahash(
  2395. &t_alg->algt.alg.hash);
  2396. name =
  2397. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2398. break;
  2399. }
  2400. if (err) {
  2401. dev_err(dev, "%s alg registration failed\n",
  2402. name);
  2403. kfree(t_alg);
  2404. } else
  2405. list_add_tail(&t_alg->entry, &priv->alg_list);
  2406. }
  2407. }
  2408. if (!list_empty(&priv->alg_list))
  2409. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2410. (char *)of_get_property(np, "compatible", NULL));
  2411. return 0;
  2412. err_out:
  2413. talitos_remove(ofdev);
  2414. return err;
  2415. }
  2416. static const struct of_device_id talitos_match[] = {
  2417. {
  2418. .compatible = "fsl,sec2.0",
  2419. },
  2420. {},
  2421. };
  2422. MODULE_DEVICE_TABLE(of, talitos_match);
  2423. static struct platform_driver talitos_driver = {
  2424. .driver = {
  2425. .name = "talitos",
  2426. .of_match_table = talitos_match,
  2427. },
  2428. .probe = talitos_probe,
  2429. .remove = talitos_remove,
  2430. };
  2431. module_platform_driver(talitos_driver);
  2432. MODULE_LICENSE("GPL");
  2433. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2434. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");