clk-tegra124.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/delay.h>
  23. #include <linux/export.h>
  24. #include <linux/clk/tegra.h>
  25. #include <dt-bindings/clock/tegra124-car.h>
  26. #include "clk.h"
  27. #include "clk-id.h"
  28. #define CLK_SOURCE_CSITE 0x1d4
  29. #define CLK_SOURCE_EMC 0x19c
  30. #define PLLC_BASE 0x80
  31. #define PLLC_OUT 0x84
  32. #define PLLC_MISC2 0x88
  33. #define PLLC_MISC 0x8c
  34. #define PLLC2_BASE 0x4e8
  35. #define PLLC2_MISC 0x4ec
  36. #define PLLC3_BASE 0x4fc
  37. #define PLLC3_MISC 0x500
  38. #define PLLM_BASE 0x90
  39. #define PLLM_OUT 0x94
  40. #define PLLM_MISC 0x9c
  41. #define PLLP_BASE 0xa0
  42. #define PLLP_MISC 0xac
  43. #define PLLA_BASE 0xb0
  44. #define PLLA_MISC 0xbc
  45. #define PLLD_BASE 0xd0
  46. #define PLLD_MISC 0xdc
  47. #define PLLU_BASE 0xc0
  48. #define PLLU_MISC 0xcc
  49. #define PLLX_BASE 0xe0
  50. #define PLLX_MISC 0xe4
  51. #define PLLX_MISC2 0x514
  52. #define PLLX_MISC3 0x518
  53. #define PLLE_BASE 0xe8
  54. #define PLLE_MISC 0xec
  55. #define PLLD2_BASE 0x4b8
  56. #define PLLD2_MISC 0x4bc
  57. #define PLLE_AUX 0x48c
  58. #define PLLRE_BASE 0x4c4
  59. #define PLLRE_MISC 0x4c8
  60. #define PLLDP_BASE 0x590
  61. #define PLLDP_MISC 0x594
  62. #define PLLC4_BASE 0x5a4
  63. #define PLLC4_MISC 0x5a8
  64. #define PLLC_IDDQ_BIT 26
  65. #define PLLRE_IDDQ_BIT 16
  66. #define PLLSS_IDDQ_BIT 19
  67. #define PLL_BASE_LOCK BIT(27)
  68. #define PLLE_MISC_LOCK BIT(11)
  69. #define PLLRE_MISC_LOCK BIT(24)
  70. #define PLL_MISC_LOCK_ENABLE 18
  71. #define PLLC_MISC_LOCK_ENABLE 24
  72. #define PLLDU_MISC_LOCK_ENABLE 22
  73. #define PLLE_MISC_LOCK_ENABLE 9
  74. #define PLLRE_MISC_LOCK_ENABLE 30
  75. #define PLLSS_MISC_LOCK_ENABLE 30
  76. #define PLLXC_SW_MAX_P 6
  77. #define PMC_PLLM_WB0_OVERRIDE 0x1dc
  78. #define PMC_PLLM_WB0_OVERRIDE_2 0x2b0
  79. #define UTMIP_PLL_CFG2 0x488
  80. #define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xffff) << 6)
  81. #define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
  82. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN BIT(0)
  83. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN BIT(2)
  84. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN BIT(4)
  85. #define UTMIP_PLL_CFG1 0x484
  86. #define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 6)
  87. #define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
  88. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP BIT(17)
  89. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN BIT(16)
  90. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP BIT(15)
  91. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN BIT(14)
  92. #define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN BIT(12)
  93. #define UTMIPLL_HW_PWRDN_CFG0 0x52c
  94. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE BIT(25)
  95. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
  96. #define UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
  97. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_RESET_INPUT_VALUE BIT(5)
  98. #define UTMIPLL_HW_PWRDN_CFG0_SEQ_IN_SWCTL BIT(4)
  99. #define UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
  100. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE BIT(1)
  101. #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL BIT(0)
  102. /* Tegra CPU clock and reset control regs */
  103. #define CLK_RST_CONTROLLER_CPU_CMPLX_STATUS 0x470
  104. #ifdef CONFIG_PM_SLEEP
  105. static struct cpu_clk_suspend_context {
  106. u32 clk_csite_src;
  107. } tegra124_cpu_clk_sctx;
  108. #endif
  109. static void __iomem *clk_base;
  110. static void __iomem *pmc_base;
  111. static unsigned long osc_freq;
  112. static unsigned long pll_ref_freq;
  113. static DEFINE_SPINLOCK(pll_d_lock);
  114. static DEFINE_SPINLOCK(pll_d2_lock);
  115. static DEFINE_SPINLOCK(pll_e_lock);
  116. static DEFINE_SPINLOCK(pll_re_lock);
  117. static DEFINE_SPINLOCK(pll_u_lock);
  118. static DEFINE_SPINLOCK(emc_lock);
  119. /* possible OSC frequencies in Hz */
  120. static unsigned long tegra124_input_freq[] = {
  121. [0] = 13000000,
  122. [1] = 16800000,
  123. [4] = 19200000,
  124. [5] = 38400000,
  125. [8] = 12000000,
  126. [9] = 48000000,
  127. [12] = 260000000,
  128. };
  129. static const char *mux_plld_out0_plld2_out0[] = {
  130. "pll_d_out0", "pll_d2_out0",
  131. };
  132. #define mux_plld_out0_plld2_out0_idx NULL
  133. static const char *mux_pllmcp_clkm[] = {
  134. "pll_m", "pll_c", "pll_p", "clk_m", "pll_m_ud", "pll_c2", "pll_c3",
  135. };
  136. #define mux_pllmcp_clkm_idx NULL
  137. static struct div_nmp pllxc_nmp = {
  138. .divm_shift = 0,
  139. .divm_width = 8,
  140. .divn_shift = 8,
  141. .divn_width = 8,
  142. .divp_shift = 20,
  143. .divp_width = 4,
  144. };
  145. static struct pdiv_map pllxc_p[] = {
  146. { .pdiv = 1, .hw_val = 0 },
  147. { .pdiv = 2, .hw_val = 1 },
  148. { .pdiv = 3, .hw_val = 2 },
  149. { .pdiv = 4, .hw_val = 3 },
  150. { .pdiv = 5, .hw_val = 4 },
  151. { .pdiv = 6, .hw_val = 5 },
  152. { .pdiv = 8, .hw_val = 6 },
  153. { .pdiv = 10, .hw_val = 7 },
  154. { .pdiv = 12, .hw_val = 8 },
  155. { .pdiv = 16, .hw_val = 9 },
  156. { .pdiv = 12, .hw_val = 10 },
  157. { .pdiv = 16, .hw_val = 11 },
  158. { .pdiv = 20, .hw_val = 12 },
  159. { .pdiv = 24, .hw_val = 13 },
  160. { .pdiv = 32, .hw_val = 14 },
  161. { .pdiv = 0, .hw_val = 0 },
  162. };
  163. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  164. /* 1 GHz */
  165. {12000000, 1000000000, 83, 0, 1}, /* actual: 996.0 MHz */
  166. {13000000, 1000000000, 76, 0, 1}, /* actual: 988.0 MHz */
  167. {16800000, 1000000000, 59, 0, 1}, /* actual: 991.2 MHz */
  168. {19200000, 1000000000, 52, 0, 1}, /* actual: 998.4 MHz */
  169. {26000000, 1000000000, 76, 1, 1}, /* actual: 988.0 MHz */
  170. {0, 0, 0, 0, 0, 0},
  171. };
  172. static struct tegra_clk_pll_params pll_x_params = {
  173. .input_min = 12000000,
  174. .input_max = 800000000,
  175. .cf_min = 12000000,
  176. .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
  177. .vco_min = 700000000,
  178. .vco_max = 3000000000UL,
  179. .base_reg = PLLX_BASE,
  180. .misc_reg = PLLX_MISC,
  181. .lock_mask = PLL_BASE_LOCK,
  182. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  183. .lock_delay = 300,
  184. .iddq_reg = PLLX_MISC3,
  185. .iddq_bit_idx = 3,
  186. .max_p = 6,
  187. .dyn_ramp_reg = PLLX_MISC2,
  188. .stepa_shift = 16,
  189. .stepb_shift = 24,
  190. .pdiv_tohw = pllxc_p,
  191. .div_nmp = &pllxc_nmp,
  192. .freq_table = pll_x_freq_table,
  193. .flags = TEGRA_PLL_USE_LOCK,
  194. };
  195. static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
  196. { 12000000, 624000000, 104, 1, 2},
  197. { 12000000, 600000000, 100, 1, 2},
  198. { 13000000, 600000000, 92, 1, 2}, /* actual: 598.0 MHz */
  199. { 16800000, 600000000, 71, 1, 2}, /* actual: 596.4 MHz */
  200. { 19200000, 600000000, 62, 1, 2}, /* actual: 595.2 MHz */
  201. { 26000000, 600000000, 92, 2, 2}, /* actual: 598.0 MHz */
  202. { 0, 0, 0, 0, 0, 0 },
  203. };
  204. static struct tegra_clk_pll_params pll_c_params = {
  205. .input_min = 12000000,
  206. .input_max = 800000000,
  207. .cf_min = 12000000,
  208. .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
  209. .vco_min = 600000000,
  210. .vco_max = 1400000000,
  211. .base_reg = PLLC_BASE,
  212. .misc_reg = PLLC_MISC,
  213. .lock_mask = PLL_BASE_LOCK,
  214. .lock_enable_bit_idx = PLLC_MISC_LOCK_ENABLE,
  215. .lock_delay = 300,
  216. .iddq_reg = PLLC_MISC,
  217. .iddq_bit_idx = PLLC_IDDQ_BIT,
  218. .max_p = PLLXC_SW_MAX_P,
  219. .dyn_ramp_reg = PLLC_MISC2,
  220. .stepa_shift = 17,
  221. .stepb_shift = 9,
  222. .pdiv_tohw = pllxc_p,
  223. .div_nmp = &pllxc_nmp,
  224. .freq_table = pll_c_freq_table,
  225. .flags = TEGRA_PLL_USE_LOCK,
  226. };
  227. static struct div_nmp pllcx_nmp = {
  228. .divm_shift = 0,
  229. .divm_width = 2,
  230. .divn_shift = 8,
  231. .divn_width = 8,
  232. .divp_shift = 20,
  233. .divp_width = 3,
  234. };
  235. static struct pdiv_map pllc_p[] = {
  236. { .pdiv = 1, .hw_val = 0 },
  237. { .pdiv = 2, .hw_val = 1 },
  238. { .pdiv = 3, .hw_val = 2 },
  239. { .pdiv = 4, .hw_val = 3 },
  240. { .pdiv = 6, .hw_val = 4 },
  241. { .pdiv = 8, .hw_val = 5 },
  242. { .pdiv = 12, .hw_val = 6 },
  243. { .pdiv = 16, .hw_val = 7 },
  244. { .pdiv = 0, .hw_val = 0 },
  245. };
  246. static struct tegra_clk_pll_freq_table pll_cx_freq_table[] = {
  247. {12000000, 600000000, 100, 1, 2},
  248. {13000000, 600000000, 92, 1, 2}, /* actual: 598.0 MHz */
  249. {16800000, 600000000, 71, 1, 2}, /* actual: 596.4 MHz */
  250. {19200000, 600000000, 62, 1, 2}, /* actual: 595.2 MHz */
  251. {26000000, 600000000, 92, 2, 2}, /* actual: 598.0 MHz */
  252. {0, 0, 0, 0, 0, 0},
  253. };
  254. static struct tegra_clk_pll_params pll_c2_params = {
  255. .input_min = 12000000,
  256. .input_max = 48000000,
  257. .cf_min = 12000000,
  258. .cf_max = 19200000,
  259. .vco_min = 600000000,
  260. .vco_max = 1200000000,
  261. .base_reg = PLLC2_BASE,
  262. .misc_reg = PLLC2_MISC,
  263. .lock_mask = PLL_BASE_LOCK,
  264. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  265. .lock_delay = 300,
  266. .pdiv_tohw = pllc_p,
  267. .div_nmp = &pllcx_nmp,
  268. .max_p = 7,
  269. .ext_misc_reg[0] = 0x4f0,
  270. .ext_misc_reg[1] = 0x4f4,
  271. .ext_misc_reg[2] = 0x4f8,
  272. .freq_table = pll_cx_freq_table,
  273. .flags = TEGRA_PLL_USE_LOCK,
  274. };
  275. static struct tegra_clk_pll_params pll_c3_params = {
  276. .input_min = 12000000,
  277. .input_max = 48000000,
  278. .cf_min = 12000000,
  279. .cf_max = 19200000,
  280. .vco_min = 600000000,
  281. .vco_max = 1200000000,
  282. .base_reg = PLLC3_BASE,
  283. .misc_reg = PLLC3_MISC,
  284. .lock_mask = PLL_BASE_LOCK,
  285. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  286. .lock_delay = 300,
  287. .pdiv_tohw = pllc_p,
  288. .div_nmp = &pllcx_nmp,
  289. .max_p = 7,
  290. .ext_misc_reg[0] = 0x504,
  291. .ext_misc_reg[1] = 0x508,
  292. .ext_misc_reg[2] = 0x50c,
  293. .freq_table = pll_cx_freq_table,
  294. .flags = TEGRA_PLL_USE_LOCK,
  295. };
  296. static struct div_nmp pllss_nmp = {
  297. .divm_shift = 0,
  298. .divm_width = 8,
  299. .divn_shift = 8,
  300. .divn_width = 8,
  301. .divp_shift = 20,
  302. .divp_width = 4,
  303. };
  304. static struct pdiv_map pll12g_ssd_esd_p[] = {
  305. { .pdiv = 1, .hw_val = 0 },
  306. { .pdiv = 2, .hw_val = 1 },
  307. { .pdiv = 3, .hw_val = 2 },
  308. { .pdiv = 4, .hw_val = 3 },
  309. { .pdiv = 5, .hw_val = 4 },
  310. { .pdiv = 6, .hw_val = 5 },
  311. { .pdiv = 8, .hw_val = 6 },
  312. { .pdiv = 10, .hw_val = 7 },
  313. { .pdiv = 12, .hw_val = 8 },
  314. { .pdiv = 16, .hw_val = 9 },
  315. { .pdiv = 12, .hw_val = 10 },
  316. { .pdiv = 16, .hw_val = 11 },
  317. { .pdiv = 20, .hw_val = 12 },
  318. { .pdiv = 24, .hw_val = 13 },
  319. { .pdiv = 32, .hw_val = 14 },
  320. { .pdiv = 0, .hw_val = 0 },
  321. };
  322. static struct tegra_clk_pll_freq_table pll_c4_freq_table[] = {
  323. { 12000000, 600000000, 100, 1, 1},
  324. { 13000000, 600000000, 92, 1, 1}, /* actual: 598.0 MHz */
  325. { 16800000, 600000000, 71, 1, 1}, /* actual: 596.4 MHz */
  326. { 19200000, 600000000, 62, 1, 1}, /* actual: 595.2 MHz */
  327. { 26000000, 600000000, 92, 2, 1}, /* actual: 598.0 MHz */
  328. { 0, 0, 0, 0, 0, 0 },
  329. };
  330. static struct tegra_clk_pll_params pll_c4_params = {
  331. .input_min = 12000000,
  332. .input_max = 1000000000,
  333. .cf_min = 12000000,
  334. .cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
  335. .vco_min = 600000000,
  336. .vco_max = 1200000000,
  337. .base_reg = PLLC4_BASE,
  338. .misc_reg = PLLC4_MISC,
  339. .lock_mask = PLL_BASE_LOCK,
  340. .lock_enable_bit_idx = PLLSS_MISC_LOCK_ENABLE,
  341. .lock_delay = 300,
  342. .iddq_reg = PLLC4_BASE,
  343. .iddq_bit_idx = PLLSS_IDDQ_BIT,
  344. .pdiv_tohw = pll12g_ssd_esd_p,
  345. .div_nmp = &pllss_nmp,
  346. .ext_misc_reg[0] = 0x5ac,
  347. .ext_misc_reg[1] = 0x5b0,
  348. .ext_misc_reg[2] = 0x5b4,
  349. .freq_table = pll_c4_freq_table,
  350. };
  351. static struct pdiv_map pllm_p[] = {
  352. { .pdiv = 1, .hw_val = 0 },
  353. { .pdiv = 2, .hw_val = 1 },
  354. { .pdiv = 0, .hw_val = 0 },
  355. };
  356. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  357. {12000000, 800000000, 66, 1, 1}, /* actual: 792.0 MHz */
  358. {13000000, 800000000, 61, 1, 1}, /* actual: 793.0 MHz */
  359. {16800000, 800000000, 47, 1, 1}, /* actual: 789.6 MHz */
  360. {19200000, 800000000, 41, 1, 1}, /* actual: 787.2 MHz */
  361. {26000000, 800000000, 61, 2, 1}, /* actual: 793.0 MHz */
  362. {0, 0, 0, 0, 0, 0},
  363. };
  364. static struct div_nmp pllm_nmp = {
  365. .divm_shift = 0,
  366. .divm_width = 8,
  367. .override_divm_shift = 0,
  368. .divn_shift = 8,
  369. .divn_width = 8,
  370. .override_divn_shift = 8,
  371. .divp_shift = 20,
  372. .divp_width = 1,
  373. .override_divp_shift = 27,
  374. };
  375. static struct tegra_clk_pll_params pll_m_params = {
  376. .input_min = 12000000,
  377. .input_max = 500000000,
  378. .cf_min = 12000000,
  379. .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
  380. .vco_min = 400000000,
  381. .vco_max = 1066000000,
  382. .base_reg = PLLM_BASE,
  383. .misc_reg = PLLM_MISC,
  384. .lock_mask = PLL_BASE_LOCK,
  385. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  386. .lock_delay = 300,
  387. .max_p = 2,
  388. .pdiv_tohw = pllm_p,
  389. .div_nmp = &pllm_nmp,
  390. .pmc_divnm_reg = PMC_PLLM_WB0_OVERRIDE,
  391. .pmc_divp_reg = PMC_PLLM_WB0_OVERRIDE_2,
  392. .freq_table = pll_m_freq_table,
  393. .flags = TEGRA_PLL_USE_LOCK,
  394. };
  395. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  396. /* PLLE special case: use cpcon field to store cml divider value */
  397. {336000000, 100000000, 100, 21, 16, 11},
  398. {312000000, 100000000, 200, 26, 24, 13},
  399. {13000000, 100000000, 200, 1, 26, 13},
  400. {12000000, 100000000, 200, 1, 24, 13},
  401. {0, 0, 0, 0, 0, 0},
  402. };
  403. static struct div_nmp plle_nmp = {
  404. .divm_shift = 0,
  405. .divm_width = 8,
  406. .divn_shift = 8,
  407. .divn_width = 8,
  408. .divp_shift = 24,
  409. .divp_width = 4,
  410. };
  411. static struct tegra_clk_pll_params pll_e_params = {
  412. .input_min = 12000000,
  413. .input_max = 1000000000,
  414. .cf_min = 12000000,
  415. .cf_max = 75000000,
  416. .vco_min = 1600000000,
  417. .vco_max = 2400000000U,
  418. .base_reg = PLLE_BASE,
  419. .misc_reg = PLLE_MISC,
  420. .aux_reg = PLLE_AUX,
  421. .lock_mask = PLLE_MISC_LOCK,
  422. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  423. .lock_delay = 300,
  424. .div_nmp = &plle_nmp,
  425. .freq_table = pll_e_freq_table,
  426. .flags = TEGRA_PLL_FIXED,
  427. .fixed_rate = 100000000,
  428. };
  429. static const struct clk_div_table pll_re_div_table[] = {
  430. { .val = 0, .div = 1 },
  431. { .val = 1, .div = 2 },
  432. { .val = 2, .div = 3 },
  433. { .val = 3, .div = 4 },
  434. { .val = 4, .div = 5 },
  435. { .val = 5, .div = 6 },
  436. { .val = 0, .div = 0 },
  437. };
  438. static struct div_nmp pllre_nmp = {
  439. .divm_shift = 0,
  440. .divm_width = 8,
  441. .divn_shift = 8,
  442. .divn_width = 8,
  443. .divp_shift = 16,
  444. .divp_width = 4,
  445. };
  446. static struct tegra_clk_pll_params pll_re_vco_params = {
  447. .input_min = 12000000,
  448. .input_max = 1000000000,
  449. .cf_min = 12000000,
  450. .cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
  451. .vco_min = 300000000,
  452. .vco_max = 600000000,
  453. .base_reg = PLLRE_BASE,
  454. .misc_reg = PLLRE_MISC,
  455. .lock_mask = PLLRE_MISC_LOCK,
  456. .lock_enable_bit_idx = PLLRE_MISC_LOCK_ENABLE,
  457. .lock_delay = 300,
  458. .iddq_reg = PLLRE_MISC,
  459. .iddq_bit_idx = PLLRE_IDDQ_BIT,
  460. .div_nmp = &pllre_nmp,
  461. .flags = TEGRA_PLL_USE_LOCK,
  462. };
  463. static struct div_nmp pllp_nmp = {
  464. .divm_shift = 0,
  465. .divm_width = 5,
  466. .divn_shift = 8,
  467. .divn_width = 10,
  468. .divp_shift = 20,
  469. .divp_width = 3,
  470. };
  471. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  472. {12000000, 408000000, 408, 12, 0, 8},
  473. {13000000, 408000000, 408, 13, 0, 8},
  474. {16800000, 408000000, 340, 14, 0, 8},
  475. {19200000, 408000000, 340, 16, 0, 8},
  476. {26000000, 408000000, 408, 26, 0, 8},
  477. {0, 0, 0, 0, 0, 0},
  478. };
  479. static struct tegra_clk_pll_params pll_p_params = {
  480. .input_min = 2000000,
  481. .input_max = 31000000,
  482. .cf_min = 1000000,
  483. .cf_max = 6000000,
  484. .vco_min = 200000000,
  485. .vco_max = 700000000,
  486. .base_reg = PLLP_BASE,
  487. .misc_reg = PLLP_MISC,
  488. .lock_mask = PLL_BASE_LOCK,
  489. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  490. .lock_delay = 300,
  491. .div_nmp = &pllp_nmp,
  492. .freq_table = pll_p_freq_table,
  493. .fixed_rate = 408000000,
  494. .flags = TEGRA_PLL_FIXED | TEGRA_PLL_USE_LOCK,
  495. };
  496. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  497. {9600000, 282240000, 147, 5, 0, 4},
  498. {9600000, 368640000, 192, 5, 0, 4},
  499. {9600000, 240000000, 200, 8, 0, 8},
  500. {28800000, 282240000, 245, 25, 0, 8},
  501. {28800000, 368640000, 320, 25, 0, 8},
  502. {28800000, 240000000, 200, 24, 0, 8},
  503. {0, 0, 0, 0, 0, 0},
  504. };
  505. static struct tegra_clk_pll_params pll_a_params = {
  506. .input_min = 2000000,
  507. .input_max = 31000000,
  508. .cf_min = 1000000,
  509. .cf_max = 6000000,
  510. .vco_min = 200000000,
  511. .vco_max = 700000000,
  512. .base_reg = PLLA_BASE,
  513. .misc_reg = PLLA_MISC,
  514. .lock_mask = PLL_BASE_LOCK,
  515. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  516. .lock_delay = 300,
  517. .div_nmp = &pllp_nmp,
  518. .freq_table = pll_a_freq_table,
  519. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_USE_LOCK,
  520. };
  521. static struct div_nmp plld_nmp = {
  522. .divm_shift = 0,
  523. .divm_width = 5,
  524. .divn_shift = 8,
  525. .divn_width = 11,
  526. .divp_shift = 20,
  527. .divp_width = 3,
  528. };
  529. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  530. {12000000, 216000000, 864, 12, 4, 12},
  531. {13000000, 216000000, 864, 13, 4, 12},
  532. {16800000, 216000000, 720, 14, 4, 12},
  533. {19200000, 216000000, 720, 16, 4, 12},
  534. {26000000, 216000000, 864, 26, 4, 12},
  535. {12000000, 594000000, 594, 12, 1, 12},
  536. {13000000, 594000000, 594, 13, 1, 12},
  537. {16800000, 594000000, 495, 14, 1, 12},
  538. {19200000, 594000000, 495, 16, 1, 12},
  539. {26000000, 594000000, 594, 26, 1, 12},
  540. {12000000, 1000000000, 1000, 12, 1, 12},
  541. {13000000, 1000000000, 1000, 13, 1, 12},
  542. {19200000, 1000000000, 625, 12, 1, 12},
  543. {26000000, 1000000000, 1000, 26, 1, 12},
  544. {0, 0, 0, 0, 0, 0},
  545. };
  546. static struct tegra_clk_pll_params pll_d_params = {
  547. .input_min = 2000000,
  548. .input_max = 40000000,
  549. .cf_min = 1000000,
  550. .cf_max = 6000000,
  551. .vco_min = 500000000,
  552. .vco_max = 1000000000,
  553. .base_reg = PLLD_BASE,
  554. .misc_reg = PLLD_MISC,
  555. .lock_mask = PLL_BASE_LOCK,
  556. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  557. .lock_delay = 1000,
  558. .div_nmp = &plld_nmp,
  559. .freq_table = pll_d_freq_table,
  560. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  561. TEGRA_PLL_USE_LOCK,
  562. };
  563. static struct tegra_clk_pll_freq_table tegra124_pll_d2_freq_table[] = {
  564. { 12000000, 594000000, 99, 1, 2},
  565. { 13000000, 594000000, 91, 1, 2}, /* actual: 591.5 MHz */
  566. { 16800000, 594000000, 71, 1, 2}, /* actual: 596.4 MHz */
  567. { 19200000, 594000000, 62, 1, 2}, /* actual: 595.2 MHz */
  568. { 26000000, 594000000, 91, 2, 2}, /* actual: 591.5 MHz */
  569. { 0, 0, 0, 0, 0, 0 },
  570. };
  571. static struct tegra_clk_pll_params tegra124_pll_d2_params = {
  572. .input_min = 12000000,
  573. .input_max = 1000000000,
  574. .cf_min = 12000000,
  575. .cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
  576. .vco_min = 600000000,
  577. .vco_max = 1200000000,
  578. .base_reg = PLLD2_BASE,
  579. .misc_reg = PLLD2_MISC,
  580. .lock_mask = PLL_BASE_LOCK,
  581. .lock_enable_bit_idx = PLLSS_MISC_LOCK_ENABLE,
  582. .lock_delay = 300,
  583. .iddq_reg = PLLD2_BASE,
  584. .iddq_bit_idx = PLLSS_IDDQ_BIT,
  585. .pdiv_tohw = pll12g_ssd_esd_p,
  586. .div_nmp = &pllss_nmp,
  587. .ext_misc_reg[0] = 0x570,
  588. .ext_misc_reg[1] = 0x574,
  589. .ext_misc_reg[2] = 0x578,
  590. .max_p = 15,
  591. .freq_table = tegra124_pll_d2_freq_table,
  592. };
  593. static struct tegra_clk_pll_freq_table pll_dp_freq_table[] = {
  594. { 12000000, 600000000, 100, 1, 1},
  595. { 13000000, 600000000, 92, 1, 1}, /* actual: 598.0 MHz */
  596. { 16800000, 600000000, 71, 1, 1}, /* actual: 596.4 MHz */
  597. { 19200000, 600000000, 62, 1, 1}, /* actual: 595.2 MHz */
  598. { 26000000, 600000000, 92, 2, 1}, /* actual: 598.0 MHz */
  599. { 0, 0, 0, 0, 0, 0 },
  600. };
  601. static struct tegra_clk_pll_params pll_dp_params = {
  602. .input_min = 12000000,
  603. .input_max = 1000000000,
  604. .cf_min = 12000000,
  605. .cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
  606. .vco_min = 600000000,
  607. .vco_max = 1200000000,
  608. .base_reg = PLLDP_BASE,
  609. .misc_reg = PLLDP_MISC,
  610. .lock_mask = PLL_BASE_LOCK,
  611. .lock_enable_bit_idx = PLLSS_MISC_LOCK_ENABLE,
  612. .lock_delay = 300,
  613. .iddq_reg = PLLDP_BASE,
  614. .iddq_bit_idx = PLLSS_IDDQ_BIT,
  615. .pdiv_tohw = pll12g_ssd_esd_p,
  616. .div_nmp = &pllss_nmp,
  617. .ext_misc_reg[0] = 0x598,
  618. .ext_misc_reg[1] = 0x59c,
  619. .ext_misc_reg[2] = 0x5a0,
  620. .max_p = 5,
  621. .freq_table = pll_dp_freq_table,
  622. };
  623. static struct pdiv_map pllu_p[] = {
  624. { .pdiv = 1, .hw_val = 1 },
  625. { .pdiv = 2, .hw_val = 0 },
  626. { .pdiv = 0, .hw_val = 0 },
  627. };
  628. static struct div_nmp pllu_nmp = {
  629. .divm_shift = 0,
  630. .divm_width = 5,
  631. .divn_shift = 8,
  632. .divn_width = 10,
  633. .divp_shift = 20,
  634. .divp_width = 1,
  635. };
  636. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  637. {12000000, 480000000, 960, 12, 2, 12},
  638. {13000000, 480000000, 960, 13, 2, 12},
  639. {16800000, 480000000, 400, 7, 2, 5},
  640. {19200000, 480000000, 200, 4, 2, 3},
  641. {26000000, 480000000, 960, 26, 2, 12},
  642. {0, 0, 0, 0, 0, 0},
  643. };
  644. static struct tegra_clk_pll_params pll_u_params = {
  645. .input_min = 2000000,
  646. .input_max = 40000000,
  647. .cf_min = 1000000,
  648. .cf_max = 6000000,
  649. .vco_min = 480000000,
  650. .vco_max = 960000000,
  651. .base_reg = PLLU_BASE,
  652. .misc_reg = PLLU_MISC,
  653. .lock_mask = PLL_BASE_LOCK,
  654. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  655. .lock_delay = 1000,
  656. .pdiv_tohw = pllu_p,
  657. .div_nmp = &pllu_nmp,
  658. .freq_table = pll_u_freq_table,
  659. .flags = TEGRA_PLLU | TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  660. TEGRA_PLL_USE_LOCK,
  661. };
  662. struct utmi_clk_param {
  663. /* Oscillator Frequency in KHz */
  664. u32 osc_frequency;
  665. /* UTMIP PLL Enable Delay Count */
  666. u8 enable_delay_count;
  667. /* UTMIP PLL Stable count */
  668. u8 stable_count;
  669. /* UTMIP PLL Active delay count */
  670. u8 active_delay_count;
  671. /* UTMIP PLL Xtal frequency count */
  672. u8 xtal_freq_count;
  673. };
  674. static const struct utmi_clk_param utmi_parameters[] = {
  675. {.osc_frequency = 13000000, .enable_delay_count = 0x02,
  676. .stable_count = 0x33, .active_delay_count = 0x05,
  677. .xtal_freq_count = 0x7F},
  678. {.osc_frequency = 19200000, .enable_delay_count = 0x03,
  679. .stable_count = 0x4B, .active_delay_count = 0x06,
  680. .xtal_freq_count = 0xBB},
  681. {.osc_frequency = 12000000, .enable_delay_count = 0x02,
  682. .stable_count = 0x2F, .active_delay_count = 0x04,
  683. .xtal_freq_count = 0x76},
  684. {.osc_frequency = 26000000, .enable_delay_count = 0x04,
  685. .stable_count = 0x66, .active_delay_count = 0x09,
  686. .xtal_freq_count = 0xFE},
  687. {.osc_frequency = 16800000, .enable_delay_count = 0x03,
  688. .stable_count = 0x41, .active_delay_count = 0x0A,
  689. .xtal_freq_count = 0xA4},
  690. };
  691. static struct tegra_clk tegra124_clks[tegra_clk_max] __initdata = {
  692. [tegra_clk_ispb] = { .dt_id = TEGRA124_CLK_ISPB, .present = true },
  693. [tegra_clk_rtc] = { .dt_id = TEGRA124_CLK_RTC, .present = true },
  694. [tegra_clk_timer] = { .dt_id = TEGRA124_CLK_TIMER, .present = true },
  695. [tegra_clk_uarta] = { .dt_id = TEGRA124_CLK_UARTA, .present = true },
  696. [tegra_clk_sdmmc2_8] = { .dt_id = TEGRA124_CLK_SDMMC2, .present = true },
  697. [tegra_clk_i2s1] = { .dt_id = TEGRA124_CLK_I2S1, .present = true },
  698. [tegra_clk_i2c1] = { .dt_id = TEGRA124_CLK_I2C1, .present = true },
  699. [tegra_clk_sdmmc1_8] = { .dt_id = TEGRA124_CLK_SDMMC1, .present = true },
  700. [tegra_clk_sdmmc4_8] = { .dt_id = TEGRA124_CLK_SDMMC4, .present = true },
  701. [tegra_clk_pwm] = { .dt_id = TEGRA124_CLK_PWM, .present = true },
  702. [tegra_clk_i2s2] = { .dt_id = TEGRA124_CLK_I2S2, .present = true },
  703. [tegra_clk_usbd] = { .dt_id = TEGRA124_CLK_USBD, .present = true },
  704. [tegra_clk_isp_8] = { .dt_id = TEGRA124_CLK_ISP, .present = true },
  705. [tegra_clk_disp2] = { .dt_id = TEGRA124_CLK_DISP2, .present = true },
  706. [tegra_clk_disp1] = { .dt_id = TEGRA124_CLK_DISP1, .present = true },
  707. [tegra_clk_host1x_8] = { .dt_id = TEGRA124_CLK_HOST1X, .present = true },
  708. [tegra_clk_vcp] = { .dt_id = TEGRA124_CLK_VCP, .present = true },
  709. [tegra_clk_i2s0] = { .dt_id = TEGRA124_CLK_I2S0, .present = true },
  710. [tegra_clk_apbdma] = { .dt_id = TEGRA124_CLK_APBDMA, .present = true },
  711. [tegra_clk_kbc] = { .dt_id = TEGRA124_CLK_KBC, .present = true },
  712. [tegra_clk_kfuse] = { .dt_id = TEGRA124_CLK_KFUSE, .present = true },
  713. [tegra_clk_sbc1] = { .dt_id = TEGRA124_CLK_SBC1, .present = true },
  714. [tegra_clk_nor] = { .dt_id = TEGRA124_CLK_NOR, .present = true },
  715. [tegra_clk_sbc2] = { .dt_id = TEGRA124_CLK_SBC2, .present = true },
  716. [tegra_clk_sbc3] = { .dt_id = TEGRA124_CLK_SBC3, .present = true },
  717. [tegra_clk_i2c5] = { .dt_id = TEGRA124_CLK_I2C5, .present = true },
  718. [tegra_clk_dsia] = { .dt_id = TEGRA124_CLK_DSIA, .present = true },
  719. [tegra_clk_mipi] = { .dt_id = TEGRA124_CLK_MIPI, .present = true },
  720. [tegra_clk_hdmi] = { .dt_id = TEGRA124_CLK_HDMI, .present = true },
  721. [tegra_clk_csi] = { .dt_id = TEGRA124_CLK_CSI, .present = true },
  722. [tegra_clk_i2c2] = { .dt_id = TEGRA124_CLK_I2C2, .present = true },
  723. [tegra_clk_uartc] = { .dt_id = TEGRA124_CLK_UARTC, .present = true },
  724. [tegra_clk_mipi_cal] = { .dt_id = TEGRA124_CLK_MIPI_CAL, .present = true },
  725. [tegra_clk_emc] = { .dt_id = TEGRA124_CLK_EMC, .present = true },
  726. [tegra_clk_usb2] = { .dt_id = TEGRA124_CLK_USB2, .present = true },
  727. [tegra_clk_usb3] = { .dt_id = TEGRA124_CLK_USB3, .present = true },
  728. [tegra_clk_vde_8] = { .dt_id = TEGRA124_CLK_VDE, .present = true },
  729. [tegra_clk_bsea] = { .dt_id = TEGRA124_CLK_BSEA, .present = true },
  730. [tegra_clk_bsev] = { .dt_id = TEGRA124_CLK_BSEV, .present = true },
  731. [tegra_clk_uartd] = { .dt_id = TEGRA124_CLK_UARTD, .present = true },
  732. [tegra_clk_i2c3] = { .dt_id = TEGRA124_CLK_I2C3, .present = true },
  733. [tegra_clk_sbc4] = { .dt_id = TEGRA124_CLK_SBC4, .present = true },
  734. [tegra_clk_sdmmc3_8] = { .dt_id = TEGRA124_CLK_SDMMC3, .present = true },
  735. [tegra_clk_pcie] = { .dt_id = TEGRA124_CLK_PCIE, .present = true },
  736. [tegra_clk_owr] = { .dt_id = TEGRA124_CLK_OWR, .present = true },
  737. [tegra_clk_afi] = { .dt_id = TEGRA124_CLK_AFI, .present = true },
  738. [tegra_clk_csite] = { .dt_id = TEGRA124_CLK_CSITE, .present = true },
  739. [tegra_clk_la] = { .dt_id = TEGRA124_CLK_LA, .present = true },
  740. [tegra_clk_trace] = { .dt_id = TEGRA124_CLK_TRACE, .present = true },
  741. [tegra_clk_soc_therm] = { .dt_id = TEGRA124_CLK_SOC_THERM, .present = true },
  742. [tegra_clk_dtv] = { .dt_id = TEGRA124_CLK_DTV, .present = true },
  743. [tegra_clk_i2cslow] = { .dt_id = TEGRA124_CLK_I2CSLOW, .present = true },
  744. [tegra_clk_dsib] = { .dt_id = TEGRA124_CLK_DSIB, .present = true },
  745. [tegra_clk_tsec] = { .dt_id = TEGRA124_CLK_TSEC, .present = true },
  746. [tegra_clk_xusb_host] = { .dt_id = TEGRA124_CLK_XUSB_HOST, .present = true },
  747. [tegra_clk_msenc] = { .dt_id = TEGRA124_CLK_MSENC, .present = true },
  748. [tegra_clk_csus] = { .dt_id = TEGRA124_CLK_CSUS, .present = true },
  749. [tegra_clk_mselect] = { .dt_id = TEGRA124_CLK_MSELECT, .present = true },
  750. [tegra_clk_tsensor] = { .dt_id = TEGRA124_CLK_TSENSOR, .present = true },
  751. [tegra_clk_i2s3] = { .dt_id = TEGRA124_CLK_I2S3, .present = true },
  752. [tegra_clk_i2s4] = { .dt_id = TEGRA124_CLK_I2S4, .present = true },
  753. [tegra_clk_i2c4] = { .dt_id = TEGRA124_CLK_I2C4, .present = true },
  754. [tegra_clk_sbc5] = { .dt_id = TEGRA124_CLK_SBC5, .present = true },
  755. [tegra_clk_sbc6] = { .dt_id = TEGRA124_CLK_SBC6, .present = true },
  756. [tegra_clk_d_audio] = { .dt_id = TEGRA124_CLK_D_AUDIO, .present = true },
  757. [tegra_clk_apbif] = { .dt_id = TEGRA124_CLK_APBIF, .present = true },
  758. [tegra_clk_dam0] = { .dt_id = TEGRA124_CLK_DAM0, .present = true },
  759. [tegra_clk_dam1] = { .dt_id = TEGRA124_CLK_DAM1, .present = true },
  760. [tegra_clk_dam2] = { .dt_id = TEGRA124_CLK_DAM2, .present = true },
  761. [tegra_clk_hda2codec_2x] = { .dt_id = TEGRA124_CLK_HDA2CODEC_2X, .present = true },
  762. [tegra_clk_audio0_2x] = { .dt_id = TEGRA124_CLK_AUDIO0_2X, .present = true },
  763. [tegra_clk_audio1_2x] = { .dt_id = TEGRA124_CLK_AUDIO1_2X, .present = true },
  764. [tegra_clk_audio2_2x] = { .dt_id = TEGRA124_CLK_AUDIO2_2X, .present = true },
  765. [tegra_clk_audio3_2x] = { .dt_id = TEGRA124_CLK_AUDIO3_2X, .present = true },
  766. [tegra_clk_audio4_2x] = { .dt_id = TEGRA124_CLK_AUDIO4_2X, .present = true },
  767. [tegra_clk_spdif_2x] = { .dt_id = TEGRA124_CLK_SPDIF_2X, .present = true },
  768. [tegra_clk_actmon] = { .dt_id = TEGRA124_CLK_ACTMON, .present = true },
  769. [tegra_clk_extern1] = { .dt_id = TEGRA124_CLK_EXTERN1, .present = true },
  770. [tegra_clk_extern2] = { .dt_id = TEGRA124_CLK_EXTERN2, .present = true },
  771. [tegra_clk_extern3] = { .dt_id = TEGRA124_CLK_EXTERN3, .present = true },
  772. [tegra_clk_sata_oob] = { .dt_id = TEGRA124_CLK_SATA_OOB, .present = true },
  773. [tegra_clk_sata] = { .dt_id = TEGRA124_CLK_SATA, .present = true },
  774. [tegra_clk_hda] = { .dt_id = TEGRA124_CLK_HDA, .present = true },
  775. [tegra_clk_se] = { .dt_id = TEGRA124_CLK_SE, .present = true },
  776. [tegra_clk_hda2hdmi] = { .dt_id = TEGRA124_CLK_HDA2HDMI, .present = true },
  777. [tegra_clk_sata_cold] = { .dt_id = TEGRA124_CLK_SATA_COLD, .present = true },
  778. [tegra_clk_cilab] = { .dt_id = TEGRA124_CLK_CILAB, .present = true },
  779. [tegra_clk_cilcd] = { .dt_id = TEGRA124_CLK_CILCD, .present = true },
  780. [tegra_clk_cile] = { .dt_id = TEGRA124_CLK_CILE, .present = true },
  781. [tegra_clk_dsialp] = { .dt_id = TEGRA124_CLK_DSIALP, .present = true },
  782. [tegra_clk_dsiblp] = { .dt_id = TEGRA124_CLK_DSIBLP, .present = true },
  783. [tegra_clk_entropy] = { .dt_id = TEGRA124_CLK_ENTROPY, .present = true },
  784. [tegra_clk_dds] = { .dt_id = TEGRA124_CLK_DDS, .present = true },
  785. [tegra_clk_dp2] = { .dt_id = TEGRA124_CLK_DP2, .present = true },
  786. [tegra_clk_amx] = { .dt_id = TEGRA124_CLK_AMX, .present = true },
  787. [tegra_clk_adx] = { .dt_id = TEGRA124_CLK_ADX, .present = true },
  788. [tegra_clk_xusb_ss] = { .dt_id = TEGRA124_CLK_XUSB_SS, .present = true },
  789. [tegra_clk_i2c6] = { .dt_id = TEGRA124_CLK_I2C6, .present = true },
  790. [tegra_clk_vim2_clk] = { .dt_id = TEGRA124_CLK_VIM2_CLK, .present = true },
  791. [tegra_clk_hdmi_audio] = { .dt_id = TEGRA124_CLK_HDMI_AUDIO, .present = true },
  792. [tegra_clk_clk72Mhz] = { .dt_id = TEGRA124_CLK_CLK72MHZ, .present = true },
  793. [tegra_clk_vic03] = { .dt_id = TEGRA124_CLK_VIC03, .present = true },
  794. [tegra_clk_adx1] = { .dt_id = TEGRA124_CLK_ADX1, .present = true },
  795. [tegra_clk_dpaux] = { .dt_id = TEGRA124_CLK_DPAUX, .present = true },
  796. [tegra_clk_sor0] = { .dt_id = TEGRA124_CLK_SOR0, .present = true },
  797. [tegra_clk_sor0_lvds] = { .dt_id = TEGRA124_CLK_SOR0_LVDS, .present = true },
  798. [tegra_clk_gpu] = { .dt_id = TEGRA124_CLK_GPU, .present = true },
  799. [tegra_clk_amx1] = { .dt_id = TEGRA124_CLK_AMX1, .present = true },
  800. [tegra_clk_uartb] = { .dt_id = TEGRA124_CLK_UARTB, .present = true },
  801. [tegra_clk_vfir] = { .dt_id = TEGRA124_CLK_VFIR, .present = true },
  802. [tegra_clk_spdif_in] = { .dt_id = TEGRA124_CLK_SPDIF_IN, .present = true },
  803. [tegra_clk_spdif_out] = { .dt_id = TEGRA124_CLK_SPDIF_OUT, .present = true },
  804. [tegra_clk_vi_9] = { .dt_id = TEGRA124_CLK_VI, .present = true },
  805. [tegra_clk_vi_sensor_8] = { .dt_id = TEGRA124_CLK_VI_SENSOR, .present = true },
  806. [tegra_clk_fuse] = { .dt_id = TEGRA124_CLK_FUSE, .present = true },
  807. [tegra_clk_fuse_burn] = { .dt_id = TEGRA124_CLK_FUSE_BURN, .present = true },
  808. [tegra_clk_clk_32k] = { .dt_id = TEGRA124_CLK_CLK_32K, .present = true },
  809. [tegra_clk_clk_m] = { .dt_id = TEGRA124_CLK_CLK_M, .present = true },
  810. [tegra_clk_clk_m_div2] = { .dt_id = TEGRA124_CLK_CLK_M_DIV2, .present = true },
  811. [tegra_clk_clk_m_div4] = { .dt_id = TEGRA124_CLK_CLK_M_DIV4, .present = true },
  812. [tegra_clk_pll_ref] = { .dt_id = TEGRA124_CLK_PLL_REF, .present = true },
  813. [tegra_clk_pll_c] = { .dt_id = TEGRA124_CLK_PLL_C, .present = true },
  814. [tegra_clk_pll_c_out1] = { .dt_id = TEGRA124_CLK_PLL_C_OUT1, .present = true },
  815. [tegra_clk_pll_c2] = { .dt_id = TEGRA124_CLK_PLL_C2, .present = true },
  816. [tegra_clk_pll_c3] = { .dt_id = TEGRA124_CLK_PLL_C3, .present = true },
  817. [tegra_clk_pll_m] = { .dt_id = TEGRA124_CLK_PLL_M, .present = true },
  818. [tegra_clk_pll_m_out1] = { .dt_id = TEGRA124_CLK_PLL_M_OUT1, .present = true },
  819. [tegra_clk_pll_p] = { .dt_id = TEGRA124_CLK_PLL_P, .present = true },
  820. [tegra_clk_pll_p_out1] = { .dt_id = TEGRA124_CLK_PLL_P_OUT1, .present = true },
  821. [tegra_clk_pll_p_out2] = { .dt_id = TEGRA124_CLK_PLL_P_OUT2, .present = true },
  822. [tegra_clk_pll_p_out3] = { .dt_id = TEGRA124_CLK_PLL_P_OUT3, .present = true },
  823. [tegra_clk_pll_p_out4] = { .dt_id = TEGRA124_CLK_PLL_P_OUT4, .present = true },
  824. [tegra_clk_pll_a] = { .dt_id = TEGRA124_CLK_PLL_A, .present = true },
  825. [tegra_clk_pll_a_out0] = { .dt_id = TEGRA124_CLK_PLL_A_OUT0, .present = true },
  826. [tegra_clk_pll_d] = { .dt_id = TEGRA124_CLK_PLL_D, .present = true },
  827. [tegra_clk_pll_d_out0] = { .dt_id = TEGRA124_CLK_PLL_D_OUT0, .present = true },
  828. [tegra_clk_pll_d2] = { .dt_id = TEGRA124_CLK_PLL_D2, .present = true },
  829. [tegra_clk_pll_d2_out0] = { .dt_id = TEGRA124_CLK_PLL_D2_OUT0, .present = true },
  830. [tegra_clk_pll_u] = { .dt_id = TEGRA124_CLK_PLL_U, .present = true },
  831. [tegra_clk_pll_u_480m] = { .dt_id = TEGRA124_CLK_PLL_U_480M, .present = true },
  832. [tegra_clk_pll_u_60m] = { .dt_id = TEGRA124_CLK_PLL_U_60M, .present = true },
  833. [tegra_clk_pll_u_48m] = { .dt_id = TEGRA124_CLK_PLL_U_48M, .present = true },
  834. [tegra_clk_pll_u_12m] = { .dt_id = TEGRA124_CLK_PLL_U_12M, .present = true },
  835. [tegra_clk_pll_x] = { .dt_id = TEGRA124_CLK_PLL_X, .present = true },
  836. [tegra_clk_pll_x_out0] = { .dt_id = TEGRA124_CLK_PLL_X_OUT0, .present = true },
  837. [tegra_clk_pll_re_vco] = { .dt_id = TEGRA124_CLK_PLL_RE_VCO, .present = true },
  838. [tegra_clk_pll_re_out] = { .dt_id = TEGRA124_CLK_PLL_RE_OUT, .present = true },
  839. [tegra_clk_spdif_in_sync] = { .dt_id = TEGRA124_CLK_SPDIF_IN_SYNC, .present = true },
  840. [tegra_clk_i2s0_sync] = { .dt_id = TEGRA124_CLK_I2S0_SYNC, .present = true },
  841. [tegra_clk_i2s1_sync] = { .dt_id = TEGRA124_CLK_I2S1_SYNC, .present = true },
  842. [tegra_clk_i2s2_sync] = { .dt_id = TEGRA124_CLK_I2S2_SYNC, .present = true },
  843. [tegra_clk_i2s3_sync] = { .dt_id = TEGRA124_CLK_I2S3_SYNC, .present = true },
  844. [tegra_clk_i2s4_sync] = { .dt_id = TEGRA124_CLK_I2S4_SYNC, .present = true },
  845. [tegra_clk_vimclk_sync] = { .dt_id = TEGRA124_CLK_VIMCLK_SYNC, .present = true },
  846. [tegra_clk_audio0] = { .dt_id = TEGRA124_CLK_AUDIO0, .present = true },
  847. [tegra_clk_audio1] = { .dt_id = TEGRA124_CLK_AUDIO1, .present = true },
  848. [tegra_clk_audio2] = { .dt_id = TEGRA124_CLK_AUDIO2, .present = true },
  849. [tegra_clk_audio3] = { .dt_id = TEGRA124_CLK_AUDIO3, .present = true },
  850. [tegra_clk_audio4] = { .dt_id = TEGRA124_CLK_AUDIO4, .present = true },
  851. [tegra_clk_spdif] = { .dt_id = TEGRA124_CLK_SPDIF, .present = true },
  852. [tegra_clk_clk_out_1] = { .dt_id = TEGRA124_CLK_CLK_OUT_1, .present = true },
  853. [tegra_clk_clk_out_2] = { .dt_id = TEGRA124_CLK_CLK_OUT_2, .present = true },
  854. [tegra_clk_clk_out_3] = { .dt_id = TEGRA124_CLK_CLK_OUT_3, .present = true },
  855. [tegra_clk_blink] = { .dt_id = TEGRA124_CLK_BLINK, .present = true },
  856. [tegra_clk_xusb_host_src] = { .dt_id = TEGRA124_CLK_XUSB_HOST_SRC, .present = true },
  857. [tegra_clk_xusb_falcon_src] = { .dt_id = TEGRA124_CLK_XUSB_FALCON_SRC, .present = true },
  858. [tegra_clk_xusb_fs_src] = { .dt_id = TEGRA124_CLK_XUSB_FS_SRC, .present = true },
  859. [tegra_clk_xusb_ss_src] = { .dt_id = TEGRA124_CLK_XUSB_SS_SRC, .present = true },
  860. [tegra_clk_xusb_ss_div2] = { .dt_id = TEGRA124_CLK_XUSB_SS_DIV2, .present = true },
  861. [tegra_clk_xusb_dev_src] = { .dt_id = TEGRA124_CLK_XUSB_DEV_SRC, .present = true },
  862. [tegra_clk_xusb_dev] = { .dt_id = TEGRA124_CLK_XUSB_DEV, .present = true },
  863. [tegra_clk_xusb_hs_src] = { .dt_id = TEGRA124_CLK_XUSB_HS_SRC, .present = true },
  864. [tegra_clk_sclk] = { .dt_id = TEGRA124_CLK_SCLK, .present = true },
  865. [tegra_clk_hclk] = { .dt_id = TEGRA124_CLK_HCLK, .present = true },
  866. [tegra_clk_pclk] = { .dt_id = TEGRA124_CLK_PCLK, .present = true },
  867. [tegra_clk_cclk_g] = { .dt_id = TEGRA124_CLK_CCLK_G, .present = true },
  868. [tegra_clk_cclk_lp] = { .dt_id = TEGRA124_CLK_CCLK_LP, .present = true },
  869. [tegra_clk_dfll_ref] = { .dt_id = TEGRA124_CLK_DFLL_REF, .present = true },
  870. [tegra_clk_dfll_soc] = { .dt_id = TEGRA124_CLK_DFLL_SOC, .present = true },
  871. [tegra_clk_vi_sensor2] = { .dt_id = TEGRA124_CLK_VI_SENSOR2, .present = true },
  872. [tegra_clk_pll_p_out5] = { .dt_id = TEGRA124_CLK_PLL_P_OUT5, .present = true },
  873. [tegra_clk_pll_c4] = { .dt_id = TEGRA124_CLK_PLL_C4, .present = true },
  874. [tegra_clk_pll_dp] = { .dt_id = TEGRA124_CLK_PLL_DP, .present = true },
  875. [tegra_clk_audio0_mux] = { .dt_id = TEGRA124_CLK_AUDIO0_MUX, .present = true },
  876. [tegra_clk_audio1_mux] = { .dt_id = TEGRA124_CLK_AUDIO1_MUX, .present = true },
  877. [tegra_clk_audio2_mux] = { .dt_id = TEGRA124_CLK_AUDIO2_MUX, .present = true },
  878. [tegra_clk_audio3_mux] = { .dt_id = TEGRA124_CLK_AUDIO3_MUX, .present = true },
  879. [tegra_clk_audio4_mux] = { .dt_id = TEGRA124_CLK_AUDIO4_MUX, .present = true },
  880. [tegra_clk_spdif_mux] = { .dt_id = TEGRA124_CLK_SPDIF_MUX, .present = true },
  881. [tegra_clk_clk_out_1_mux] = { .dt_id = TEGRA124_CLK_CLK_OUT_1_MUX, .present = true },
  882. [tegra_clk_clk_out_2_mux] = { .dt_id = TEGRA124_CLK_CLK_OUT_2_MUX, .present = true },
  883. [tegra_clk_clk_out_3_mux] = { .dt_id = TEGRA124_CLK_CLK_OUT_3_MUX, .present = true },
  884. [tegra_clk_dsia_mux] = { .dt_id = TEGRA124_CLK_DSIA_MUX, .present = true },
  885. [tegra_clk_dsib_mux] = { .dt_id = TEGRA124_CLK_DSIB_MUX, .present = true },
  886. };
  887. static struct tegra_devclk devclks[] __initdata = {
  888. { .con_id = "clk_m", .dt_id = TEGRA124_CLK_CLK_M },
  889. { .con_id = "pll_ref", .dt_id = TEGRA124_CLK_PLL_REF },
  890. { .con_id = "clk_32k", .dt_id = TEGRA124_CLK_CLK_32K },
  891. { .con_id = "clk_m_div2", .dt_id = TEGRA124_CLK_CLK_M_DIV2 },
  892. { .con_id = "clk_m_div4", .dt_id = TEGRA124_CLK_CLK_M_DIV4 },
  893. { .con_id = "pll_c", .dt_id = TEGRA124_CLK_PLL_C },
  894. { .con_id = "pll_c_out1", .dt_id = TEGRA124_CLK_PLL_C_OUT1 },
  895. { .con_id = "pll_c2", .dt_id = TEGRA124_CLK_PLL_C2 },
  896. { .con_id = "pll_c3", .dt_id = TEGRA124_CLK_PLL_C3 },
  897. { .con_id = "pll_p", .dt_id = TEGRA124_CLK_PLL_P },
  898. { .con_id = "pll_p_out1", .dt_id = TEGRA124_CLK_PLL_P_OUT1 },
  899. { .con_id = "pll_p_out2", .dt_id = TEGRA124_CLK_PLL_P_OUT2 },
  900. { .con_id = "pll_p_out3", .dt_id = TEGRA124_CLK_PLL_P_OUT3 },
  901. { .con_id = "pll_p_out4", .dt_id = TEGRA124_CLK_PLL_P_OUT4 },
  902. { .con_id = "pll_m", .dt_id = TEGRA124_CLK_PLL_M },
  903. { .con_id = "pll_m_out1", .dt_id = TEGRA124_CLK_PLL_M_OUT1 },
  904. { .con_id = "pll_x", .dt_id = TEGRA124_CLK_PLL_X },
  905. { .con_id = "pll_x_out0", .dt_id = TEGRA124_CLK_PLL_X_OUT0 },
  906. { .con_id = "pll_u", .dt_id = TEGRA124_CLK_PLL_U },
  907. { .con_id = "pll_u_480M", .dt_id = TEGRA124_CLK_PLL_U_480M },
  908. { .con_id = "pll_u_60M", .dt_id = TEGRA124_CLK_PLL_U_60M },
  909. { .con_id = "pll_u_48M", .dt_id = TEGRA124_CLK_PLL_U_48M },
  910. { .con_id = "pll_u_12M", .dt_id = TEGRA124_CLK_PLL_U_12M },
  911. { .con_id = "pll_d", .dt_id = TEGRA124_CLK_PLL_D },
  912. { .con_id = "pll_d_out0", .dt_id = TEGRA124_CLK_PLL_D_OUT0 },
  913. { .con_id = "pll_d2", .dt_id = TEGRA124_CLK_PLL_D2 },
  914. { .con_id = "pll_d2_out0", .dt_id = TEGRA124_CLK_PLL_D2_OUT0 },
  915. { .con_id = "pll_a", .dt_id = TEGRA124_CLK_PLL_A },
  916. { .con_id = "pll_a_out0", .dt_id = TEGRA124_CLK_PLL_A_OUT0 },
  917. { .con_id = "pll_re_vco", .dt_id = TEGRA124_CLK_PLL_RE_VCO },
  918. { .con_id = "pll_re_out", .dt_id = TEGRA124_CLK_PLL_RE_OUT },
  919. { .con_id = "spdif_in_sync", .dt_id = TEGRA124_CLK_SPDIF_IN_SYNC },
  920. { .con_id = "i2s0_sync", .dt_id = TEGRA124_CLK_I2S0_SYNC },
  921. { .con_id = "i2s1_sync", .dt_id = TEGRA124_CLK_I2S1_SYNC },
  922. { .con_id = "i2s2_sync", .dt_id = TEGRA124_CLK_I2S2_SYNC },
  923. { .con_id = "i2s3_sync", .dt_id = TEGRA124_CLK_I2S3_SYNC },
  924. { .con_id = "i2s4_sync", .dt_id = TEGRA124_CLK_I2S4_SYNC },
  925. { .con_id = "vimclk_sync", .dt_id = TEGRA124_CLK_VIMCLK_SYNC },
  926. { .con_id = "audio0", .dt_id = TEGRA124_CLK_AUDIO0 },
  927. { .con_id = "audio1", .dt_id = TEGRA124_CLK_AUDIO1 },
  928. { .con_id = "audio2", .dt_id = TEGRA124_CLK_AUDIO2 },
  929. { .con_id = "audio3", .dt_id = TEGRA124_CLK_AUDIO3 },
  930. { .con_id = "audio4", .dt_id = TEGRA124_CLK_AUDIO4 },
  931. { .con_id = "spdif", .dt_id = TEGRA124_CLK_SPDIF },
  932. { .con_id = "audio0_2x", .dt_id = TEGRA124_CLK_AUDIO0_2X },
  933. { .con_id = "audio1_2x", .dt_id = TEGRA124_CLK_AUDIO1_2X },
  934. { .con_id = "audio2_2x", .dt_id = TEGRA124_CLK_AUDIO2_2X },
  935. { .con_id = "audio3_2x", .dt_id = TEGRA124_CLK_AUDIO3_2X },
  936. { .con_id = "audio4_2x", .dt_id = TEGRA124_CLK_AUDIO4_2X },
  937. { .con_id = "spdif_2x", .dt_id = TEGRA124_CLK_SPDIF_2X },
  938. { .con_id = "extern1", .dev_id = "clk_out_1", .dt_id = TEGRA124_CLK_EXTERN1 },
  939. { .con_id = "extern2", .dev_id = "clk_out_2", .dt_id = TEGRA124_CLK_EXTERN2 },
  940. { .con_id = "extern3", .dev_id = "clk_out_3", .dt_id = TEGRA124_CLK_EXTERN3 },
  941. { .con_id = "blink", .dt_id = TEGRA124_CLK_BLINK },
  942. { .con_id = "cclk_g", .dt_id = TEGRA124_CLK_CCLK_G },
  943. { .con_id = "cclk_lp", .dt_id = TEGRA124_CLK_CCLK_LP },
  944. { .con_id = "sclk", .dt_id = TEGRA124_CLK_SCLK },
  945. { .con_id = "hclk", .dt_id = TEGRA124_CLK_HCLK },
  946. { .con_id = "pclk", .dt_id = TEGRA124_CLK_PCLK },
  947. { .con_id = "fuse", .dt_id = TEGRA124_CLK_FUSE },
  948. { .dev_id = "rtc-tegra", .dt_id = TEGRA124_CLK_RTC },
  949. { .dev_id = "timer", .dt_id = TEGRA124_CLK_TIMER },
  950. };
  951. static struct clk **clks;
  952. static void tegra124_utmi_param_configure(void __iomem *clk_base)
  953. {
  954. u32 reg;
  955. int i;
  956. for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
  957. if (osc_freq == utmi_parameters[i].osc_frequency)
  958. break;
  959. }
  960. if (i >= ARRAY_SIZE(utmi_parameters)) {
  961. pr_err("%s: Unexpected oscillator freq %lu\n", __func__,
  962. osc_freq);
  963. return;
  964. }
  965. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG2);
  966. /* Program UTMIP PLL stable and active counts */
  967. /* [FIXME] arclk_rst.h says WRONG! This should be 1ms -> 0x50 Check! */
  968. reg &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
  969. reg |= UTMIP_PLL_CFG2_STABLE_COUNT(utmi_parameters[i].stable_count);
  970. reg &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
  971. reg |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(utmi_parameters[i].
  972. active_delay_count);
  973. /* Remove power downs from UTMIP PLL control bits */
  974. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
  975. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
  976. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
  977. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG2);
  978. /* Program UTMIP PLL delay and oscillator frequency counts */
  979. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
  980. reg &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
  981. reg |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(utmi_parameters[i].
  982. enable_delay_count);
  983. reg &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
  984. reg |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(utmi_parameters[i].
  985. xtal_freq_count);
  986. /* Remove power downs from UTMIP PLL control bits */
  987. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  988. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
  989. reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP;
  990. reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
  991. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
  992. /* Setup HW control of UTMIPLL */
  993. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  994. reg |= UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET;
  995. reg &= ~UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL;
  996. reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE;
  997. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  998. reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
  999. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
  1000. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  1001. writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
  1002. udelay(1);
  1003. /* Setup SW override of UTMIPLL assuming USB2.0
  1004. ports are assigned to USB2 */
  1005. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1006. reg |= UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL;
  1007. reg &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
  1008. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1009. udelay(1);
  1010. /* Enable HW control UTMIPLL */
  1011. reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1012. reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE;
  1013. writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
  1014. }
  1015. static __init void tegra124_periph_clk_init(void __iomem *clk_base,
  1016. void __iomem *pmc_base)
  1017. {
  1018. struct clk *clk;
  1019. /* xusb_ss_div2 */
  1020. clk = clk_register_fixed_factor(NULL, "xusb_ss_div2", "xusb_ss_src", 0,
  1021. 1, 2);
  1022. clks[TEGRA124_CLK_XUSB_SS_DIV2] = clk;
  1023. /* dsia mux */
  1024. clk = clk_register_mux(NULL, "dsia_mux", mux_plld_out0_plld2_out0,
  1025. ARRAY_SIZE(mux_plld_out0_plld2_out0), 0,
  1026. clk_base + PLLD_BASE, 25, 1, 0, &pll_d_lock);
  1027. clks[TEGRA124_CLK_DSIA_MUX] = clk;
  1028. /* dsib mux */
  1029. clk = clk_register_mux(NULL, "dsib_mux", mux_plld_out0_plld2_out0,
  1030. ARRAY_SIZE(mux_plld_out0_plld2_out0), 0,
  1031. clk_base + PLLD2_BASE, 25, 1, 0, &pll_d2_lock);
  1032. clks[TEGRA124_CLK_DSIB_MUX] = clk;
  1033. /* emc mux */
  1034. clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
  1035. ARRAY_SIZE(mux_pllmcp_clkm), 0,
  1036. clk_base + CLK_SOURCE_EMC,
  1037. 29, 3, 0, &emc_lock);
  1038. clk = tegra_clk_register_mc("mc", "emc_mux", clk_base + CLK_SOURCE_EMC,
  1039. &emc_lock);
  1040. clks[TEGRA124_CLK_MC] = clk;
  1041. /* cml0 */
  1042. clk = clk_register_gate(NULL, "cml0", "pll_e", 0, clk_base + PLLE_AUX,
  1043. 0, 0, &pll_e_lock);
  1044. clk_register_clkdev(clk, "cml0", NULL);
  1045. clks[TEGRA124_CLK_CML0] = clk;
  1046. /* cml1 */
  1047. clk = clk_register_gate(NULL, "cml1", "pll_e", 0, clk_base + PLLE_AUX,
  1048. 1, 0, &pll_e_lock);
  1049. clk_register_clkdev(clk, "cml1", NULL);
  1050. clks[TEGRA124_CLK_CML1] = clk;
  1051. tegra_periph_clk_init(clk_base, pmc_base, tegra124_clks, &pll_p_params);
  1052. }
  1053. static void __init tegra124_pll_init(void __iomem *clk_base,
  1054. void __iomem *pmc)
  1055. {
  1056. u32 val;
  1057. struct clk *clk;
  1058. /* PLLC */
  1059. clk = tegra_clk_register_pllxc("pll_c", "pll_ref", clk_base,
  1060. pmc, 0, &pll_c_params, NULL);
  1061. clk_register_clkdev(clk, "pll_c", NULL);
  1062. clks[TEGRA124_CLK_PLL_C] = clk;
  1063. /* PLLC_OUT1 */
  1064. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  1065. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  1066. 8, 8, 1, NULL);
  1067. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  1068. clk_base + PLLC_OUT, 1, 0,
  1069. CLK_SET_RATE_PARENT, 0, NULL);
  1070. clk_register_clkdev(clk, "pll_c_out1", NULL);
  1071. clks[TEGRA124_CLK_PLL_C_OUT1] = clk;
  1072. /* PLLC_UD */
  1073. clk = clk_register_fixed_factor(NULL, "pll_c_ud", "pll_c",
  1074. CLK_SET_RATE_PARENT, 1, 1);
  1075. clk_register_clkdev(clk, "pll_c_ud", NULL);
  1076. clks[TEGRA124_CLK_PLL_C_UD] = clk;
  1077. /* PLLC2 */
  1078. clk = tegra_clk_register_pllc("pll_c2", "pll_ref", clk_base, pmc, 0,
  1079. &pll_c2_params, NULL);
  1080. clk_register_clkdev(clk, "pll_c2", NULL);
  1081. clks[TEGRA124_CLK_PLL_C2] = clk;
  1082. /* PLLC3 */
  1083. clk = tegra_clk_register_pllc("pll_c3", "pll_ref", clk_base, pmc, 0,
  1084. &pll_c3_params, NULL);
  1085. clk_register_clkdev(clk, "pll_c3", NULL);
  1086. clks[TEGRA124_CLK_PLL_C3] = clk;
  1087. /* PLLM */
  1088. clk = tegra_clk_register_pllm("pll_m", "pll_ref", clk_base, pmc,
  1089. CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE,
  1090. &pll_m_params, NULL);
  1091. clk_register_clkdev(clk, "pll_m", NULL);
  1092. clks[TEGRA124_CLK_PLL_M] = clk;
  1093. /* PLLM_OUT1 */
  1094. clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
  1095. clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  1096. 8, 8, 1, NULL);
  1097. clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
  1098. clk_base + PLLM_OUT, 1, 0, CLK_IGNORE_UNUSED |
  1099. CLK_SET_RATE_PARENT, 0, NULL);
  1100. clk_register_clkdev(clk, "pll_m_out1", NULL);
  1101. clks[TEGRA124_CLK_PLL_M_OUT1] = clk;
  1102. /* PLLM_UD */
  1103. clk = clk_register_fixed_factor(NULL, "pll_m_ud", "pll_m",
  1104. CLK_SET_RATE_PARENT, 1, 1);
  1105. clk_register_clkdev(clk, "pll_m_ud", NULL);
  1106. clks[TEGRA124_CLK_PLL_M_UD] = clk;
  1107. /* PLLU */
  1108. val = readl(clk_base + pll_u_params.base_reg);
  1109. val &= ~BIT(24); /* disable PLLU_OVERRIDE */
  1110. writel(val, clk_base + pll_u_params.base_reg);
  1111. clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, pmc, 0,
  1112. &pll_u_params, &pll_u_lock);
  1113. clk_register_clkdev(clk, "pll_u", NULL);
  1114. clks[TEGRA124_CLK_PLL_U] = clk;
  1115. tegra124_utmi_param_configure(clk_base);
  1116. /* PLLU_480M */
  1117. clk = clk_register_gate(NULL, "pll_u_480M", "pll_u",
  1118. CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
  1119. 22, 0, &pll_u_lock);
  1120. clk_register_clkdev(clk, "pll_u_480M", NULL);
  1121. clks[TEGRA124_CLK_PLL_U_480M] = clk;
  1122. /* PLLU_60M */
  1123. clk = clk_register_fixed_factor(NULL, "pll_u_60M", "pll_u",
  1124. CLK_SET_RATE_PARENT, 1, 8);
  1125. clk_register_clkdev(clk, "pll_u_60M", NULL);
  1126. clks[TEGRA124_CLK_PLL_U_60M] = clk;
  1127. /* PLLU_48M */
  1128. clk = clk_register_fixed_factor(NULL, "pll_u_48M", "pll_u",
  1129. CLK_SET_RATE_PARENT, 1, 10);
  1130. clk_register_clkdev(clk, "pll_u_48M", NULL);
  1131. clks[TEGRA124_CLK_PLL_U_48M] = clk;
  1132. /* PLLU_12M */
  1133. clk = clk_register_fixed_factor(NULL, "pll_u_12M", "pll_u",
  1134. CLK_SET_RATE_PARENT, 1, 40);
  1135. clk_register_clkdev(clk, "pll_u_12M", NULL);
  1136. clks[TEGRA124_CLK_PLL_U_12M] = clk;
  1137. /* PLLD */
  1138. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc, 0,
  1139. &pll_d_params, &pll_d_lock);
  1140. clk_register_clkdev(clk, "pll_d", NULL);
  1141. clks[TEGRA124_CLK_PLL_D] = clk;
  1142. /* PLLD_OUT0 */
  1143. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  1144. CLK_SET_RATE_PARENT, 1, 2);
  1145. clk_register_clkdev(clk, "pll_d_out0", NULL);
  1146. clks[TEGRA124_CLK_PLL_D_OUT0] = clk;
  1147. /* PLLRE */
  1148. clk = tegra_clk_register_pllre("pll_re_vco", "pll_ref", clk_base, pmc,
  1149. 0, &pll_re_vco_params, &pll_re_lock, pll_ref_freq);
  1150. clk_register_clkdev(clk, "pll_re_vco", NULL);
  1151. clks[TEGRA124_CLK_PLL_RE_VCO] = clk;
  1152. clk = clk_register_divider_table(NULL, "pll_re_out", "pll_re_vco", 0,
  1153. clk_base + PLLRE_BASE, 16, 4, 0,
  1154. pll_re_div_table, &pll_re_lock);
  1155. clk_register_clkdev(clk, "pll_re_out", NULL);
  1156. clks[TEGRA124_CLK_PLL_RE_OUT] = clk;
  1157. /* PLLE */
  1158. clk = tegra_clk_register_plle_tegra114("pll_e", "pll_ref",
  1159. clk_base, 0, &pll_e_params, NULL);
  1160. clk_register_clkdev(clk, "pll_e", NULL);
  1161. clks[TEGRA124_CLK_PLL_E] = clk;
  1162. /* PLLC4 */
  1163. clk = tegra_clk_register_pllss("pll_c4", "pll_ref", clk_base, 0,
  1164. &pll_c4_params, NULL);
  1165. clk_register_clkdev(clk, "pll_c4", NULL);
  1166. clks[TEGRA124_CLK_PLL_C4] = clk;
  1167. /* PLLDP */
  1168. clk = tegra_clk_register_pllss("pll_dp", "pll_ref", clk_base, 0,
  1169. &pll_dp_params, NULL);
  1170. clk_register_clkdev(clk, "pll_dp", NULL);
  1171. clks[TEGRA124_CLK_PLL_DP] = clk;
  1172. /* PLLD2 */
  1173. clk = tegra_clk_register_pllss("pll_d2", "pll_ref", clk_base, 0,
  1174. &tegra124_pll_d2_params, NULL);
  1175. clk_register_clkdev(clk, "pll_d2", NULL);
  1176. clks[TEGRA124_CLK_PLL_D2] = clk;
  1177. /* PLLD2_OUT0 */
  1178. clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2",
  1179. CLK_SET_RATE_PARENT, 1, 1);
  1180. clk_register_clkdev(clk, "pll_d2_out0", NULL);
  1181. clks[TEGRA124_CLK_PLL_D2_OUT0] = clk;
  1182. }
  1183. /* Tegra124 CPU clock and reset control functions */
  1184. static void tegra124_wait_cpu_in_reset(u32 cpu)
  1185. {
  1186. unsigned int reg;
  1187. do {
  1188. reg = readl(clk_base + CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
  1189. cpu_relax();
  1190. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  1191. }
  1192. static void tegra124_disable_cpu_clock(u32 cpu)
  1193. {
  1194. /* flow controller would take care in the power sequence. */
  1195. }
  1196. #ifdef CONFIG_PM_SLEEP
  1197. static void tegra124_cpu_clock_suspend(void)
  1198. {
  1199. /* switch coresite to clk_m, save off original source */
  1200. tegra124_cpu_clk_sctx.clk_csite_src =
  1201. readl(clk_base + CLK_SOURCE_CSITE);
  1202. writel(3 << 30, clk_base + CLK_SOURCE_CSITE);
  1203. }
  1204. static void tegra124_cpu_clock_resume(void)
  1205. {
  1206. writel(tegra124_cpu_clk_sctx.clk_csite_src,
  1207. clk_base + CLK_SOURCE_CSITE);
  1208. }
  1209. #endif
  1210. static struct tegra_cpu_car_ops tegra124_cpu_car_ops = {
  1211. .wait_for_reset = tegra124_wait_cpu_in_reset,
  1212. .disable_clock = tegra124_disable_cpu_clock,
  1213. #ifdef CONFIG_PM_SLEEP
  1214. .suspend = tegra124_cpu_clock_suspend,
  1215. .resume = tegra124_cpu_clock_resume,
  1216. #endif
  1217. };
  1218. static const struct of_device_id pmc_match[] __initconst = {
  1219. { .compatible = "nvidia,tegra124-pmc" },
  1220. {},
  1221. };
  1222. static struct tegra_clk_init_table init_table[] __initdata = {
  1223. {TEGRA124_CLK_UARTA, TEGRA124_CLK_PLL_P, 408000000, 0},
  1224. {TEGRA124_CLK_UARTB, TEGRA124_CLK_PLL_P, 408000000, 0},
  1225. {TEGRA124_CLK_UARTC, TEGRA124_CLK_PLL_P, 408000000, 0},
  1226. {TEGRA124_CLK_UARTD, TEGRA124_CLK_PLL_P, 408000000, 0},
  1227. {TEGRA124_CLK_PLL_A, TEGRA124_CLK_CLK_MAX, 564480000, 1},
  1228. {TEGRA124_CLK_PLL_A_OUT0, TEGRA124_CLK_CLK_MAX, 11289600, 1},
  1229. {TEGRA124_CLK_EXTERN1, TEGRA124_CLK_PLL_A_OUT0, 0, 1},
  1230. {TEGRA124_CLK_CLK_OUT_1_MUX, TEGRA124_CLK_EXTERN1, 0, 1},
  1231. {TEGRA124_CLK_CLK_OUT_1, TEGRA124_CLK_CLK_MAX, 0, 1},
  1232. {TEGRA124_CLK_I2S0, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0},
  1233. {TEGRA124_CLK_I2S1, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0},
  1234. {TEGRA124_CLK_I2S2, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0},
  1235. {TEGRA124_CLK_I2S3, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0},
  1236. {TEGRA124_CLK_I2S4, TEGRA124_CLK_PLL_A_OUT0, 11289600, 0},
  1237. {TEGRA124_CLK_VDE, TEGRA124_CLK_PLL_P, 0, 0},
  1238. {TEGRA124_CLK_HOST1X, TEGRA124_CLK_PLL_P, 136000000, 1},
  1239. {TEGRA124_CLK_SCLK, TEGRA124_CLK_PLL_P_OUT2, 102000000, 1},
  1240. {TEGRA124_CLK_DFLL_SOC, TEGRA124_CLK_PLL_P, 51000000, 1},
  1241. {TEGRA124_CLK_DFLL_REF, TEGRA124_CLK_PLL_P, 51000000, 1},
  1242. {TEGRA124_CLK_PLL_C, TEGRA124_CLK_CLK_MAX, 768000000, 0},
  1243. {TEGRA124_CLK_PLL_C_OUT1, TEGRA124_CLK_CLK_MAX, 100000000, 0},
  1244. {TEGRA124_CLK_SBC4, TEGRA124_CLK_PLL_P, 12000000, 1},
  1245. {TEGRA124_CLK_TSEC, TEGRA124_CLK_PLL_C3, 0, 0},
  1246. {TEGRA124_CLK_MSENC, TEGRA124_CLK_PLL_C3, 0, 0},
  1247. {TEGRA124_CLK_PLL_RE_VCO, TEGRA124_CLK_CLK_MAX, 672000000, 0},
  1248. {TEGRA124_CLK_XUSB_SS_SRC, TEGRA124_CLK_PLL_U_480M, 120000000, 0},
  1249. {TEGRA124_CLK_XUSB_FS_SRC, TEGRA124_CLK_PLL_U_48M, 48000000, 0},
  1250. {TEGRA124_CLK_XUSB_HS_SRC, TEGRA124_CLK_PLL_U_60M, 60000000, 0},
  1251. {TEGRA124_CLK_XUSB_FALCON_SRC, TEGRA124_CLK_PLL_RE_OUT, 224000000, 0},
  1252. {TEGRA124_CLK_XUSB_HOST_SRC, TEGRA124_CLK_PLL_RE_OUT, 112000000, 0},
  1253. {TEGRA124_CLK_SATA, TEGRA124_CLK_PLL_P, 104000000, 0},
  1254. {TEGRA124_CLK_SATA_OOB, TEGRA124_CLK_PLL_P, 204000000, 0},
  1255. {TEGRA124_CLK_EMC, TEGRA124_CLK_CLK_MAX, 0, 1},
  1256. {TEGRA124_CLK_CCLK_G, TEGRA124_CLK_CLK_MAX, 0, 1},
  1257. {TEGRA124_CLK_MSELECT, TEGRA124_CLK_CLK_MAX, 0, 1},
  1258. {TEGRA124_CLK_CSITE, TEGRA124_CLK_CLK_MAX, 0, 1},
  1259. {TEGRA124_CLK_TSENSOR, TEGRA124_CLK_CLK_M, 400000, 0},
  1260. {TEGRA124_CLK_SOC_THERM, TEGRA124_CLK_PLL_P, 51000000, 0},
  1261. /* This MUST be the last entry. */
  1262. {TEGRA124_CLK_CLK_MAX, TEGRA124_CLK_CLK_MAX, 0, 0},
  1263. };
  1264. static void __init tegra124_clock_apply_init_table(void)
  1265. {
  1266. tegra_init_from_table(init_table, clks, TEGRA124_CLK_CLK_MAX);
  1267. }
  1268. static void __init tegra124_clock_init(struct device_node *np)
  1269. {
  1270. struct device_node *node;
  1271. clk_base = of_iomap(np, 0);
  1272. if (!clk_base) {
  1273. pr_err("ioremap tegra124 CAR failed\n");
  1274. return;
  1275. }
  1276. node = of_find_matching_node(NULL, pmc_match);
  1277. if (!node) {
  1278. pr_err("Failed to find pmc node\n");
  1279. WARN_ON(1);
  1280. return;
  1281. }
  1282. pmc_base = of_iomap(node, 0);
  1283. if (!pmc_base) {
  1284. pr_err("Can't map pmc registers\n");
  1285. WARN_ON(1);
  1286. return;
  1287. }
  1288. clks = tegra_clk_init(clk_base, TEGRA124_CLK_CLK_MAX, 6);
  1289. if (!clks)
  1290. return;
  1291. if (tegra_osc_clk_init(clk_base, tegra124_clks, tegra124_input_freq,
  1292. ARRAY_SIZE(tegra124_input_freq), &osc_freq, &pll_ref_freq) < 0)
  1293. return;
  1294. tegra_fixed_clk_init(tegra124_clks);
  1295. tegra124_pll_init(clk_base, pmc_base);
  1296. tegra124_periph_clk_init(clk_base, pmc_base);
  1297. tegra_audio_clk_init(clk_base, pmc_base, tegra124_clks, &pll_a_params);
  1298. tegra_pmc_clk_init(pmc_base, tegra124_clks);
  1299. tegra_super_clk_gen4_init(clk_base, pmc_base, tegra124_clks,
  1300. &pll_x_params);
  1301. tegra_add_of_provider(np);
  1302. tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
  1303. tegra_clk_apply_init_table = tegra124_clock_apply_init_table;
  1304. tegra_cpu_car_ops = &tegra124_cpu_car_ops;
  1305. }
  1306. CLK_OF_DECLARE(tegra124, "nvidia,tegra124-car", tegra124_clock_init);