clk-flexgen.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * clk-flexgen.c
  3. *
  4. * Copyright (C) ST-Microelectronics SA 2013
  5. * Author: Maxime Coquelin <maxime.coquelin@st.com> for ST-Microelectronics.
  6. * License terms: GNU General Public License (GPL), version 2 */
  7. #include <linux/clk-provider.h>
  8. #include <linux/module.h>
  9. #include <linux/slab.h>
  10. #include <linux/io.h>
  11. #include <linux/err.h>
  12. #include <linux/string.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. struct flexgen {
  16. struct clk_hw hw;
  17. /* Crossbar */
  18. struct clk_mux mux;
  19. /* Pre-divisor's gate */
  20. struct clk_gate pgate;
  21. /* Pre-divisor */
  22. struct clk_divider pdiv;
  23. /* Final divisor's gate */
  24. struct clk_gate fgate;
  25. /* Final divisor */
  26. struct clk_divider fdiv;
  27. };
  28. #define to_flexgen(_hw) container_of(_hw, struct flexgen, hw)
  29. static int flexgen_enable(struct clk_hw *hw)
  30. {
  31. struct flexgen *flexgen = to_flexgen(hw);
  32. struct clk_hw *pgate_hw = &flexgen->pgate.hw;
  33. struct clk_hw *fgate_hw = &flexgen->fgate.hw;
  34. pgate_hw->clk = hw->clk;
  35. fgate_hw->clk = hw->clk;
  36. clk_gate_ops.enable(pgate_hw);
  37. clk_gate_ops.enable(fgate_hw);
  38. pr_debug("%s: flexgen output enabled\n", __clk_get_name(hw->clk));
  39. return 0;
  40. }
  41. static void flexgen_disable(struct clk_hw *hw)
  42. {
  43. struct flexgen *flexgen = to_flexgen(hw);
  44. struct clk_hw *fgate_hw = &flexgen->fgate.hw;
  45. /* disable only the final gate */
  46. fgate_hw->clk = hw->clk;
  47. clk_gate_ops.disable(fgate_hw);
  48. pr_debug("%s: flexgen output disabled\n", __clk_get_name(hw->clk));
  49. }
  50. static int flexgen_is_enabled(struct clk_hw *hw)
  51. {
  52. struct flexgen *flexgen = to_flexgen(hw);
  53. struct clk_hw *fgate_hw = &flexgen->fgate.hw;
  54. fgate_hw->clk = hw->clk;
  55. if (!clk_gate_ops.is_enabled(fgate_hw))
  56. return 0;
  57. return 1;
  58. }
  59. static u8 flexgen_get_parent(struct clk_hw *hw)
  60. {
  61. struct flexgen *flexgen = to_flexgen(hw);
  62. struct clk_hw *mux_hw = &flexgen->mux.hw;
  63. mux_hw->clk = hw->clk;
  64. return clk_mux_ops.get_parent(mux_hw);
  65. }
  66. static int flexgen_set_parent(struct clk_hw *hw, u8 index)
  67. {
  68. struct flexgen *flexgen = to_flexgen(hw);
  69. struct clk_hw *mux_hw = &flexgen->mux.hw;
  70. mux_hw->clk = hw->clk;
  71. return clk_mux_ops.set_parent(mux_hw, index);
  72. }
  73. static inline unsigned long
  74. clk_best_div(unsigned long parent_rate, unsigned long rate)
  75. {
  76. return parent_rate / rate + ((rate > (2*(parent_rate % rate))) ? 0 : 1);
  77. }
  78. static long flexgen_round_rate(struct clk_hw *hw, unsigned long rate,
  79. unsigned long *prate)
  80. {
  81. unsigned long div;
  82. /* Round div according to exact prate and wished rate */
  83. div = clk_best_div(*prate, rate);
  84. if (__clk_get_flags(hw->clk) & CLK_SET_RATE_PARENT) {
  85. *prate = rate * div;
  86. return rate;
  87. }
  88. return *prate / div;
  89. }
  90. unsigned long flexgen_recalc_rate(struct clk_hw *hw,
  91. unsigned long parent_rate)
  92. {
  93. struct flexgen *flexgen = to_flexgen(hw);
  94. struct clk_hw *pdiv_hw = &flexgen->pdiv.hw;
  95. struct clk_hw *fdiv_hw = &flexgen->fdiv.hw;
  96. unsigned long mid_rate;
  97. pdiv_hw->clk = hw->clk;
  98. fdiv_hw->clk = hw->clk;
  99. mid_rate = clk_divider_ops.recalc_rate(pdiv_hw, parent_rate);
  100. return clk_divider_ops.recalc_rate(fdiv_hw, mid_rate);
  101. }
  102. static int flexgen_set_rate(struct clk_hw *hw, unsigned long rate,
  103. unsigned long parent_rate)
  104. {
  105. struct flexgen *flexgen = to_flexgen(hw);
  106. struct clk_hw *pdiv_hw = &flexgen->pdiv.hw;
  107. struct clk_hw *fdiv_hw = &flexgen->fdiv.hw;
  108. unsigned long primary_div = 0;
  109. int ret = 0;
  110. pdiv_hw->clk = hw->clk;
  111. fdiv_hw->clk = hw->clk;
  112. primary_div = clk_best_div(parent_rate, rate);
  113. clk_divider_ops.set_rate(fdiv_hw, parent_rate, parent_rate);
  114. ret = clk_divider_ops.set_rate(pdiv_hw, rate, rate * primary_div);
  115. return ret;
  116. }
  117. static const struct clk_ops flexgen_ops = {
  118. .enable = flexgen_enable,
  119. .disable = flexgen_disable,
  120. .is_enabled = flexgen_is_enabled,
  121. .get_parent = flexgen_get_parent,
  122. .set_parent = flexgen_set_parent,
  123. .round_rate = flexgen_round_rate,
  124. .recalc_rate = flexgen_recalc_rate,
  125. .set_rate = flexgen_set_rate,
  126. };
  127. struct clk *clk_register_flexgen(const char *name,
  128. const char **parent_names, u8 num_parents,
  129. void __iomem *reg, spinlock_t *lock, u32 idx,
  130. unsigned long flexgen_flags) {
  131. struct flexgen *fgxbar;
  132. struct clk *clk;
  133. struct clk_init_data init;
  134. u32 xbar_shift;
  135. void __iomem *xbar_reg, *fdiv_reg;
  136. fgxbar = kzalloc(sizeof(struct flexgen), GFP_KERNEL);
  137. if (!fgxbar)
  138. return ERR_PTR(-ENOMEM);
  139. init.name = name;
  140. init.ops = &flexgen_ops;
  141. init.flags = CLK_IS_BASIC | flexgen_flags;
  142. init.parent_names = parent_names;
  143. init.num_parents = num_parents;
  144. xbar_reg = reg + 0x18 + (idx & ~0x3);
  145. xbar_shift = (idx % 4) * 0x8;
  146. fdiv_reg = reg + 0x164 + idx * 4;
  147. /* Crossbar element config */
  148. fgxbar->mux.lock = lock;
  149. fgxbar->mux.mask = BIT(6) - 1;
  150. fgxbar->mux.reg = xbar_reg;
  151. fgxbar->mux.shift = xbar_shift;
  152. fgxbar->mux.table = NULL;
  153. /* Pre-divider's gate config (in xbar register)*/
  154. fgxbar->pgate.lock = lock;
  155. fgxbar->pgate.reg = xbar_reg;
  156. fgxbar->pgate.bit_idx = xbar_shift + 6;
  157. /* Pre-divider config */
  158. fgxbar->pdiv.lock = lock;
  159. fgxbar->pdiv.reg = reg + 0x58 + idx * 4;
  160. fgxbar->pdiv.width = 10;
  161. /* Final divider's gate config */
  162. fgxbar->fgate.lock = lock;
  163. fgxbar->fgate.reg = fdiv_reg;
  164. fgxbar->fgate.bit_idx = 6;
  165. /* Final divider config */
  166. fgxbar->fdiv.lock = lock;
  167. fgxbar->fdiv.reg = fdiv_reg;
  168. fgxbar->fdiv.width = 6;
  169. fgxbar->hw.init = &init;
  170. clk = clk_register(NULL, &fgxbar->hw);
  171. if (IS_ERR(clk))
  172. kfree(fgxbar);
  173. else
  174. pr_debug("%s: parent %s rate %u\n",
  175. __clk_get_name(clk),
  176. __clk_get_name(clk_get_parent(clk)),
  177. (unsigned int)clk_get_rate(clk));
  178. return clk;
  179. }
  180. static const char ** __init flexgen_get_parents(struct device_node *np,
  181. int *num_parents)
  182. {
  183. const char **parents;
  184. int nparents, i;
  185. nparents = of_count_phandle_with_args(np, "clocks", "#clock-cells");
  186. if (WARN_ON(nparents <= 0))
  187. return NULL;
  188. parents = kcalloc(nparents, sizeof(const char *), GFP_KERNEL);
  189. if (!parents)
  190. return NULL;
  191. for (i = 0; i < nparents; i++)
  192. parents[i] = of_clk_get_parent_name(np, i);
  193. *num_parents = nparents;
  194. return parents;
  195. }
  196. void __init st_of_flexgen_setup(struct device_node *np)
  197. {
  198. struct device_node *pnode;
  199. void __iomem *reg;
  200. struct clk_onecell_data *clk_data;
  201. const char **parents;
  202. int num_parents, i;
  203. spinlock_t *rlock = NULL;
  204. unsigned long flex_flags = 0;
  205. pnode = of_get_parent(np);
  206. if (!pnode)
  207. return;
  208. reg = of_iomap(pnode, 0);
  209. if (!reg)
  210. return;
  211. parents = flexgen_get_parents(np, &num_parents);
  212. if (!parents)
  213. return;
  214. clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
  215. if (!clk_data)
  216. goto err;
  217. clk_data->clk_num = of_property_count_strings(np ,
  218. "clock-output-names");
  219. if (clk_data->clk_num <= 0) {
  220. pr_err("%s: Failed to get number of output clocks (%d)",
  221. __func__, clk_data->clk_num);
  222. goto err;
  223. }
  224. clk_data->clks = kcalloc(clk_data->clk_num, sizeof(struct clk *),
  225. GFP_KERNEL);
  226. if (!clk_data->clks)
  227. goto err;
  228. rlock = kzalloc(sizeof(spinlock_t), GFP_KERNEL);
  229. if (!rlock)
  230. goto err;
  231. for (i = 0; i < clk_data->clk_num; i++) {
  232. struct clk *clk;
  233. const char *clk_name;
  234. if (of_property_read_string_index(np, "clock-output-names",
  235. i, &clk_name)) {
  236. break;
  237. }
  238. /*
  239. * If we read an empty clock name then the output is unused
  240. */
  241. if (*clk_name == '\0')
  242. continue;
  243. clk = clk_register_flexgen(clk_name, parents, num_parents,
  244. reg, rlock, i, flex_flags);
  245. if (IS_ERR(clk))
  246. goto err;
  247. clk_data->clks[i] = clk;
  248. }
  249. kfree(parents);
  250. of_clk_add_provider(np, of_clk_src_onecell_get, clk_data);
  251. return;
  252. err:
  253. if (clk_data)
  254. kfree(clk_data->clks);
  255. kfree(clk_data);
  256. kfree(parents);
  257. kfree(rlock);
  258. }
  259. CLK_OF_DECLARE(flexgen, "st,flexgen", st_of_flexgen_setup);