clk-pll.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * Copyright (c) 2014 MundoReader S.L.
  3. * Author: Heiko Stuebner <heiko@sntech.de>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <asm/div64.h>
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/clk.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include "clk.h"
  23. #define PLL_MODE_MASK 0x3
  24. #define PLL_MODE_SLOW 0x0
  25. #define PLL_MODE_NORM 0x1
  26. #define PLL_MODE_DEEP 0x2
  27. struct rockchip_clk_pll {
  28. struct clk_hw hw;
  29. struct clk_mux pll_mux;
  30. const struct clk_ops *pll_mux_ops;
  31. struct notifier_block clk_nb;
  32. void __iomem *reg_base;
  33. int lock_offset;
  34. unsigned int lock_shift;
  35. enum rockchip_pll_type type;
  36. u8 flags;
  37. const struct rockchip_pll_rate_table *rate_table;
  38. unsigned int rate_count;
  39. spinlock_t *lock;
  40. };
  41. #define to_rockchip_clk_pll(_hw) container_of(_hw, struct rockchip_clk_pll, hw)
  42. #define to_rockchip_clk_pll_nb(nb) \
  43. container_of(nb, struct rockchip_clk_pll, clk_nb)
  44. static const struct rockchip_pll_rate_table *rockchip_get_pll_settings(
  45. struct rockchip_clk_pll *pll, unsigned long rate)
  46. {
  47. const struct rockchip_pll_rate_table *rate_table = pll->rate_table;
  48. int i;
  49. for (i = 0; i < pll->rate_count; i++) {
  50. if (rate == rate_table[i].rate)
  51. return &rate_table[i];
  52. }
  53. return NULL;
  54. }
  55. static long rockchip_pll_round_rate(struct clk_hw *hw,
  56. unsigned long drate, unsigned long *prate)
  57. {
  58. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  59. const struct rockchip_pll_rate_table *rate_table = pll->rate_table;
  60. int i;
  61. /* Assumming rate_table is in descending order */
  62. for (i = 0; i < pll->rate_count; i++) {
  63. if (drate >= rate_table[i].rate)
  64. return rate_table[i].rate;
  65. }
  66. /* return minimum supported value */
  67. return rate_table[i - 1].rate;
  68. }
  69. /*
  70. * Wait for the pll to reach the locked state.
  71. * The calling set_rate function is responsible for making sure the
  72. * grf regmap is available.
  73. */
  74. static int rockchip_pll_wait_lock(struct rockchip_clk_pll *pll)
  75. {
  76. struct regmap *grf = rockchip_clk_get_grf();
  77. unsigned int val;
  78. int delay = 24000000, ret;
  79. while (delay > 0) {
  80. ret = regmap_read(grf, pll->lock_offset, &val);
  81. if (ret) {
  82. pr_err("%s: failed to read pll lock status: %d\n",
  83. __func__, ret);
  84. return ret;
  85. }
  86. if (val & BIT(pll->lock_shift))
  87. return 0;
  88. delay--;
  89. }
  90. pr_err("%s: timeout waiting for pll to lock\n", __func__);
  91. return -ETIMEDOUT;
  92. }
  93. /**
  94. * PLL used in RK3066, RK3188 and RK3288
  95. */
  96. #define RK3066_PLL_RESET_DELAY(nr) ((nr * 500) / 24 + 1)
  97. #define RK3066_PLLCON(i) (i * 0x4)
  98. #define RK3066_PLLCON0_OD_MASK 0xf
  99. #define RK3066_PLLCON0_OD_SHIFT 0
  100. #define RK3066_PLLCON0_NR_MASK 0x3f
  101. #define RK3066_PLLCON0_NR_SHIFT 8
  102. #define RK3066_PLLCON1_NF_MASK 0x1fff
  103. #define RK3066_PLLCON1_NF_SHIFT 0
  104. #define RK3066_PLLCON2_BWADJ_MASK 0xfff
  105. #define RK3066_PLLCON2_BWADJ_SHIFT 0
  106. #define RK3066_PLLCON3_RESET (1 << 5)
  107. #define RK3066_PLLCON3_PWRDOWN (1 << 1)
  108. #define RK3066_PLLCON3_BYPASS (1 << 0)
  109. static unsigned long rockchip_rk3066_pll_recalc_rate(struct clk_hw *hw,
  110. unsigned long prate)
  111. {
  112. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  113. u64 nf, nr, no, rate64 = prate;
  114. u32 pllcon;
  115. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(3));
  116. if (pllcon & RK3066_PLLCON3_BYPASS) {
  117. pr_debug("%s: pll %s is bypassed\n", __func__,
  118. __clk_get_name(hw->clk));
  119. return prate;
  120. }
  121. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(1));
  122. nf = (pllcon >> RK3066_PLLCON1_NF_SHIFT) & RK3066_PLLCON1_NF_MASK;
  123. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(0));
  124. nr = (pllcon >> RK3066_PLLCON0_NR_SHIFT) & RK3066_PLLCON0_NR_MASK;
  125. no = (pllcon >> RK3066_PLLCON0_OD_SHIFT) & RK3066_PLLCON0_OD_MASK;
  126. rate64 *= (nf + 1);
  127. do_div(rate64, nr + 1);
  128. do_div(rate64, no + 1);
  129. return (unsigned long)rate64;
  130. }
  131. static int rockchip_rk3066_pll_set_rate(struct clk_hw *hw, unsigned long drate,
  132. unsigned long prate)
  133. {
  134. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  135. const struct rockchip_pll_rate_table *rate;
  136. unsigned long old_rate = rockchip_rk3066_pll_recalc_rate(hw, prate);
  137. struct regmap *grf = rockchip_clk_get_grf();
  138. struct clk_mux *pll_mux = &pll->pll_mux;
  139. const struct clk_ops *pll_mux_ops = pll->pll_mux_ops;
  140. int rate_change_remuxed = 0;
  141. int cur_parent;
  142. int ret;
  143. if (IS_ERR(grf)) {
  144. pr_debug("%s: grf regmap not available, aborting rate change\n",
  145. __func__);
  146. return PTR_ERR(grf);
  147. }
  148. pr_debug("%s: changing %s from %lu to %lu with a parent rate of %lu\n",
  149. __func__, __clk_get_name(hw->clk), old_rate, drate, prate);
  150. /* Get required rate settings from table */
  151. rate = rockchip_get_pll_settings(pll, drate);
  152. if (!rate) {
  153. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  154. drate, __clk_get_name(hw->clk));
  155. return -EINVAL;
  156. }
  157. pr_debug("%s: rate settings for %lu (nr, no, nf): (%d, %d, %d)\n",
  158. __func__, rate->rate, rate->nr, rate->no, rate->nf);
  159. cur_parent = pll_mux_ops->get_parent(&pll_mux->hw);
  160. if (cur_parent == PLL_MODE_NORM) {
  161. pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_SLOW);
  162. rate_change_remuxed = 1;
  163. }
  164. /* enter reset mode */
  165. writel(HIWORD_UPDATE(RK3066_PLLCON3_RESET, RK3066_PLLCON3_RESET, 0),
  166. pll->reg_base + RK3066_PLLCON(3));
  167. /* update pll values */
  168. writel(HIWORD_UPDATE(rate->nr - 1, RK3066_PLLCON0_NR_MASK,
  169. RK3066_PLLCON0_NR_SHIFT) |
  170. HIWORD_UPDATE(rate->no - 1, RK3066_PLLCON0_OD_MASK,
  171. RK3066_PLLCON0_OD_SHIFT),
  172. pll->reg_base + RK3066_PLLCON(0));
  173. writel_relaxed(HIWORD_UPDATE(rate->nf - 1, RK3066_PLLCON1_NF_MASK,
  174. RK3066_PLLCON1_NF_SHIFT),
  175. pll->reg_base + RK3066_PLLCON(1));
  176. writel_relaxed(HIWORD_UPDATE(rate->bwadj, RK3066_PLLCON2_BWADJ_MASK,
  177. RK3066_PLLCON2_BWADJ_SHIFT),
  178. pll->reg_base + RK3066_PLLCON(2));
  179. /* leave reset and wait the reset_delay */
  180. writel(HIWORD_UPDATE(0, RK3066_PLLCON3_RESET, 0),
  181. pll->reg_base + RK3066_PLLCON(3));
  182. udelay(RK3066_PLL_RESET_DELAY(rate->nr));
  183. /* wait for the pll to lock */
  184. ret = rockchip_pll_wait_lock(pll);
  185. if (ret) {
  186. pr_warn("%s: pll did not lock, trying to restore old rate %lu\n",
  187. __func__, old_rate);
  188. rockchip_rk3066_pll_set_rate(hw, old_rate, prate);
  189. }
  190. if (rate_change_remuxed)
  191. pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_NORM);
  192. return ret;
  193. }
  194. static int rockchip_rk3066_pll_enable(struct clk_hw *hw)
  195. {
  196. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  197. writel(HIWORD_UPDATE(0, RK3066_PLLCON3_PWRDOWN, 0),
  198. pll->reg_base + RK3066_PLLCON(3));
  199. return 0;
  200. }
  201. static void rockchip_rk3066_pll_disable(struct clk_hw *hw)
  202. {
  203. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  204. writel(HIWORD_UPDATE(RK3066_PLLCON3_PWRDOWN,
  205. RK3066_PLLCON3_PWRDOWN, 0),
  206. pll->reg_base + RK3066_PLLCON(3));
  207. }
  208. static int rockchip_rk3066_pll_is_enabled(struct clk_hw *hw)
  209. {
  210. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  211. u32 pllcon = readl(pll->reg_base + RK3066_PLLCON(3));
  212. return !(pllcon & RK3066_PLLCON3_PWRDOWN);
  213. }
  214. static void rockchip_rk3066_pll_init(struct clk_hw *hw)
  215. {
  216. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  217. const struct rockchip_pll_rate_table *rate;
  218. unsigned int nf, nr, no, bwadj;
  219. unsigned long drate;
  220. u32 pllcon;
  221. if (!(pll->flags & ROCKCHIP_PLL_SYNC_RATE))
  222. return;
  223. drate = __clk_get_rate(hw->clk);
  224. rate = rockchip_get_pll_settings(pll, drate);
  225. /* when no rate setting for the current rate, rely on clk_set_rate */
  226. if (!rate)
  227. return;
  228. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(0));
  229. nr = ((pllcon >> RK3066_PLLCON0_NR_SHIFT) & RK3066_PLLCON0_NR_MASK) + 1;
  230. no = ((pllcon >> RK3066_PLLCON0_OD_SHIFT) & RK3066_PLLCON0_OD_MASK) + 1;
  231. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(1));
  232. nf = ((pllcon >> RK3066_PLLCON1_NF_SHIFT) & RK3066_PLLCON1_NF_MASK) + 1;
  233. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(2));
  234. bwadj = (pllcon >> RK3066_PLLCON2_BWADJ_SHIFT) & RK3066_PLLCON2_BWADJ_MASK;
  235. pr_debug("%s: pll %s@%lu: nr (%d:%d); no (%d:%d); nf(%d:%d), bwadj(%d:%d)\n",
  236. __func__, __clk_get_name(hw->clk), drate, rate->nr, nr,
  237. rate->no, no, rate->nf, nf, rate->bwadj, bwadj);
  238. if (rate->nr != nr || rate->no != no || rate->nf != nf
  239. || rate->bwadj != bwadj) {
  240. struct clk *parent = __clk_get_parent(hw->clk);
  241. unsigned long prate;
  242. if (!parent) {
  243. pr_warn("%s: parent of %s not available\n",
  244. __func__, __clk_get_name(hw->clk));
  245. return;
  246. }
  247. pr_debug("%s: pll %s: rate params do not match rate table, adjusting\n",
  248. __func__, __clk_get_name(hw->clk));
  249. prate = __clk_get_rate(parent);
  250. rockchip_rk3066_pll_set_rate(hw, drate, prate);
  251. }
  252. }
  253. static const struct clk_ops rockchip_rk3066_pll_clk_norate_ops = {
  254. .recalc_rate = rockchip_rk3066_pll_recalc_rate,
  255. .enable = rockchip_rk3066_pll_enable,
  256. .disable = rockchip_rk3066_pll_disable,
  257. .is_enabled = rockchip_rk3066_pll_is_enabled,
  258. };
  259. static const struct clk_ops rockchip_rk3066_pll_clk_ops = {
  260. .recalc_rate = rockchip_rk3066_pll_recalc_rate,
  261. .round_rate = rockchip_pll_round_rate,
  262. .set_rate = rockchip_rk3066_pll_set_rate,
  263. .enable = rockchip_rk3066_pll_enable,
  264. .disable = rockchip_rk3066_pll_disable,
  265. .is_enabled = rockchip_rk3066_pll_is_enabled,
  266. .init = rockchip_rk3066_pll_init,
  267. };
  268. /*
  269. * Common registering of pll clocks
  270. */
  271. struct clk *rockchip_clk_register_pll(enum rockchip_pll_type pll_type,
  272. const char *name, const char **parent_names, u8 num_parents,
  273. void __iomem *base, int con_offset, int grf_lock_offset,
  274. int lock_shift, int mode_offset, int mode_shift,
  275. struct rockchip_pll_rate_table *rate_table,
  276. u8 clk_pll_flags, spinlock_t *lock)
  277. {
  278. const char *pll_parents[3];
  279. struct clk_init_data init;
  280. struct rockchip_clk_pll *pll;
  281. struct clk_mux *pll_mux;
  282. struct clk *pll_clk, *mux_clk;
  283. char pll_name[20];
  284. if (num_parents != 2) {
  285. pr_err("%s: needs two parent clocks\n", __func__);
  286. return ERR_PTR(-EINVAL);
  287. }
  288. /* name the actual pll */
  289. snprintf(pll_name, sizeof(pll_name), "pll_%s", name);
  290. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  291. if (!pll)
  292. return ERR_PTR(-ENOMEM);
  293. init.name = pll_name;
  294. /* keep all plls untouched for now */
  295. init.flags = CLK_IGNORE_UNUSED;
  296. init.parent_names = &parent_names[0];
  297. init.num_parents = 1;
  298. if (rate_table) {
  299. int len;
  300. /* find count of rates in rate_table */
  301. for (len = 0; rate_table[len].rate != 0; )
  302. len++;
  303. pll->rate_count = len;
  304. pll->rate_table = kmemdup(rate_table,
  305. pll->rate_count *
  306. sizeof(struct rockchip_pll_rate_table),
  307. GFP_KERNEL);
  308. WARN(!pll->rate_table,
  309. "%s: could not allocate rate table for %s\n",
  310. __func__, name);
  311. }
  312. switch (pll_type) {
  313. case pll_rk3066:
  314. if (!pll->rate_table)
  315. init.ops = &rockchip_rk3066_pll_clk_norate_ops;
  316. else
  317. init.ops = &rockchip_rk3066_pll_clk_ops;
  318. break;
  319. default:
  320. pr_warn("%s: Unknown pll type for pll clk %s\n",
  321. __func__, name);
  322. }
  323. pll->hw.init = &init;
  324. pll->type = pll_type;
  325. pll->reg_base = base + con_offset;
  326. pll->lock_offset = grf_lock_offset;
  327. pll->lock_shift = lock_shift;
  328. pll->flags = clk_pll_flags;
  329. pll->lock = lock;
  330. /* create the mux on top of the real pll */
  331. pll->pll_mux_ops = &clk_mux_ops;
  332. pll_mux = &pll->pll_mux;
  333. pll_mux->reg = base + mode_offset;
  334. pll_mux->shift = mode_shift;
  335. pll_mux->mask = PLL_MODE_MASK;
  336. pll_mux->flags = 0;
  337. pll_mux->lock = lock;
  338. pll_mux->hw.init = &init;
  339. if (pll_type == pll_rk3066)
  340. pll_mux->flags |= CLK_MUX_HIWORD_MASK;
  341. pll_clk = clk_register(NULL, &pll->hw);
  342. if (IS_ERR(pll_clk)) {
  343. pr_err("%s: failed to register pll clock %s : %ld\n",
  344. __func__, name, PTR_ERR(pll_clk));
  345. mux_clk = pll_clk;
  346. goto err_pll;
  347. }
  348. /* the actual muxing is xin24m, pll-output, xin32k */
  349. pll_parents[0] = parent_names[0];
  350. pll_parents[1] = pll_name;
  351. pll_parents[2] = parent_names[1];
  352. init.name = name;
  353. init.flags = CLK_SET_RATE_PARENT;
  354. init.ops = pll->pll_mux_ops;
  355. init.parent_names = pll_parents;
  356. init.num_parents = ARRAY_SIZE(pll_parents);
  357. mux_clk = clk_register(NULL, &pll_mux->hw);
  358. if (IS_ERR(mux_clk))
  359. goto err_mux;
  360. return mux_clk;
  361. err_mux:
  362. clk_unregister(pll_clk);
  363. err_pll:
  364. kfree(pll);
  365. return mux_clk;
  366. }