mmcc-apq8084.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/module.h>
  16. #include <linux/regmap.h>
  17. #include <linux/reset-controller.h>
  18. #include <dt-bindings/clock/qcom,mmcc-apq8084.h>
  19. #include <dt-bindings/reset/qcom,mmcc-apq8084.h>
  20. #include "common.h"
  21. #include "clk-regmap.h"
  22. #include "clk-pll.h"
  23. #include "clk-rcg.h"
  24. #include "clk-branch.h"
  25. #include "reset.h"
  26. #define P_XO 0
  27. #define P_MMPLL0 1
  28. #define P_EDPLINK 1
  29. #define P_MMPLL1 2
  30. #define P_HDMIPLL 2
  31. #define P_GPLL0 3
  32. #define P_EDPVCO 3
  33. #define P_MMPLL4 4
  34. #define P_DSI0PLL 4
  35. #define P_DSI0PLL_BYTE 4
  36. #define P_MMPLL2 4
  37. #define P_MMPLL3 4
  38. #define P_GPLL1 5
  39. #define P_DSI1PLL 5
  40. #define P_DSI1PLL_BYTE 5
  41. #define P_MMSLEEP 6
  42. static const u8 mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  43. [P_XO] = 0,
  44. [P_MMPLL0] = 1,
  45. [P_MMPLL1] = 2,
  46. [P_GPLL0] = 5,
  47. };
  48. static const char *mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  49. "xo",
  50. "mmpll0_vote",
  51. "mmpll1_vote",
  52. "mmss_gpll0_vote",
  53. };
  54. static const u8 mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  55. [P_XO] = 0,
  56. [P_MMPLL0] = 1,
  57. [P_HDMIPLL] = 4,
  58. [P_GPLL0] = 5,
  59. [P_DSI0PLL] = 2,
  60. [P_DSI1PLL] = 3,
  61. };
  62. static const char *mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  63. "xo",
  64. "mmpll0_vote",
  65. "hdmipll",
  66. "mmss_gpll0_vote",
  67. "dsi0pll",
  68. "dsi1pll",
  69. };
  70. static const u8 mmcc_xo_mmpll0_1_2_gpll0_map[] = {
  71. [P_XO] = 0,
  72. [P_MMPLL0] = 1,
  73. [P_MMPLL1] = 2,
  74. [P_GPLL0] = 5,
  75. [P_MMPLL2] = 3,
  76. };
  77. static const char *mmcc_xo_mmpll0_1_2_gpll0[] = {
  78. "xo",
  79. "mmpll0_vote",
  80. "mmpll1_vote",
  81. "mmss_gpll0_vote",
  82. "mmpll2",
  83. };
  84. static const u8 mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  85. [P_XO] = 0,
  86. [P_MMPLL0] = 1,
  87. [P_MMPLL1] = 2,
  88. [P_GPLL0] = 5,
  89. [P_MMPLL3] = 3,
  90. };
  91. static const char *mmcc_xo_mmpll0_1_3_gpll0[] = {
  92. "xo",
  93. "mmpll0_vote",
  94. "mmpll1_vote",
  95. "mmss_gpll0_vote",
  96. "mmpll3",
  97. };
  98. static const u8 mmcc_xo_dsi_hdmi_edp_map[] = {
  99. [P_XO] = 0,
  100. [P_EDPLINK] = 4,
  101. [P_HDMIPLL] = 3,
  102. [P_EDPVCO] = 5,
  103. [P_DSI0PLL] = 1,
  104. [P_DSI1PLL] = 2,
  105. };
  106. static const char *mmcc_xo_dsi_hdmi_edp[] = {
  107. "xo",
  108. "edp_link_clk",
  109. "hdmipll",
  110. "edp_vco_div",
  111. "dsi0pll",
  112. "dsi1pll",
  113. };
  114. static const u8 mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  115. [P_XO] = 0,
  116. [P_EDPLINK] = 4,
  117. [P_HDMIPLL] = 3,
  118. [P_GPLL0] = 5,
  119. [P_DSI0PLL] = 1,
  120. [P_DSI1PLL] = 2,
  121. };
  122. static const char *mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  123. "xo",
  124. "edp_link_clk",
  125. "hdmipll",
  126. "gpll0_vote",
  127. "dsi0pll",
  128. "dsi1pll",
  129. };
  130. static const u8 mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
  131. [P_XO] = 0,
  132. [P_EDPLINK] = 4,
  133. [P_HDMIPLL] = 3,
  134. [P_GPLL0] = 5,
  135. [P_DSI0PLL_BYTE] = 1,
  136. [P_DSI1PLL_BYTE] = 2,
  137. };
  138. static const char *mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
  139. "xo",
  140. "edp_link_clk",
  141. "hdmipll",
  142. "gpll0_vote",
  143. "dsi0pllbyte",
  144. "dsi1pllbyte",
  145. };
  146. static const u8 mmcc_xo_mmpll0_1_4_gpll0_map[] = {
  147. [P_XO] = 0,
  148. [P_MMPLL0] = 1,
  149. [P_MMPLL1] = 2,
  150. [P_GPLL0] = 5,
  151. [P_MMPLL4] = 3,
  152. };
  153. static const char *mmcc_xo_mmpll0_1_4_gpll0[] = {
  154. "xo",
  155. "mmpll0",
  156. "mmpll1",
  157. "mmpll4",
  158. "gpll0",
  159. };
  160. static const u8 mmcc_xo_mmpll0_1_4_gpll1_0_map[] = {
  161. [P_XO] = 0,
  162. [P_MMPLL0] = 1,
  163. [P_MMPLL1] = 2,
  164. [P_MMPLL4] = 3,
  165. [P_GPLL0] = 5,
  166. [P_GPLL1] = 4,
  167. };
  168. static const char *mmcc_xo_mmpll0_1_4_gpll1_0[] = {
  169. "xo",
  170. "mmpll0",
  171. "mmpll1",
  172. "mmpll4",
  173. "gpll1",
  174. "gpll0",
  175. };
  176. static const u8 mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map[] = {
  177. [P_XO] = 0,
  178. [P_MMPLL0] = 1,
  179. [P_MMPLL1] = 2,
  180. [P_MMPLL4] = 3,
  181. [P_GPLL0] = 5,
  182. [P_GPLL1] = 4,
  183. [P_MMSLEEP] = 6,
  184. };
  185. static const char *mmcc_xo_mmpll0_1_4_gpll1_0_sleep[] = {
  186. "xo",
  187. "mmpll0",
  188. "mmpll1",
  189. "mmpll4",
  190. "gpll1",
  191. "gpll0",
  192. "sleep_clk_src",
  193. };
  194. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  195. static struct clk_pll mmpll0 = {
  196. .l_reg = 0x0004,
  197. .m_reg = 0x0008,
  198. .n_reg = 0x000c,
  199. .config_reg = 0x0014,
  200. .mode_reg = 0x0000,
  201. .status_reg = 0x001c,
  202. .status_bit = 17,
  203. .clkr.hw.init = &(struct clk_init_data){
  204. .name = "mmpll0",
  205. .parent_names = (const char *[]){ "xo" },
  206. .num_parents = 1,
  207. .ops = &clk_pll_ops,
  208. },
  209. };
  210. static struct clk_regmap mmpll0_vote = {
  211. .enable_reg = 0x0100,
  212. .enable_mask = BIT(0),
  213. .hw.init = &(struct clk_init_data){
  214. .name = "mmpll0_vote",
  215. .parent_names = (const char *[]){ "mmpll0" },
  216. .num_parents = 1,
  217. .ops = &clk_pll_vote_ops,
  218. },
  219. };
  220. static struct clk_pll mmpll1 = {
  221. .l_reg = 0x0044,
  222. .m_reg = 0x0048,
  223. .n_reg = 0x004c,
  224. .config_reg = 0x0050,
  225. .mode_reg = 0x0040,
  226. .status_reg = 0x005c,
  227. .status_bit = 17,
  228. .clkr.hw.init = &(struct clk_init_data){
  229. .name = "mmpll1",
  230. .parent_names = (const char *[]){ "xo" },
  231. .num_parents = 1,
  232. .ops = &clk_pll_ops,
  233. },
  234. };
  235. static struct clk_regmap mmpll1_vote = {
  236. .enable_reg = 0x0100,
  237. .enable_mask = BIT(1),
  238. .hw.init = &(struct clk_init_data){
  239. .name = "mmpll1_vote",
  240. .parent_names = (const char *[]){ "mmpll1" },
  241. .num_parents = 1,
  242. .ops = &clk_pll_vote_ops,
  243. },
  244. };
  245. static struct clk_pll mmpll2 = {
  246. .l_reg = 0x4104,
  247. .m_reg = 0x4108,
  248. .n_reg = 0x410c,
  249. .config_reg = 0x4110,
  250. .mode_reg = 0x4100,
  251. .status_reg = 0x411c,
  252. .clkr.hw.init = &(struct clk_init_data){
  253. .name = "mmpll2",
  254. .parent_names = (const char *[]){ "xo" },
  255. .num_parents = 1,
  256. .ops = &clk_pll_ops,
  257. },
  258. };
  259. static struct clk_pll mmpll3 = {
  260. .l_reg = 0x0084,
  261. .m_reg = 0x0088,
  262. .n_reg = 0x008c,
  263. .config_reg = 0x0090,
  264. .mode_reg = 0x0080,
  265. .status_reg = 0x009c,
  266. .status_bit = 17,
  267. .clkr.hw.init = &(struct clk_init_data){
  268. .name = "mmpll3",
  269. .parent_names = (const char *[]){ "xo" },
  270. .num_parents = 1,
  271. .ops = &clk_pll_ops,
  272. },
  273. };
  274. static struct clk_pll mmpll4 = {
  275. .l_reg = 0x00a4,
  276. .m_reg = 0x00a8,
  277. .n_reg = 0x00ac,
  278. .config_reg = 0x00b0,
  279. .mode_reg = 0x0080,
  280. .status_reg = 0x00bc,
  281. .clkr.hw.init = &(struct clk_init_data){
  282. .name = "mmpll4",
  283. .parent_names = (const char *[]){ "xo" },
  284. .num_parents = 1,
  285. .ops = &clk_pll_ops,
  286. },
  287. };
  288. static struct clk_rcg2 mmss_ahb_clk_src = {
  289. .cmd_rcgr = 0x5000,
  290. .hid_width = 5,
  291. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  292. .clkr.hw.init = &(struct clk_init_data){
  293. .name = "mmss_ahb_clk_src",
  294. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  295. .num_parents = 4,
  296. .ops = &clk_rcg2_ops,
  297. },
  298. };
  299. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  300. F(19200000, P_XO, 1, 0, 0),
  301. F(37500000, P_GPLL0, 16, 0, 0),
  302. F(50000000, P_GPLL0, 12, 0, 0),
  303. F(75000000, P_GPLL0, 8, 0, 0),
  304. F(100000000, P_GPLL0, 6, 0, 0),
  305. F(150000000, P_GPLL0, 4, 0, 0),
  306. F(333430000, P_MMPLL1, 3.5, 0, 0),
  307. F(400000000, P_MMPLL0, 2, 0, 0),
  308. F(466800000, P_MMPLL1, 2.5, 0, 0),
  309. };
  310. static struct clk_rcg2 mmss_axi_clk_src = {
  311. .cmd_rcgr = 0x5040,
  312. .hid_width = 5,
  313. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  314. .freq_tbl = ftbl_mmss_axi_clk,
  315. .clkr.hw.init = &(struct clk_init_data){
  316. .name = "mmss_axi_clk_src",
  317. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  318. .num_parents = 4,
  319. .ops = &clk_rcg2_ops,
  320. },
  321. };
  322. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  323. F(19200000, P_XO, 1, 0, 0),
  324. F(37500000, P_GPLL0, 16, 0, 0),
  325. F(50000000, P_GPLL0, 12, 0, 0),
  326. F(75000000, P_GPLL0, 8, 0, 0),
  327. F(109090000, P_GPLL0, 5.5, 0, 0),
  328. F(150000000, P_GPLL0, 4, 0, 0),
  329. F(228570000, P_MMPLL0, 3.5, 0, 0),
  330. F(320000000, P_MMPLL0, 2.5, 0, 0),
  331. };
  332. static struct clk_rcg2 ocmemnoc_clk_src = {
  333. .cmd_rcgr = 0x5090,
  334. .hid_width = 5,
  335. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  336. .freq_tbl = ftbl_ocmemnoc_clk,
  337. .clkr.hw.init = &(struct clk_init_data){
  338. .name = "ocmemnoc_clk_src",
  339. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  340. .num_parents = 4,
  341. .ops = &clk_rcg2_ops,
  342. },
  343. };
  344. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  345. F(100000000, P_GPLL0, 6, 0, 0),
  346. F(200000000, P_MMPLL0, 4, 0, 0),
  347. { }
  348. };
  349. static struct clk_rcg2 csi0_clk_src = {
  350. .cmd_rcgr = 0x3090,
  351. .hid_width = 5,
  352. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  353. .freq_tbl = ftbl_camss_csi0_3_clk,
  354. .clkr.hw.init = &(struct clk_init_data){
  355. .name = "csi0_clk_src",
  356. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  357. .num_parents = 5,
  358. .ops = &clk_rcg2_ops,
  359. },
  360. };
  361. static struct clk_rcg2 csi1_clk_src = {
  362. .cmd_rcgr = 0x3100,
  363. .hid_width = 5,
  364. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  365. .freq_tbl = ftbl_camss_csi0_3_clk,
  366. .clkr.hw.init = &(struct clk_init_data){
  367. .name = "csi1_clk_src",
  368. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  369. .num_parents = 5,
  370. .ops = &clk_rcg2_ops,
  371. },
  372. };
  373. static struct clk_rcg2 csi2_clk_src = {
  374. .cmd_rcgr = 0x3160,
  375. .hid_width = 5,
  376. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  377. .freq_tbl = ftbl_camss_csi0_3_clk,
  378. .clkr.hw.init = &(struct clk_init_data){
  379. .name = "csi2_clk_src",
  380. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  381. .num_parents = 5,
  382. .ops = &clk_rcg2_ops,
  383. },
  384. };
  385. static struct clk_rcg2 csi3_clk_src = {
  386. .cmd_rcgr = 0x31c0,
  387. .hid_width = 5,
  388. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  389. .freq_tbl = ftbl_camss_csi0_3_clk,
  390. .clkr.hw.init = &(struct clk_init_data){
  391. .name = "csi3_clk_src",
  392. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  393. .num_parents = 5,
  394. .ops = &clk_rcg2_ops,
  395. },
  396. };
  397. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  398. F(37500000, P_GPLL0, 16, 0, 0),
  399. F(50000000, P_GPLL0, 12, 0, 0),
  400. F(60000000, P_GPLL0, 10, 0, 0),
  401. F(80000000, P_GPLL0, 7.5, 0, 0),
  402. F(100000000, P_GPLL0, 6, 0, 0),
  403. F(109090000, P_GPLL0, 5.5, 0, 0),
  404. F(133330000, P_GPLL0, 4.5, 0, 0),
  405. F(200000000, P_GPLL0, 3, 0, 0),
  406. F(228570000, P_MMPLL0, 3.5, 0, 0),
  407. F(266670000, P_MMPLL0, 3, 0, 0),
  408. F(320000000, P_MMPLL0, 2.5, 0, 0),
  409. F(465000000, P_MMPLL4, 2, 0, 0),
  410. F(600000000, P_GPLL0, 1, 0, 0),
  411. { }
  412. };
  413. static struct clk_rcg2 vfe0_clk_src = {
  414. .cmd_rcgr = 0x3600,
  415. .hid_width = 5,
  416. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  417. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  418. .clkr.hw.init = &(struct clk_init_data){
  419. .name = "vfe0_clk_src",
  420. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  421. .num_parents = 5,
  422. .ops = &clk_rcg2_ops,
  423. },
  424. };
  425. static struct clk_rcg2 vfe1_clk_src = {
  426. .cmd_rcgr = 0x3620,
  427. .hid_width = 5,
  428. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  429. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  430. .clkr.hw.init = &(struct clk_init_data){
  431. .name = "vfe1_clk_src",
  432. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  433. .num_parents = 5,
  434. .ops = &clk_rcg2_ops,
  435. },
  436. };
  437. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  438. F(37500000, P_GPLL0, 16, 0, 0),
  439. F(60000000, P_GPLL0, 10, 0, 0),
  440. F(75000000, P_GPLL0, 8, 0, 0),
  441. F(85710000, P_GPLL0, 7, 0, 0),
  442. F(100000000, P_GPLL0, 6, 0, 0),
  443. F(150000000, P_GPLL0, 4, 0, 0),
  444. F(160000000, P_MMPLL0, 5, 0, 0),
  445. F(200000000, P_MMPLL0, 4, 0, 0),
  446. F(228570000, P_MMPLL0, 3.5, 0, 0),
  447. F(300000000, P_GPLL0, 2, 0, 0),
  448. F(320000000, P_MMPLL0, 2.5, 0, 0),
  449. { }
  450. };
  451. static struct clk_rcg2 mdp_clk_src = {
  452. .cmd_rcgr = 0x2040,
  453. .hid_width = 5,
  454. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  455. .freq_tbl = ftbl_mdss_mdp_clk,
  456. .clkr.hw.init = &(struct clk_init_data){
  457. .name = "mdp_clk_src",
  458. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  459. .num_parents = 6,
  460. .ops = &clk_rcg2_ops,
  461. },
  462. };
  463. static struct clk_rcg2 gfx3d_clk_src = {
  464. .cmd_rcgr = 0x4000,
  465. .hid_width = 5,
  466. .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
  467. .clkr.hw.init = &(struct clk_init_data){
  468. .name = "gfx3d_clk_src",
  469. .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
  470. .num_parents = 5,
  471. .ops = &clk_rcg2_ops,
  472. },
  473. };
  474. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  475. F(75000000, P_GPLL0, 8, 0, 0),
  476. F(133330000, P_GPLL0, 4.5, 0, 0),
  477. F(200000000, P_GPLL0, 3, 0, 0),
  478. F(228570000, P_MMPLL0, 3.5, 0, 0),
  479. F(266670000, P_MMPLL0, 3, 0, 0),
  480. F(320000000, P_MMPLL0, 2.5, 0, 0),
  481. { }
  482. };
  483. static struct clk_rcg2 jpeg0_clk_src = {
  484. .cmd_rcgr = 0x3500,
  485. .hid_width = 5,
  486. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  487. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  488. .clkr.hw.init = &(struct clk_init_data){
  489. .name = "jpeg0_clk_src",
  490. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  491. .num_parents = 5,
  492. .ops = &clk_rcg2_ops,
  493. },
  494. };
  495. static struct clk_rcg2 jpeg1_clk_src = {
  496. .cmd_rcgr = 0x3520,
  497. .hid_width = 5,
  498. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  499. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  500. .clkr.hw.init = &(struct clk_init_data){
  501. .name = "jpeg1_clk_src",
  502. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  503. .num_parents = 5,
  504. .ops = &clk_rcg2_ops,
  505. },
  506. };
  507. static struct clk_rcg2 jpeg2_clk_src = {
  508. .cmd_rcgr = 0x3540,
  509. .hid_width = 5,
  510. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  511. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  512. .clkr.hw.init = &(struct clk_init_data){
  513. .name = "jpeg2_clk_src",
  514. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  515. .num_parents = 5,
  516. .ops = &clk_rcg2_ops,
  517. },
  518. };
  519. static struct freq_tbl pixel_freq_tbl[] = {
  520. { .src = P_DSI0PLL },
  521. { }
  522. };
  523. static struct clk_rcg2 pclk0_clk_src = {
  524. .cmd_rcgr = 0x2000,
  525. .mnd_width = 8,
  526. .hid_width = 5,
  527. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  528. .freq_tbl = pixel_freq_tbl,
  529. .clkr.hw.init = &(struct clk_init_data){
  530. .name = "pclk0_clk_src",
  531. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  532. .num_parents = 6,
  533. .ops = &clk_pixel_ops,
  534. .flags = CLK_SET_RATE_PARENT,
  535. },
  536. };
  537. static struct clk_rcg2 pclk1_clk_src = {
  538. .cmd_rcgr = 0x2020,
  539. .mnd_width = 8,
  540. .hid_width = 5,
  541. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  542. .freq_tbl = pixel_freq_tbl,
  543. .clkr.hw.init = &(struct clk_init_data){
  544. .name = "pclk1_clk_src",
  545. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  546. .num_parents = 6,
  547. .ops = &clk_pixel_ops,
  548. .flags = CLK_SET_RATE_PARENT,
  549. },
  550. };
  551. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  552. F(50000000, P_GPLL0, 12, 0, 0),
  553. F(100000000, P_GPLL0, 6, 0, 0),
  554. F(133330000, P_GPLL0, 4.5, 0, 0),
  555. F(200000000, P_MMPLL0, 4, 0, 0),
  556. F(266670000, P_MMPLL0, 3, 0, 0),
  557. F(465000000, P_MMPLL3, 2, 0, 0),
  558. { }
  559. };
  560. static struct clk_rcg2 vcodec0_clk_src = {
  561. .cmd_rcgr = 0x1000,
  562. .mnd_width = 8,
  563. .hid_width = 5,
  564. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  565. .freq_tbl = ftbl_venus0_vcodec0_clk,
  566. .clkr.hw.init = &(struct clk_init_data){
  567. .name = "vcodec0_clk_src",
  568. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  569. .num_parents = 5,
  570. .ops = &clk_rcg2_ops,
  571. },
  572. };
  573. static struct freq_tbl ftbl_avsync_vp_clk[] = {
  574. F(150000000, P_GPLL0, 4, 0, 0),
  575. F(320000000, P_MMPLL0, 2.5, 0, 0),
  576. { }
  577. };
  578. static struct clk_rcg2 vp_clk_src = {
  579. .cmd_rcgr = 0x2430,
  580. .hid_width = 5,
  581. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  582. .freq_tbl = ftbl_avsync_vp_clk,
  583. .clkr.hw.init = &(struct clk_init_data){
  584. .name = "vp_clk_src",
  585. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  586. .num_parents = 4,
  587. .ops = &clk_rcg2_ops,
  588. },
  589. };
  590. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  591. F(19200000, P_XO, 1, 0, 0),
  592. { }
  593. };
  594. static struct clk_rcg2 cci_clk_src = {
  595. .cmd_rcgr = 0x3300,
  596. .mnd_width = 8,
  597. .hid_width = 5,
  598. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  599. .freq_tbl = ftbl_camss_cci_cci_clk,
  600. .clkr.hw.init = &(struct clk_init_data){
  601. .name = "cci_clk_src",
  602. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  603. .num_parents = 6,
  604. .ops = &clk_rcg2_ops,
  605. },
  606. };
  607. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  608. F(10000, P_XO, 16, 1, 120),
  609. F(24000, P_XO, 16, 1, 50),
  610. F(6000000, P_GPLL0, 10, 1, 10),
  611. F(12000000, P_GPLL0, 10, 1, 5),
  612. F(13000000, P_GPLL0, 4, 13, 150),
  613. F(24000000, P_GPLL0, 5, 1, 5),
  614. { }
  615. };
  616. static struct clk_rcg2 camss_gp0_clk_src = {
  617. .cmd_rcgr = 0x3420,
  618. .mnd_width = 8,
  619. .hid_width = 5,
  620. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  621. .freq_tbl = ftbl_camss_gp0_1_clk,
  622. .clkr.hw.init = &(struct clk_init_data){
  623. .name = "camss_gp0_clk_src",
  624. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  625. .num_parents = 7,
  626. .ops = &clk_rcg2_ops,
  627. },
  628. };
  629. static struct clk_rcg2 camss_gp1_clk_src = {
  630. .cmd_rcgr = 0x3450,
  631. .mnd_width = 8,
  632. .hid_width = 5,
  633. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  634. .freq_tbl = ftbl_camss_gp0_1_clk,
  635. .clkr.hw.init = &(struct clk_init_data){
  636. .name = "camss_gp1_clk_src",
  637. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  638. .num_parents = 7,
  639. .ops = &clk_rcg2_ops,
  640. },
  641. };
  642. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  643. F(4800000, P_XO, 4, 0, 0),
  644. F(6000000, P_GPLL0, 10, 1, 10),
  645. F(8000000, P_GPLL0, 15, 1, 5),
  646. F(9600000, P_XO, 2, 0, 0),
  647. F(16000000, P_MMPLL0, 10, 1, 5),
  648. F(19200000, P_XO, 1, 0, 0),
  649. F(24000000, P_GPLL0, 5, 1, 5),
  650. F(32000000, P_MMPLL0, 5, 1, 5),
  651. F(48000000, P_GPLL0, 12.5, 0, 0),
  652. F(64000000, P_MMPLL0, 12.5, 0, 0),
  653. { }
  654. };
  655. static struct clk_rcg2 mclk0_clk_src = {
  656. .cmd_rcgr = 0x3360,
  657. .mnd_width = 8,
  658. .hid_width = 5,
  659. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  660. .freq_tbl = ftbl_camss_mclk0_3_clk,
  661. .clkr.hw.init = &(struct clk_init_data){
  662. .name = "mclk0_clk_src",
  663. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  664. .num_parents = 6,
  665. .ops = &clk_rcg2_ops,
  666. },
  667. };
  668. static struct clk_rcg2 mclk1_clk_src = {
  669. .cmd_rcgr = 0x3390,
  670. .mnd_width = 8,
  671. .hid_width = 5,
  672. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  673. .freq_tbl = ftbl_camss_mclk0_3_clk,
  674. .clkr.hw.init = &(struct clk_init_data){
  675. .name = "mclk1_clk_src",
  676. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  677. .num_parents = 6,
  678. .ops = &clk_rcg2_ops,
  679. },
  680. };
  681. static struct clk_rcg2 mclk2_clk_src = {
  682. .cmd_rcgr = 0x33c0,
  683. .mnd_width = 8,
  684. .hid_width = 5,
  685. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  686. .freq_tbl = ftbl_camss_mclk0_3_clk,
  687. .clkr.hw.init = &(struct clk_init_data){
  688. .name = "mclk2_clk_src",
  689. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  690. .num_parents = 6,
  691. .ops = &clk_rcg2_ops,
  692. },
  693. };
  694. static struct clk_rcg2 mclk3_clk_src = {
  695. .cmd_rcgr = 0x33f0,
  696. .mnd_width = 8,
  697. .hid_width = 5,
  698. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  699. .freq_tbl = ftbl_camss_mclk0_3_clk,
  700. .clkr.hw.init = &(struct clk_init_data){
  701. .name = "mclk3_clk_src",
  702. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  703. .num_parents = 6,
  704. .ops = &clk_rcg2_ops,
  705. },
  706. };
  707. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  708. F(100000000, P_GPLL0, 6, 0, 0),
  709. F(200000000, P_MMPLL0, 4, 0, 0),
  710. { }
  711. };
  712. static struct clk_rcg2 csi0phytimer_clk_src = {
  713. .cmd_rcgr = 0x3000,
  714. .hid_width = 5,
  715. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  716. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  717. .clkr.hw.init = &(struct clk_init_data){
  718. .name = "csi0phytimer_clk_src",
  719. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  720. .num_parents = 5,
  721. .ops = &clk_rcg2_ops,
  722. },
  723. };
  724. static struct clk_rcg2 csi1phytimer_clk_src = {
  725. .cmd_rcgr = 0x3030,
  726. .hid_width = 5,
  727. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  728. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  729. .clkr.hw.init = &(struct clk_init_data){
  730. .name = "csi1phytimer_clk_src",
  731. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  732. .num_parents = 5,
  733. .ops = &clk_rcg2_ops,
  734. },
  735. };
  736. static struct clk_rcg2 csi2phytimer_clk_src = {
  737. .cmd_rcgr = 0x3060,
  738. .hid_width = 5,
  739. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  740. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  741. .clkr.hw.init = &(struct clk_init_data){
  742. .name = "csi2phytimer_clk_src",
  743. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  744. .num_parents = 5,
  745. .ops = &clk_rcg2_ops,
  746. },
  747. };
  748. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  749. F(133330000, P_GPLL0, 4.5, 0, 0),
  750. F(266670000, P_MMPLL0, 3, 0, 0),
  751. F(320000000, P_MMPLL0, 2.5, 0, 0),
  752. F(372000000, P_MMPLL4, 2.5, 0, 0),
  753. F(465000000, P_MMPLL4, 2, 0, 0),
  754. F(600000000, P_GPLL0, 1, 0, 0),
  755. { }
  756. };
  757. static struct clk_rcg2 cpp_clk_src = {
  758. .cmd_rcgr = 0x3640,
  759. .hid_width = 5,
  760. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  761. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  762. .clkr.hw.init = &(struct clk_init_data){
  763. .name = "cpp_clk_src",
  764. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  765. .num_parents = 5,
  766. .ops = &clk_rcg2_ops,
  767. },
  768. };
  769. static struct freq_tbl byte_freq_tbl[] = {
  770. { .src = P_DSI0PLL_BYTE },
  771. { }
  772. };
  773. static struct clk_rcg2 byte0_clk_src = {
  774. .cmd_rcgr = 0x2120,
  775. .hid_width = 5,
  776. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  777. .freq_tbl = byte_freq_tbl,
  778. .clkr.hw.init = &(struct clk_init_data){
  779. .name = "byte0_clk_src",
  780. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  781. .num_parents = 6,
  782. .ops = &clk_byte_ops,
  783. .flags = CLK_SET_RATE_PARENT,
  784. },
  785. };
  786. static struct clk_rcg2 byte1_clk_src = {
  787. .cmd_rcgr = 0x2140,
  788. .hid_width = 5,
  789. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  790. .freq_tbl = byte_freq_tbl,
  791. .clkr.hw.init = &(struct clk_init_data){
  792. .name = "byte1_clk_src",
  793. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  794. .num_parents = 6,
  795. .ops = &clk_byte_ops,
  796. .flags = CLK_SET_RATE_PARENT,
  797. },
  798. };
  799. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  800. F(19200000, P_XO, 1, 0, 0),
  801. { }
  802. };
  803. static struct clk_rcg2 edpaux_clk_src = {
  804. .cmd_rcgr = 0x20e0,
  805. .hid_width = 5,
  806. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  807. .freq_tbl = ftbl_mdss_edpaux_clk,
  808. .clkr.hw.init = &(struct clk_init_data){
  809. .name = "edpaux_clk_src",
  810. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  811. .num_parents = 4,
  812. .ops = &clk_rcg2_ops,
  813. },
  814. };
  815. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  816. F(135000000, P_EDPLINK, 2, 0, 0),
  817. F(270000000, P_EDPLINK, 11, 0, 0),
  818. { }
  819. };
  820. static struct clk_rcg2 edplink_clk_src = {
  821. .cmd_rcgr = 0x20c0,
  822. .hid_width = 5,
  823. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  824. .freq_tbl = ftbl_mdss_edplink_clk,
  825. .clkr.hw.init = &(struct clk_init_data){
  826. .name = "edplink_clk_src",
  827. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  828. .num_parents = 6,
  829. .ops = &clk_rcg2_ops,
  830. .flags = CLK_SET_RATE_PARENT,
  831. },
  832. };
  833. static struct freq_tbl edp_pixel_freq_tbl[] = {
  834. { .src = P_EDPVCO },
  835. { }
  836. };
  837. static struct clk_rcg2 edppixel_clk_src = {
  838. .cmd_rcgr = 0x20a0,
  839. .mnd_width = 8,
  840. .hid_width = 5,
  841. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  842. .freq_tbl = edp_pixel_freq_tbl,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "edppixel_clk_src",
  845. .parent_names = mmcc_xo_dsi_hdmi_edp,
  846. .num_parents = 6,
  847. .ops = &clk_edp_pixel_ops,
  848. },
  849. };
  850. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  851. F(19200000, P_XO, 1, 0, 0),
  852. { }
  853. };
  854. static struct clk_rcg2 esc0_clk_src = {
  855. .cmd_rcgr = 0x2160,
  856. .hid_width = 5,
  857. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  858. .freq_tbl = ftbl_mdss_esc0_1_clk,
  859. .clkr.hw.init = &(struct clk_init_data){
  860. .name = "esc0_clk_src",
  861. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  862. .num_parents = 6,
  863. .ops = &clk_rcg2_ops,
  864. },
  865. };
  866. static struct clk_rcg2 esc1_clk_src = {
  867. .cmd_rcgr = 0x2180,
  868. .hid_width = 5,
  869. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  870. .freq_tbl = ftbl_mdss_esc0_1_clk,
  871. .clkr.hw.init = &(struct clk_init_data){
  872. .name = "esc1_clk_src",
  873. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  874. .num_parents = 6,
  875. .ops = &clk_rcg2_ops,
  876. },
  877. };
  878. static struct freq_tbl extpclk_freq_tbl[] = {
  879. { .src = P_HDMIPLL },
  880. { }
  881. };
  882. static struct clk_rcg2 extpclk_clk_src = {
  883. .cmd_rcgr = 0x2060,
  884. .hid_width = 5,
  885. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  886. .freq_tbl = extpclk_freq_tbl,
  887. .clkr.hw.init = &(struct clk_init_data){
  888. .name = "extpclk_clk_src",
  889. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  890. .num_parents = 6,
  891. .ops = &clk_byte_ops,
  892. .flags = CLK_SET_RATE_PARENT,
  893. },
  894. };
  895. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  896. F(19200000, P_XO, 1, 0, 0),
  897. { }
  898. };
  899. static struct clk_rcg2 hdmi_clk_src = {
  900. .cmd_rcgr = 0x2100,
  901. .hid_width = 5,
  902. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  903. .freq_tbl = ftbl_mdss_hdmi_clk,
  904. .clkr.hw.init = &(struct clk_init_data){
  905. .name = "hdmi_clk_src",
  906. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  907. .num_parents = 4,
  908. .ops = &clk_rcg2_ops,
  909. },
  910. };
  911. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  912. F(19200000, P_XO, 1, 0, 0),
  913. { }
  914. };
  915. static struct clk_rcg2 vsync_clk_src = {
  916. .cmd_rcgr = 0x2080,
  917. .hid_width = 5,
  918. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  919. .freq_tbl = ftbl_mdss_vsync_clk,
  920. .clkr.hw.init = &(struct clk_init_data){
  921. .name = "vsync_clk_src",
  922. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  923. .num_parents = 4,
  924. .ops = &clk_rcg2_ops,
  925. },
  926. };
  927. static struct freq_tbl ftbl_mmss_rbcpr_clk[] = {
  928. F(50000000, P_GPLL0, 12, 0, 0),
  929. { }
  930. };
  931. static struct clk_rcg2 rbcpr_clk_src = {
  932. .cmd_rcgr = 0x4060,
  933. .hid_width = 5,
  934. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  935. .freq_tbl = ftbl_mmss_rbcpr_clk,
  936. .clkr.hw.init = &(struct clk_init_data){
  937. .name = "rbcpr_clk_src",
  938. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  939. .num_parents = 4,
  940. .ops = &clk_rcg2_ops,
  941. },
  942. };
  943. static struct freq_tbl ftbl_oxili_rbbmtimer_clk[] = {
  944. F(19200000, P_XO, 1, 0, 0),
  945. { }
  946. };
  947. static struct clk_rcg2 rbbmtimer_clk_src = {
  948. .cmd_rcgr = 0x4090,
  949. .hid_width = 5,
  950. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  951. .freq_tbl = ftbl_oxili_rbbmtimer_clk,
  952. .clkr.hw.init = &(struct clk_init_data){
  953. .name = "rbbmtimer_clk_src",
  954. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  955. .num_parents = 4,
  956. .ops = &clk_rcg2_ops,
  957. },
  958. };
  959. static struct freq_tbl ftbl_vpu_maple_clk[] = {
  960. F(50000000, P_GPLL0, 12, 0, 0),
  961. F(100000000, P_GPLL0, 6, 0, 0),
  962. F(133330000, P_GPLL0, 4.5, 0, 0),
  963. F(200000000, P_MMPLL0, 4, 0, 0),
  964. F(266670000, P_MMPLL0, 3, 0, 0),
  965. F(465000000, P_MMPLL3, 2, 0, 0),
  966. { }
  967. };
  968. static struct clk_rcg2 maple_clk_src = {
  969. .cmd_rcgr = 0x1320,
  970. .hid_width = 5,
  971. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  972. .freq_tbl = ftbl_vpu_maple_clk,
  973. .clkr.hw.init = &(struct clk_init_data){
  974. .name = "maple_clk_src",
  975. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  976. .num_parents = 4,
  977. .ops = &clk_rcg2_ops,
  978. },
  979. };
  980. static struct freq_tbl ftbl_vpu_vdp_clk[] = {
  981. F(50000000, P_GPLL0, 12, 0, 0),
  982. F(100000000, P_GPLL0, 6, 0, 0),
  983. F(200000000, P_MMPLL0, 4, 0, 0),
  984. F(320000000, P_MMPLL0, 2.5, 0, 0),
  985. F(400000000, P_MMPLL0, 2, 0, 0),
  986. { }
  987. };
  988. static struct clk_rcg2 vdp_clk_src = {
  989. .cmd_rcgr = 0x1300,
  990. .hid_width = 5,
  991. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  992. .freq_tbl = ftbl_vpu_vdp_clk,
  993. .clkr.hw.init = &(struct clk_init_data){
  994. .name = "vdp_clk_src",
  995. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  996. .num_parents = 4,
  997. .ops = &clk_rcg2_ops,
  998. },
  999. };
  1000. static struct freq_tbl ftbl_vpu_bus_clk[] = {
  1001. F(40000000, P_GPLL0, 15, 0, 0),
  1002. F(80000000, P_MMPLL0, 10, 0, 0),
  1003. { }
  1004. };
  1005. static struct clk_rcg2 vpu_bus_clk_src = {
  1006. .cmd_rcgr = 0x1340,
  1007. .hid_width = 5,
  1008. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  1009. .freq_tbl = ftbl_vpu_bus_clk,
  1010. .clkr.hw.init = &(struct clk_init_data){
  1011. .name = "vpu_bus_clk_src",
  1012. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  1013. .num_parents = 4,
  1014. .ops = &clk_rcg2_ops,
  1015. },
  1016. };
  1017. static struct clk_branch mmss_cxo_clk = {
  1018. .halt_reg = 0x5104,
  1019. .clkr = {
  1020. .enable_reg = 0x5104,
  1021. .enable_mask = BIT(0),
  1022. .hw.init = &(struct clk_init_data){
  1023. .name = "mmss_cxo_clk",
  1024. .parent_names = (const char *[]){ "xo" },
  1025. .num_parents = 1,
  1026. .flags = CLK_SET_RATE_PARENT,
  1027. .ops = &clk_branch2_ops,
  1028. },
  1029. },
  1030. };
  1031. static struct clk_branch mmss_sleepclk_clk = {
  1032. .halt_reg = 0x5100,
  1033. .clkr = {
  1034. .enable_reg = 0x5100,
  1035. .enable_mask = BIT(0),
  1036. .hw.init = &(struct clk_init_data){
  1037. .name = "mmss_sleepclk_clk",
  1038. .parent_names = (const char *[]){
  1039. "sleep_clk_src",
  1040. },
  1041. .num_parents = 1,
  1042. .flags = CLK_SET_RATE_PARENT,
  1043. .ops = &clk_branch2_ops,
  1044. },
  1045. },
  1046. };
  1047. static struct clk_branch avsync_ahb_clk = {
  1048. .halt_reg = 0x2414,
  1049. .clkr = {
  1050. .enable_reg = 0x2414,
  1051. .enable_mask = BIT(0),
  1052. .hw.init = &(struct clk_init_data){
  1053. .name = "avsync_ahb_clk",
  1054. .parent_names = (const char *[]){
  1055. "mmss_ahb_clk_src",
  1056. },
  1057. .num_parents = 1,
  1058. .flags = CLK_SET_RATE_PARENT,
  1059. .ops = &clk_branch2_ops,
  1060. },
  1061. },
  1062. };
  1063. static struct clk_branch avsync_edppixel_clk = {
  1064. .halt_reg = 0x2418,
  1065. .clkr = {
  1066. .enable_reg = 0x2418,
  1067. .enable_mask = BIT(0),
  1068. .hw.init = &(struct clk_init_data){
  1069. .name = "avsync_edppixel_clk",
  1070. .parent_names = (const char *[]){
  1071. "edppixel_clk_src",
  1072. },
  1073. .num_parents = 1,
  1074. .flags = CLK_SET_RATE_PARENT,
  1075. .ops = &clk_branch2_ops,
  1076. },
  1077. },
  1078. };
  1079. static struct clk_branch avsync_extpclk_clk = {
  1080. .halt_reg = 0x2410,
  1081. .clkr = {
  1082. .enable_reg = 0x2410,
  1083. .enable_mask = BIT(0),
  1084. .hw.init = &(struct clk_init_data){
  1085. .name = "avsync_extpclk_clk",
  1086. .parent_names = (const char *[]){
  1087. "extpclk_clk_src",
  1088. },
  1089. .num_parents = 1,
  1090. .flags = CLK_SET_RATE_PARENT,
  1091. .ops = &clk_branch2_ops,
  1092. },
  1093. },
  1094. };
  1095. static struct clk_branch avsync_pclk0_clk = {
  1096. .halt_reg = 0x241c,
  1097. .clkr = {
  1098. .enable_reg = 0x241c,
  1099. .enable_mask = BIT(0),
  1100. .hw.init = &(struct clk_init_data){
  1101. .name = "avsync_pclk0_clk",
  1102. .parent_names = (const char *[]){
  1103. "pclk0_clk_src",
  1104. },
  1105. .num_parents = 1,
  1106. .flags = CLK_SET_RATE_PARENT,
  1107. .ops = &clk_branch2_ops,
  1108. },
  1109. },
  1110. };
  1111. static struct clk_branch avsync_pclk1_clk = {
  1112. .halt_reg = 0x2420,
  1113. .clkr = {
  1114. .enable_reg = 0x2420,
  1115. .enable_mask = BIT(0),
  1116. .hw.init = &(struct clk_init_data){
  1117. .name = "avsync_pclk1_clk",
  1118. .parent_names = (const char *[]){
  1119. "pclk1_clk_src",
  1120. },
  1121. .num_parents = 1,
  1122. .flags = CLK_SET_RATE_PARENT,
  1123. .ops = &clk_branch2_ops,
  1124. },
  1125. },
  1126. };
  1127. static struct clk_branch avsync_vp_clk = {
  1128. .halt_reg = 0x2404,
  1129. .clkr = {
  1130. .enable_reg = 0x2404,
  1131. .enable_mask = BIT(0),
  1132. .hw.init = &(struct clk_init_data){
  1133. .name = "avsync_vp_clk",
  1134. .parent_names = (const char *[]){
  1135. "vp_clk_src",
  1136. },
  1137. .num_parents = 1,
  1138. .flags = CLK_SET_RATE_PARENT,
  1139. .ops = &clk_branch2_ops,
  1140. },
  1141. },
  1142. };
  1143. static struct clk_branch camss_ahb_clk = {
  1144. .halt_reg = 0x348c,
  1145. .clkr = {
  1146. .enable_reg = 0x348c,
  1147. .enable_mask = BIT(0),
  1148. .hw.init = &(struct clk_init_data){
  1149. .name = "camss_ahb_clk",
  1150. .parent_names = (const char *[]){
  1151. "mmss_ahb_clk_src",
  1152. },
  1153. .num_parents = 1,
  1154. .flags = CLK_SET_RATE_PARENT,
  1155. .ops = &clk_branch2_ops,
  1156. },
  1157. },
  1158. };
  1159. static struct clk_branch camss_cci_cci_ahb_clk = {
  1160. .halt_reg = 0x3348,
  1161. .clkr = {
  1162. .enable_reg = 0x3348,
  1163. .enable_mask = BIT(0),
  1164. .hw.init = &(struct clk_init_data){
  1165. .name = "camss_cci_cci_ahb_clk",
  1166. .parent_names = (const char *[]){
  1167. "mmss_ahb_clk_src",
  1168. },
  1169. .num_parents = 1,
  1170. .ops = &clk_branch2_ops,
  1171. },
  1172. },
  1173. };
  1174. static struct clk_branch camss_cci_cci_clk = {
  1175. .halt_reg = 0x3344,
  1176. .clkr = {
  1177. .enable_reg = 0x3344,
  1178. .enable_mask = BIT(0),
  1179. .hw.init = &(struct clk_init_data){
  1180. .name = "camss_cci_cci_clk",
  1181. .parent_names = (const char *[]){
  1182. "cci_clk_src",
  1183. },
  1184. .num_parents = 1,
  1185. .flags = CLK_SET_RATE_PARENT,
  1186. .ops = &clk_branch2_ops,
  1187. },
  1188. },
  1189. };
  1190. static struct clk_branch camss_csi0_ahb_clk = {
  1191. .halt_reg = 0x30bc,
  1192. .clkr = {
  1193. .enable_reg = 0x30bc,
  1194. .enable_mask = BIT(0),
  1195. .hw.init = &(struct clk_init_data){
  1196. .name = "camss_csi0_ahb_clk",
  1197. .parent_names = (const char *[]){
  1198. "mmss_ahb_clk_src",
  1199. },
  1200. .num_parents = 1,
  1201. .ops = &clk_branch2_ops,
  1202. },
  1203. },
  1204. };
  1205. static struct clk_branch camss_csi0_clk = {
  1206. .halt_reg = 0x30b4,
  1207. .clkr = {
  1208. .enable_reg = 0x30b4,
  1209. .enable_mask = BIT(0),
  1210. .hw.init = &(struct clk_init_data){
  1211. .name = "camss_csi0_clk",
  1212. .parent_names = (const char *[]){
  1213. "csi0_clk_src",
  1214. },
  1215. .num_parents = 1,
  1216. .flags = CLK_SET_RATE_PARENT,
  1217. .ops = &clk_branch2_ops,
  1218. },
  1219. },
  1220. };
  1221. static struct clk_branch camss_csi0phy_clk = {
  1222. .halt_reg = 0x30c4,
  1223. .clkr = {
  1224. .enable_reg = 0x30c4,
  1225. .enable_mask = BIT(0),
  1226. .hw.init = &(struct clk_init_data){
  1227. .name = "camss_csi0phy_clk",
  1228. .parent_names = (const char *[]){
  1229. "csi0_clk_src",
  1230. },
  1231. .num_parents = 1,
  1232. .flags = CLK_SET_RATE_PARENT,
  1233. .ops = &clk_branch2_ops,
  1234. },
  1235. },
  1236. };
  1237. static struct clk_branch camss_csi0pix_clk = {
  1238. .halt_reg = 0x30e4,
  1239. .clkr = {
  1240. .enable_reg = 0x30e4,
  1241. .enable_mask = BIT(0),
  1242. .hw.init = &(struct clk_init_data){
  1243. .name = "camss_csi0pix_clk",
  1244. .parent_names = (const char *[]){
  1245. "csi0_clk_src",
  1246. },
  1247. .num_parents = 1,
  1248. .flags = CLK_SET_RATE_PARENT,
  1249. .ops = &clk_branch2_ops,
  1250. },
  1251. },
  1252. };
  1253. static struct clk_branch camss_csi0rdi_clk = {
  1254. .halt_reg = 0x30d4,
  1255. .clkr = {
  1256. .enable_reg = 0x30d4,
  1257. .enable_mask = BIT(0),
  1258. .hw.init = &(struct clk_init_data){
  1259. .name = "camss_csi0rdi_clk",
  1260. .parent_names = (const char *[]){
  1261. "csi0_clk_src",
  1262. },
  1263. .num_parents = 1,
  1264. .flags = CLK_SET_RATE_PARENT,
  1265. .ops = &clk_branch2_ops,
  1266. },
  1267. },
  1268. };
  1269. static struct clk_branch camss_csi1_ahb_clk = {
  1270. .halt_reg = 0x3128,
  1271. .clkr = {
  1272. .enable_reg = 0x3128,
  1273. .enable_mask = BIT(0),
  1274. .hw.init = &(struct clk_init_data){
  1275. .name = "camss_csi1_ahb_clk",
  1276. .parent_names = (const char *[]){
  1277. "mmss_ahb_clk_src",
  1278. },
  1279. .num_parents = 1,
  1280. .flags = CLK_SET_RATE_PARENT,
  1281. .ops = &clk_branch2_ops,
  1282. },
  1283. },
  1284. };
  1285. static struct clk_branch camss_csi1_clk = {
  1286. .halt_reg = 0x3124,
  1287. .clkr = {
  1288. .enable_reg = 0x3124,
  1289. .enable_mask = BIT(0),
  1290. .hw.init = &(struct clk_init_data){
  1291. .name = "camss_csi1_clk",
  1292. .parent_names = (const char *[]){
  1293. "csi1_clk_src",
  1294. },
  1295. .num_parents = 1,
  1296. .flags = CLK_SET_RATE_PARENT,
  1297. .ops = &clk_branch2_ops,
  1298. },
  1299. },
  1300. };
  1301. static struct clk_branch camss_csi1phy_clk = {
  1302. .halt_reg = 0x3134,
  1303. .clkr = {
  1304. .enable_reg = 0x3134,
  1305. .enable_mask = BIT(0),
  1306. .hw.init = &(struct clk_init_data){
  1307. .name = "camss_csi1phy_clk",
  1308. .parent_names = (const char *[]){
  1309. "csi1_clk_src",
  1310. },
  1311. .num_parents = 1,
  1312. .flags = CLK_SET_RATE_PARENT,
  1313. .ops = &clk_branch2_ops,
  1314. },
  1315. },
  1316. };
  1317. static struct clk_branch camss_csi1pix_clk = {
  1318. .halt_reg = 0x3154,
  1319. .clkr = {
  1320. .enable_reg = 0x3154,
  1321. .enable_mask = BIT(0),
  1322. .hw.init = &(struct clk_init_data){
  1323. .name = "camss_csi1pix_clk",
  1324. .parent_names = (const char *[]){
  1325. "csi1_clk_src",
  1326. },
  1327. .num_parents = 1,
  1328. .flags = CLK_SET_RATE_PARENT,
  1329. .ops = &clk_branch2_ops,
  1330. },
  1331. },
  1332. };
  1333. static struct clk_branch camss_csi1rdi_clk = {
  1334. .halt_reg = 0x3144,
  1335. .clkr = {
  1336. .enable_reg = 0x3144,
  1337. .enable_mask = BIT(0),
  1338. .hw.init = &(struct clk_init_data){
  1339. .name = "camss_csi1rdi_clk",
  1340. .parent_names = (const char *[]){
  1341. "csi1_clk_src",
  1342. },
  1343. .num_parents = 1,
  1344. .flags = CLK_SET_RATE_PARENT,
  1345. .ops = &clk_branch2_ops,
  1346. },
  1347. },
  1348. };
  1349. static struct clk_branch camss_csi2_ahb_clk = {
  1350. .halt_reg = 0x3188,
  1351. .clkr = {
  1352. .enable_reg = 0x3188,
  1353. .enable_mask = BIT(0),
  1354. .hw.init = &(struct clk_init_data){
  1355. .name = "camss_csi2_ahb_clk",
  1356. .parent_names = (const char *[]){
  1357. "mmss_ahb_clk_src",
  1358. },
  1359. .num_parents = 1,
  1360. .ops = &clk_branch2_ops,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_branch camss_csi2_clk = {
  1365. .halt_reg = 0x3184,
  1366. .clkr = {
  1367. .enable_reg = 0x3184,
  1368. .enable_mask = BIT(0),
  1369. .hw.init = &(struct clk_init_data){
  1370. .name = "camss_csi2_clk",
  1371. .parent_names = (const char *[]){
  1372. "csi2_clk_src",
  1373. },
  1374. .num_parents = 1,
  1375. .flags = CLK_SET_RATE_PARENT,
  1376. .ops = &clk_branch2_ops,
  1377. },
  1378. },
  1379. };
  1380. static struct clk_branch camss_csi2phy_clk = {
  1381. .halt_reg = 0x3194,
  1382. .clkr = {
  1383. .enable_reg = 0x3194,
  1384. .enable_mask = BIT(0),
  1385. .hw.init = &(struct clk_init_data){
  1386. .name = "camss_csi2phy_clk",
  1387. .parent_names = (const char *[]){
  1388. "csi2_clk_src",
  1389. },
  1390. .num_parents = 1,
  1391. .flags = CLK_SET_RATE_PARENT,
  1392. .ops = &clk_branch2_ops,
  1393. },
  1394. },
  1395. };
  1396. static struct clk_branch camss_csi2pix_clk = {
  1397. .halt_reg = 0x31b4,
  1398. .clkr = {
  1399. .enable_reg = 0x31b4,
  1400. .enable_mask = BIT(0),
  1401. .hw.init = &(struct clk_init_data){
  1402. .name = "camss_csi2pix_clk",
  1403. .parent_names = (const char *[]){
  1404. "csi2_clk_src",
  1405. },
  1406. .num_parents = 1,
  1407. .flags = CLK_SET_RATE_PARENT,
  1408. .ops = &clk_branch2_ops,
  1409. },
  1410. },
  1411. };
  1412. static struct clk_branch camss_csi2rdi_clk = {
  1413. .halt_reg = 0x31a4,
  1414. .clkr = {
  1415. .enable_reg = 0x31a4,
  1416. .enable_mask = BIT(0),
  1417. .hw.init = &(struct clk_init_data){
  1418. .name = "camss_csi2rdi_clk",
  1419. .parent_names = (const char *[]){
  1420. "csi2_clk_src",
  1421. },
  1422. .num_parents = 1,
  1423. .flags = CLK_SET_RATE_PARENT,
  1424. .ops = &clk_branch2_ops,
  1425. },
  1426. },
  1427. };
  1428. static struct clk_branch camss_csi3_ahb_clk = {
  1429. .halt_reg = 0x31e8,
  1430. .clkr = {
  1431. .enable_reg = 0x31e8,
  1432. .enable_mask = BIT(0),
  1433. .hw.init = &(struct clk_init_data){
  1434. .name = "camss_csi3_ahb_clk",
  1435. .parent_names = (const char *[]){
  1436. "mmss_ahb_clk_src",
  1437. },
  1438. .num_parents = 1,
  1439. .ops = &clk_branch2_ops,
  1440. },
  1441. },
  1442. };
  1443. static struct clk_branch camss_csi3_clk = {
  1444. .halt_reg = 0x31e4,
  1445. .clkr = {
  1446. .enable_reg = 0x31e4,
  1447. .enable_mask = BIT(0),
  1448. .hw.init = &(struct clk_init_data){
  1449. .name = "camss_csi3_clk",
  1450. .parent_names = (const char *[]){
  1451. "csi3_clk_src",
  1452. },
  1453. .num_parents = 1,
  1454. .flags = CLK_SET_RATE_PARENT,
  1455. .ops = &clk_branch2_ops,
  1456. },
  1457. },
  1458. };
  1459. static struct clk_branch camss_csi3phy_clk = {
  1460. .halt_reg = 0x31f4,
  1461. .clkr = {
  1462. .enable_reg = 0x31f4,
  1463. .enable_mask = BIT(0),
  1464. .hw.init = &(struct clk_init_data){
  1465. .name = "camss_csi3phy_clk",
  1466. .parent_names = (const char *[]){
  1467. "csi3_clk_src",
  1468. },
  1469. .num_parents = 1,
  1470. .flags = CLK_SET_RATE_PARENT,
  1471. .ops = &clk_branch2_ops,
  1472. },
  1473. },
  1474. };
  1475. static struct clk_branch camss_csi3pix_clk = {
  1476. .halt_reg = 0x3214,
  1477. .clkr = {
  1478. .enable_reg = 0x3214,
  1479. .enable_mask = BIT(0),
  1480. .hw.init = &(struct clk_init_data){
  1481. .name = "camss_csi3pix_clk",
  1482. .parent_names = (const char *[]){
  1483. "csi3_clk_src",
  1484. },
  1485. .num_parents = 1,
  1486. .flags = CLK_SET_RATE_PARENT,
  1487. .ops = &clk_branch2_ops,
  1488. },
  1489. },
  1490. };
  1491. static struct clk_branch camss_csi3rdi_clk = {
  1492. .halt_reg = 0x3204,
  1493. .clkr = {
  1494. .enable_reg = 0x3204,
  1495. .enable_mask = BIT(0),
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "camss_csi3rdi_clk",
  1498. .parent_names = (const char *[]){
  1499. "csi3_clk_src",
  1500. },
  1501. .num_parents = 1,
  1502. .flags = CLK_SET_RATE_PARENT,
  1503. .ops = &clk_branch2_ops,
  1504. },
  1505. },
  1506. };
  1507. static struct clk_branch camss_csi_vfe0_clk = {
  1508. .halt_reg = 0x3704,
  1509. .clkr = {
  1510. .enable_reg = 0x3704,
  1511. .enable_mask = BIT(0),
  1512. .hw.init = &(struct clk_init_data){
  1513. .name = "camss_csi_vfe0_clk",
  1514. .parent_names = (const char *[]){
  1515. "vfe0_clk_src",
  1516. },
  1517. .num_parents = 1,
  1518. .flags = CLK_SET_RATE_PARENT,
  1519. .ops = &clk_branch2_ops,
  1520. },
  1521. },
  1522. };
  1523. static struct clk_branch camss_csi_vfe1_clk = {
  1524. .halt_reg = 0x3714,
  1525. .clkr = {
  1526. .enable_reg = 0x3714,
  1527. .enable_mask = BIT(0),
  1528. .hw.init = &(struct clk_init_data){
  1529. .name = "camss_csi_vfe1_clk",
  1530. .parent_names = (const char *[]){
  1531. "vfe1_clk_src",
  1532. },
  1533. .num_parents = 1,
  1534. .flags = CLK_SET_RATE_PARENT,
  1535. .ops = &clk_branch2_ops,
  1536. },
  1537. },
  1538. };
  1539. static struct clk_branch camss_gp0_clk = {
  1540. .halt_reg = 0x3444,
  1541. .clkr = {
  1542. .enable_reg = 0x3444,
  1543. .enable_mask = BIT(0),
  1544. .hw.init = &(struct clk_init_data){
  1545. .name = "camss_gp0_clk",
  1546. .parent_names = (const char *[]){
  1547. "camss_gp0_clk_src",
  1548. },
  1549. .num_parents = 1,
  1550. .flags = CLK_SET_RATE_PARENT,
  1551. .ops = &clk_branch2_ops,
  1552. },
  1553. },
  1554. };
  1555. static struct clk_branch camss_gp1_clk = {
  1556. .halt_reg = 0x3474,
  1557. .clkr = {
  1558. .enable_reg = 0x3474,
  1559. .enable_mask = BIT(0),
  1560. .hw.init = &(struct clk_init_data){
  1561. .name = "camss_gp1_clk",
  1562. .parent_names = (const char *[]){
  1563. "camss_gp1_clk_src",
  1564. },
  1565. .num_parents = 1,
  1566. .flags = CLK_SET_RATE_PARENT,
  1567. .ops = &clk_branch2_ops,
  1568. },
  1569. },
  1570. };
  1571. static struct clk_branch camss_ispif_ahb_clk = {
  1572. .halt_reg = 0x3224,
  1573. .clkr = {
  1574. .enable_reg = 0x3224,
  1575. .enable_mask = BIT(0),
  1576. .hw.init = &(struct clk_init_data){
  1577. .name = "camss_ispif_ahb_clk",
  1578. .parent_names = (const char *[]){
  1579. "mmss_ahb_clk_src",
  1580. },
  1581. .num_parents = 1,
  1582. .flags = CLK_SET_RATE_PARENT,
  1583. .ops = &clk_branch2_ops,
  1584. },
  1585. },
  1586. };
  1587. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1588. .halt_reg = 0x35a8,
  1589. .clkr = {
  1590. .enable_reg = 0x35a8,
  1591. .enable_mask = BIT(0),
  1592. .hw.init = &(struct clk_init_data){
  1593. .name = "camss_jpeg_jpeg0_clk",
  1594. .parent_names = (const char *[]){
  1595. "jpeg0_clk_src",
  1596. },
  1597. .num_parents = 1,
  1598. .flags = CLK_SET_RATE_PARENT,
  1599. .ops = &clk_branch2_ops,
  1600. },
  1601. },
  1602. };
  1603. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1604. .halt_reg = 0x35ac,
  1605. .clkr = {
  1606. .enable_reg = 0x35ac,
  1607. .enable_mask = BIT(0),
  1608. .hw.init = &(struct clk_init_data){
  1609. .name = "camss_jpeg_jpeg1_clk",
  1610. .parent_names = (const char *[]){
  1611. "jpeg1_clk_src",
  1612. },
  1613. .num_parents = 1,
  1614. .flags = CLK_SET_RATE_PARENT,
  1615. .ops = &clk_branch2_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1620. .halt_reg = 0x35b0,
  1621. .clkr = {
  1622. .enable_reg = 0x35b0,
  1623. .enable_mask = BIT(0),
  1624. .hw.init = &(struct clk_init_data){
  1625. .name = "camss_jpeg_jpeg2_clk",
  1626. .parent_names = (const char *[]){
  1627. "jpeg2_clk_src",
  1628. },
  1629. .num_parents = 1,
  1630. .flags = CLK_SET_RATE_PARENT,
  1631. .ops = &clk_branch2_ops,
  1632. },
  1633. },
  1634. };
  1635. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1636. .halt_reg = 0x35b4,
  1637. .clkr = {
  1638. .enable_reg = 0x35b4,
  1639. .enable_mask = BIT(0),
  1640. .hw.init = &(struct clk_init_data){
  1641. .name = "camss_jpeg_jpeg_ahb_clk",
  1642. .parent_names = (const char *[]){
  1643. "mmss_ahb_clk_src",
  1644. },
  1645. .num_parents = 1,
  1646. .ops = &clk_branch2_ops,
  1647. },
  1648. },
  1649. };
  1650. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1651. .halt_reg = 0x35b8,
  1652. .clkr = {
  1653. .enable_reg = 0x35b8,
  1654. .enable_mask = BIT(0),
  1655. .hw.init = &(struct clk_init_data){
  1656. .name = "camss_jpeg_jpeg_axi_clk",
  1657. .parent_names = (const char *[]){
  1658. "mmss_axi_clk_src",
  1659. },
  1660. .num_parents = 1,
  1661. .ops = &clk_branch2_ops,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_branch camss_mclk0_clk = {
  1666. .halt_reg = 0x3384,
  1667. .clkr = {
  1668. .enable_reg = 0x3384,
  1669. .enable_mask = BIT(0),
  1670. .hw.init = &(struct clk_init_data){
  1671. .name = "camss_mclk0_clk",
  1672. .parent_names = (const char *[]){
  1673. "mclk0_clk_src",
  1674. },
  1675. .num_parents = 1,
  1676. .flags = CLK_SET_RATE_PARENT,
  1677. .ops = &clk_branch2_ops,
  1678. },
  1679. },
  1680. };
  1681. static struct clk_branch camss_mclk1_clk = {
  1682. .halt_reg = 0x33b4,
  1683. .clkr = {
  1684. .enable_reg = 0x33b4,
  1685. .enable_mask = BIT(0),
  1686. .hw.init = &(struct clk_init_data){
  1687. .name = "camss_mclk1_clk",
  1688. .parent_names = (const char *[]){
  1689. "mclk1_clk_src",
  1690. },
  1691. .num_parents = 1,
  1692. .flags = CLK_SET_RATE_PARENT,
  1693. .ops = &clk_branch2_ops,
  1694. },
  1695. },
  1696. };
  1697. static struct clk_branch camss_mclk2_clk = {
  1698. .halt_reg = 0x33e4,
  1699. .clkr = {
  1700. .enable_reg = 0x33e4,
  1701. .enable_mask = BIT(0),
  1702. .hw.init = &(struct clk_init_data){
  1703. .name = "camss_mclk2_clk",
  1704. .parent_names = (const char *[]){
  1705. "mclk2_clk_src",
  1706. },
  1707. .num_parents = 1,
  1708. .flags = CLK_SET_RATE_PARENT,
  1709. .ops = &clk_branch2_ops,
  1710. },
  1711. },
  1712. };
  1713. static struct clk_branch camss_mclk3_clk = {
  1714. .halt_reg = 0x3414,
  1715. .clkr = {
  1716. .enable_reg = 0x3414,
  1717. .enable_mask = BIT(0),
  1718. .hw.init = &(struct clk_init_data){
  1719. .name = "camss_mclk3_clk",
  1720. .parent_names = (const char *[]){
  1721. "mclk3_clk_src",
  1722. },
  1723. .num_parents = 1,
  1724. .flags = CLK_SET_RATE_PARENT,
  1725. .ops = &clk_branch2_ops,
  1726. },
  1727. },
  1728. };
  1729. static struct clk_branch camss_micro_ahb_clk = {
  1730. .halt_reg = 0x3494,
  1731. .clkr = {
  1732. .enable_reg = 0x3494,
  1733. .enable_mask = BIT(0),
  1734. .hw.init = &(struct clk_init_data){
  1735. .name = "camss_micro_ahb_clk",
  1736. .parent_names = (const char *[]){
  1737. "mmss_ahb_clk_src",
  1738. },
  1739. .num_parents = 1,
  1740. .ops = &clk_branch2_ops,
  1741. },
  1742. },
  1743. };
  1744. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1745. .halt_reg = 0x3024,
  1746. .clkr = {
  1747. .enable_reg = 0x3024,
  1748. .enable_mask = BIT(0),
  1749. .hw.init = &(struct clk_init_data){
  1750. .name = "camss_phy0_csi0phytimer_clk",
  1751. .parent_names = (const char *[]){
  1752. "csi0phytimer_clk_src",
  1753. },
  1754. .num_parents = 1,
  1755. .flags = CLK_SET_RATE_PARENT,
  1756. .ops = &clk_branch2_ops,
  1757. },
  1758. },
  1759. };
  1760. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1761. .halt_reg = 0x3054,
  1762. .clkr = {
  1763. .enable_reg = 0x3054,
  1764. .enable_mask = BIT(0),
  1765. .hw.init = &(struct clk_init_data){
  1766. .name = "camss_phy1_csi1phytimer_clk",
  1767. .parent_names = (const char *[]){
  1768. "csi1phytimer_clk_src",
  1769. },
  1770. .num_parents = 1,
  1771. .flags = CLK_SET_RATE_PARENT,
  1772. .ops = &clk_branch2_ops,
  1773. },
  1774. },
  1775. };
  1776. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1777. .halt_reg = 0x3084,
  1778. .clkr = {
  1779. .enable_reg = 0x3084,
  1780. .enable_mask = BIT(0),
  1781. .hw.init = &(struct clk_init_data){
  1782. .name = "camss_phy2_csi2phytimer_clk",
  1783. .parent_names = (const char *[]){
  1784. "csi2phytimer_clk_src",
  1785. },
  1786. .num_parents = 1,
  1787. .flags = CLK_SET_RATE_PARENT,
  1788. .ops = &clk_branch2_ops,
  1789. },
  1790. },
  1791. };
  1792. static struct clk_branch camss_top_ahb_clk = {
  1793. .halt_reg = 0x3484,
  1794. .clkr = {
  1795. .enable_reg = 0x3484,
  1796. .enable_mask = BIT(0),
  1797. .hw.init = &(struct clk_init_data){
  1798. .name = "camss_top_ahb_clk",
  1799. .parent_names = (const char *[]){
  1800. "mmss_ahb_clk_src",
  1801. },
  1802. .num_parents = 1,
  1803. .flags = CLK_SET_RATE_PARENT,
  1804. .ops = &clk_branch2_ops,
  1805. },
  1806. },
  1807. };
  1808. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1809. .halt_reg = 0x36b4,
  1810. .clkr = {
  1811. .enable_reg = 0x36b4,
  1812. .enable_mask = BIT(0),
  1813. .hw.init = &(struct clk_init_data){
  1814. .name = "camss_vfe_cpp_ahb_clk",
  1815. .parent_names = (const char *[]){
  1816. "mmss_ahb_clk_src",
  1817. },
  1818. .num_parents = 1,
  1819. .flags = CLK_SET_RATE_PARENT,
  1820. .ops = &clk_branch2_ops,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_branch camss_vfe_cpp_clk = {
  1825. .halt_reg = 0x36b0,
  1826. .clkr = {
  1827. .enable_reg = 0x36b0,
  1828. .enable_mask = BIT(0),
  1829. .hw.init = &(struct clk_init_data){
  1830. .name = "camss_vfe_cpp_clk",
  1831. .parent_names = (const char *[]){
  1832. "cpp_clk_src",
  1833. },
  1834. .num_parents = 1,
  1835. .flags = CLK_SET_RATE_PARENT,
  1836. .ops = &clk_branch2_ops,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_branch camss_vfe_vfe0_clk = {
  1841. .halt_reg = 0x36a8,
  1842. .clkr = {
  1843. .enable_reg = 0x36a8,
  1844. .enable_mask = BIT(0),
  1845. .hw.init = &(struct clk_init_data){
  1846. .name = "camss_vfe_vfe0_clk",
  1847. .parent_names = (const char *[]){
  1848. "vfe0_clk_src",
  1849. },
  1850. .num_parents = 1,
  1851. .flags = CLK_SET_RATE_PARENT,
  1852. .ops = &clk_branch2_ops,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch camss_vfe_vfe1_clk = {
  1857. .halt_reg = 0x36ac,
  1858. .clkr = {
  1859. .enable_reg = 0x36ac,
  1860. .enable_mask = BIT(0),
  1861. .hw.init = &(struct clk_init_data){
  1862. .name = "camss_vfe_vfe1_clk",
  1863. .parent_names = (const char *[]){
  1864. "vfe1_clk_src",
  1865. },
  1866. .num_parents = 1,
  1867. .flags = CLK_SET_RATE_PARENT,
  1868. .ops = &clk_branch2_ops,
  1869. },
  1870. },
  1871. };
  1872. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1873. .halt_reg = 0x36b8,
  1874. .clkr = {
  1875. .enable_reg = 0x36b8,
  1876. .enable_mask = BIT(0),
  1877. .hw.init = &(struct clk_init_data){
  1878. .name = "camss_vfe_vfe_ahb_clk",
  1879. .parent_names = (const char *[]){
  1880. "mmss_ahb_clk_src",
  1881. },
  1882. .num_parents = 1,
  1883. .flags = CLK_SET_RATE_PARENT,
  1884. .ops = &clk_branch2_ops,
  1885. },
  1886. },
  1887. };
  1888. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1889. .halt_reg = 0x36bc,
  1890. .clkr = {
  1891. .enable_reg = 0x36bc,
  1892. .enable_mask = BIT(0),
  1893. .hw.init = &(struct clk_init_data){
  1894. .name = "camss_vfe_vfe_axi_clk",
  1895. .parent_names = (const char *[]){
  1896. "mmss_axi_clk_src",
  1897. },
  1898. .num_parents = 1,
  1899. .flags = CLK_SET_RATE_PARENT,
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch mdss_ahb_clk = {
  1905. .halt_reg = 0x2308,
  1906. .clkr = {
  1907. .enable_reg = 0x2308,
  1908. .enable_mask = BIT(0),
  1909. .hw.init = &(struct clk_init_data){
  1910. .name = "mdss_ahb_clk",
  1911. .parent_names = (const char *[]){
  1912. "mmss_ahb_clk_src",
  1913. },
  1914. .num_parents = 1,
  1915. .flags = CLK_SET_RATE_PARENT,
  1916. .ops = &clk_branch2_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_branch mdss_axi_clk = {
  1921. .halt_reg = 0x2310,
  1922. .clkr = {
  1923. .enable_reg = 0x2310,
  1924. .enable_mask = BIT(0),
  1925. .hw.init = &(struct clk_init_data){
  1926. .name = "mdss_axi_clk",
  1927. .parent_names = (const char *[]){
  1928. "mmss_axi_clk_src",
  1929. },
  1930. .num_parents = 1,
  1931. .flags = CLK_SET_RATE_PARENT,
  1932. .ops = &clk_branch2_ops,
  1933. },
  1934. },
  1935. };
  1936. static struct clk_branch mdss_byte0_clk = {
  1937. .halt_reg = 0x233c,
  1938. .clkr = {
  1939. .enable_reg = 0x233c,
  1940. .enable_mask = BIT(0),
  1941. .hw.init = &(struct clk_init_data){
  1942. .name = "mdss_byte0_clk",
  1943. .parent_names = (const char *[]){
  1944. "byte0_clk_src",
  1945. },
  1946. .num_parents = 1,
  1947. .flags = CLK_SET_RATE_PARENT,
  1948. .ops = &clk_branch2_ops,
  1949. },
  1950. },
  1951. };
  1952. static struct clk_branch mdss_byte1_clk = {
  1953. .halt_reg = 0x2340,
  1954. .clkr = {
  1955. .enable_reg = 0x2340,
  1956. .enable_mask = BIT(0),
  1957. .hw.init = &(struct clk_init_data){
  1958. .name = "mdss_byte1_clk",
  1959. .parent_names = (const char *[]){
  1960. "byte1_clk_src",
  1961. },
  1962. .num_parents = 1,
  1963. .flags = CLK_SET_RATE_PARENT,
  1964. .ops = &clk_branch2_ops,
  1965. },
  1966. },
  1967. };
  1968. static struct clk_branch mdss_edpaux_clk = {
  1969. .halt_reg = 0x2334,
  1970. .clkr = {
  1971. .enable_reg = 0x2334,
  1972. .enable_mask = BIT(0),
  1973. .hw.init = &(struct clk_init_data){
  1974. .name = "mdss_edpaux_clk",
  1975. .parent_names = (const char *[]){
  1976. "edpaux_clk_src",
  1977. },
  1978. .num_parents = 1,
  1979. .flags = CLK_SET_RATE_PARENT,
  1980. .ops = &clk_branch2_ops,
  1981. },
  1982. },
  1983. };
  1984. static struct clk_branch mdss_edplink_clk = {
  1985. .halt_reg = 0x2330,
  1986. .clkr = {
  1987. .enable_reg = 0x2330,
  1988. .enable_mask = BIT(0),
  1989. .hw.init = &(struct clk_init_data){
  1990. .name = "mdss_edplink_clk",
  1991. .parent_names = (const char *[]){
  1992. "edplink_clk_src",
  1993. },
  1994. .num_parents = 1,
  1995. .flags = CLK_SET_RATE_PARENT,
  1996. .ops = &clk_branch2_ops,
  1997. },
  1998. },
  1999. };
  2000. static struct clk_branch mdss_edppixel_clk = {
  2001. .halt_reg = 0x232c,
  2002. .clkr = {
  2003. .enable_reg = 0x232c,
  2004. .enable_mask = BIT(0),
  2005. .hw.init = &(struct clk_init_data){
  2006. .name = "mdss_edppixel_clk",
  2007. .parent_names = (const char *[]){
  2008. "edppixel_clk_src",
  2009. },
  2010. .num_parents = 1,
  2011. .flags = CLK_SET_RATE_PARENT,
  2012. .ops = &clk_branch2_ops,
  2013. },
  2014. },
  2015. };
  2016. static struct clk_branch mdss_esc0_clk = {
  2017. .halt_reg = 0x2344,
  2018. .clkr = {
  2019. .enable_reg = 0x2344,
  2020. .enable_mask = BIT(0),
  2021. .hw.init = &(struct clk_init_data){
  2022. .name = "mdss_esc0_clk",
  2023. .parent_names = (const char *[]){
  2024. "esc0_clk_src",
  2025. },
  2026. .num_parents = 1,
  2027. .flags = CLK_SET_RATE_PARENT,
  2028. .ops = &clk_branch2_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch mdss_esc1_clk = {
  2033. .halt_reg = 0x2348,
  2034. .clkr = {
  2035. .enable_reg = 0x2348,
  2036. .enable_mask = BIT(0),
  2037. .hw.init = &(struct clk_init_data){
  2038. .name = "mdss_esc1_clk",
  2039. .parent_names = (const char *[]){
  2040. "esc1_clk_src",
  2041. },
  2042. .num_parents = 1,
  2043. .flags = CLK_SET_RATE_PARENT,
  2044. .ops = &clk_branch2_ops,
  2045. },
  2046. },
  2047. };
  2048. static struct clk_branch mdss_extpclk_clk = {
  2049. .halt_reg = 0x2324,
  2050. .clkr = {
  2051. .enable_reg = 0x2324,
  2052. .enable_mask = BIT(0),
  2053. .hw.init = &(struct clk_init_data){
  2054. .name = "mdss_extpclk_clk",
  2055. .parent_names = (const char *[]){
  2056. "extpclk_clk_src",
  2057. },
  2058. .num_parents = 1,
  2059. .flags = CLK_SET_RATE_PARENT,
  2060. .ops = &clk_branch2_ops,
  2061. },
  2062. },
  2063. };
  2064. static struct clk_branch mdss_hdmi_ahb_clk = {
  2065. .halt_reg = 0x230c,
  2066. .clkr = {
  2067. .enable_reg = 0x230c,
  2068. .enable_mask = BIT(0),
  2069. .hw.init = &(struct clk_init_data){
  2070. .name = "mdss_hdmi_ahb_clk",
  2071. .parent_names = (const char *[]){
  2072. "mmss_ahb_clk_src",
  2073. },
  2074. .num_parents = 1,
  2075. .flags = CLK_SET_RATE_PARENT,
  2076. .ops = &clk_branch2_ops,
  2077. },
  2078. },
  2079. };
  2080. static struct clk_branch mdss_hdmi_clk = {
  2081. .halt_reg = 0x2338,
  2082. .clkr = {
  2083. .enable_reg = 0x2338,
  2084. .enable_mask = BIT(0),
  2085. .hw.init = &(struct clk_init_data){
  2086. .name = "mdss_hdmi_clk",
  2087. .parent_names = (const char *[]){
  2088. "hdmi_clk_src",
  2089. },
  2090. .num_parents = 1,
  2091. .flags = CLK_SET_RATE_PARENT,
  2092. .ops = &clk_branch2_ops,
  2093. },
  2094. },
  2095. };
  2096. static struct clk_branch mdss_mdp_clk = {
  2097. .halt_reg = 0x231c,
  2098. .clkr = {
  2099. .enable_reg = 0x231c,
  2100. .enable_mask = BIT(0),
  2101. .hw.init = &(struct clk_init_data){
  2102. .name = "mdss_mdp_clk",
  2103. .parent_names = (const char *[]){
  2104. "mdp_clk_src",
  2105. },
  2106. .num_parents = 1,
  2107. .flags = CLK_SET_RATE_PARENT,
  2108. .ops = &clk_branch2_ops,
  2109. },
  2110. },
  2111. };
  2112. static struct clk_branch mdss_mdp_lut_clk = {
  2113. .halt_reg = 0x2320,
  2114. .clkr = {
  2115. .enable_reg = 0x2320,
  2116. .enable_mask = BIT(0),
  2117. .hw.init = &(struct clk_init_data){
  2118. .name = "mdss_mdp_lut_clk",
  2119. .parent_names = (const char *[]){
  2120. "mdp_clk_src",
  2121. },
  2122. .num_parents = 1,
  2123. .flags = CLK_SET_RATE_PARENT,
  2124. .ops = &clk_branch2_ops,
  2125. },
  2126. },
  2127. };
  2128. static struct clk_branch mdss_pclk0_clk = {
  2129. .halt_reg = 0x2314,
  2130. .clkr = {
  2131. .enable_reg = 0x2314,
  2132. .enable_mask = BIT(0),
  2133. .hw.init = &(struct clk_init_data){
  2134. .name = "mdss_pclk0_clk",
  2135. .parent_names = (const char *[]){
  2136. "pclk0_clk_src",
  2137. },
  2138. .num_parents = 1,
  2139. .flags = CLK_SET_RATE_PARENT,
  2140. .ops = &clk_branch2_ops,
  2141. },
  2142. },
  2143. };
  2144. static struct clk_branch mdss_pclk1_clk = {
  2145. .halt_reg = 0x2318,
  2146. .clkr = {
  2147. .enable_reg = 0x2318,
  2148. .enable_mask = BIT(0),
  2149. .hw.init = &(struct clk_init_data){
  2150. .name = "mdss_pclk1_clk",
  2151. .parent_names = (const char *[]){
  2152. "pclk1_clk_src",
  2153. },
  2154. .num_parents = 1,
  2155. .flags = CLK_SET_RATE_PARENT,
  2156. .ops = &clk_branch2_ops,
  2157. },
  2158. },
  2159. };
  2160. static struct clk_branch mdss_vsync_clk = {
  2161. .halt_reg = 0x2328,
  2162. .clkr = {
  2163. .enable_reg = 0x2328,
  2164. .enable_mask = BIT(0),
  2165. .hw.init = &(struct clk_init_data){
  2166. .name = "mdss_vsync_clk",
  2167. .parent_names = (const char *[]){
  2168. "vsync_clk_src",
  2169. },
  2170. .num_parents = 1,
  2171. .flags = CLK_SET_RATE_PARENT,
  2172. .ops = &clk_branch2_ops,
  2173. },
  2174. },
  2175. };
  2176. static struct clk_branch mmss_rbcpr_ahb_clk = {
  2177. .halt_reg = 0x4088,
  2178. .clkr = {
  2179. .enable_reg = 0x4088,
  2180. .enable_mask = BIT(0),
  2181. .hw.init = &(struct clk_init_data){
  2182. .name = "mmss_rbcpr_ahb_clk",
  2183. .parent_names = (const char *[]){
  2184. "mmss_ahb_clk_src",
  2185. },
  2186. .num_parents = 1,
  2187. .flags = CLK_SET_RATE_PARENT,
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch mmss_rbcpr_clk = {
  2193. .halt_reg = 0x4084,
  2194. .clkr = {
  2195. .enable_reg = 0x4084,
  2196. .enable_mask = BIT(0),
  2197. .hw.init = &(struct clk_init_data){
  2198. .name = "mmss_rbcpr_clk",
  2199. .parent_names = (const char *[]){
  2200. "rbcpr_clk_src",
  2201. },
  2202. .num_parents = 1,
  2203. .flags = CLK_SET_RATE_PARENT,
  2204. .ops = &clk_branch2_ops,
  2205. },
  2206. },
  2207. };
  2208. static struct clk_branch mmss_spdm_ahb_clk = {
  2209. .halt_reg = 0x0230,
  2210. .clkr = {
  2211. .enable_reg = 0x0230,
  2212. .enable_mask = BIT(0),
  2213. .hw.init = &(struct clk_init_data){
  2214. .name = "mmss_spdm_ahb_clk",
  2215. .parent_names = (const char *[]){
  2216. "mmss_spdm_ahb_div_clk",
  2217. },
  2218. .num_parents = 1,
  2219. .flags = CLK_SET_RATE_PARENT,
  2220. .ops = &clk_branch2_ops,
  2221. },
  2222. },
  2223. };
  2224. static struct clk_branch mmss_spdm_axi_clk = {
  2225. .halt_reg = 0x0210,
  2226. .clkr = {
  2227. .enable_reg = 0x0210,
  2228. .enable_mask = BIT(0),
  2229. .hw.init = &(struct clk_init_data){
  2230. .name = "mmss_spdm_axi_clk",
  2231. .parent_names = (const char *[]){
  2232. "mmss_spdm_axi_div_clk",
  2233. },
  2234. .num_parents = 1,
  2235. .flags = CLK_SET_RATE_PARENT,
  2236. .ops = &clk_branch2_ops,
  2237. },
  2238. },
  2239. };
  2240. static struct clk_branch mmss_spdm_csi0_clk = {
  2241. .halt_reg = 0x023c,
  2242. .clkr = {
  2243. .enable_reg = 0x023c,
  2244. .enable_mask = BIT(0),
  2245. .hw.init = &(struct clk_init_data){
  2246. .name = "mmss_spdm_csi0_clk",
  2247. .parent_names = (const char *[]){
  2248. "mmss_spdm_csi0_div_clk",
  2249. },
  2250. .num_parents = 1,
  2251. .flags = CLK_SET_RATE_PARENT,
  2252. .ops = &clk_branch2_ops,
  2253. },
  2254. },
  2255. };
  2256. static struct clk_branch mmss_spdm_gfx3d_clk = {
  2257. .halt_reg = 0x022c,
  2258. .clkr = {
  2259. .enable_reg = 0x022c,
  2260. .enable_mask = BIT(0),
  2261. .hw.init = &(struct clk_init_data){
  2262. .name = "mmss_spdm_gfx3d_clk",
  2263. .parent_names = (const char *[]){
  2264. "mmss_spdm_gfx3d_div_clk",
  2265. },
  2266. .num_parents = 1,
  2267. .flags = CLK_SET_RATE_PARENT,
  2268. .ops = &clk_branch2_ops,
  2269. },
  2270. },
  2271. };
  2272. static struct clk_branch mmss_spdm_jpeg0_clk = {
  2273. .halt_reg = 0x0204,
  2274. .clkr = {
  2275. .enable_reg = 0x0204,
  2276. .enable_mask = BIT(0),
  2277. .hw.init = &(struct clk_init_data){
  2278. .name = "mmss_spdm_jpeg0_clk",
  2279. .parent_names = (const char *[]){
  2280. "mmss_spdm_jpeg0_div_clk",
  2281. },
  2282. .num_parents = 1,
  2283. .flags = CLK_SET_RATE_PARENT,
  2284. .ops = &clk_branch2_ops,
  2285. },
  2286. },
  2287. };
  2288. static struct clk_branch mmss_spdm_jpeg1_clk = {
  2289. .halt_reg = 0x0208,
  2290. .clkr = {
  2291. .enable_reg = 0x0208,
  2292. .enable_mask = BIT(0),
  2293. .hw.init = &(struct clk_init_data){
  2294. .name = "mmss_spdm_jpeg1_clk",
  2295. .parent_names = (const char *[]){
  2296. "mmss_spdm_jpeg1_div_clk",
  2297. },
  2298. .num_parents = 1,
  2299. .flags = CLK_SET_RATE_PARENT,
  2300. .ops = &clk_branch2_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch mmss_spdm_jpeg2_clk = {
  2305. .halt_reg = 0x0224,
  2306. .clkr = {
  2307. .enable_reg = 0x0224,
  2308. .enable_mask = BIT(0),
  2309. .hw.init = &(struct clk_init_data){
  2310. .name = "mmss_spdm_jpeg2_clk",
  2311. .parent_names = (const char *[]){
  2312. "mmss_spdm_jpeg2_div_clk",
  2313. },
  2314. .num_parents = 1,
  2315. .flags = CLK_SET_RATE_PARENT,
  2316. .ops = &clk_branch2_ops,
  2317. },
  2318. },
  2319. };
  2320. static struct clk_branch mmss_spdm_mdp_clk = {
  2321. .halt_reg = 0x020c,
  2322. .clkr = {
  2323. .enable_reg = 0x020c,
  2324. .enable_mask = BIT(0),
  2325. .hw.init = &(struct clk_init_data){
  2326. .name = "mmss_spdm_mdp_clk",
  2327. .parent_names = (const char *[]){
  2328. "mmss_spdm_mdp_div_clk",
  2329. },
  2330. .num_parents = 1,
  2331. .flags = CLK_SET_RATE_PARENT,
  2332. .ops = &clk_branch2_ops,
  2333. },
  2334. },
  2335. };
  2336. static struct clk_branch mmss_spdm_pclk0_clk = {
  2337. .halt_reg = 0x0234,
  2338. .clkr = {
  2339. .enable_reg = 0x0234,
  2340. .enable_mask = BIT(0),
  2341. .hw.init = &(struct clk_init_data){
  2342. .name = "mmss_spdm_pclk0_clk",
  2343. .parent_names = (const char *[]){
  2344. "mmss_spdm_pclk0_div_clk",
  2345. },
  2346. .num_parents = 1,
  2347. .flags = CLK_SET_RATE_PARENT,
  2348. .ops = &clk_branch2_ops,
  2349. },
  2350. },
  2351. };
  2352. static struct clk_branch mmss_spdm_pclk1_clk = {
  2353. .halt_reg = 0x0228,
  2354. .clkr = {
  2355. .enable_reg = 0x0228,
  2356. .enable_mask = BIT(0),
  2357. .hw.init = &(struct clk_init_data){
  2358. .name = "mmss_spdm_pclk1_clk",
  2359. .parent_names = (const char *[]){
  2360. "mmss_spdm_pclk1_div_clk",
  2361. },
  2362. .num_parents = 1,
  2363. .flags = CLK_SET_RATE_PARENT,
  2364. .ops = &clk_branch2_ops,
  2365. },
  2366. },
  2367. };
  2368. static struct clk_branch mmss_spdm_vcodec0_clk = {
  2369. .halt_reg = 0x0214,
  2370. .clkr = {
  2371. .enable_reg = 0x0214,
  2372. .enable_mask = BIT(0),
  2373. .hw.init = &(struct clk_init_data){
  2374. .name = "mmss_spdm_vcodec0_clk",
  2375. .parent_names = (const char *[]){
  2376. "mmss_spdm_vcodec0_div_clk",
  2377. },
  2378. .num_parents = 1,
  2379. .flags = CLK_SET_RATE_PARENT,
  2380. .ops = &clk_branch2_ops,
  2381. },
  2382. },
  2383. };
  2384. static struct clk_branch mmss_spdm_vfe0_clk = {
  2385. .halt_reg = 0x0218,
  2386. .clkr = {
  2387. .enable_reg = 0x0218,
  2388. .enable_mask = BIT(0),
  2389. .hw.init = &(struct clk_init_data){
  2390. .name = "mmss_spdm_vfe0_clk",
  2391. .parent_names = (const char *[]){
  2392. "mmss_spdm_vfe0_div_clk",
  2393. },
  2394. .num_parents = 1,
  2395. .flags = CLK_SET_RATE_PARENT,
  2396. .ops = &clk_branch2_ops,
  2397. },
  2398. },
  2399. };
  2400. static struct clk_branch mmss_spdm_vfe1_clk = {
  2401. .halt_reg = 0x021c,
  2402. .clkr = {
  2403. .enable_reg = 0x021c,
  2404. .enable_mask = BIT(0),
  2405. .hw.init = &(struct clk_init_data){
  2406. .name = "mmss_spdm_vfe1_clk",
  2407. .parent_names = (const char *[]){
  2408. "mmss_spdm_vfe1_div_clk",
  2409. },
  2410. .num_parents = 1,
  2411. .flags = CLK_SET_RATE_PARENT,
  2412. .ops = &clk_branch2_ops,
  2413. },
  2414. },
  2415. };
  2416. static struct clk_branch mmss_spdm_rm_axi_clk = {
  2417. .halt_reg = 0x0304,
  2418. .clkr = {
  2419. .enable_reg = 0x0304,
  2420. .enable_mask = BIT(0),
  2421. .hw.init = &(struct clk_init_data){
  2422. .name = "mmss_spdm_rm_axi_clk",
  2423. .parent_names = (const char *[]){
  2424. "mmss_axi_clk_src",
  2425. },
  2426. .num_parents = 1,
  2427. .flags = CLK_SET_RATE_PARENT,
  2428. .ops = &clk_branch2_ops,
  2429. },
  2430. },
  2431. };
  2432. static struct clk_branch mmss_spdm_rm_ocmemnoc_clk = {
  2433. .halt_reg = 0x0308,
  2434. .clkr = {
  2435. .enable_reg = 0x0308,
  2436. .enable_mask = BIT(0),
  2437. .hw.init = &(struct clk_init_data){
  2438. .name = "mmss_spdm_rm_ocmemnoc_clk",
  2439. .parent_names = (const char *[]){
  2440. "ocmemnoc_clk_src",
  2441. },
  2442. .num_parents = 1,
  2443. .flags = CLK_SET_RATE_PARENT,
  2444. .ops = &clk_branch2_ops,
  2445. },
  2446. },
  2447. };
  2448. static struct clk_branch mmss_misc_ahb_clk = {
  2449. .halt_reg = 0x502c,
  2450. .clkr = {
  2451. .enable_reg = 0x502c,
  2452. .enable_mask = BIT(0),
  2453. .hw.init = &(struct clk_init_data){
  2454. .name = "mmss_misc_ahb_clk",
  2455. .parent_names = (const char *[]){
  2456. "mmss_ahb_clk_src",
  2457. },
  2458. .num_parents = 1,
  2459. .flags = CLK_SET_RATE_PARENT,
  2460. .ops = &clk_branch2_ops,
  2461. },
  2462. },
  2463. };
  2464. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  2465. .halt_reg = 0x5024,
  2466. .clkr = {
  2467. .enable_reg = 0x5024,
  2468. .enable_mask = BIT(0),
  2469. .hw.init = &(struct clk_init_data){
  2470. .name = "mmss_mmssnoc_ahb_clk",
  2471. .parent_names = (const char *[]){
  2472. "mmss_ahb_clk_src",
  2473. },
  2474. .num_parents = 1,
  2475. .ops = &clk_branch2_ops,
  2476. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2477. },
  2478. },
  2479. };
  2480. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  2481. .halt_reg = 0x5028,
  2482. .clkr = {
  2483. .enable_reg = 0x5028,
  2484. .enable_mask = BIT(0),
  2485. .hw.init = &(struct clk_init_data){
  2486. .name = "mmss_mmssnoc_bto_ahb_clk",
  2487. .parent_names = (const char *[]){
  2488. "mmss_ahb_clk_src",
  2489. },
  2490. .num_parents = 1,
  2491. .ops = &clk_branch2_ops,
  2492. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2493. },
  2494. },
  2495. };
  2496. static struct clk_branch mmss_mmssnoc_axi_clk = {
  2497. .halt_reg = 0x506c,
  2498. .clkr = {
  2499. .enable_reg = 0x506c,
  2500. .enable_mask = BIT(0),
  2501. .hw.init = &(struct clk_init_data){
  2502. .name = "mmss_mmssnoc_axi_clk",
  2503. .parent_names = (const char *[]){
  2504. "mmss_axi_clk_src",
  2505. },
  2506. .num_parents = 1,
  2507. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2508. .ops = &clk_branch2_ops,
  2509. },
  2510. },
  2511. };
  2512. static struct clk_branch mmss_s0_axi_clk = {
  2513. .halt_reg = 0x5064,
  2514. .clkr = {
  2515. .enable_reg = 0x5064,
  2516. .enable_mask = BIT(0),
  2517. .hw.init = &(struct clk_init_data){
  2518. .name = "mmss_s0_axi_clk",
  2519. .parent_names = (const char *[]){
  2520. "mmss_axi_clk_src",
  2521. },
  2522. .num_parents = 1,
  2523. .ops = &clk_branch2_ops,
  2524. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2525. },
  2526. },
  2527. };
  2528. static struct clk_branch ocmemcx_ahb_clk = {
  2529. .halt_reg = 0x405c,
  2530. .clkr = {
  2531. .enable_reg = 0x405c,
  2532. .enable_mask = BIT(0),
  2533. .hw.init = &(struct clk_init_data){
  2534. .name = "ocmemcx_ahb_clk",
  2535. .parent_names = (const char *[]){
  2536. "mmss_ahb_clk_src",
  2537. },
  2538. .num_parents = 1,
  2539. .flags = CLK_SET_RATE_PARENT,
  2540. .ops = &clk_branch2_ops,
  2541. },
  2542. },
  2543. };
  2544. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  2545. .halt_reg = 0x4058,
  2546. .clkr = {
  2547. .enable_reg = 0x4058,
  2548. .enable_mask = BIT(0),
  2549. .hw.init = &(struct clk_init_data){
  2550. .name = "ocmemcx_ocmemnoc_clk",
  2551. .parent_names = (const char *[]){
  2552. "ocmemnoc_clk_src",
  2553. },
  2554. .num_parents = 1,
  2555. .flags = CLK_SET_RATE_PARENT,
  2556. .ops = &clk_branch2_ops,
  2557. },
  2558. },
  2559. };
  2560. static struct clk_branch oxili_ocmemgx_clk = {
  2561. .halt_reg = 0x402c,
  2562. .clkr = {
  2563. .enable_reg = 0x402c,
  2564. .enable_mask = BIT(0),
  2565. .hw.init = &(struct clk_init_data){
  2566. .name = "oxili_ocmemgx_clk",
  2567. .parent_names = (const char *[]){
  2568. "gfx3d_clk_src",
  2569. },
  2570. .num_parents = 1,
  2571. .flags = CLK_SET_RATE_PARENT,
  2572. .ops = &clk_branch2_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_branch oxili_gfx3d_clk = {
  2577. .halt_reg = 0x4028,
  2578. .clkr = {
  2579. .enable_reg = 0x4028,
  2580. .enable_mask = BIT(0),
  2581. .hw.init = &(struct clk_init_data){
  2582. .name = "oxili_gfx3d_clk",
  2583. .parent_names = (const char *[]){
  2584. "gfx3d_clk_src",
  2585. },
  2586. .num_parents = 1,
  2587. .flags = CLK_SET_RATE_PARENT,
  2588. .ops = &clk_branch2_ops,
  2589. },
  2590. },
  2591. };
  2592. static struct clk_branch oxili_rbbmtimer_clk = {
  2593. .halt_reg = 0x40b0,
  2594. .clkr = {
  2595. .enable_reg = 0x40b0,
  2596. .enable_mask = BIT(0),
  2597. .hw.init = &(struct clk_init_data){
  2598. .name = "oxili_rbbmtimer_clk",
  2599. .parent_names = (const char *[]){
  2600. "rbbmtimer_clk_src",
  2601. },
  2602. .num_parents = 1,
  2603. .flags = CLK_SET_RATE_PARENT,
  2604. .ops = &clk_branch2_ops,
  2605. },
  2606. },
  2607. };
  2608. static struct clk_branch oxilicx_ahb_clk = {
  2609. .halt_reg = 0x403c,
  2610. .clkr = {
  2611. .enable_reg = 0x403c,
  2612. .enable_mask = BIT(0),
  2613. .hw.init = &(struct clk_init_data){
  2614. .name = "oxilicx_ahb_clk",
  2615. .parent_names = (const char *[]){
  2616. "mmss_ahb_clk_src",
  2617. },
  2618. .num_parents = 1,
  2619. .flags = CLK_SET_RATE_PARENT,
  2620. .ops = &clk_branch2_ops,
  2621. },
  2622. },
  2623. };
  2624. static struct clk_branch venus0_ahb_clk = {
  2625. .halt_reg = 0x1030,
  2626. .clkr = {
  2627. .enable_reg = 0x1030,
  2628. .enable_mask = BIT(0),
  2629. .hw.init = &(struct clk_init_data){
  2630. .name = "venus0_ahb_clk",
  2631. .parent_names = (const char *[]){
  2632. "mmss_ahb_clk_src",
  2633. },
  2634. .num_parents = 1,
  2635. .flags = CLK_SET_RATE_PARENT,
  2636. .ops = &clk_branch2_ops,
  2637. },
  2638. },
  2639. };
  2640. static struct clk_branch venus0_axi_clk = {
  2641. .halt_reg = 0x1034,
  2642. .clkr = {
  2643. .enable_reg = 0x1034,
  2644. .enable_mask = BIT(0),
  2645. .hw.init = &(struct clk_init_data){
  2646. .name = "venus0_axi_clk",
  2647. .parent_names = (const char *[]){
  2648. "mmss_axi_clk_src",
  2649. },
  2650. .num_parents = 1,
  2651. .flags = CLK_SET_RATE_PARENT,
  2652. .ops = &clk_branch2_ops,
  2653. },
  2654. },
  2655. };
  2656. static struct clk_branch venus0_core0_vcodec_clk = {
  2657. .halt_reg = 0x1048,
  2658. .clkr = {
  2659. .enable_reg = 0x1048,
  2660. .enable_mask = BIT(0),
  2661. .hw.init = &(struct clk_init_data){
  2662. .name = "venus0_core0_vcodec_clk",
  2663. .parent_names = (const char *[]){
  2664. "vcodec0_clk_src",
  2665. },
  2666. .num_parents = 1,
  2667. .flags = CLK_SET_RATE_PARENT,
  2668. .ops = &clk_branch2_ops,
  2669. },
  2670. },
  2671. };
  2672. static struct clk_branch venus0_core1_vcodec_clk = {
  2673. .halt_reg = 0x104c,
  2674. .clkr = {
  2675. .enable_reg = 0x104c,
  2676. .enable_mask = BIT(0),
  2677. .hw.init = &(struct clk_init_data){
  2678. .name = "venus0_core1_vcodec_clk",
  2679. .parent_names = (const char *[]){
  2680. "vcodec0_clk_src",
  2681. },
  2682. .num_parents = 1,
  2683. .flags = CLK_SET_RATE_PARENT,
  2684. .ops = &clk_branch2_ops,
  2685. },
  2686. },
  2687. };
  2688. static struct clk_branch venus0_ocmemnoc_clk = {
  2689. .halt_reg = 0x1038,
  2690. .clkr = {
  2691. .enable_reg = 0x1038,
  2692. .enable_mask = BIT(0),
  2693. .hw.init = &(struct clk_init_data){
  2694. .name = "venus0_ocmemnoc_clk",
  2695. .parent_names = (const char *[]){
  2696. "ocmemnoc_clk_src",
  2697. },
  2698. .num_parents = 1,
  2699. .flags = CLK_SET_RATE_PARENT,
  2700. .ops = &clk_branch2_ops,
  2701. },
  2702. },
  2703. };
  2704. static struct clk_branch venus0_vcodec0_clk = {
  2705. .halt_reg = 0x1028,
  2706. .clkr = {
  2707. .enable_reg = 0x1028,
  2708. .enable_mask = BIT(0),
  2709. .hw.init = &(struct clk_init_data){
  2710. .name = "venus0_vcodec0_clk",
  2711. .parent_names = (const char *[]){
  2712. "vcodec0_clk_src",
  2713. },
  2714. .num_parents = 1,
  2715. .flags = CLK_SET_RATE_PARENT,
  2716. .ops = &clk_branch2_ops,
  2717. },
  2718. },
  2719. };
  2720. static struct clk_branch vpu_ahb_clk = {
  2721. .halt_reg = 0x1430,
  2722. .clkr = {
  2723. .enable_reg = 0x1430,
  2724. .enable_mask = BIT(0),
  2725. .hw.init = &(struct clk_init_data){
  2726. .name = "vpu_ahb_clk",
  2727. .parent_names = (const char *[]){
  2728. "mmss_ahb_clk_src",
  2729. },
  2730. .num_parents = 1,
  2731. .flags = CLK_SET_RATE_PARENT,
  2732. .ops = &clk_branch2_ops,
  2733. },
  2734. },
  2735. };
  2736. static struct clk_branch vpu_axi_clk = {
  2737. .halt_reg = 0x143c,
  2738. .clkr = {
  2739. .enable_reg = 0x143c,
  2740. .enable_mask = BIT(0),
  2741. .hw.init = &(struct clk_init_data){
  2742. .name = "vpu_axi_clk",
  2743. .parent_names = (const char *[]){
  2744. "mmss_axi_clk_src",
  2745. },
  2746. .num_parents = 1,
  2747. .flags = CLK_SET_RATE_PARENT,
  2748. .ops = &clk_branch2_ops,
  2749. },
  2750. },
  2751. };
  2752. static struct clk_branch vpu_bus_clk = {
  2753. .halt_reg = 0x1440,
  2754. .clkr = {
  2755. .enable_reg = 0x1440,
  2756. .enable_mask = BIT(0),
  2757. .hw.init = &(struct clk_init_data){
  2758. .name = "vpu_bus_clk",
  2759. .parent_names = (const char *[]){
  2760. "vpu_bus_clk_src",
  2761. },
  2762. .num_parents = 1,
  2763. .flags = CLK_SET_RATE_PARENT,
  2764. .ops = &clk_branch2_ops,
  2765. },
  2766. },
  2767. };
  2768. static struct clk_branch vpu_cxo_clk = {
  2769. .halt_reg = 0x1434,
  2770. .clkr = {
  2771. .enable_reg = 0x1434,
  2772. .enable_mask = BIT(0),
  2773. .hw.init = &(struct clk_init_data){
  2774. .name = "vpu_cxo_clk",
  2775. .parent_names = (const char *[]){ "xo" },
  2776. .num_parents = 1,
  2777. .flags = CLK_SET_RATE_PARENT,
  2778. .ops = &clk_branch2_ops,
  2779. },
  2780. },
  2781. };
  2782. static struct clk_branch vpu_maple_clk = {
  2783. .halt_reg = 0x142c,
  2784. .clkr = {
  2785. .enable_reg = 0x142c,
  2786. .enable_mask = BIT(0),
  2787. .hw.init = &(struct clk_init_data){
  2788. .name = "vpu_maple_clk",
  2789. .parent_names = (const char *[]){
  2790. "maple_clk_src",
  2791. },
  2792. .num_parents = 1,
  2793. .flags = CLK_SET_RATE_PARENT,
  2794. .ops = &clk_branch2_ops,
  2795. },
  2796. },
  2797. };
  2798. static struct clk_branch vpu_sleep_clk = {
  2799. .halt_reg = 0x1438,
  2800. .clkr = {
  2801. .enable_reg = 0x1438,
  2802. .enable_mask = BIT(0),
  2803. .hw.init = &(struct clk_init_data){
  2804. .name = "vpu_sleep_clk",
  2805. .parent_names = (const char *[]){
  2806. "sleep_clk_src",
  2807. },
  2808. .num_parents = 1,
  2809. .flags = CLK_SET_RATE_PARENT,
  2810. .ops = &clk_branch2_ops,
  2811. },
  2812. },
  2813. };
  2814. static struct clk_branch vpu_vdp_clk = {
  2815. .halt_reg = 0x1428,
  2816. .clkr = {
  2817. .enable_reg = 0x1428,
  2818. .enable_mask = BIT(0),
  2819. .hw.init = &(struct clk_init_data){
  2820. .name = "vpu_vdp_clk",
  2821. .parent_names = (const char *[]){
  2822. "vdp_clk_src",
  2823. },
  2824. .num_parents = 1,
  2825. .flags = CLK_SET_RATE_PARENT,
  2826. .ops = &clk_branch2_ops,
  2827. },
  2828. },
  2829. };
  2830. static const struct pll_config mmpll1_config = {
  2831. .l = 60,
  2832. .m = 25,
  2833. .n = 32,
  2834. .vco_val = 0x0,
  2835. .vco_mask = 0x3 << 20,
  2836. .pre_div_val = 0x0,
  2837. .pre_div_mask = 0x7 << 12,
  2838. .post_div_val = 0x0,
  2839. .post_div_mask = 0x3 << 8,
  2840. .mn_ena_mask = BIT(24),
  2841. .main_output_mask = BIT(0),
  2842. };
  2843. static const struct pll_config mmpll3_config = {
  2844. .l = 48,
  2845. .m = 7,
  2846. .n = 16,
  2847. .vco_val = 0x0,
  2848. .vco_mask = 0x3 << 20,
  2849. .pre_div_val = 0x0,
  2850. .pre_div_mask = 0x7 << 12,
  2851. .post_div_val = 0x0,
  2852. .post_div_mask = 0x3 << 8,
  2853. .mn_ena_mask = BIT(24),
  2854. .main_output_mask = BIT(0),
  2855. .aux_output_mask = BIT(1),
  2856. };
  2857. static struct clk_regmap *mmcc_apq8084_clocks[] = {
  2858. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2859. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2860. [MMPLL0] = &mmpll0.clkr,
  2861. [MMPLL0_VOTE] = &mmpll0_vote,
  2862. [MMPLL1] = &mmpll1.clkr,
  2863. [MMPLL1_VOTE] = &mmpll1_vote,
  2864. [MMPLL2] = &mmpll2.clkr,
  2865. [MMPLL3] = &mmpll3.clkr,
  2866. [MMPLL4] = &mmpll4.clkr,
  2867. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2868. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2869. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2870. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2871. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2872. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2873. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2874. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2875. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2876. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2877. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2878. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2879. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2880. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2881. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2882. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2883. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2884. [VP_CLK_SRC] = &vp_clk_src.clkr,
  2885. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2886. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2887. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2888. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2889. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2890. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2891. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2892. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2893. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2894. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2895. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2896. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2897. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2898. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2899. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2900. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2901. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2902. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2903. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2904. [MMSS_RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
  2905. [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
  2906. [MAPLE_CLK_SRC] = &maple_clk_src.clkr,
  2907. [VDP_CLK_SRC] = &vdp_clk_src.clkr,
  2908. [VPU_BUS_CLK_SRC] = &vpu_bus_clk_src.clkr,
  2909. [MMSS_CXO_CLK] = &mmss_cxo_clk.clkr,
  2910. [MMSS_SLEEPCLK_CLK] = &mmss_sleepclk_clk.clkr,
  2911. [AVSYNC_AHB_CLK] = &avsync_ahb_clk.clkr,
  2912. [AVSYNC_EDPPIXEL_CLK] = &avsync_edppixel_clk.clkr,
  2913. [AVSYNC_EXTPCLK_CLK] = &avsync_extpclk_clk.clkr,
  2914. [AVSYNC_PCLK0_CLK] = &avsync_pclk0_clk.clkr,
  2915. [AVSYNC_PCLK1_CLK] = &avsync_pclk1_clk.clkr,
  2916. [AVSYNC_VP_CLK] = &avsync_vp_clk.clkr,
  2917. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2918. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2919. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2920. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2921. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2922. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2923. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2924. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2925. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2926. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2927. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2928. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2929. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2930. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2931. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2932. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2933. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2934. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2935. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2936. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2937. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2938. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2939. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2940. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2941. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2942. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2943. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2944. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2945. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2946. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  2947. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  2948. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  2949. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  2950. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2951. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2952. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2953. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2954. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2955. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  2956. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  2957. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  2958. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2959. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  2960. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  2961. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  2962. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  2963. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  2964. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  2965. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2966. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2967. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2968. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2969. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  2970. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  2971. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  2972. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2973. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2974. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2975. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2976. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2977. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2978. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2979. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2980. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2981. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2982. [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
  2983. [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
  2984. [MMSS_SPDM_AHB_CLK] = &mmss_spdm_ahb_clk.clkr,
  2985. [MMSS_SPDM_AXI_CLK] = &mmss_spdm_axi_clk.clkr,
  2986. [MMSS_SPDM_CSI0_CLK] = &mmss_spdm_csi0_clk.clkr,
  2987. [MMSS_SPDM_GFX3D_CLK] = &mmss_spdm_gfx3d_clk.clkr,
  2988. [MMSS_SPDM_JPEG0_CLK] = &mmss_spdm_jpeg0_clk.clkr,
  2989. [MMSS_SPDM_JPEG1_CLK] = &mmss_spdm_jpeg1_clk.clkr,
  2990. [MMSS_SPDM_JPEG2_CLK] = &mmss_spdm_jpeg2_clk.clkr,
  2991. [MMSS_SPDM_MDP_CLK] = &mmss_spdm_mdp_clk.clkr,
  2992. [MMSS_SPDM_PCLK0_CLK] = &mmss_spdm_pclk0_clk.clkr,
  2993. [MMSS_SPDM_PCLK1_CLK] = &mmss_spdm_pclk1_clk.clkr,
  2994. [MMSS_SPDM_VCODEC0_CLK] = &mmss_spdm_vcodec0_clk.clkr,
  2995. [MMSS_SPDM_VFE0_CLK] = &mmss_spdm_vfe0_clk.clkr,
  2996. [MMSS_SPDM_VFE1_CLK] = &mmss_spdm_vfe1_clk.clkr,
  2997. [MMSS_SPDM_RM_AXI_CLK] = &mmss_spdm_rm_axi_clk.clkr,
  2998. [MMSS_SPDM_RM_OCMEMNOC_CLK] = &mmss_spdm_rm_ocmemnoc_clk.clkr,
  2999. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  3000. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  3001. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  3002. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  3003. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  3004. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  3005. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  3006. [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
  3007. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  3008. [OXILI_RBBMTIMER_CLK] = &oxili_rbbmtimer_clk.clkr,
  3009. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  3010. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  3011. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  3012. [VENUS0_CORE0_VCODEC_CLK] = &venus0_core0_vcodec_clk.clkr,
  3013. [VENUS0_CORE1_VCODEC_CLK] = &venus0_core1_vcodec_clk.clkr,
  3014. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  3015. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  3016. [VPU_AHB_CLK] = &vpu_ahb_clk.clkr,
  3017. [VPU_AXI_CLK] = &vpu_axi_clk.clkr,
  3018. [VPU_BUS_CLK] = &vpu_bus_clk.clkr,
  3019. [VPU_CXO_CLK] = &vpu_cxo_clk.clkr,
  3020. [VPU_MAPLE_CLK] = &vpu_maple_clk.clkr,
  3021. [VPU_SLEEP_CLK] = &vpu_sleep_clk.clkr,
  3022. [VPU_VDP_CLK] = &vpu_vdp_clk.clkr,
  3023. };
  3024. static const struct qcom_reset_map mmcc_apq8084_resets[] = {
  3025. [MMSS_SPDM_RESET] = { 0x0200 },
  3026. [MMSS_SPDM_RM_RESET] = { 0x0300 },
  3027. [VENUS0_RESET] = { 0x1020 },
  3028. [VPU_RESET] = { 0x1400 },
  3029. [MDSS_RESET] = { 0x2300 },
  3030. [AVSYNC_RESET] = { 0x2400 },
  3031. [CAMSS_PHY0_RESET] = { 0x3020 },
  3032. [CAMSS_PHY1_RESET] = { 0x3050 },
  3033. [CAMSS_PHY2_RESET] = { 0x3080 },
  3034. [CAMSS_CSI0_RESET] = { 0x30b0 },
  3035. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  3036. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  3037. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  3038. [CAMSS_CSI1_RESET] = { 0x3120 },
  3039. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  3040. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  3041. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  3042. [CAMSS_CSI2_RESET] = { 0x3180 },
  3043. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  3044. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  3045. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  3046. [CAMSS_CSI3_RESET] = { 0x31e0 },
  3047. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  3048. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  3049. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  3050. [CAMSS_ISPIF_RESET] = { 0x3220 },
  3051. [CAMSS_CCI_RESET] = { 0x3340 },
  3052. [CAMSS_MCLK0_RESET] = { 0x3380 },
  3053. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  3054. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  3055. [CAMSS_MCLK3_RESET] = { 0x3410 },
  3056. [CAMSS_GP0_RESET] = { 0x3440 },
  3057. [CAMSS_GP1_RESET] = { 0x3470 },
  3058. [CAMSS_TOP_RESET] = { 0x3480 },
  3059. [CAMSS_AHB_RESET] = { 0x3488 },
  3060. [CAMSS_MICRO_RESET] = { 0x3490 },
  3061. [CAMSS_JPEG_RESET] = { 0x35a0 },
  3062. [CAMSS_VFE_RESET] = { 0x36a0 },
  3063. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  3064. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  3065. [OXILI_RESET] = { 0x4020 },
  3066. [OXILICX_RESET] = { 0x4030 },
  3067. [OCMEMCX_RESET] = { 0x4050 },
  3068. [MMSS_RBCRP_RESET] = { 0x4080 },
  3069. [MMSSNOCAHB_RESET] = { 0x5020 },
  3070. [MMSSNOCAXI_RESET] = { 0x5060 },
  3071. };
  3072. static const struct regmap_config mmcc_apq8084_regmap_config = {
  3073. .reg_bits = 32,
  3074. .reg_stride = 4,
  3075. .val_bits = 32,
  3076. .max_register = 0x5104,
  3077. .fast_io = true,
  3078. };
  3079. static const struct qcom_cc_desc mmcc_apq8084_desc = {
  3080. .config = &mmcc_apq8084_regmap_config,
  3081. .clks = mmcc_apq8084_clocks,
  3082. .num_clks = ARRAY_SIZE(mmcc_apq8084_clocks),
  3083. .resets = mmcc_apq8084_resets,
  3084. .num_resets = ARRAY_SIZE(mmcc_apq8084_resets),
  3085. };
  3086. static const struct of_device_id mmcc_apq8084_match_table[] = {
  3087. { .compatible = "qcom,mmcc-apq8084" },
  3088. { }
  3089. };
  3090. MODULE_DEVICE_TABLE(of, mmcc_apq8084_match_table);
  3091. static int mmcc_apq8084_probe(struct platform_device *pdev)
  3092. {
  3093. int ret;
  3094. struct regmap *regmap;
  3095. ret = qcom_cc_probe(pdev, &mmcc_apq8084_desc);
  3096. if (ret)
  3097. return ret;
  3098. regmap = dev_get_regmap(&pdev->dev, NULL);
  3099. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  3100. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  3101. return 0;
  3102. }
  3103. static int mmcc_apq8084_remove(struct platform_device *pdev)
  3104. {
  3105. qcom_cc_remove(pdev);
  3106. return 0;
  3107. }
  3108. static struct platform_driver mmcc_apq8084_driver = {
  3109. .probe = mmcc_apq8084_probe,
  3110. .remove = mmcc_apq8084_remove,
  3111. .driver = {
  3112. .name = "mmcc-apq8084",
  3113. .of_match_table = mmcc_apq8084_match_table,
  3114. },
  3115. };
  3116. module_platform_driver(mmcc_apq8084_driver);
  3117. MODULE_DESCRIPTION("QCOM MMCC APQ8084 Driver");
  3118. MODULE_LICENSE("GPL v2");
  3119. MODULE_ALIAS("platform:mmcc-apq8084");