gcc-msm8974.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8974.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8974.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #define P_XO 0
  32. #define P_GPLL0 1
  33. #define P_GPLL1 1
  34. #define P_GPLL4 2
  35. static const u8 gcc_xo_gpll0_map[] = {
  36. [P_XO] = 0,
  37. [P_GPLL0] = 1,
  38. };
  39. static const char *gcc_xo_gpll0[] = {
  40. "xo",
  41. "gpll0_vote",
  42. };
  43. static const u8 gcc_xo_gpll0_gpll4_map[] = {
  44. [P_XO] = 0,
  45. [P_GPLL0] = 1,
  46. [P_GPLL4] = 5,
  47. };
  48. static const char *gcc_xo_gpll0_gpll4[] = {
  49. "xo",
  50. "gpll0_vote",
  51. "gpll4_vote",
  52. };
  53. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  54. static struct clk_pll gpll0 = {
  55. .l_reg = 0x0004,
  56. .m_reg = 0x0008,
  57. .n_reg = 0x000c,
  58. .config_reg = 0x0014,
  59. .mode_reg = 0x0000,
  60. .status_reg = 0x001c,
  61. .status_bit = 17,
  62. .clkr.hw.init = &(struct clk_init_data){
  63. .name = "gpll0",
  64. .parent_names = (const char *[]){ "xo" },
  65. .num_parents = 1,
  66. .ops = &clk_pll_ops,
  67. },
  68. };
  69. static struct clk_regmap gpll0_vote = {
  70. .enable_reg = 0x1480,
  71. .enable_mask = BIT(0),
  72. .hw.init = &(struct clk_init_data){
  73. .name = "gpll0_vote",
  74. .parent_names = (const char *[]){ "gpll0" },
  75. .num_parents = 1,
  76. .ops = &clk_pll_vote_ops,
  77. },
  78. };
  79. static struct clk_rcg2 config_noc_clk_src = {
  80. .cmd_rcgr = 0x0150,
  81. .hid_width = 5,
  82. .parent_map = gcc_xo_gpll0_map,
  83. .clkr.hw.init = &(struct clk_init_data){
  84. .name = "config_noc_clk_src",
  85. .parent_names = gcc_xo_gpll0,
  86. .num_parents = 2,
  87. .ops = &clk_rcg2_ops,
  88. },
  89. };
  90. static struct clk_rcg2 periph_noc_clk_src = {
  91. .cmd_rcgr = 0x0190,
  92. .hid_width = 5,
  93. .parent_map = gcc_xo_gpll0_map,
  94. .clkr.hw.init = &(struct clk_init_data){
  95. .name = "periph_noc_clk_src",
  96. .parent_names = gcc_xo_gpll0,
  97. .num_parents = 2,
  98. .ops = &clk_rcg2_ops,
  99. },
  100. };
  101. static struct clk_rcg2 system_noc_clk_src = {
  102. .cmd_rcgr = 0x0120,
  103. .hid_width = 5,
  104. .parent_map = gcc_xo_gpll0_map,
  105. .clkr.hw.init = &(struct clk_init_data){
  106. .name = "system_noc_clk_src",
  107. .parent_names = gcc_xo_gpll0,
  108. .num_parents = 2,
  109. .ops = &clk_rcg2_ops,
  110. },
  111. };
  112. static struct clk_pll gpll1 = {
  113. .l_reg = 0x0044,
  114. .m_reg = 0x0048,
  115. .n_reg = 0x004c,
  116. .config_reg = 0x0054,
  117. .mode_reg = 0x0040,
  118. .status_reg = 0x005c,
  119. .status_bit = 17,
  120. .clkr.hw.init = &(struct clk_init_data){
  121. .name = "gpll1",
  122. .parent_names = (const char *[]){ "xo" },
  123. .num_parents = 1,
  124. .ops = &clk_pll_ops,
  125. },
  126. };
  127. static struct clk_regmap gpll1_vote = {
  128. .enable_reg = 0x1480,
  129. .enable_mask = BIT(1),
  130. .hw.init = &(struct clk_init_data){
  131. .name = "gpll1_vote",
  132. .parent_names = (const char *[]){ "gpll1" },
  133. .num_parents = 1,
  134. .ops = &clk_pll_vote_ops,
  135. },
  136. };
  137. static struct clk_pll gpll4 = {
  138. .l_reg = 0x1dc4,
  139. .m_reg = 0x1dc8,
  140. .n_reg = 0x1dcc,
  141. .config_reg = 0x1dd4,
  142. .mode_reg = 0x1dc0,
  143. .status_reg = 0x1ddc,
  144. .status_bit = 17,
  145. .clkr.hw.init = &(struct clk_init_data){
  146. .name = "gpll4",
  147. .parent_names = (const char *[]){ "xo" },
  148. .num_parents = 1,
  149. .ops = &clk_pll_ops,
  150. },
  151. };
  152. static struct clk_regmap gpll4_vote = {
  153. .enable_reg = 0x1480,
  154. .enable_mask = BIT(4),
  155. .hw.init = &(struct clk_init_data){
  156. .name = "gpll4_vote",
  157. .parent_names = (const char *[]){ "gpll4" },
  158. .num_parents = 1,
  159. .ops = &clk_pll_vote_ops,
  160. },
  161. };
  162. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  163. F(125000000, P_GPLL0, 1, 5, 24),
  164. { }
  165. };
  166. static struct clk_rcg2 usb30_master_clk_src = {
  167. .cmd_rcgr = 0x03d4,
  168. .mnd_width = 8,
  169. .hid_width = 5,
  170. .parent_map = gcc_xo_gpll0_map,
  171. .freq_tbl = ftbl_gcc_usb30_master_clk,
  172. .clkr.hw.init = &(struct clk_init_data){
  173. .name = "usb30_master_clk_src",
  174. .parent_names = gcc_xo_gpll0,
  175. .num_parents = 2,
  176. .ops = &clk_rcg2_ops,
  177. },
  178. };
  179. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  180. F(19200000, P_XO, 1, 0, 0),
  181. F(37500000, P_GPLL0, 16, 0, 0),
  182. F(50000000, P_GPLL0, 12, 0, 0),
  183. { }
  184. };
  185. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  186. .cmd_rcgr = 0x0660,
  187. .hid_width = 5,
  188. .parent_map = gcc_xo_gpll0_map,
  189. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  190. .clkr.hw.init = &(struct clk_init_data){
  191. .name = "blsp1_qup1_i2c_apps_clk_src",
  192. .parent_names = gcc_xo_gpll0,
  193. .num_parents = 2,
  194. .ops = &clk_rcg2_ops,
  195. },
  196. };
  197. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  198. F(960000, P_XO, 10, 1, 2),
  199. F(4800000, P_XO, 4, 0, 0),
  200. F(9600000, P_XO, 2, 0, 0),
  201. F(15000000, P_GPLL0, 10, 1, 4),
  202. F(19200000, P_XO, 1, 0, 0),
  203. F(25000000, P_GPLL0, 12, 1, 2),
  204. F(50000000, P_GPLL0, 12, 0, 0),
  205. { }
  206. };
  207. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  208. .cmd_rcgr = 0x064c,
  209. .mnd_width = 8,
  210. .hid_width = 5,
  211. .parent_map = gcc_xo_gpll0_map,
  212. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  213. .clkr.hw.init = &(struct clk_init_data){
  214. .name = "blsp1_qup1_spi_apps_clk_src",
  215. .parent_names = gcc_xo_gpll0,
  216. .num_parents = 2,
  217. .ops = &clk_rcg2_ops,
  218. },
  219. };
  220. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  221. .cmd_rcgr = 0x06e0,
  222. .hid_width = 5,
  223. .parent_map = gcc_xo_gpll0_map,
  224. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  225. .clkr.hw.init = &(struct clk_init_data){
  226. .name = "blsp1_qup2_i2c_apps_clk_src",
  227. .parent_names = gcc_xo_gpll0,
  228. .num_parents = 2,
  229. .ops = &clk_rcg2_ops,
  230. },
  231. };
  232. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  233. .cmd_rcgr = 0x06cc,
  234. .mnd_width = 8,
  235. .hid_width = 5,
  236. .parent_map = gcc_xo_gpll0_map,
  237. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  238. .clkr.hw.init = &(struct clk_init_data){
  239. .name = "blsp1_qup2_spi_apps_clk_src",
  240. .parent_names = gcc_xo_gpll0,
  241. .num_parents = 2,
  242. .ops = &clk_rcg2_ops,
  243. },
  244. };
  245. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  246. .cmd_rcgr = 0x0760,
  247. .hid_width = 5,
  248. .parent_map = gcc_xo_gpll0_map,
  249. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  250. .clkr.hw.init = &(struct clk_init_data){
  251. .name = "blsp1_qup3_i2c_apps_clk_src",
  252. .parent_names = gcc_xo_gpll0,
  253. .num_parents = 2,
  254. .ops = &clk_rcg2_ops,
  255. },
  256. };
  257. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  258. .cmd_rcgr = 0x074c,
  259. .mnd_width = 8,
  260. .hid_width = 5,
  261. .parent_map = gcc_xo_gpll0_map,
  262. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  263. .clkr.hw.init = &(struct clk_init_data){
  264. .name = "blsp1_qup3_spi_apps_clk_src",
  265. .parent_names = gcc_xo_gpll0,
  266. .num_parents = 2,
  267. .ops = &clk_rcg2_ops,
  268. },
  269. };
  270. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  271. .cmd_rcgr = 0x07e0,
  272. .hid_width = 5,
  273. .parent_map = gcc_xo_gpll0_map,
  274. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  275. .clkr.hw.init = &(struct clk_init_data){
  276. .name = "blsp1_qup4_i2c_apps_clk_src",
  277. .parent_names = gcc_xo_gpll0,
  278. .num_parents = 2,
  279. .ops = &clk_rcg2_ops,
  280. },
  281. };
  282. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  283. .cmd_rcgr = 0x07cc,
  284. .mnd_width = 8,
  285. .hid_width = 5,
  286. .parent_map = gcc_xo_gpll0_map,
  287. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  288. .clkr.hw.init = &(struct clk_init_data){
  289. .name = "blsp1_qup4_spi_apps_clk_src",
  290. .parent_names = gcc_xo_gpll0,
  291. .num_parents = 2,
  292. .ops = &clk_rcg2_ops,
  293. },
  294. };
  295. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  296. .cmd_rcgr = 0x0860,
  297. .hid_width = 5,
  298. .parent_map = gcc_xo_gpll0_map,
  299. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  300. .clkr.hw.init = &(struct clk_init_data){
  301. .name = "blsp1_qup5_i2c_apps_clk_src",
  302. .parent_names = gcc_xo_gpll0,
  303. .num_parents = 2,
  304. .ops = &clk_rcg2_ops,
  305. },
  306. };
  307. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  308. .cmd_rcgr = 0x084c,
  309. .mnd_width = 8,
  310. .hid_width = 5,
  311. .parent_map = gcc_xo_gpll0_map,
  312. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  313. .clkr.hw.init = &(struct clk_init_data){
  314. .name = "blsp1_qup5_spi_apps_clk_src",
  315. .parent_names = gcc_xo_gpll0,
  316. .num_parents = 2,
  317. .ops = &clk_rcg2_ops,
  318. },
  319. };
  320. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  321. .cmd_rcgr = 0x08e0,
  322. .hid_width = 5,
  323. .parent_map = gcc_xo_gpll0_map,
  324. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  325. .clkr.hw.init = &(struct clk_init_data){
  326. .name = "blsp1_qup6_i2c_apps_clk_src",
  327. .parent_names = gcc_xo_gpll0,
  328. .num_parents = 2,
  329. .ops = &clk_rcg2_ops,
  330. },
  331. };
  332. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  333. .cmd_rcgr = 0x08cc,
  334. .mnd_width = 8,
  335. .hid_width = 5,
  336. .parent_map = gcc_xo_gpll0_map,
  337. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  338. .clkr.hw.init = &(struct clk_init_data){
  339. .name = "blsp1_qup6_spi_apps_clk_src",
  340. .parent_names = gcc_xo_gpll0,
  341. .num_parents = 2,
  342. .ops = &clk_rcg2_ops,
  343. },
  344. };
  345. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  346. F(3686400, P_GPLL0, 1, 96, 15625),
  347. F(7372800, P_GPLL0, 1, 192, 15625),
  348. F(14745600, P_GPLL0, 1, 384, 15625),
  349. F(16000000, P_GPLL0, 5, 2, 15),
  350. F(19200000, P_XO, 1, 0, 0),
  351. F(24000000, P_GPLL0, 5, 1, 5),
  352. F(32000000, P_GPLL0, 1, 4, 75),
  353. F(40000000, P_GPLL0, 15, 0, 0),
  354. F(46400000, P_GPLL0, 1, 29, 375),
  355. F(48000000, P_GPLL0, 12.5, 0, 0),
  356. F(51200000, P_GPLL0, 1, 32, 375),
  357. F(56000000, P_GPLL0, 1, 7, 75),
  358. F(58982400, P_GPLL0, 1, 1536, 15625),
  359. F(60000000, P_GPLL0, 10, 0, 0),
  360. F(63160000, P_GPLL0, 9.5, 0, 0),
  361. { }
  362. };
  363. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  364. .cmd_rcgr = 0x068c,
  365. .mnd_width = 16,
  366. .hid_width = 5,
  367. .parent_map = gcc_xo_gpll0_map,
  368. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  369. .clkr.hw.init = &(struct clk_init_data){
  370. .name = "blsp1_uart1_apps_clk_src",
  371. .parent_names = gcc_xo_gpll0,
  372. .num_parents = 2,
  373. .ops = &clk_rcg2_ops,
  374. },
  375. };
  376. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  377. .cmd_rcgr = 0x070c,
  378. .mnd_width = 16,
  379. .hid_width = 5,
  380. .parent_map = gcc_xo_gpll0_map,
  381. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  382. .clkr.hw.init = &(struct clk_init_data){
  383. .name = "blsp1_uart2_apps_clk_src",
  384. .parent_names = gcc_xo_gpll0,
  385. .num_parents = 2,
  386. .ops = &clk_rcg2_ops,
  387. },
  388. };
  389. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  390. .cmd_rcgr = 0x078c,
  391. .mnd_width = 16,
  392. .hid_width = 5,
  393. .parent_map = gcc_xo_gpll0_map,
  394. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  395. .clkr.hw.init = &(struct clk_init_data){
  396. .name = "blsp1_uart3_apps_clk_src",
  397. .parent_names = gcc_xo_gpll0,
  398. .num_parents = 2,
  399. .ops = &clk_rcg2_ops,
  400. },
  401. };
  402. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  403. .cmd_rcgr = 0x080c,
  404. .mnd_width = 16,
  405. .hid_width = 5,
  406. .parent_map = gcc_xo_gpll0_map,
  407. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  408. .clkr.hw.init = &(struct clk_init_data){
  409. .name = "blsp1_uart4_apps_clk_src",
  410. .parent_names = gcc_xo_gpll0,
  411. .num_parents = 2,
  412. .ops = &clk_rcg2_ops,
  413. },
  414. };
  415. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  416. .cmd_rcgr = 0x088c,
  417. .mnd_width = 16,
  418. .hid_width = 5,
  419. .parent_map = gcc_xo_gpll0_map,
  420. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  421. .clkr.hw.init = &(struct clk_init_data){
  422. .name = "blsp1_uart5_apps_clk_src",
  423. .parent_names = gcc_xo_gpll0,
  424. .num_parents = 2,
  425. .ops = &clk_rcg2_ops,
  426. },
  427. };
  428. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  429. .cmd_rcgr = 0x090c,
  430. .mnd_width = 16,
  431. .hid_width = 5,
  432. .parent_map = gcc_xo_gpll0_map,
  433. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  434. .clkr.hw.init = &(struct clk_init_data){
  435. .name = "blsp1_uart6_apps_clk_src",
  436. .parent_names = gcc_xo_gpll0,
  437. .num_parents = 2,
  438. .ops = &clk_rcg2_ops,
  439. },
  440. };
  441. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  442. .cmd_rcgr = 0x09a0,
  443. .hid_width = 5,
  444. .parent_map = gcc_xo_gpll0_map,
  445. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  446. .clkr.hw.init = &(struct clk_init_data){
  447. .name = "blsp2_qup1_i2c_apps_clk_src",
  448. .parent_names = gcc_xo_gpll0,
  449. .num_parents = 2,
  450. .ops = &clk_rcg2_ops,
  451. },
  452. };
  453. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  454. .cmd_rcgr = 0x098c,
  455. .mnd_width = 8,
  456. .hid_width = 5,
  457. .parent_map = gcc_xo_gpll0_map,
  458. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  459. .clkr.hw.init = &(struct clk_init_data){
  460. .name = "blsp2_qup1_spi_apps_clk_src",
  461. .parent_names = gcc_xo_gpll0,
  462. .num_parents = 2,
  463. .ops = &clk_rcg2_ops,
  464. },
  465. };
  466. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  467. .cmd_rcgr = 0x0a20,
  468. .hid_width = 5,
  469. .parent_map = gcc_xo_gpll0_map,
  470. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  471. .clkr.hw.init = &(struct clk_init_data){
  472. .name = "blsp2_qup2_i2c_apps_clk_src",
  473. .parent_names = gcc_xo_gpll0,
  474. .num_parents = 2,
  475. .ops = &clk_rcg2_ops,
  476. },
  477. };
  478. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  479. .cmd_rcgr = 0x0a0c,
  480. .mnd_width = 8,
  481. .hid_width = 5,
  482. .parent_map = gcc_xo_gpll0_map,
  483. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  484. .clkr.hw.init = &(struct clk_init_data){
  485. .name = "blsp2_qup2_spi_apps_clk_src",
  486. .parent_names = gcc_xo_gpll0,
  487. .num_parents = 2,
  488. .ops = &clk_rcg2_ops,
  489. },
  490. };
  491. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  492. .cmd_rcgr = 0x0aa0,
  493. .hid_width = 5,
  494. .parent_map = gcc_xo_gpll0_map,
  495. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  496. .clkr.hw.init = &(struct clk_init_data){
  497. .name = "blsp2_qup3_i2c_apps_clk_src",
  498. .parent_names = gcc_xo_gpll0,
  499. .num_parents = 2,
  500. .ops = &clk_rcg2_ops,
  501. },
  502. };
  503. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  504. .cmd_rcgr = 0x0a8c,
  505. .mnd_width = 8,
  506. .hid_width = 5,
  507. .parent_map = gcc_xo_gpll0_map,
  508. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  509. .clkr.hw.init = &(struct clk_init_data){
  510. .name = "blsp2_qup3_spi_apps_clk_src",
  511. .parent_names = gcc_xo_gpll0,
  512. .num_parents = 2,
  513. .ops = &clk_rcg2_ops,
  514. },
  515. };
  516. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  517. .cmd_rcgr = 0x0b20,
  518. .hid_width = 5,
  519. .parent_map = gcc_xo_gpll0_map,
  520. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  521. .clkr.hw.init = &(struct clk_init_data){
  522. .name = "blsp2_qup4_i2c_apps_clk_src",
  523. .parent_names = gcc_xo_gpll0,
  524. .num_parents = 2,
  525. .ops = &clk_rcg2_ops,
  526. },
  527. };
  528. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  529. .cmd_rcgr = 0x0b0c,
  530. .mnd_width = 8,
  531. .hid_width = 5,
  532. .parent_map = gcc_xo_gpll0_map,
  533. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  534. .clkr.hw.init = &(struct clk_init_data){
  535. .name = "blsp2_qup4_spi_apps_clk_src",
  536. .parent_names = gcc_xo_gpll0,
  537. .num_parents = 2,
  538. .ops = &clk_rcg2_ops,
  539. },
  540. };
  541. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  542. .cmd_rcgr = 0x0ba0,
  543. .hid_width = 5,
  544. .parent_map = gcc_xo_gpll0_map,
  545. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  546. .clkr.hw.init = &(struct clk_init_data){
  547. .name = "blsp2_qup5_i2c_apps_clk_src",
  548. .parent_names = gcc_xo_gpll0,
  549. .num_parents = 2,
  550. .ops = &clk_rcg2_ops,
  551. },
  552. };
  553. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  554. .cmd_rcgr = 0x0b8c,
  555. .mnd_width = 8,
  556. .hid_width = 5,
  557. .parent_map = gcc_xo_gpll0_map,
  558. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  559. .clkr.hw.init = &(struct clk_init_data){
  560. .name = "blsp2_qup5_spi_apps_clk_src",
  561. .parent_names = gcc_xo_gpll0,
  562. .num_parents = 2,
  563. .ops = &clk_rcg2_ops,
  564. },
  565. };
  566. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  567. .cmd_rcgr = 0x0c20,
  568. .hid_width = 5,
  569. .parent_map = gcc_xo_gpll0_map,
  570. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  571. .clkr.hw.init = &(struct clk_init_data){
  572. .name = "blsp2_qup6_i2c_apps_clk_src",
  573. .parent_names = gcc_xo_gpll0,
  574. .num_parents = 2,
  575. .ops = &clk_rcg2_ops,
  576. },
  577. };
  578. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  579. .cmd_rcgr = 0x0c0c,
  580. .mnd_width = 8,
  581. .hid_width = 5,
  582. .parent_map = gcc_xo_gpll0_map,
  583. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  584. .clkr.hw.init = &(struct clk_init_data){
  585. .name = "blsp2_qup6_spi_apps_clk_src",
  586. .parent_names = gcc_xo_gpll0,
  587. .num_parents = 2,
  588. .ops = &clk_rcg2_ops,
  589. },
  590. };
  591. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  592. .cmd_rcgr = 0x09cc,
  593. .mnd_width = 16,
  594. .hid_width = 5,
  595. .parent_map = gcc_xo_gpll0_map,
  596. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  597. .clkr.hw.init = &(struct clk_init_data){
  598. .name = "blsp2_uart1_apps_clk_src",
  599. .parent_names = gcc_xo_gpll0,
  600. .num_parents = 2,
  601. .ops = &clk_rcg2_ops,
  602. },
  603. };
  604. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  605. .cmd_rcgr = 0x0a4c,
  606. .mnd_width = 16,
  607. .hid_width = 5,
  608. .parent_map = gcc_xo_gpll0_map,
  609. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  610. .clkr.hw.init = &(struct clk_init_data){
  611. .name = "blsp2_uart2_apps_clk_src",
  612. .parent_names = gcc_xo_gpll0,
  613. .num_parents = 2,
  614. .ops = &clk_rcg2_ops,
  615. },
  616. };
  617. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  618. .cmd_rcgr = 0x0acc,
  619. .mnd_width = 16,
  620. .hid_width = 5,
  621. .parent_map = gcc_xo_gpll0_map,
  622. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  623. .clkr.hw.init = &(struct clk_init_data){
  624. .name = "blsp2_uart3_apps_clk_src",
  625. .parent_names = gcc_xo_gpll0,
  626. .num_parents = 2,
  627. .ops = &clk_rcg2_ops,
  628. },
  629. };
  630. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  631. .cmd_rcgr = 0x0b4c,
  632. .mnd_width = 16,
  633. .hid_width = 5,
  634. .parent_map = gcc_xo_gpll0_map,
  635. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  636. .clkr.hw.init = &(struct clk_init_data){
  637. .name = "blsp2_uart4_apps_clk_src",
  638. .parent_names = gcc_xo_gpll0,
  639. .num_parents = 2,
  640. .ops = &clk_rcg2_ops,
  641. },
  642. };
  643. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  644. .cmd_rcgr = 0x0bcc,
  645. .mnd_width = 16,
  646. .hid_width = 5,
  647. .parent_map = gcc_xo_gpll0_map,
  648. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  649. .clkr.hw.init = &(struct clk_init_data){
  650. .name = "blsp2_uart5_apps_clk_src",
  651. .parent_names = gcc_xo_gpll0,
  652. .num_parents = 2,
  653. .ops = &clk_rcg2_ops,
  654. },
  655. };
  656. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  657. .cmd_rcgr = 0x0c4c,
  658. .mnd_width = 16,
  659. .hid_width = 5,
  660. .parent_map = gcc_xo_gpll0_map,
  661. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  662. .clkr.hw.init = &(struct clk_init_data){
  663. .name = "blsp2_uart6_apps_clk_src",
  664. .parent_names = gcc_xo_gpll0,
  665. .num_parents = 2,
  666. .ops = &clk_rcg2_ops,
  667. },
  668. };
  669. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  670. F(50000000, P_GPLL0, 12, 0, 0),
  671. F(75000000, P_GPLL0, 8, 0, 0),
  672. F(100000000, P_GPLL0, 6, 0, 0),
  673. F(150000000, P_GPLL0, 4, 0, 0),
  674. { }
  675. };
  676. static struct clk_rcg2 ce1_clk_src = {
  677. .cmd_rcgr = 0x1050,
  678. .hid_width = 5,
  679. .parent_map = gcc_xo_gpll0_map,
  680. .freq_tbl = ftbl_gcc_ce1_clk,
  681. .clkr.hw.init = &(struct clk_init_data){
  682. .name = "ce1_clk_src",
  683. .parent_names = gcc_xo_gpll0,
  684. .num_parents = 2,
  685. .ops = &clk_rcg2_ops,
  686. },
  687. };
  688. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  689. F(50000000, P_GPLL0, 12, 0, 0),
  690. F(75000000, P_GPLL0, 8, 0, 0),
  691. F(100000000, P_GPLL0, 6, 0, 0),
  692. F(150000000, P_GPLL0, 4, 0, 0),
  693. { }
  694. };
  695. static struct clk_rcg2 ce2_clk_src = {
  696. .cmd_rcgr = 0x1090,
  697. .hid_width = 5,
  698. .parent_map = gcc_xo_gpll0_map,
  699. .freq_tbl = ftbl_gcc_ce2_clk,
  700. .clkr.hw.init = &(struct clk_init_data){
  701. .name = "ce2_clk_src",
  702. .parent_names = gcc_xo_gpll0,
  703. .num_parents = 2,
  704. .ops = &clk_rcg2_ops,
  705. },
  706. };
  707. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  708. F(4800000, P_XO, 4, 0, 0),
  709. F(6000000, P_GPLL0, 10, 1, 10),
  710. F(6750000, P_GPLL0, 1, 1, 89),
  711. F(8000000, P_GPLL0, 15, 1, 5),
  712. F(9600000, P_XO, 2, 0, 0),
  713. F(16000000, P_GPLL0, 1, 2, 75),
  714. F(19200000, P_XO, 1, 0, 0),
  715. F(24000000, P_GPLL0, 5, 1, 5),
  716. { }
  717. };
  718. static struct clk_rcg2 gp1_clk_src = {
  719. .cmd_rcgr = 0x1904,
  720. .mnd_width = 8,
  721. .hid_width = 5,
  722. .parent_map = gcc_xo_gpll0_map,
  723. .freq_tbl = ftbl_gcc_gp_clk,
  724. .clkr.hw.init = &(struct clk_init_data){
  725. .name = "gp1_clk_src",
  726. .parent_names = gcc_xo_gpll0,
  727. .num_parents = 2,
  728. .ops = &clk_rcg2_ops,
  729. },
  730. };
  731. static struct clk_rcg2 gp2_clk_src = {
  732. .cmd_rcgr = 0x1944,
  733. .mnd_width = 8,
  734. .hid_width = 5,
  735. .parent_map = gcc_xo_gpll0_map,
  736. .freq_tbl = ftbl_gcc_gp_clk,
  737. .clkr.hw.init = &(struct clk_init_data){
  738. .name = "gp2_clk_src",
  739. .parent_names = gcc_xo_gpll0,
  740. .num_parents = 2,
  741. .ops = &clk_rcg2_ops,
  742. },
  743. };
  744. static struct clk_rcg2 gp3_clk_src = {
  745. .cmd_rcgr = 0x1984,
  746. .mnd_width = 8,
  747. .hid_width = 5,
  748. .parent_map = gcc_xo_gpll0_map,
  749. .freq_tbl = ftbl_gcc_gp_clk,
  750. .clkr.hw.init = &(struct clk_init_data){
  751. .name = "gp3_clk_src",
  752. .parent_names = gcc_xo_gpll0,
  753. .num_parents = 2,
  754. .ops = &clk_rcg2_ops,
  755. },
  756. };
  757. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  758. F(60000000, P_GPLL0, 10, 0, 0),
  759. { }
  760. };
  761. static struct clk_rcg2 pdm2_clk_src = {
  762. .cmd_rcgr = 0x0cd0,
  763. .hid_width = 5,
  764. .parent_map = gcc_xo_gpll0_map,
  765. .freq_tbl = ftbl_gcc_pdm2_clk,
  766. .clkr.hw.init = &(struct clk_init_data){
  767. .name = "pdm2_clk_src",
  768. .parent_names = gcc_xo_gpll0,
  769. .num_parents = 2,
  770. .ops = &clk_rcg2_ops,
  771. },
  772. };
  773. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  774. F(144000, P_XO, 16, 3, 25),
  775. F(400000, P_XO, 12, 1, 4),
  776. F(20000000, P_GPLL0, 15, 1, 2),
  777. F(25000000, P_GPLL0, 12, 1, 2),
  778. F(50000000, P_GPLL0, 12, 0, 0),
  779. F(100000000, P_GPLL0, 6, 0, 0),
  780. F(200000000, P_GPLL0, 3, 0, 0),
  781. { }
  782. };
  783. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_pro[] = {
  784. F(144000, P_XO, 16, 3, 25),
  785. F(400000, P_XO, 12, 1, 4),
  786. F(20000000, P_GPLL0, 15, 1, 2),
  787. F(25000000, P_GPLL0, 12, 1, 2),
  788. F(50000000, P_GPLL0, 12, 0, 0),
  789. F(100000000, P_GPLL0, 6, 0, 0),
  790. F(192000000, P_GPLL4, 4, 0, 0),
  791. F(200000000, P_GPLL0, 3, 0, 0),
  792. F(384000000, P_GPLL4, 2, 0, 0),
  793. { }
  794. };
  795. static struct clk_init_data sdcc1_apps_clk_src_init = {
  796. .name = "sdcc1_apps_clk_src",
  797. .parent_names = gcc_xo_gpll0,
  798. .num_parents = 2,
  799. .ops = &clk_rcg2_ops,
  800. };
  801. static struct clk_rcg2 sdcc1_apps_clk_src = {
  802. .cmd_rcgr = 0x04d0,
  803. .mnd_width = 8,
  804. .hid_width = 5,
  805. .parent_map = gcc_xo_gpll0_map,
  806. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  807. .clkr.hw.init = &sdcc1_apps_clk_src_init,
  808. };
  809. static struct clk_rcg2 sdcc2_apps_clk_src = {
  810. .cmd_rcgr = 0x0510,
  811. .mnd_width = 8,
  812. .hid_width = 5,
  813. .parent_map = gcc_xo_gpll0_map,
  814. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  815. .clkr.hw.init = &(struct clk_init_data){
  816. .name = "sdcc2_apps_clk_src",
  817. .parent_names = gcc_xo_gpll0,
  818. .num_parents = 2,
  819. .ops = &clk_rcg2_ops,
  820. },
  821. };
  822. static struct clk_rcg2 sdcc3_apps_clk_src = {
  823. .cmd_rcgr = 0x0550,
  824. .mnd_width = 8,
  825. .hid_width = 5,
  826. .parent_map = gcc_xo_gpll0_map,
  827. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  828. .clkr.hw.init = &(struct clk_init_data){
  829. .name = "sdcc3_apps_clk_src",
  830. .parent_names = gcc_xo_gpll0,
  831. .num_parents = 2,
  832. .ops = &clk_rcg2_ops,
  833. },
  834. };
  835. static struct clk_rcg2 sdcc4_apps_clk_src = {
  836. .cmd_rcgr = 0x0590,
  837. .mnd_width = 8,
  838. .hid_width = 5,
  839. .parent_map = gcc_xo_gpll0_map,
  840. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  841. .clkr.hw.init = &(struct clk_init_data){
  842. .name = "sdcc4_apps_clk_src",
  843. .parent_names = gcc_xo_gpll0,
  844. .num_parents = 2,
  845. .ops = &clk_rcg2_ops,
  846. },
  847. };
  848. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  849. F(105000, P_XO, 2, 1, 91),
  850. { }
  851. };
  852. static struct clk_rcg2 tsif_ref_clk_src = {
  853. .cmd_rcgr = 0x0d90,
  854. .mnd_width = 8,
  855. .hid_width = 5,
  856. .parent_map = gcc_xo_gpll0_map,
  857. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  858. .clkr.hw.init = &(struct clk_init_data){
  859. .name = "tsif_ref_clk_src",
  860. .parent_names = gcc_xo_gpll0,
  861. .num_parents = 2,
  862. .ops = &clk_rcg2_ops,
  863. },
  864. };
  865. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  866. F(60000000, P_GPLL0, 10, 0, 0),
  867. { }
  868. };
  869. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  870. .cmd_rcgr = 0x03e8,
  871. .hid_width = 5,
  872. .parent_map = gcc_xo_gpll0_map,
  873. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  874. .clkr.hw.init = &(struct clk_init_data){
  875. .name = "usb30_mock_utmi_clk_src",
  876. .parent_names = gcc_xo_gpll0,
  877. .num_parents = 2,
  878. .ops = &clk_rcg2_ops,
  879. },
  880. };
  881. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  882. F(60000000, P_GPLL0, 10, 0, 0),
  883. F(75000000, P_GPLL0, 8, 0, 0),
  884. { }
  885. };
  886. static struct clk_rcg2 usb_hs_system_clk_src = {
  887. .cmd_rcgr = 0x0490,
  888. .hid_width = 5,
  889. .parent_map = gcc_xo_gpll0_map,
  890. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  891. .clkr.hw.init = &(struct clk_init_data){
  892. .name = "usb_hs_system_clk_src",
  893. .parent_names = gcc_xo_gpll0,
  894. .num_parents = 2,
  895. .ops = &clk_rcg2_ops,
  896. },
  897. };
  898. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  899. F(480000000, P_GPLL1, 1, 0, 0),
  900. { }
  901. };
  902. static u8 usb_hsic_clk_src_map[] = {
  903. [P_XO] = 0,
  904. [P_GPLL1] = 4,
  905. };
  906. static struct clk_rcg2 usb_hsic_clk_src = {
  907. .cmd_rcgr = 0x0440,
  908. .hid_width = 5,
  909. .parent_map = usb_hsic_clk_src_map,
  910. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  911. .clkr.hw.init = &(struct clk_init_data){
  912. .name = "usb_hsic_clk_src",
  913. .parent_names = (const char *[]){
  914. "xo",
  915. "gpll1_vote",
  916. },
  917. .num_parents = 2,
  918. .ops = &clk_rcg2_ops,
  919. },
  920. };
  921. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  922. F(9600000, P_XO, 2, 0, 0),
  923. { }
  924. };
  925. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  926. .cmd_rcgr = 0x0458,
  927. .hid_width = 5,
  928. .parent_map = gcc_xo_gpll0_map,
  929. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  930. .clkr.hw.init = &(struct clk_init_data){
  931. .name = "usb_hsic_io_cal_clk_src",
  932. .parent_names = gcc_xo_gpll0,
  933. .num_parents = 1,
  934. .ops = &clk_rcg2_ops,
  935. },
  936. };
  937. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  938. F(60000000, P_GPLL0, 10, 0, 0),
  939. F(75000000, P_GPLL0, 8, 0, 0),
  940. { }
  941. };
  942. static struct clk_rcg2 usb_hsic_system_clk_src = {
  943. .cmd_rcgr = 0x041c,
  944. .hid_width = 5,
  945. .parent_map = gcc_xo_gpll0_map,
  946. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  947. .clkr.hw.init = &(struct clk_init_data){
  948. .name = "usb_hsic_system_clk_src",
  949. .parent_names = gcc_xo_gpll0,
  950. .num_parents = 2,
  951. .ops = &clk_rcg2_ops,
  952. },
  953. };
  954. static struct clk_regmap gcc_mmss_gpll0_clk_src = {
  955. .enable_reg = 0x1484,
  956. .enable_mask = BIT(26),
  957. .hw.init = &(struct clk_init_data){
  958. .name = "mmss_gpll0_vote",
  959. .parent_names = (const char *[]){
  960. "gpll0_vote",
  961. },
  962. .num_parents = 1,
  963. .ops = &clk_branch_simple_ops,
  964. },
  965. };
  966. static struct clk_branch gcc_bam_dma_ahb_clk = {
  967. .halt_reg = 0x0d44,
  968. .halt_check = BRANCH_HALT_VOTED,
  969. .clkr = {
  970. .enable_reg = 0x1484,
  971. .enable_mask = BIT(12),
  972. .hw.init = &(struct clk_init_data){
  973. .name = "gcc_bam_dma_ahb_clk",
  974. .parent_names = (const char *[]){
  975. "periph_noc_clk_src",
  976. },
  977. .num_parents = 1,
  978. .ops = &clk_branch2_ops,
  979. },
  980. },
  981. };
  982. static struct clk_branch gcc_blsp1_ahb_clk = {
  983. .halt_reg = 0x05c4,
  984. .halt_check = BRANCH_HALT_VOTED,
  985. .clkr = {
  986. .enable_reg = 0x1484,
  987. .enable_mask = BIT(17),
  988. .hw.init = &(struct clk_init_data){
  989. .name = "gcc_blsp1_ahb_clk",
  990. .parent_names = (const char *[]){
  991. "periph_noc_clk_src",
  992. },
  993. .num_parents = 1,
  994. .ops = &clk_branch2_ops,
  995. },
  996. },
  997. };
  998. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  999. .halt_reg = 0x0648,
  1000. .clkr = {
  1001. .enable_reg = 0x0648,
  1002. .enable_mask = BIT(0),
  1003. .hw.init = &(struct clk_init_data){
  1004. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1005. .parent_names = (const char *[]){
  1006. "blsp1_qup1_i2c_apps_clk_src",
  1007. },
  1008. .num_parents = 1,
  1009. .flags = CLK_SET_RATE_PARENT,
  1010. .ops = &clk_branch2_ops,
  1011. },
  1012. },
  1013. };
  1014. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1015. .halt_reg = 0x0644,
  1016. .clkr = {
  1017. .enable_reg = 0x0644,
  1018. .enable_mask = BIT(0),
  1019. .hw.init = &(struct clk_init_data){
  1020. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1021. .parent_names = (const char *[]){
  1022. "blsp1_qup1_spi_apps_clk_src",
  1023. },
  1024. .num_parents = 1,
  1025. .flags = CLK_SET_RATE_PARENT,
  1026. .ops = &clk_branch2_ops,
  1027. },
  1028. },
  1029. };
  1030. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1031. .halt_reg = 0x06c8,
  1032. .clkr = {
  1033. .enable_reg = 0x06c8,
  1034. .enable_mask = BIT(0),
  1035. .hw.init = &(struct clk_init_data){
  1036. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1037. .parent_names = (const char *[]){
  1038. "blsp1_qup2_i2c_apps_clk_src",
  1039. },
  1040. .num_parents = 1,
  1041. .flags = CLK_SET_RATE_PARENT,
  1042. .ops = &clk_branch2_ops,
  1043. },
  1044. },
  1045. };
  1046. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1047. .halt_reg = 0x06c4,
  1048. .clkr = {
  1049. .enable_reg = 0x06c4,
  1050. .enable_mask = BIT(0),
  1051. .hw.init = &(struct clk_init_data){
  1052. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1053. .parent_names = (const char *[]){
  1054. "blsp1_qup2_spi_apps_clk_src",
  1055. },
  1056. .num_parents = 1,
  1057. .flags = CLK_SET_RATE_PARENT,
  1058. .ops = &clk_branch2_ops,
  1059. },
  1060. },
  1061. };
  1062. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1063. .halt_reg = 0x0748,
  1064. .clkr = {
  1065. .enable_reg = 0x0748,
  1066. .enable_mask = BIT(0),
  1067. .hw.init = &(struct clk_init_data){
  1068. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1069. .parent_names = (const char *[]){
  1070. "blsp1_qup3_i2c_apps_clk_src",
  1071. },
  1072. .num_parents = 1,
  1073. .flags = CLK_SET_RATE_PARENT,
  1074. .ops = &clk_branch2_ops,
  1075. },
  1076. },
  1077. };
  1078. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1079. .halt_reg = 0x0744,
  1080. .clkr = {
  1081. .enable_reg = 0x0744,
  1082. .enable_mask = BIT(0),
  1083. .hw.init = &(struct clk_init_data){
  1084. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1085. .parent_names = (const char *[]){
  1086. "blsp1_qup3_spi_apps_clk_src",
  1087. },
  1088. .num_parents = 1,
  1089. .flags = CLK_SET_RATE_PARENT,
  1090. .ops = &clk_branch2_ops,
  1091. },
  1092. },
  1093. };
  1094. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1095. .halt_reg = 0x07c8,
  1096. .clkr = {
  1097. .enable_reg = 0x07c8,
  1098. .enable_mask = BIT(0),
  1099. .hw.init = &(struct clk_init_data){
  1100. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1101. .parent_names = (const char *[]){
  1102. "blsp1_qup4_i2c_apps_clk_src",
  1103. },
  1104. .num_parents = 1,
  1105. .flags = CLK_SET_RATE_PARENT,
  1106. .ops = &clk_branch2_ops,
  1107. },
  1108. },
  1109. };
  1110. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1111. .halt_reg = 0x07c4,
  1112. .clkr = {
  1113. .enable_reg = 0x07c4,
  1114. .enable_mask = BIT(0),
  1115. .hw.init = &(struct clk_init_data){
  1116. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1117. .parent_names = (const char *[]){
  1118. "blsp1_qup4_spi_apps_clk_src",
  1119. },
  1120. .num_parents = 1,
  1121. .flags = CLK_SET_RATE_PARENT,
  1122. .ops = &clk_branch2_ops,
  1123. },
  1124. },
  1125. };
  1126. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1127. .halt_reg = 0x0848,
  1128. .clkr = {
  1129. .enable_reg = 0x0848,
  1130. .enable_mask = BIT(0),
  1131. .hw.init = &(struct clk_init_data){
  1132. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1133. .parent_names = (const char *[]){
  1134. "blsp1_qup5_i2c_apps_clk_src",
  1135. },
  1136. .num_parents = 1,
  1137. .flags = CLK_SET_RATE_PARENT,
  1138. .ops = &clk_branch2_ops,
  1139. },
  1140. },
  1141. };
  1142. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1143. .halt_reg = 0x0844,
  1144. .clkr = {
  1145. .enable_reg = 0x0844,
  1146. .enable_mask = BIT(0),
  1147. .hw.init = &(struct clk_init_data){
  1148. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1149. .parent_names = (const char *[]){
  1150. "blsp1_qup5_spi_apps_clk_src",
  1151. },
  1152. .num_parents = 1,
  1153. .flags = CLK_SET_RATE_PARENT,
  1154. .ops = &clk_branch2_ops,
  1155. },
  1156. },
  1157. };
  1158. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1159. .halt_reg = 0x08c8,
  1160. .clkr = {
  1161. .enable_reg = 0x08c8,
  1162. .enable_mask = BIT(0),
  1163. .hw.init = &(struct clk_init_data){
  1164. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1165. .parent_names = (const char *[]){
  1166. "blsp1_qup6_i2c_apps_clk_src",
  1167. },
  1168. .num_parents = 1,
  1169. .flags = CLK_SET_RATE_PARENT,
  1170. .ops = &clk_branch2_ops,
  1171. },
  1172. },
  1173. };
  1174. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1175. .halt_reg = 0x08c4,
  1176. .clkr = {
  1177. .enable_reg = 0x08c4,
  1178. .enable_mask = BIT(0),
  1179. .hw.init = &(struct clk_init_data){
  1180. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1181. .parent_names = (const char *[]){
  1182. "blsp1_qup6_spi_apps_clk_src",
  1183. },
  1184. .num_parents = 1,
  1185. .flags = CLK_SET_RATE_PARENT,
  1186. .ops = &clk_branch2_ops,
  1187. },
  1188. },
  1189. };
  1190. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1191. .halt_reg = 0x0684,
  1192. .clkr = {
  1193. .enable_reg = 0x0684,
  1194. .enable_mask = BIT(0),
  1195. .hw.init = &(struct clk_init_data){
  1196. .name = "gcc_blsp1_uart1_apps_clk",
  1197. .parent_names = (const char *[]){
  1198. "blsp1_uart1_apps_clk_src",
  1199. },
  1200. .num_parents = 1,
  1201. .flags = CLK_SET_RATE_PARENT,
  1202. .ops = &clk_branch2_ops,
  1203. },
  1204. },
  1205. };
  1206. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1207. .halt_reg = 0x0704,
  1208. .clkr = {
  1209. .enable_reg = 0x0704,
  1210. .enable_mask = BIT(0),
  1211. .hw.init = &(struct clk_init_data){
  1212. .name = "gcc_blsp1_uart2_apps_clk",
  1213. .parent_names = (const char *[]){
  1214. "blsp1_uart2_apps_clk_src",
  1215. },
  1216. .num_parents = 1,
  1217. .flags = CLK_SET_RATE_PARENT,
  1218. .ops = &clk_branch2_ops,
  1219. },
  1220. },
  1221. };
  1222. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1223. .halt_reg = 0x0784,
  1224. .clkr = {
  1225. .enable_reg = 0x0784,
  1226. .enable_mask = BIT(0),
  1227. .hw.init = &(struct clk_init_data){
  1228. .name = "gcc_blsp1_uart3_apps_clk",
  1229. .parent_names = (const char *[]){
  1230. "blsp1_uart3_apps_clk_src",
  1231. },
  1232. .num_parents = 1,
  1233. .flags = CLK_SET_RATE_PARENT,
  1234. .ops = &clk_branch2_ops,
  1235. },
  1236. },
  1237. };
  1238. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1239. .halt_reg = 0x0804,
  1240. .clkr = {
  1241. .enable_reg = 0x0804,
  1242. .enable_mask = BIT(0),
  1243. .hw.init = &(struct clk_init_data){
  1244. .name = "gcc_blsp1_uart4_apps_clk",
  1245. .parent_names = (const char *[]){
  1246. "blsp1_uart4_apps_clk_src",
  1247. },
  1248. .num_parents = 1,
  1249. .flags = CLK_SET_RATE_PARENT,
  1250. .ops = &clk_branch2_ops,
  1251. },
  1252. },
  1253. };
  1254. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1255. .halt_reg = 0x0884,
  1256. .clkr = {
  1257. .enable_reg = 0x0884,
  1258. .enable_mask = BIT(0),
  1259. .hw.init = &(struct clk_init_data){
  1260. .name = "gcc_blsp1_uart5_apps_clk",
  1261. .parent_names = (const char *[]){
  1262. "blsp1_uart5_apps_clk_src",
  1263. },
  1264. .num_parents = 1,
  1265. .flags = CLK_SET_RATE_PARENT,
  1266. .ops = &clk_branch2_ops,
  1267. },
  1268. },
  1269. };
  1270. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1271. .halt_reg = 0x0904,
  1272. .clkr = {
  1273. .enable_reg = 0x0904,
  1274. .enable_mask = BIT(0),
  1275. .hw.init = &(struct clk_init_data){
  1276. .name = "gcc_blsp1_uart6_apps_clk",
  1277. .parent_names = (const char *[]){
  1278. "blsp1_uart6_apps_clk_src",
  1279. },
  1280. .num_parents = 1,
  1281. .flags = CLK_SET_RATE_PARENT,
  1282. .ops = &clk_branch2_ops,
  1283. },
  1284. },
  1285. };
  1286. static struct clk_branch gcc_blsp2_ahb_clk = {
  1287. .halt_reg = 0x0944,
  1288. .halt_check = BRANCH_HALT_VOTED,
  1289. .clkr = {
  1290. .enable_reg = 0x1484,
  1291. .enable_mask = BIT(15),
  1292. .hw.init = &(struct clk_init_data){
  1293. .name = "gcc_blsp2_ahb_clk",
  1294. .parent_names = (const char *[]){
  1295. "periph_noc_clk_src",
  1296. },
  1297. .num_parents = 1,
  1298. .ops = &clk_branch2_ops,
  1299. },
  1300. },
  1301. };
  1302. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1303. .halt_reg = 0x0988,
  1304. .clkr = {
  1305. .enable_reg = 0x0988,
  1306. .enable_mask = BIT(0),
  1307. .hw.init = &(struct clk_init_data){
  1308. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1309. .parent_names = (const char *[]){
  1310. "blsp2_qup1_i2c_apps_clk_src",
  1311. },
  1312. .num_parents = 1,
  1313. .flags = CLK_SET_RATE_PARENT,
  1314. .ops = &clk_branch2_ops,
  1315. },
  1316. },
  1317. };
  1318. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1319. .halt_reg = 0x0984,
  1320. .clkr = {
  1321. .enable_reg = 0x0984,
  1322. .enable_mask = BIT(0),
  1323. .hw.init = &(struct clk_init_data){
  1324. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1325. .parent_names = (const char *[]){
  1326. "blsp2_qup1_spi_apps_clk_src",
  1327. },
  1328. .num_parents = 1,
  1329. .flags = CLK_SET_RATE_PARENT,
  1330. .ops = &clk_branch2_ops,
  1331. },
  1332. },
  1333. };
  1334. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1335. .halt_reg = 0x0a08,
  1336. .clkr = {
  1337. .enable_reg = 0x0a08,
  1338. .enable_mask = BIT(0),
  1339. .hw.init = &(struct clk_init_data){
  1340. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1341. .parent_names = (const char *[]){
  1342. "blsp2_qup2_i2c_apps_clk_src",
  1343. },
  1344. .num_parents = 1,
  1345. .flags = CLK_SET_RATE_PARENT,
  1346. .ops = &clk_branch2_ops,
  1347. },
  1348. },
  1349. };
  1350. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1351. .halt_reg = 0x0a04,
  1352. .clkr = {
  1353. .enable_reg = 0x0a04,
  1354. .enable_mask = BIT(0),
  1355. .hw.init = &(struct clk_init_data){
  1356. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1357. .parent_names = (const char *[]){
  1358. "blsp2_qup2_spi_apps_clk_src",
  1359. },
  1360. .num_parents = 1,
  1361. .flags = CLK_SET_RATE_PARENT,
  1362. .ops = &clk_branch2_ops,
  1363. },
  1364. },
  1365. };
  1366. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1367. .halt_reg = 0x0a88,
  1368. .clkr = {
  1369. .enable_reg = 0x0a88,
  1370. .enable_mask = BIT(0),
  1371. .hw.init = &(struct clk_init_data){
  1372. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1373. .parent_names = (const char *[]){
  1374. "blsp2_qup3_i2c_apps_clk_src",
  1375. },
  1376. .num_parents = 1,
  1377. .flags = CLK_SET_RATE_PARENT,
  1378. .ops = &clk_branch2_ops,
  1379. },
  1380. },
  1381. };
  1382. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1383. .halt_reg = 0x0a84,
  1384. .clkr = {
  1385. .enable_reg = 0x0a84,
  1386. .enable_mask = BIT(0),
  1387. .hw.init = &(struct clk_init_data){
  1388. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1389. .parent_names = (const char *[]){
  1390. "blsp2_qup3_spi_apps_clk_src",
  1391. },
  1392. .num_parents = 1,
  1393. .flags = CLK_SET_RATE_PARENT,
  1394. .ops = &clk_branch2_ops,
  1395. },
  1396. },
  1397. };
  1398. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1399. .halt_reg = 0x0b08,
  1400. .clkr = {
  1401. .enable_reg = 0x0b08,
  1402. .enable_mask = BIT(0),
  1403. .hw.init = &(struct clk_init_data){
  1404. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1405. .parent_names = (const char *[]){
  1406. "blsp2_qup4_i2c_apps_clk_src",
  1407. },
  1408. .num_parents = 1,
  1409. .flags = CLK_SET_RATE_PARENT,
  1410. .ops = &clk_branch2_ops,
  1411. },
  1412. },
  1413. };
  1414. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1415. .halt_reg = 0x0b04,
  1416. .clkr = {
  1417. .enable_reg = 0x0b04,
  1418. .enable_mask = BIT(0),
  1419. .hw.init = &(struct clk_init_data){
  1420. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1421. .parent_names = (const char *[]){
  1422. "blsp2_qup4_spi_apps_clk_src",
  1423. },
  1424. .num_parents = 1,
  1425. .flags = CLK_SET_RATE_PARENT,
  1426. .ops = &clk_branch2_ops,
  1427. },
  1428. },
  1429. };
  1430. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1431. .halt_reg = 0x0b88,
  1432. .clkr = {
  1433. .enable_reg = 0x0b88,
  1434. .enable_mask = BIT(0),
  1435. .hw.init = &(struct clk_init_data){
  1436. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1437. .parent_names = (const char *[]){
  1438. "blsp2_qup5_i2c_apps_clk_src",
  1439. },
  1440. .num_parents = 1,
  1441. .flags = CLK_SET_RATE_PARENT,
  1442. .ops = &clk_branch2_ops,
  1443. },
  1444. },
  1445. };
  1446. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1447. .halt_reg = 0x0b84,
  1448. .clkr = {
  1449. .enable_reg = 0x0b84,
  1450. .enable_mask = BIT(0),
  1451. .hw.init = &(struct clk_init_data){
  1452. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1453. .parent_names = (const char *[]){
  1454. "blsp2_qup5_spi_apps_clk_src",
  1455. },
  1456. .num_parents = 1,
  1457. .flags = CLK_SET_RATE_PARENT,
  1458. .ops = &clk_branch2_ops,
  1459. },
  1460. },
  1461. };
  1462. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1463. .halt_reg = 0x0c08,
  1464. .clkr = {
  1465. .enable_reg = 0x0c08,
  1466. .enable_mask = BIT(0),
  1467. .hw.init = &(struct clk_init_data){
  1468. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1469. .parent_names = (const char *[]){
  1470. "blsp2_qup6_i2c_apps_clk_src",
  1471. },
  1472. .num_parents = 1,
  1473. .flags = CLK_SET_RATE_PARENT,
  1474. .ops = &clk_branch2_ops,
  1475. },
  1476. },
  1477. };
  1478. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1479. .halt_reg = 0x0c04,
  1480. .clkr = {
  1481. .enable_reg = 0x0c04,
  1482. .enable_mask = BIT(0),
  1483. .hw.init = &(struct clk_init_data){
  1484. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1485. .parent_names = (const char *[]){
  1486. "blsp2_qup6_spi_apps_clk_src",
  1487. },
  1488. .num_parents = 1,
  1489. .flags = CLK_SET_RATE_PARENT,
  1490. .ops = &clk_branch2_ops,
  1491. },
  1492. },
  1493. };
  1494. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1495. .halt_reg = 0x09c4,
  1496. .clkr = {
  1497. .enable_reg = 0x09c4,
  1498. .enable_mask = BIT(0),
  1499. .hw.init = &(struct clk_init_data){
  1500. .name = "gcc_blsp2_uart1_apps_clk",
  1501. .parent_names = (const char *[]){
  1502. "blsp2_uart1_apps_clk_src",
  1503. },
  1504. .num_parents = 1,
  1505. .flags = CLK_SET_RATE_PARENT,
  1506. .ops = &clk_branch2_ops,
  1507. },
  1508. },
  1509. };
  1510. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1511. .halt_reg = 0x0a44,
  1512. .clkr = {
  1513. .enable_reg = 0x0a44,
  1514. .enable_mask = BIT(0),
  1515. .hw.init = &(struct clk_init_data){
  1516. .name = "gcc_blsp2_uart2_apps_clk",
  1517. .parent_names = (const char *[]){
  1518. "blsp2_uart2_apps_clk_src",
  1519. },
  1520. .num_parents = 1,
  1521. .flags = CLK_SET_RATE_PARENT,
  1522. .ops = &clk_branch2_ops,
  1523. },
  1524. },
  1525. };
  1526. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1527. .halt_reg = 0x0ac4,
  1528. .clkr = {
  1529. .enable_reg = 0x0ac4,
  1530. .enable_mask = BIT(0),
  1531. .hw.init = &(struct clk_init_data){
  1532. .name = "gcc_blsp2_uart3_apps_clk",
  1533. .parent_names = (const char *[]){
  1534. "blsp2_uart3_apps_clk_src",
  1535. },
  1536. .num_parents = 1,
  1537. .flags = CLK_SET_RATE_PARENT,
  1538. .ops = &clk_branch2_ops,
  1539. },
  1540. },
  1541. };
  1542. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1543. .halt_reg = 0x0b44,
  1544. .clkr = {
  1545. .enable_reg = 0x0b44,
  1546. .enable_mask = BIT(0),
  1547. .hw.init = &(struct clk_init_data){
  1548. .name = "gcc_blsp2_uart4_apps_clk",
  1549. .parent_names = (const char *[]){
  1550. "blsp2_uart4_apps_clk_src",
  1551. },
  1552. .num_parents = 1,
  1553. .flags = CLK_SET_RATE_PARENT,
  1554. .ops = &clk_branch2_ops,
  1555. },
  1556. },
  1557. };
  1558. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1559. .halt_reg = 0x0bc4,
  1560. .clkr = {
  1561. .enable_reg = 0x0bc4,
  1562. .enable_mask = BIT(0),
  1563. .hw.init = &(struct clk_init_data){
  1564. .name = "gcc_blsp2_uart5_apps_clk",
  1565. .parent_names = (const char *[]){
  1566. "blsp2_uart5_apps_clk_src",
  1567. },
  1568. .num_parents = 1,
  1569. .flags = CLK_SET_RATE_PARENT,
  1570. .ops = &clk_branch2_ops,
  1571. },
  1572. },
  1573. };
  1574. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1575. .halt_reg = 0x0c44,
  1576. .clkr = {
  1577. .enable_reg = 0x0c44,
  1578. .enable_mask = BIT(0),
  1579. .hw.init = &(struct clk_init_data){
  1580. .name = "gcc_blsp2_uart6_apps_clk",
  1581. .parent_names = (const char *[]){
  1582. "blsp2_uart6_apps_clk_src",
  1583. },
  1584. .num_parents = 1,
  1585. .flags = CLK_SET_RATE_PARENT,
  1586. .ops = &clk_branch2_ops,
  1587. },
  1588. },
  1589. };
  1590. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1591. .halt_reg = 0x0e04,
  1592. .halt_check = BRANCH_HALT_VOTED,
  1593. .clkr = {
  1594. .enable_reg = 0x1484,
  1595. .enable_mask = BIT(10),
  1596. .hw.init = &(struct clk_init_data){
  1597. .name = "gcc_boot_rom_ahb_clk",
  1598. .parent_names = (const char *[]){
  1599. "config_noc_clk_src",
  1600. },
  1601. .num_parents = 1,
  1602. .ops = &clk_branch2_ops,
  1603. },
  1604. },
  1605. };
  1606. static struct clk_branch gcc_ce1_ahb_clk = {
  1607. .halt_reg = 0x104c,
  1608. .halt_check = BRANCH_HALT_VOTED,
  1609. .clkr = {
  1610. .enable_reg = 0x1484,
  1611. .enable_mask = BIT(3),
  1612. .hw.init = &(struct clk_init_data){
  1613. .name = "gcc_ce1_ahb_clk",
  1614. .parent_names = (const char *[]){
  1615. "config_noc_clk_src",
  1616. },
  1617. .num_parents = 1,
  1618. .ops = &clk_branch2_ops,
  1619. },
  1620. },
  1621. };
  1622. static struct clk_branch gcc_ce1_axi_clk = {
  1623. .halt_reg = 0x1048,
  1624. .halt_check = BRANCH_HALT_VOTED,
  1625. .clkr = {
  1626. .enable_reg = 0x1484,
  1627. .enable_mask = BIT(4),
  1628. .hw.init = &(struct clk_init_data){
  1629. .name = "gcc_ce1_axi_clk",
  1630. .parent_names = (const char *[]){
  1631. "system_noc_clk_src",
  1632. },
  1633. .num_parents = 1,
  1634. .ops = &clk_branch2_ops,
  1635. },
  1636. },
  1637. };
  1638. static struct clk_branch gcc_ce1_clk = {
  1639. .halt_reg = 0x1050,
  1640. .halt_check = BRANCH_HALT_VOTED,
  1641. .clkr = {
  1642. .enable_reg = 0x1484,
  1643. .enable_mask = BIT(5),
  1644. .hw.init = &(struct clk_init_data){
  1645. .name = "gcc_ce1_clk",
  1646. .parent_names = (const char *[]){
  1647. "ce1_clk_src",
  1648. },
  1649. .num_parents = 1,
  1650. .ops = &clk_branch2_ops,
  1651. },
  1652. },
  1653. };
  1654. static struct clk_branch gcc_ce2_ahb_clk = {
  1655. .halt_reg = 0x108c,
  1656. .halt_check = BRANCH_HALT_VOTED,
  1657. .clkr = {
  1658. .enable_reg = 0x1484,
  1659. .enable_mask = BIT(0),
  1660. .hw.init = &(struct clk_init_data){
  1661. .name = "gcc_ce2_ahb_clk",
  1662. .parent_names = (const char *[]){
  1663. "config_noc_clk_src",
  1664. },
  1665. .num_parents = 1,
  1666. .ops = &clk_branch2_ops,
  1667. },
  1668. },
  1669. };
  1670. static struct clk_branch gcc_ce2_axi_clk = {
  1671. .halt_reg = 0x1088,
  1672. .halt_check = BRANCH_HALT_VOTED,
  1673. .clkr = {
  1674. .enable_reg = 0x1484,
  1675. .enable_mask = BIT(1),
  1676. .hw.init = &(struct clk_init_data){
  1677. .name = "gcc_ce2_axi_clk",
  1678. .parent_names = (const char *[]){
  1679. "system_noc_clk_src",
  1680. },
  1681. .num_parents = 1,
  1682. .ops = &clk_branch2_ops,
  1683. },
  1684. },
  1685. };
  1686. static struct clk_branch gcc_ce2_clk = {
  1687. .halt_reg = 0x1090,
  1688. .halt_check = BRANCH_HALT_VOTED,
  1689. .clkr = {
  1690. .enable_reg = 0x1484,
  1691. .enable_mask = BIT(2),
  1692. .hw.init = &(struct clk_init_data){
  1693. .name = "gcc_ce2_clk",
  1694. .parent_names = (const char *[]){
  1695. "ce2_clk_src",
  1696. },
  1697. .num_parents = 1,
  1698. .flags = CLK_SET_RATE_PARENT,
  1699. .ops = &clk_branch2_ops,
  1700. },
  1701. },
  1702. };
  1703. static struct clk_branch gcc_gp1_clk = {
  1704. .halt_reg = 0x1900,
  1705. .clkr = {
  1706. .enable_reg = 0x1900,
  1707. .enable_mask = BIT(0),
  1708. .hw.init = &(struct clk_init_data){
  1709. .name = "gcc_gp1_clk",
  1710. .parent_names = (const char *[]){
  1711. "gp1_clk_src",
  1712. },
  1713. .num_parents = 1,
  1714. .flags = CLK_SET_RATE_PARENT,
  1715. .ops = &clk_branch2_ops,
  1716. },
  1717. },
  1718. };
  1719. static struct clk_branch gcc_gp2_clk = {
  1720. .halt_reg = 0x1940,
  1721. .clkr = {
  1722. .enable_reg = 0x1940,
  1723. .enable_mask = BIT(0),
  1724. .hw.init = &(struct clk_init_data){
  1725. .name = "gcc_gp2_clk",
  1726. .parent_names = (const char *[]){
  1727. "gp2_clk_src",
  1728. },
  1729. .num_parents = 1,
  1730. .flags = CLK_SET_RATE_PARENT,
  1731. .ops = &clk_branch2_ops,
  1732. },
  1733. },
  1734. };
  1735. static struct clk_branch gcc_gp3_clk = {
  1736. .halt_reg = 0x1980,
  1737. .clkr = {
  1738. .enable_reg = 0x1980,
  1739. .enable_mask = BIT(0),
  1740. .hw.init = &(struct clk_init_data){
  1741. .name = "gcc_gp3_clk",
  1742. .parent_names = (const char *[]){
  1743. "gp3_clk_src",
  1744. },
  1745. .num_parents = 1,
  1746. .flags = CLK_SET_RATE_PARENT,
  1747. .ops = &clk_branch2_ops,
  1748. },
  1749. },
  1750. };
  1751. static struct clk_branch gcc_lpass_q6_axi_clk = {
  1752. .halt_reg = 0x11c0,
  1753. .clkr = {
  1754. .enable_reg = 0x11c0,
  1755. .enable_mask = BIT(0),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "gcc_lpass_q6_axi_clk",
  1758. .parent_names = (const char *[]){
  1759. "system_noc_clk_src",
  1760. },
  1761. .num_parents = 1,
  1762. .ops = &clk_branch2_ops,
  1763. },
  1764. },
  1765. };
  1766. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1767. .halt_reg = 0x024c,
  1768. .clkr = {
  1769. .enable_reg = 0x024c,
  1770. .enable_mask = BIT(0),
  1771. .hw.init = &(struct clk_init_data){
  1772. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1773. .parent_names = (const char *[]){
  1774. "config_noc_clk_src",
  1775. },
  1776. .num_parents = 1,
  1777. .ops = &clk_branch2_ops,
  1778. .flags = CLK_IGNORE_UNUSED,
  1779. },
  1780. },
  1781. };
  1782. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  1783. .halt_reg = 0x0248,
  1784. .clkr = {
  1785. .enable_reg = 0x0248,
  1786. .enable_mask = BIT(0),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  1789. .parent_names = (const char *[]){
  1790. "config_noc_clk_src",
  1791. },
  1792. .num_parents = 1,
  1793. .ops = &clk_branch2_ops,
  1794. },
  1795. },
  1796. };
  1797. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1798. .halt_reg = 0x0280,
  1799. .clkr = {
  1800. .enable_reg = 0x0280,
  1801. .enable_mask = BIT(0),
  1802. .hw.init = &(struct clk_init_data){
  1803. .name = "gcc_mss_cfg_ahb_clk",
  1804. .parent_names = (const char *[]){
  1805. "config_noc_clk_src",
  1806. },
  1807. .num_parents = 1,
  1808. .ops = &clk_branch2_ops,
  1809. },
  1810. },
  1811. };
  1812. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  1813. .halt_reg = 0x0284,
  1814. .clkr = {
  1815. .enable_reg = 0x0284,
  1816. .enable_mask = BIT(0),
  1817. .hw.init = &(struct clk_init_data){
  1818. .name = "gcc_mss_q6_bimc_axi_clk",
  1819. .flags = CLK_IS_ROOT,
  1820. .ops = &clk_branch2_ops,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_branch gcc_pdm2_clk = {
  1825. .halt_reg = 0x0ccc,
  1826. .clkr = {
  1827. .enable_reg = 0x0ccc,
  1828. .enable_mask = BIT(0),
  1829. .hw.init = &(struct clk_init_data){
  1830. .name = "gcc_pdm2_clk",
  1831. .parent_names = (const char *[]){
  1832. "pdm2_clk_src",
  1833. },
  1834. .num_parents = 1,
  1835. .flags = CLK_SET_RATE_PARENT,
  1836. .ops = &clk_branch2_ops,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_branch gcc_pdm_ahb_clk = {
  1841. .halt_reg = 0x0cc4,
  1842. .clkr = {
  1843. .enable_reg = 0x0cc4,
  1844. .enable_mask = BIT(0),
  1845. .hw.init = &(struct clk_init_data){
  1846. .name = "gcc_pdm_ahb_clk",
  1847. .parent_names = (const char *[]){
  1848. "periph_noc_clk_src",
  1849. },
  1850. .num_parents = 1,
  1851. .ops = &clk_branch2_ops,
  1852. },
  1853. },
  1854. };
  1855. static struct clk_branch gcc_prng_ahb_clk = {
  1856. .halt_reg = 0x0d04,
  1857. .halt_check = BRANCH_HALT_VOTED,
  1858. .clkr = {
  1859. .enable_reg = 0x1484,
  1860. .enable_mask = BIT(13),
  1861. .hw.init = &(struct clk_init_data){
  1862. .name = "gcc_prng_ahb_clk",
  1863. .parent_names = (const char *[]){
  1864. "periph_noc_clk_src",
  1865. },
  1866. .num_parents = 1,
  1867. .ops = &clk_branch2_ops,
  1868. },
  1869. },
  1870. };
  1871. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1872. .halt_reg = 0x04c8,
  1873. .clkr = {
  1874. .enable_reg = 0x04c8,
  1875. .enable_mask = BIT(0),
  1876. .hw.init = &(struct clk_init_data){
  1877. .name = "gcc_sdcc1_ahb_clk",
  1878. .parent_names = (const char *[]){
  1879. "periph_noc_clk_src",
  1880. },
  1881. .num_parents = 1,
  1882. .ops = &clk_branch2_ops,
  1883. },
  1884. },
  1885. };
  1886. static struct clk_branch gcc_sdcc1_apps_clk = {
  1887. .halt_reg = 0x04c4,
  1888. .clkr = {
  1889. .enable_reg = 0x04c4,
  1890. .enable_mask = BIT(0),
  1891. .hw.init = &(struct clk_init_data){
  1892. .name = "gcc_sdcc1_apps_clk",
  1893. .parent_names = (const char *[]){
  1894. "sdcc1_apps_clk_src",
  1895. },
  1896. .num_parents = 1,
  1897. .flags = CLK_SET_RATE_PARENT,
  1898. .ops = &clk_branch2_ops,
  1899. },
  1900. },
  1901. };
  1902. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  1903. .halt_reg = 0x04e8,
  1904. .clkr = {
  1905. .enable_reg = 0x04e8,
  1906. .enable_mask = BIT(0),
  1907. .hw.init = &(struct clk_init_data){
  1908. .name = "gcc_sdcc1_cdccal_ff_clk",
  1909. .parent_names = (const char *[]){
  1910. "xo"
  1911. },
  1912. .num_parents = 1,
  1913. .ops = &clk_branch2_ops,
  1914. },
  1915. },
  1916. };
  1917. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  1918. .halt_reg = 0x04e4,
  1919. .clkr = {
  1920. .enable_reg = 0x04e4,
  1921. .enable_mask = BIT(0),
  1922. .hw.init = &(struct clk_init_data){
  1923. .name = "gcc_sdcc1_cdccal_sleep_clk",
  1924. .parent_names = (const char *[]){
  1925. "sleep_clk_src"
  1926. },
  1927. .num_parents = 1,
  1928. .ops = &clk_branch2_ops,
  1929. },
  1930. },
  1931. };
  1932. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1933. .halt_reg = 0x0508,
  1934. .clkr = {
  1935. .enable_reg = 0x0508,
  1936. .enable_mask = BIT(0),
  1937. .hw.init = &(struct clk_init_data){
  1938. .name = "gcc_sdcc2_ahb_clk",
  1939. .parent_names = (const char *[]){
  1940. "periph_noc_clk_src",
  1941. },
  1942. .num_parents = 1,
  1943. .ops = &clk_branch2_ops,
  1944. },
  1945. },
  1946. };
  1947. static struct clk_branch gcc_sdcc2_apps_clk = {
  1948. .halt_reg = 0x0504,
  1949. .clkr = {
  1950. .enable_reg = 0x0504,
  1951. .enable_mask = BIT(0),
  1952. .hw.init = &(struct clk_init_data){
  1953. .name = "gcc_sdcc2_apps_clk",
  1954. .parent_names = (const char *[]){
  1955. "sdcc2_apps_clk_src",
  1956. },
  1957. .num_parents = 1,
  1958. .flags = CLK_SET_RATE_PARENT,
  1959. .ops = &clk_branch2_ops,
  1960. },
  1961. },
  1962. };
  1963. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1964. .halt_reg = 0x0548,
  1965. .clkr = {
  1966. .enable_reg = 0x0548,
  1967. .enable_mask = BIT(0),
  1968. .hw.init = &(struct clk_init_data){
  1969. .name = "gcc_sdcc3_ahb_clk",
  1970. .parent_names = (const char *[]){
  1971. "periph_noc_clk_src",
  1972. },
  1973. .num_parents = 1,
  1974. .ops = &clk_branch2_ops,
  1975. },
  1976. },
  1977. };
  1978. static struct clk_branch gcc_sdcc3_apps_clk = {
  1979. .halt_reg = 0x0544,
  1980. .clkr = {
  1981. .enable_reg = 0x0544,
  1982. .enable_mask = BIT(0),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_sdcc3_apps_clk",
  1985. .parent_names = (const char *[]){
  1986. "sdcc3_apps_clk_src",
  1987. },
  1988. .num_parents = 1,
  1989. .flags = CLK_SET_RATE_PARENT,
  1990. .ops = &clk_branch2_ops,
  1991. },
  1992. },
  1993. };
  1994. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1995. .halt_reg = 0x0588,
  1996. .clkr = {
  1997. .enable_reg = 0x0588,
  1998. .enable_mask = BIT(0),
  1999. .hw.init = &(struct clk_init_data){
  2000. .name = "gcc_sdcc4_ahb_clk",
  2001. .parent_names = (const char *[]){
  2002. "periph_noc_clk_src",
  2003. },
  2004. .num_parents = 1,
  2005. .ops = &clk_branch2_ops,
  2006. },
  2007. },
  2008. };
  2009. static struct clk_branch gcc_sdcc4_apps_clk = {
  2010. .halt_reg = 0x0584,
  2011. .clkr = {
  2012. .enable_reg = 0x0584,
  2013. .enable_mask = BIT(0),
  2014. .hw.init = &(struct clk_init_data){
  2015. .name = "gcc_sdcc4_apps_clk",
  2016. .parent_names = (const char *[]){
  2017. "sdcc4_apps_clk_src",
  2018. },
  2019. .num_parents = 1,
  2020. .flags = CLK_SET_RATE_PARENT,
  2021. .ops = &clk_branch2_ops,
  2022. },
  2023. },
  2024. };
  2025. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2026. .halt_reg = 0x0108,
  2027. .clkr = {
  2028. .enable_reg = 0x0108,
  2029. .enable_mask = BIT(0),
  2030. .hw.init = &(struct clk_init_data){
  2031. .name = "gcc_sys_noc_usb3_axi_clk",
  2032. .parent_names = (const char *[]){
  2033. "usb30_master_clk_src",
  2034. },
  2035. .num_parents = 1,
  2036. .flags = CLK_SET_RATE_PARENT,
  2037. .ops = &clk_branch2_ops,
  2038. },
  2039. },
  2040. };
  2041. static struct clk_branch gcc_tsif_ahb_clk = {
  2042. .halt_reg = 0x0d84,
  2043. .clkr = {
  2044. .enable_reg = 0x0d84,
  2045. .enable_mask = BIT(0),
  2046. .hw.init = &(struct clk_init_data){
  2047. .name = "gcc_tsif_ahb_clk",
  2048. .parent_names = (const char *[]){
  2049. "periph_noc_clk_src",
  2050. },
  2051. .num_parents = 1,
  2052. .ops = &clk_branch2_ops,
  2053. },
  2054. },
  2055. };
  2056. static struct clk_branch gcc_tsif_ref_clk = {
  2057. .halt_reg = 0x0d88,
  2058. .clkr = {
  2059. .enable_reg = 0x0d88,
  2060. .enable_mask = BIT(0),
  2061. .hw.init = &(struct clk_init_data){
  2062. .name = "gcc_tsif_ref_clk",
  2063. .parent_names = (const char *[]){
  2064. "tsif_ref_clk_src",
  2065. },
  2066. .num_parents = 1,
  2067. .flags = CLK_SET_RATE_PARENT,
  2068. .ops = &clk_branch2_ops,
  2069. },
  2070. },
  2071. };
  2072. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2073. .halt_reg = 0x04ac,
  2074. .clkr = {
  2075. .enable_reg = 0x04ac,
  2076. .enable_mask = BIT(0),
  2077. .hw.init = &(struct clk_init_data){
  2078. .name = "gcc_usb2a_phy_sleep_clk",
  2079. .parent_names = (const char *[]){
  2080. "sleep_clk_src",
  2081. },
  2082. .num_parents = 1,
  2083. .ops = &clk_branch2_ops,
  2084. },
  2085. },
  2086. };
  2087. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2088. .halt_reg = 0x04b4,
  2089. .clkr = {
  2090. .enable_reg = 0x04b4,
  2091. .enable_mask = BIT(0),
  2092. .hw.init = &(struct clk_init_data){
  2093. .name = "gcc_usb2b_phy_sleep_clk",
  2094. .parent_names = (const char *[]){
  2095. "sleep_clk_src",
  2096. },
  2097. .num_parents = 1,
  2098. .ops = &clk_branch2_ops,
  2099. },
  2100. },
  2101. };
  2102. static struct clk_branch gcc_usb30_master_clk = {
  2103. .halt_reg = 0x03c8,
  2104. .clkr = {
  2105. .enable_reg = 0x03c8,
  2106. .enable_mask = BIT(0),
  2107. .hw.init = &(struct clk_init_data){
  2108. .name = "gcc_usb30_master_clk",
  2109. .parent_names = (const char *[]){
  2110. "usb30_master_clk_src",
  2111. },
  2112. .num_parents = 1,
  2113. .flags = CLK_SET_RATE_PARENT,
  2114. .ops = &clk_branch2_ops,
  2115. },
  2116. },
  2117. };
  2118. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2119. .halt_reg = 0x03d0,
  2120. .clkr = {
  2121. .enable_reg = 0x03d0,
  2122. .enable_mask = BIT(0),
  2123. .hw.init = &(struct clk_init_data){
  2124. .name = "gcc_usb30_mock_utmi_clk",
  2125. .parent_names = (const char *[]){
  2126. "usb30_mock_utmi_clk_src",
  2127. },
  2128. .num_parents = 1,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. .ops = &clk_branch2_ops,
  2131. },
  2132. },
  2133. };
  2134. static struct clk_branch gcc_usb30_sleep_clk = {
  2135. .halt_reg = 0x03cc,
  2136. .clkr = {
  2137. .enable_reg = 0x03cc,
  2138. .enable_mask = BIT(0),
  2139. .hw.init = &(struct clk_init_data){
  2140. .name = "gcc_usb30_sleep_clk",
  2141. .parent_names = (const char *[]){
  2142. "sleep_clk_src",
  2143. },
  2144. .num_parents = 1,
  2145. .ops = &clk_branch2_ops,
  2146. },
  2147. },
  2148. };
  2149. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2150. .halt_reg = 0x0488,
  2151. .clkr = {
  2152. .enable_reg = 0x0488,
  2153. .enable_mask = BIT(0),
  2154. .hw.init = &(struct clk_init_data){
  2155. .name = "gcc_usb_hs_ahb_clk",
  2156. .parent_names = (const char *[]){
  2157. "periph_noc_clk_src",
  2158. },
  2159. .num_parents = 1,
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_usb_hs_system_clk = {
  2165. .halt_reg = 0x0484,
  2166. .clkr = {
  2167. .enable_reg = 0x0484,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "gcc_usb_hs_system_clk",
  2171. .parent_names = (const char *[]){
  2172. "usb_hs_system_clk_src",
  2173. },
  2174. .num_parents = 1,
  2175. .flags = CLK_SET_RATE_PARENT,
  2176. .ops = &clk_branch2_ops,
  2177. },
  2178. },
  2179. };
  2180. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2181. .halt_reg = 0x0408,
  2182. .clkr = {
  2183. .enable_reg = 0x0408,
  2184. .enable_mask = BIT(0),
  2185. .hw.init = &(struct clk_init_data){
  2186. .name = "gcc_usb_hsic_ahb_clk",
  2187. .parent_names = (const char *[]){
  2188. "periph_noc_clk_src",
  2189. },
  2190. .num_parents = 1,
  2191. .ops = &clk_branch2_ops,
  2192. },
  2193. },
  2194. };
  2195. static struct clk_branch gcc_usb_hsic_clk = {
  2196. .halt_reg = 0x0410,
  2197. .clkr = {
  2198. .enable_reg = 0x0410,
  2199. .enable_mask = BIT(0),
  2200. .hw.init = &(struct clk_init_data){
  2201. .name = "gcc_usb_hsic_clk",
  2202. .parent_names = (const char *[]){
  2203. "usb_hsic_clk_src",
  2204. },
  2205. .num_parents = 1,
  2206. .flags = CLK_SET_RATE_PARENT,
  2207. .ops = &clk_branch2_ops,
  2208. },
  2209. },
  2210. };
  2211. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2212. .halt_reg = 0x0414,
  2213. .clkr = {
  2214. .enable_reg = 0x0414,
  2215. .enable_mask = BIT(0),
  2216. .hw.init = &(struct clk_init_data){
  2217. .name = "gcc_usb_hsic_io_cal_clk",
  2218. .parent_names = (const char *[]){
  2219. "usb_hsic_io_cal_clk_src",
  2220. },
  2221. .num_parents = 1,
  2222. .flags = CLK_SET_RATE_PARENT,
  2223. .ops = &clk_branch2_ops,
  2224. },
  2225. },
  2226. };
  2227. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  2228. .halt_reg = 0x0418,
  2229. .clkr = {
  2230. .enable_reg = 0x0418,
  2231. .enable_mask = BIT(0),
  2232. .hw.init = &(struct clk_init_data){
  2233. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  2234. .parent_names = (const char *[]){
  2235. "sleep_clk_src",
  2236. },
  2237. .num_parents = 1,
  2238. .ops = &clk_branch2_ops,
  2239. },
  2240. },
  2241. };
  2242. static struct clk_branch gcc_usb_hsic_system_clk = {
  2243. .halt_reg = 0x040c,
  2244. .clkr = {
  2245. .enable_reg = 0x040c,
  2246. .enable_mask = BIT(0),
  2247. .hw.init = &(struct clk_init_data){
  2248. .name = "gcc_usb_hsic_system_clk",
  2249. .parent_names = (const char *[]){
  2250. "usb_hsic_system_clk_src",
  2251. },
  2252. .num_parents = 1,
  2253. .flags = CLK_SET_RATE_PARENT,
  2254. .ops = &clk_branch2_ops,
  2255. },
  2256. },
  2257. };
  2258. static struct clk_regmap *gcc_msm8974_clocks[] = {
  2259. [GPLL0] = &gpll0.clkr,
  2260. [GPLL0_VOTE] = &gpll0_vote,
  2261. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2262. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2263. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2264. [GPLL1] = &gpll1.clkr,
  2265. [GPLL1_VOTE] = &gpll1_vote,
  2266. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2267. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2268. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2269. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2270. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2271. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2272. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2273. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2274. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2275. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2276. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2277. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2278. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2279. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2280. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2281. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2282. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2283. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2284. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2285. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2286. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2287. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2288. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2289. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2290. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2291. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2292. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2293. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2294. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2295. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2296. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2297. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2298. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2299. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2300. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2301. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2302. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2303. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  2304. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  2305. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2306. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2307. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2308. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2309. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2310. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2311. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2312. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2313. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2314. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2315. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2316. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  2317. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  2318. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  2319. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  2320. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2321. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2322. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2323. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2324. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2325. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2326. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2327. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2328. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2329. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2330. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2331. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2332. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2333. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2334. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2335. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2336. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2337. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2338. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2339. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2340. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2341. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2342. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2343. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2344. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2345. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2346. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2347. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2348. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2349. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2350. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2351. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2352. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2353. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2354. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2355. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  2356. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  2357. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  2358. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2359. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  2360. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  2361. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  2362. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  2363. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  2364. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  2365. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2366. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2367. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2368. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  2369. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2370. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  2371. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2372. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2373. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2374. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2375. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2376. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2377. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2378. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2379. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2380. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2381. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2382. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2383. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2384. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2385. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  2386. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2387. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2388. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  2389. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2390. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2391. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2392. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2393. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2394. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  2395. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  2396. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  2397. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  2398. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  2399. [GCC_MMSS_GPLL0_CLK_SRC] = &gcc_mmss_gpll0_clk_src,
  2400. [GPLL4] = NULL,
  2401. [GPLL4_VOTE] = NULL,
  2402. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = NULL,
  2403. [GCC_SDCC1_CDCCAL_FF_CLK] = NULL,
  2404. };
  2405. static const struct qcom_reset_map gcc_msm8974_resets[] = {
  2406. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  2407. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  2408. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  2409. [GCC_IMEM_BCR] = { 0x0200 },
  2410. [GCC_MMSS_BCR] = { 0x0240 },
  2411. [GCC_QDSS_BCR] = { 0x0300 },
  2412. [GCC_USB_30_BCR] = { 0x03c0 },
  2413. [GCC_USB3_PHY_BCR] = { 0x03fc },
  2414. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  2415. [GCC_USB_HS_BCR] = { 0x0480 },
  2416. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  2417. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  2418. [GCC_SDCC1_BCR] = { 0x04c0 },
  2419. [GCC_SDCC2_BCR] = { 0x0500 },
  2420. [GCC_SDCC3_BCR] = { 0x0540 },
  2421. [GCC_SDCC4_BCR] = { 0x0580 },
  2422. [GCC_BLSP1_BCR] = { 0x05c0 },
  2423. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  2424. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  2425. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  2426. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  2427. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  2428. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  2429. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  2430. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  2431. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  2432. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  2433. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  2434. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  2435. [GCC_BLSP2_BCR] = { 0x0940 },
  2436. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  2437. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  2438. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  2439. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  2440. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  2441. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  2442. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  2443. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  2444. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  2445. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  2446. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  2447. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  2448. [GCC_PDM_BCR] = { 0x0cc0 },
  2449. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  2450. [GCC_TSIF_BCR] = { 0x0d80 },
  2451. [GCC_TCSR_BCR] = { 0x0dc0 },
  2452. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  2453. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  2454. [GCC_TLMM_BCR] = { 0x0e80 },
  2455. [GCC_MPM_BCR] = { 0x0ec0 },
  2456. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  2457. [GCC_SPMI_BCR] = { 0x0fc0 },
  2458. [GCC_SPDM_BCR] = { 0x1000 },
  2459. [GCC_CE1_BCR] = { 0x1040 },
  2460. [GCC_CE2_BCR] = { 0x1080 },
  2461. [GCC_BIMC_BCR] = { 0x1100 },
  2462. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  2463. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  2464. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  2465. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  2466. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  2467. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  2468. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  2469. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  2470. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  2471. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  2472. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  2473. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  2474. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  2475. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  2476. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  2477. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  2478. [GCC_DEHR_BCR] = { 0x1300 },
  2479. [GCC_RBCPR_BCR] = { 0x1380 },
  2480. [GCC_MSS_RESTART] = { 0x1680 },
  2481. [GCC_LPASS_RESTART] = { 0x16c0 },
  2482. [GCC_WCSS_RESTART] = { 0x1700 },
  2483. [GCC_VENUS_RESTART] = { 0x1740 },
  2484. };
  2485. static const struct regmap_config gcc_msm8974_regmap_config = {
  2486. .reg_bits = 32,
  2487. .reg_stride = 4,
  2488. .val_bits = 32,
  2489. .max_register = 0x1fc0,
  2490. .fast_io = true,
  2491. };
  2492. static const struct qcom_cc_desc gcc_msm8974_desc = {
  2493. .config = &gcc_msm8974_regmap_config,
  2494. .clks = gcc_msm8974_clocks,
  2495. .num_clks = ARRAY_SIZE(gcc_msm8974_clocks),
  2496. .resets = gcc_msm8974_resets,
  2497. .num_resets = ARRAY_SIZE(gcc_msm8974_resets),
  2498. };
  2499. static const struct of_device_id gcc_msm8974_match_table[] = {
  2500. { .compatible = "qcom,gcc-msm8974" },
  2501. { .compatible = "qcom,gcc-msm8974pro" , .data = (void *)1UL },
  2502. { .compatible = "qcom,gcc-msm8974pro-ac", .data = (void *)1UL },
  2503. { }
  2504. };
  2505. MODULE_DEVICE_TABLE(of, gcc_msm8974_match_table);
  2506. static void msm8974_pro_clock_override(void)
  2507. {
  2508. sdcc1_apps_clk_src_init.parent_names = gcc_xo_gpll0_gpll4;
  2509. sdcc1_apps_clk_src_init.num_parents = 3;
  2510. sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc1_apps_clk_pro;
  2511. sdcc1_apps_clk_src.parent_map = gcc_xo_gpll0_gpll4_map;
  2512. gcc_msm8974_clocks[GPLL4] = &gpll4.clkr;
  2513. gcc_msm8974_clocks[GPLL4_VOTE] = &gpll4_vote;
  2514. gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_SLEEP_CLK] =
  2515. &gcc_sdcc1_cdccal_sleep_clk.clkr;
  2516. gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_FF_CLK] =
  2517. &gcc_sdcc1_cdccal_ff_clk.clkr;
  2518. }
  2519. static int gcc_msm8974_probe(struct platform_device *pdev)
  2520. {
  2521. struct clk *clk;
  2522. struct device *dev = &pdev->dev;
  2523. bool pro;
  2524. const struct of_device_id *id;
  2525. id = of_match_device(gcc_msm8974_match_table, dev);
  2526. if (!id)
  2527. return -ENODEV;
  2528. pro = !!(id->data);
  2529. if (pro)
  2530. msm8974_pro_clock_override();
  2531. /* Temporary until RPM clocks supported */
  2532. clk = clk_register_fixed_rate(dev, "xo", NULL, CLK_IS_ROOT, 19200000);
  2533. if (IS_ERR(clk))
  2534. return PTR_ERR(clk);
  2535. /* Should move to DT node? */
  2536. clk = clk_register_fixed_rate(dev, "sleep_clk_src", NULL,
  2537. CLK_IS_ROOT, 32768);
  2538. if (IS_ERR(clk))
  2539. return PTR_ERR(clk);
  2540. return qcom_cc_probe(pdev, &gcc_msm8974_desc);
  2541. }
  2542. static int gcc_msm8974_remove(struct platform_device *pdev)
  2543. {
  2544. qcom_cc_remove(pdev);
  2545. return 0;
  2546. }
  2547. static struct platform_driver gcc_msm8974_driver = {
  2548. .probe = gcc_msm8974_probe,
  2549. .remove = gcc_msm8974_remove,
  2550. .driver = {
  2551. .name = "gcc-msm8974",
  2552. .of_match_table = gcc_msm8974_match_table,
  2553. },
  2554. };
  2555. static int __init gcc_msm8974_init(void)
  2556. {
  2557. return platform_driver_register(&gcc_msm8974_driver);
  2558. }
  2559. core_initcall(gcc_msm8974_init);
  2560. static void __exit gcc_msm8974_exit(void)
  2561. {
  2562. platform_driver_unregister(&gcc_msm8974_driver);
  2563. }
  2564. module_exit(gcc_msm8974_exit);
  2565. MODULE_DESCRIPTION("QCOM GCC MSM8974 Driver");
  2566. MODULE_LICENSE("GPL v2");
  2567. MODULE_ALIAS("platform:gcc-msm8974");