gcc-msm8660.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8660.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8660.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. static struct clk_pll pll8 = {
  32. .l_reg = 0x3144,
  33. .m_reg = 0x3148,
  34. .n_reg = 0x314c,
  35. .config_reg = 0x3154,
  36. .mode_reg = 0x3140,
  37. .status_reg = 0x3158,
  38. .status_bit = 16,
  39. .clkr.hw.init = &(struct clk_init_data){
  40. .name = "pll8",
  41. .parent_names = (const char *[]){ "pxo" },
  42. .num_parents = 1,
  43. .ops = &clk_pll_ops,
  44. },
  45. };
  46. static struct clk_regmap pll8_vote = {
  47. .enable_reg = 0x34c0,
  48. .enable_mask = BIT(8),
  49. .hw.init = &(struct clk_init_data){
  50. .name = "pll8_vote",
  51. .parent_names = (const char *[]){ "pll8" },
  52. .num_parents = 1,
  53. .ops = &clk_pll_vote_ops,
  54. },
  55. };
  56. #define P_PXO 0
  57. #define P_PLL8 1
  58. #define P_CXO 2
  59. static const u8 gcc_pxo_pll8_map[] = {
  60. [P_PXO] = 0,
  61. [P_PLL8] = 3,
  62. };
  63. static const char *gcc_pxo_pll8[] = {
  64. "pxo",
  65. "pll8_vote",
  66. };
  67. static const u8 gcc_pxo_pll8_cxo_map[] = {
  68. [P_PXO] = 0,
  69. [P_PLL8] = 3,
  70. [P_CXO] = 5,
  71. };
  72. static const char *gcc_pxo_pll8_cxo[] = {
  73. "pxo",
  74. "pll8_vote",
  75. "cxo",
  76. };
  77. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  78. { 1843200, P_PLL8, 2, 6, 625 },
  79. { 3686400, P_PLL8, 2, 12, 625 },
  80. { 7372800, P_PLL8, 2, 24, 625 },
  81. { 14745600, P_PLL8, 2, 48, 625 },
  82. { 16000000, P_PLL8, 4, 1, 6 },
  83. { 24000000, P_PLL8, 4, 1, 4 },
  84. { 32000000, P_PLL8, 4, 1, 3 },
  85. { 40000000, P_PLL8, 1, 5, 48 },
  86. { 46400000, P_PLL8, 1, 29, 240 },
  87. { 48000000, P_PLL8, 4, 1, 2 },
  88. { 51200000, P_PLL8, 1, 2, 15 },
  89. { 56000000, P_PLL8, 1, 7, 48 },
  90. { 58982400, P_PLL8, 1, 96, 625 },
  91. { 64000000, P_PLL8, 2, 1, 3 },
  92. { }
  93. };
  94. static struct clk_rcg gsbi1_uart_src = {
  95. .ns_reg = 0x29d4,
  96. .md_reg = 0x29d0,
  97. .mn = {
  98. .mnctr_en_bit = 8,
  99. .mnctr_reset_bit = 7,
  100. .mnctr_mode_shift = 5,
  101. .n_val_shift = 16,
  102. .m_val_shift = 16,
  103. .width = 16,
  104. },
  105. .p = {
  106. .pre_div_shift = 3,
  107. .pre_div_width = 2,
  108. },
  109. .s = {
  110. .src_sel_shift = 0,
  111. .parent_map = gcc_pxo_pll8_map,
  112. },
  113. .freq_tbl = clk_tbl_gsbi_uart,
  114. .clkr = {
  115. .enable_reg = 0x29d4,
  116. .enable_mask = BIT(11),
  117. .hw.init = &(struct clk_init_data){
  118. .name = "gsbi1_uart_src",
  119. .parent_names = gcc_pxo_pll8,
  120. .num_parents = 2,
  121. .ops = &clk_rcg_ops,
  122. .flags = CLK_SET_PARENT_GATE,
  123. },
  124. },
  125. };
  126. static struct clk_branch gsbi1_uart_clk = {
  127. .halt_reg = 0x2fcc,
  128. .halt_bit = 10,
  129. .clkr = {
  130. .enable_reg = 0x29d4,
  131. .enable_mask = BIT(9),
  132. .hw.init = &(struct clk_init_data){
  133. .name = "gsbi1_uart_clk",
  134. .parent_names = (const char *[]){
  135. "gsbi1_uart_src",
  136. },
  137. .num_parents = 1,
  138. .ops = &clk_branch_ops,
  139. .flags = CLK_SET_RATE_PARENT,
  140. },
  141. },
  142. };
  143. static struct clk_rcg gsbi2_uart_src = {
  144. .ns_reg = 0x29f4,
  145. .md_reg = 0x29f0,
  146. .mn = {
  147. .mnctr_en_bit = 8,
  148. .mnctr_reset_bit = 7,
  149. .mnctr_mode_shift = 5,
  150. .n_val_shift = 16,
  151. .m_val_shift = 16,
  152. .width = 16,
  153. },
  154. .p = {
  155. .pre_div_shift = 3,
  156. .pre_div_width = 2,
  157. },
  158. .s = {
  159. .src_sel_shift = 0,
  160. .parent_map = gcc_pxo_pll8_map,
  161. },
  162. .freq_tbl = clk_tbl_gsbi_uart,
  163. .clkr = {
  164. .enable_reg = 0x29f4,
  165. .enable_mask = BIT(11),
  166. .hw.init = &(struct clk_init_data){
  167. .name = "gsbi2_uart_src",
  168. .parent_names = gcc_pxo_pll8,
  169. .num_parents = 2,
  170. .ops = &clk_rcg_ops,
  171. .flags = CLK_SET_PARENT_GATE,
  172. },
  173. },
  174. };
  175. static struct clk_branch gsbi2_uart_clk = {
  176. .halt_reg = 0x2fcc,
  177. .halt_bit = 6,
  178. .clkr = {
  179. .enable_reg = 0x29f4,
  180. .enable_mask = BIT(9),
  181. .hw.init = &(struct clk_init_data){
  182. .name = "gsbi2_uart_clk",
  183. .parent_names = (const char *[]){
  184. "gsbi2_uart_src",
  185. },
  186. .num_parents = 1,
  187. .ops = &clk_branch_ops,
  188. .flags = CLK_SET_RATE_PARENT,
  189. },
  190. },
  191. };
  192. static struct clk_rcg gsbi3_uart_src = {
  193. .ns_reg = 0x2a14,
  194. .md_reg = 0x2a10,
  195. .mn = {
  196. .mnctr_en_bit = 8,
  197. .mnctr_reset_bit = 7,
  198. .mnctr_mode_shift = 5,
  199. .n_val_shift = 16,
  200. .m_val_shift = 16,
  201. .width = 16,
  202. },
  203. .p = {
  204. .pre_div_shift = 3,
  205. .pre_div_width = 2,
  206. },
  207. .s = {
  208. .src_sel_shift = 0,
  209. .parent_map = gcc_pxo_pll8_map,
  210. },
  211. .freq_tbl = clk_tbl_gsbi_uart,
  212. .clkr = {
  213. .enable_reg = 0x2a14,
  214. .enable_mask = BIT(11),
  215. .hw.init = &(struct clk_init_data){
  216. .name = "gsbi3_uart_src",
  217. .parent_names = gcc_pxo_pll8,
  218. .num_parents = 2,
  219. .ops = &clk_rcg_ops,
  220. .flags = CLK_SET_PARENT_GATE,
  221. },
  222. },
  223. };
  224. static struct clk_branch gsbi3_uart_clk = {
  225. .halt_reg = 0x2fcc,
  226. .halt_bit = 2,
  227. .clkr = {
  228. .enable_reg = 0x2a14,
  229. .enable_mask = BIT(9),
  230. .hw.init = &(struct clk_init_data){
  231. .name = "gsbi3_uart_clk",
  232. .parent_names = (const char *[]){
  233. "gsbi3_uart_src",
  234. },
  235. .num_parents = 1,
  236. .ops = &clk_branch_ops,
  237. .flags = CLK_SET_RATE_PARENT,
  238. },
  239. },
  240. };
  241. static struct clk_rcg gsbi4_uart_src = {
  242. .ns_reg = 0x2a34,
  243. .md_reg = 0x2a30,
  244. .mn = {
  245. .mnctr_en_bit = 8,
  246. .mnctr_reset_bit = 7,
  247. .mnctr_mode_shift = 5,
  248. .n_val_shift = 16,
  249. .m_val_shift = 16,
  250. .width = 16,
  251. },
  252. .p = {
  253. .pre_div_shift = 3,
  254. .pre_div_width = 2,
  255. },
  256. .s = {
  257. .src_sel_shift = 0,
  258. .parent_map = gcc_pxo_pll8_map,
  259. },
  260. .freq_tbl = clk_tbl_gsbi_uart,
  261. .clkr = {
  262. .enable_reg = 0x2a34,
  263. .enable_mask = BIT(11),
  264. .hw.init = &(struct clk_init_data){
  265. .name = "gsbi4_uart_src",
  266. .parent_names = gcc_pxo_pll8,
  267. .num_parents = 2,
  268. .ops = &clk_rcg_ops,
  269. .flags = CLK_SET_PARENT_GATE,
  270. },
  271. },
  272. };
  273. static struct clk_branch gsbi4_uart_clk = {
  274. .halt_reg = 0x2fd0,
  275. .halt_bit = 26,
  276. .clkr = {
  277. .enable_reg = 0x2a34,
  278. .enable_mask = BIT(9),
  279. .hw.init = &(struct clk_init_data){
  280. .name = "gsbi4_uart_clk",
  281. .parent_names = (const char *[]){
  282. "gsbi4_uart_src",
  283. },
  284. .num_parents = 1,
  285. .ops = &clk_branch_ops,
  286. .flags = CLK_SET_RATE_PARENT,
  287. },
  288. },
  289. };
  290. static struct clk_rcg gsbi5_uart_src = {
  291. .ns_reg = 0x2a54,
  292. .md_reg = 0x2a50,
  293. .mn = {
  294. .mnctr_en_bit = 8,
  295. .mnctr_reset_bit = 7,
  296. .mnctr_mode_shift = 5,
  297. .n_val_shift = 16,
  298. .m_val_shift = 16,
  299. .width = 16,
  300. },
  301. .p = {
  302. .pre_div_shift = 3,
  303. .pre_div_width = 2,
  304. },
  305. .s = {
  306. .src_sel_shift = 0,
  307. .parent_map = gcc_pxo_pll8_map,
  308. },
  309. .freq_tbl = clk_tbl_gsbi_uart,
  310. .clkr = {
  311. .enable_reg = 0x2a54,
  312. .enable_mask = BIT(11),
  313. .hw.init = &(struct clk_init_data){
  314. .name = "gsbi5_uart_src",
  315. .parent_names = gcc_pxo_pll8,
  316. .num_parents = 2,
  317. .ops = &clk_rcg_ops,
  318. .flags = CLK_SET_PARENT_GATE,
  319. },
  320. },
  321. };
  322. static struct clk_branch gsbi5_uart_clk = {
  323. .halt_reg = 0x2fd0,
  324. .halt_bit = 22,
  325. .clkr = {
  326. .enable_reg = 0x2a54,
  327. .enable_mask = BIT(9),
  328. .hw.init = &(struct clk_init_data){
  329. .name = "gsbi5_uart_clk",
  330. .parent_names = (const char *[]){
  331. "gsbi5_uart_src",
  332. },
  333. .num_parents = 1,
  334. .ops = &clk_branch_ops,
  335. .flags = CLK_SET_RATE_PARENT,
  336. },
  337. },
  338. };
  339. static struct clk_rcg gsbi6_uart_src = {
  340. .ns_reg = 0x2a74,
  341. .md_reg = 0x2a70,
  342. .mn = {
  343. .mnctr_en_bit = 8,
  344. .mnctr_reset_bit = 7,
  345. .mnctr_mode_shift = 5,
  346. .n_val_shift = 16,
  347. .m_val_shift = 16,
  348. .width = 16,
  349. },
  350. .p = {
  351. .pre_div_shift = 3,
  352. .pre_div_width = 2,
  353. },
  354. .s = {
  355. .src_sel_shift = 0,
  356. .parent_map = gcc_pxo_pll8_map,
  357. },
  358. .freq_tbl = clk_tbl_gsbi_uart,
  359. .clkr = {
  360. .enable_reg = 0x2a74,
  361. .enable_mask = BIT(11),
  362. .hw.init = &(struct clk_init_data){
  363. .name = "gsbi6_uart_src",
  364. .parent_names = gcc_pxo_pll8,
  365. .num_parents = 2,
  366. .ops = &clk_rcg_ops,
  367. .flags = CLK_SET_PARENT_GATE,
  368. },
  369. },
  370. };
  371. static struct clk_branch gsbi6_uart_clk = {
  372. .halt_reg = 0x2fd0,
  373. .halt_bit = 18,
  374. .clkr = {
  375. .enable_reg = 0x2a74,
  376. .enable_mask = BIT(9),
  377. .hw.init = &(struct clk_init_data){
  378. .name = "gsbi6_uart_clk",
  379. .parent_names = (const char *[]){
  380. "gsbi6_uart_src",
  381. },
  382. .num_parents = 1,
  383. .ops = &clk_branch_ops,
  384. .flags = CLK_SET_RATE_PARENT,
  385. },
  386. },
  387. };
  388. static struct clk_rcg gsbi7_uart_src = {
  389. .ns_reg = 0x2a94,
  390. .md_reg = 0x2a90,
  391. .mn = {
  392. .mnctr_en_bit = 8,
  393. .mnctr_reset_bit = 7,
  394. .mnctr_mode_shift = 5,
  395. .n_val_shift = 16,
  396. .m_val_shift = 16,
  397. .width = 16,
  398. },
  399. .p = {
  400. .pre_div_shift = 3,
  401. .pre_div_width = 2,
  402. },
  403. .s = {
  404. .src_sel_shift = 0,
  405. .parent_map = gcc_pxo_pll8_map,
  406. },
  407. .freq_tbl = clk_tbl_gsbi_uart,
  408. .clkr = {
  409. .enable_reg = 0x2a94,
  410. .enable_mask = BIT(11),
  411. .hw.init = &(struct clk_init_data){
  412. .name = "gsbi7_uart_src",
  413. .parent_names = gcc_pxo_pll8,
  414. .num_parents = 2,
  415. .ops = &clk_rcg_ops,
  416. .flags = CLK_SET_PARENT_GATE,
  417. },
  418. },
  419. };
  420. static struct clk_branch gsbi7_uart_clk = {
  421. .halt_reg = 0x2fd0,
  422. .halt_bit = 14,
  423. .clkr = {
  424. .enable_reg = 0x2a94,
  425. .enable_mask = BIT(9),
  426. .hw.init = &(struct clk_init_data){
  427. .name = "gsbi7_uart_clk",
  428. .parent_names = (const char *[]){
  429. "gsbi7_uart_src",
  430. },
  431. .num_parents = 1,
  432. .ops = &clk_branch_ops,
  433. .flags = CLK_SET_RATE_PARENT,
  434. },
  435. },
  436. };
  437. static struct clk_rcg gsbi8_uart_src = {
  438. .ns_reg = 0x2ab4,
  439. .md_reg = 0x2ab0,
  440. .mn = {
  441. .mnctr_en_bit = 8,
  442. .mnctr_reset_bit = 7,
  443. .mnctr_mode_shift = 5,
  444. .n_val_shift = 16,
  445. .m_val_shift = 16,
  446. .width = 16,
  447. },
  448. .p = {
  449. .pre_div_shift = 3,
  450. .pre_div_width = 2,
  451. },
  452. .s = {
  453. .src_sel_shift = 0,
  454. .parent_map = gcc_pxo_pll8_map,
  455. },
  456. .freq_tbl = clk_tbl_gsbi_uart,
  457. .clkr = {
  458. .enable_reg = 0x2ab4,
  459. .enable_mask = BIT(11),
  460. .hw.init = &(struct clk_init_data){
  461. .name = "gsbi8_uart_src",
  462. .parent_names = gcc_pxo_pll8,
  463. .num_parents = 2,
  464. .ops = &clk_rcg_ops,
  465. .flags = CLK_SET_PARENT_GATE,
  466. },
  467. },
  468. };
  469. static struct clk_branch gsbi8_uart_clk = {
  470. .halt_reg = 0x2fd0,
  471. .halt_bit = 10,
  472. .clkr = {
  473. .enable_reg = 0x2ab4,
  474. .enable_mask = BIT(9),
  475. .hw.init = &(struct clk_init_data){
  476. .name = "gsbi8_uart_clk",
  477. .parent_names = (const char *[]){ "gsbi8_uart_src" },
  478. .num_parents = 1,
  479. .ops = &clk_branch_ops,
  480. .flags = CLK_SET_RATE_PARENT,
  481. },
  482. },
  483. };
  484. static struct clk_rcg gsbi9_uart_src = {
  485. .ns_reg = 0x2ad4,
  486. .md_reg = 0x2ad0,
  487. .mn = {
  488. .mnctr_en_bit = 8,
  489. .mnctr_reset_bit = 7,
  490. .mnctr_mode_shift = 5,
  491. .n_val_shift = 16,
  492. .m_val_shift = 16,
  493. .width = 16,
  494. },
  495. .p = {
  496. .pre_div_shift = 3,
  497. .pre_div_width = 2,
  498. },
  499. .s = {
  500. .src_sel_shift = 0,
  501. .parent_map = gcc_pxo_pll8_map,
  502. },
  503. .freq_tbl = clk_tbl_gsbi_uart,
  504. .clkr = {
  505. .enable_reg = 0x2ad4,
  506. .enable_mask = BIT(11),
  507. .hw.init = &(struct clk_init_data){
  508. .name = "gsbi9_uart_src",
  509. .parent_names = gcc_pxo_pll8,
  510. .num_parents = 2,
  511. .ops = &clk_rcg_ops,
  512. .flags = CLK_SET_PARENT_GATE,
  513. },
  514. },
  515. };
  516. static struct clk_branch gsbi9_uart_clk = {
  517. .halt_reg = 0x2fd0,
  518. .halt_bit = 6,
  519. .clkr = {
  520. .enable_reg = 0x2ad4,
  521. .enable_mask = BIT(9),
  522. .hw.init = &(struct clk_init_data){
  523. .name = "gsbi9_uart_clk",
  524. .parent_names = (const char *[]){ "gsbi9_uart_src" },
  525. .num_parents = 1,
  526. .ops = &clk_branch_ops,
  527. .flags = CLK_SET_RATE_PARENT,
  528. },
  529. },
  530. };
  531. static struct clk_rcg gsbi10_uart_src = {
  532. .ns_reg = 0x2af4,
  533. .md_reg = 0x2af0,
  534. .mn = {
  535. .mnctr_en_bit = 8,
  536. .mnctr_reset_bit = 7,
  537. .mnctr_mode_shift = 5,
  538. .n_val_shift = 16,
  539. .m_val_shift = 16,
  540. .width = 16,
  541. },
  542. .p = {
  543. .pre_div_shift = 3,
  544. .pre_div_width = 2,
  545. },
  546. .s = {
  547. .src_sel_shift = 0,
  548. .parent_map = gcc_pxo_pll8_map,
  549. },
  550. .freq_tbl = clk_tbl_gsbi_uart,
  551. .clkr = {
  552. .enable_reg = 0x2af4,
  553. .enable_mask = BIT(11),
  554. .hw.init = &(struct clk_init_data){
  555. .name = "gsbi10_uart_src",
  556. .parent_names = gcc_pxo_pll8,
  557. .num_parents = 2,
  558. .ops = &clk_rcg_ops,
  559. .flags = CLK_SET_PARENT_GATE,
  560. },
  561. },
  562. };
  563. static struct clk_branch gsbi10_uart_clk = {
  564. .halt_reg = 0x2fd0,
  565. .halt_bit = 2,
  566. .clkr = {
  567. .enable_reg = 0x2af4,
  568. .enable_mask = BIT(9),
  569. .hw.init = &(struct clk_init_data){
  570. .name = "gsbi10_uart_clk",
  571. .parent_names = (const char *[]){ "gsbi10_uart_src" },
  572. .num_parents = 1,
  573. .ops = &clk_branch_ops,
  574. .flags = CLK_SET_RATE_PARENT,
  575. },
  576. },
  577. };
  578. static struct clk_rcg gsbi11_uart_src = {
  579. .ns_reg = 0x2b14,
  580. .md_reg = 0x2b10,
  581. .mn = {
  582. .mnctr_en_bit = 8,
  583. .mnctr_reset_bit = 7,
  584. .mnctr_mode_shift = 5,
  585. .n_val_shift = 16,
  586. .m_val_shift = 16,
  587. .width = 16,
  588. },
  589. .p = {
  590. .pre_div_shift = 3,
  591. .pre_div_width = 2,
  592. },
  593. .s = {
  594. .src_sel_shift = 0,
  595. .parent_map = gcc_pxo_pll8_map,
  596. },
  597. .freq_tbl = clk_tbl_gsbi_uart,
  598. .clkr = {
  599. .enable_reg = 0x2b14,
  600. .enable_mask = BIT(11),
  601. .hw.init = &(struct clk_init_data){
  602. .name = "gsbi11_uart_src",
  603. .parent_names = gcc_pxo_pll8,
  604. .num_parents = 2,
  605. .ops = &clk_rcg_ops,
  606. .flags = CLK_SET_PARENT_GATE,
  607. },
  608. },
  609. };
  610. static struct clk_branch gsbi11_uart_clk = {
  611. .halt_reg = 0x2fd4,
  612. .halt_bit = 17,
  613. .clkr = {
  614. .enable_reg = 0x2b14,
  615. .enable_mask = BIT(9),
  616. .hw.init = &(struct clk_init_data){
  617. .name = "gsbi11_uart_clk",
  618. .parent_names = (const char *[]){ "gsbi11_uart_src" },
  619. .num_parents = 1,
  620. .ops = &clk_branch_ops,
  621. .flags = CLK_SET_RATE_PARENT,
  622. },
  623. },
  624. };
  625. static struct clk_rcg gsbi12_uart_src = {
  626. .ns_reg = 0x2b34,
  627. .md_reg = 0x2b30,
  628. .mn = {
  629. .mnctr_en_bit = 8,
  630. .mnctr_reset_bit = 7,
  631. .mnctr_mode_shift = 5,
  632. .n_val_shift = 16,
  633. .m_val_shift = 16,
  634. .width = 16,
  635. },
  636. .p = {
  637. .pre_div_shift = 3,
  638. .pre_div_width = 2,
  639. },
  640. .s = {
  641. .src_sel_shift = 0,
  642. .parent_map = gcc_pxo_pll8_map,
  643. },
  644. .freq_tbl = clk_tbl_gsbi_uart,
  645. .clkr = {
  646. .enable_reg = 0x2b34,
  647. .enable_mask = BIT(11),
  648. .hw.init = &(struct clk_init_data){
  649. .name = "gsbi12_uart_src",
  650. .parent_names = gcc_pxo_pll8,
  651. .num_parents = 2,
  652. .ops = &clk_rcg_ops,
  653. .flags = CLK_SET_PARENT_GATE,
  654. },
  655. },
  656. };
  657. static struct clk_branch gsbi12_uart_clk = {
  658. .halt_reg = 0x2fd4,
  659. .halt_bit = 13,
  660. .clkr = {
  661. .enable_reg = 0x2b34,
  662. .enable_mask = BIT(9),
  663. .hw.init = &(struct clk_init_data){
  664. .name = "gsbi12_uart_clk",
  665. .parent_names = (const char *[]){ "gsbi12_uart_src" },
  666. .num_parents = 1,
  667. .ops = &clk_branch_ops,
  668. .flags = CLK_SET_RATE_PARENT,
  669. },
  670. },
  671. };
  672. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  673. { 1100000, P_PXO, 1, 2, 49 },
  674. { 5400000, P_PXO, 1, 1, 5 },
  675. { 10800000, P_PXO, 1, 2, 5 },
  676. { 15060000, P_PLL8, 1, 2, 51 },
  677. { 24000000, P_PLL8, 4, 1, 4 },
  678. { 25600000, P_PLL8, 1, 1, 15 },
  679. { 27000000, P_PXO, 1, 0, 0 },
  680. { 48000000, P_PLL8, 4, 1, 2 },
  681. { 51200000, P_PLL8, 1, 2, 15 },
  682. { }
  683. };
  684. static struct clk_rcg gsbi1_qup_src = {
  685. .ns_reg = 0x29cc,
  686. .md_reg = 0x29c8,
  687. .mn = {
  688. .mnctr_en_bit = 8,
  689. .mnctr_reset_bit = 7,
  690. .mnctr_mode_shift = 5,
  691. .n_val_shift = 16,
  692. .m_val_shift = 16,
  693. .width = 8,
  694. },
  695. .p = {
  696. .pre_div_shift = 3,
  697. .pre_div_width = 2,
  698. },
  699. .s = {
  700. .src_sel_shift = 0,
  701. .parent_map = gcc_pxo_pll8_map,
  702. },
  703. .freq_tbl = clk_tbl_gsbi_qup,
  704. .clkr = {
  705. .enable_reg = 0x29cc,
  706. .enable_mask = BIT(11),
  707. .hw.init = &(struct clk_init_data){
  708. .name = "gsbi1_qup_src",
  709. .parent_names = gcc_pxo_pll8,
  710. .num_parents = 2,
  711. .ops = &clk_rcg_ops,
  712. .flags = CLK_SET_PARENT_GATE,
  713. },
  714. },
  715. };
  716. static struct clk_branch gsbi1_qup_clk = {
  717. .halt_reg = 0x2fcc,
  718. .halt_bit = 9,
  719. .clkr = {
  720. .enable_reg = 0x29cc,
  721. .enable_mask = BIT(9),
  722. .hw.init = &(struct clk_init_data){
  723. .name = "gsbi1_qup_clk",
  724. .parent_names = (const char *[]){ "gsbi1_qup_src" },
  725. .num_parents = 1,
  726. .ops = &clk_branch_ops,
  727. .flags = CLK_SET_RATE_PARENT,
  728. },
  729. },
  730. };
  731. static struct clk_rcg gsbi2_qup_src = {
  732. .ns_reg = 0x29ec,
  733. .md_reg = 0x29e8,
  734. .mn = {
  735. .mnctr_en_bit = 8,
  736. .mnctr_reset_bit = 7,
  737. .mnctr_mode_shift = 5,
  738. .n_val_shift = 16,
  739. .m_val_shift = 16,
  740. .width = 8,
  741. },
  742. .p = {
  743. .pre_div_shift = 3,
  744. .pre_div_width = 2,
  745. },
  746. .s = {
  747. .src_sel_shift = 0,
  748. .parent_map = gcc_pxo_pll8_map,
  749. },
  750. .freq_tbl = clk_tbl_gsbi_qup,
  751. .clkr = {
  752. .enable_reg = 0x29ec,
  753. .enable_mask = BIT(11),
  754. .hw.init = &(struct clk_init_data){
  755. .name = "gsbi2_qup_src",
  756. .parent_names = gcc_pxo_pll8,
  757. .num_parents = 2,
  758. .ops = &clk_rcg_ops,
  759. .flags = CLK_SET_PARENT_GATE,
  760. },
  761. },
  762. };
  763. static struct clk_branch gsbi2_qup_clk = {
  764. .halt_reg = 0x2fcc,
  765. .halt_bit = 4,
  766. .clkr = {
  767. .enable_reg = 0x29ec,
  768. .enable_mask = BIT(9),
  769. .hw.init = &(struct clk_init_data){
  770. .name = "gsbi2_qup_clk",
  771. .parent_names = (const char *[]){ "gsbi2_qup_src" },
  772. .num_parents = 1,
  773. .ops = &clk_branch_ops,
  774. .flags = CLK_SET_RATE_PARENT,
  775. },
  776. },
  777. };
  778. static struct clk_rcg gsbi3_qup_src = {
  779. .ns_reg = 0x2a0c,
  780. .md_reg = 0x2a08,
  781. .mn = {
  782. .mnctr_en_bit = 8,
  783. .mnctr_reset_bit = 7,
  784. .mnctr_mode_shift = 5,
  785. .n_val_shift = 16,
  786. .m_val_shift = 16,
  787. .width = 8,
  788. },
  789. .p = {
  790. .pre_div_shift = 3,
  791. .pre_div_width = 2,
  792. },
  793. .s = {
  794. .src_sel_shift = 0,
  795. .parent_map = gcc_pxo_pll8_map,
  796. },
  797. .freq_tbl = clk_tbl_gsbi_qup,
  798. .clkr = {
  799. .enable_reg = 0x2a0c,
  800. .enable_mask = BIT(11),
  801. .hw.init = &(struct clk_init_data){
  802. .name = "gsbi3_qup_src",
  803. .parent_names = gcc_pxo_pll8,
  804. .num_parents = 2,
  805. .ops = &clk_rcg_ops,
  806. .flags = CLK_SET_PARENT_GATE,
  807. },
  808. },
  809. };
  810. static struct clk_branch gsbi3_qup_clk = {
  811. .halt_reg = 0x2fcc,
  812. .halt_bit = 0,
  813. .clkr = {
  814. .enable_reg = 0x2a0c,
  815. .enable_mask = BIT(9),
  816. .hw.init = &(struct clk_init_data){
  817. .name = "gsbi3_qup_clk",
  818. .parent_names = (const char *[]){ "gsbi3_qup_src" },
  819. .num_parents = 1,
  820. .ops = &clk_branch_ops,
  821. .flags = CLK_SET_RATE_PARENT,
  822. },
  823. },
  824. };
  825. static struct clk_rcg gsbi4_qup_src = {
  826. .ns_reg = 0x2a2c,
  827. .md_reg = 0x2a28,
  828. .mn = {
  829. .mnctr_en_bit = 8,
  830. .mnctr_reset_bit = 7,
  831. .mnctr_mode_shift = 5,
  832. .n_val_shift = 16,
  833. .m_val_shift = 16,
  834. .width = 8,
  835. },
  836. .p = {
  837. .pre_div_shift = 3,
  838. .pre_div_width = 2,
  839. },
  840. .s = {
  841. .src_sel_shift = 0,
  842. .parent_map = gcc_pxo_pll8_map,
  843. },
  844. .freq_tbl = clk_tbl_gsbi_qup,
  845. .clkr = {
  846. .enable_reg = 0x2a2c,
  847. .enable_mask = BIT(11),
  848. .hw.init = &(struct clk_init_data){
  849. .name = "gsbi4_qup_src",
  850. .parent_names = gcc_pxo_pll8,
  851. .num_parents = 2,
  852. .ops = &clk_rcg_ops,
  853. .flags = CLK_SET_PARENT_GATE,
  854. },
  855. },
  856. };
  857. static struct clk_branch gsbi4_qup_clk = {
  858. .halt_reg = 0x2fd0,
  859. .halt_bit = 24,
  860. .clkr = {
  861. .enable_reg = 0x2a2c,
  862. .enable_mask = BIT(9),
  863. .hw.init = &(struct clk_init_data){
  864. .name = "gsbi4_qup_clk",
  865. .parent_names = (const char *[]){ "gsbi4_qup_src" },
  866. .num_parents = 1,
  867. .ops = &clk_branch_ops,
  868. .flags = CLK_SET_RATE_PARENT,
  869. },
  870. },
  871. };
  872. static struct clk_rcg gsbi5_qup_src = {
  873. .ns_reg = 0x2a4c,
  874. .md_reg = 0x2a48,
  875. .mn = {
  876. .mnctr_en_bit = 8,
  877. .mnctr_reset_bit = 7,
  878. .mnctr_mode_shift = 5,
  879. .n_val_shift = 16,
  880. .m_val_shift = 16,
  881. .width = 8,
  882. },
  883. .p = {
  884. .pre_div_shift = 3,
  885. .pre_div_width = 2,
  886. },
  887. .s = {
  888. .src_sel_shift = 0,
  889. .parent_map = gcc_pxo_pll8_map,
  890. },
  891. .freq_tbl = clk_tbl_gsbi_qup,
  892. .clkr = {
  893. .enable_reg = 0x2a4c,
  894. .enable_mask = BIT(11),
  895. .hw.init = &(struct clk_init_data){
  896. .name = "gsbi5_qup_src",
  897. .parent_names = gcc_pxo_pll8,
  898. .num_parents = 2,
  899. .ops = &clk_rcg_ops,
  900. .flags = CLK_SET_PARENT_GATE,
  901. },
  902. },
  903. };
  904. static struct clk_branch gsbi5_qup_clk = {
  905. .halt_reg = 0x2fd0,
  906. .halt_bit = 20,
  907. .clkr = {
  908. .enable_reg = 0x2a4c,
  909. .enable_mask = BIT(9),
  910. .hw.init = &(struct clk_init_data){
  911. .name = "gsbi5_qup_clk",
  912. .parent_names = (const char *[]){ "gsbi5_qup_src" },
  913. .num_parents = 1,
  914. .ops = &clk_branch_ops,
  915. .flags = CLK_SET_RATE_PARENT,
  916. },
  917. },
  918. };
  919. static struct clk_rcg gsbi6_qup_src = {
  920. .ns_reg = 0x2a6c,
  921. .md_reg = 0x2a68,
  922. .mn = {
  923. .mnctr_en_bit = 8,
  924. .mnctr_reset_bit = 7,
  925. .mnctr_mode_shift = 5,
  926. .n_val_shift = 16,
  927. .m_val_shift = 16,
  928. .width = 8,
  929. },
  930. .p = {
  931. .pre_div_shift = 3,
  932. .pre_div_width = 2,
  933. },
  934. .s = {
  935. .src_sel_shift = 0,
  936. .parent_map = gcc_pxo_pll8_map,
  937. },
  938. .freq_tbl = clk_tbl_gsbi_qup,
  939. .clkr = {
  940. .enable_reg = 0x2a6c,
  941. .enable_mask = BIT(11),
  942. .hw.init = &(struct clk_init_data){
  943. .name = "gsbi6_qup_src",
  944. .parent_names = gcc_pxo_pll8,
  945. .num_parents = 2,
  946. .ops = &clk_rcg_ops,
  947. .flags = CLK_SET_PARENT_GATE,
  948. },
  949. },
  950. };
  951. static struct clk_branch gsbi6_qup_clk = {
  952. .halt_reg = 0x2fd0,
  953. .halt_bit = 16,
  954. .clkr = {
  955. .enable_reg = 0x2a6c,
  956. .enable_mask = BIT(9),
  957. .hw.init = &(struct clk_init_data){
  958. .name = "gsbi6_qup_clk",
  959. .parent_names = (const char *[]){ "gsbi6_qup_src" },
  960. .num_parents = 1,
  961. .ops = &clk_branch_ops,
  962. .flags = CLK_SET_RATE_PARENT,
  963. },
  964. },
  965. };
  966. static struct clk_rcg gsbi7_qup_src = {
  967. .ns_reg = 0x2a8c,
  968. .md_reg = 0x2a88,
  969. .mn = {
  970. .mnctr_en_bit = 8,
  971. .mnctr_reset_bit = 7,
  972. .mnctr_mode_shift = 5,
  973. .n_val_shift = 16,
  974. .m_val_shift = 16,
  975. .width = 8,
  976. },
  977. .p = {
  978. .pre_div_shift = 3,
  979. .pre_div_width = 2,
  980. },
  981. .s = {
  982. .src_sel_shift = 0,
  983. .parent_map = gcc_pxo_pll8_map,
  984. },
  985. .freq_tbl = clk_tbl_gsbi_qup,
  986. .clkr = {
  987. .enable_reg = 0x2a8c,
  988. .enable_mask = BIT(11),
  989. .hw.init = &(struct clk_init_data){
  990. .name = "gsbi7_qup_src",
  991. .parent_names = gcc_pxo_pll8,
  992. .num_parents = 2,
  993. .ops = &clk_rcg_ops,
  994. .flags = CLK_SET_PARENT_GATE,
  995. },
  996. },
  997. };
  998. static struct clk_branch gsbi7_qup_clk = {
  999. .halt_reg = 0x2fd0,
  1000. .halt_bit = 12,
  1001. .clkr = {
  1002. .enable_reg = 0x2a8c,
  1003. .enable_mask = BIT(9),
  1004. .hw.init = &(struct clk_init_data){
  1005. .name = "gsbi7_qup_clk",
  1006. .parent_names = (const char *[]){ "gsbi7_qup_src" },
  1007. .num_parents = 1,
  1008. .ops = &clk_branch_ops,
  1009. .flags = CLK_SET_RATE_PARENT,
  1010. },
  1011. },
  1012. };
  1013. static struct clk_rcg gsbi8_qup_src = {
  1014. .ns_reg = 0x2aac,
  1015. .md_reg = 0x2aa8,
  1016. .mn = {
  1017. .mnctr_en_bit = 8,
  1018. .mnctr_reset_bit = 7,
  1019. .mnctr_mode_shift = 5,
  1020. .n_val_shift = 16,
  1021. .m_val_shift = 16,
  1022. .width = 8,
  1023. },
  1024. .p = {
  1025. .pre_div_shift = 3,
  1026. .pre_div_width = 2,
  1027. },
  1028. .s = {
  1029. .src_sel_shift = 0,
  1030. .parent_map = gcc_pxo_pll8_map,
  1031. },
  1032. .freq_tbl = clk_tbl_gsbi_qup,
  1033. .clkr = {
  1034. .enable_reg = 0x2aac,
  1035. .enable_mask = BIT(11),
  1036. .hw.init = &(struct clk_init_data){
  1037. .name = "gsbi8_qup_src",
  1038. .parent_names = gcc_pxo_pll8,
  1039. .num_parents = 2,
  1040. .ops = &clk_rcg_ops,
  1041. .flags = CLK_SET_PARENT_GATE,
  1042. },
  1043. },
  1044. };
  1045. static struct clk_branch gsbi8_qup_clk = {
  1046. .halt_reg = 0x2fd0,
  1047. .halt_bit = 8,
  1048. .clkr = {
  1049. .enable_reg = 0x2aac,
  1050. .enable_mask = BIT(9),
  1051. .hw.init = &(struct clk_init_data){
  1052. .name = "gsbi8_qup_clk",
  1053. .parent_names = (const char *[]){ "gsbi8_qup_src" },
  1054. .num_parents = 1,
  1055. .ops = &clk_branch_ops,
  1056. .flags = CLK_SET_RATE_PARENT,
  1057. },
  1058. },
  1059. };
  1060. static struct clk_rcg gsbi9_qup_src = {
  1061. .ns_reg = 0x2acc,
  1062. .md_reg = 0x2ac8,
  1063. .mn = {
  1064. .mnctr_en_bit = 8,
  1065. .mnctr_reset_bit = 7,
  1066. .mnctr_mode_shift = 5,
  1067. .n_val_shift = 16,
  1068. .m_val_shift = 16,
  1069. .width = 8,
  1070. },
  1071. .p = {
  1072. .pre_div_shift = 3,
  1073. .pre_div_width = 2,
  1074. },
  1075. .s = {
  1076. .src_sel_shift = 0,
  1077. .parent_map = gcc_pxo_pll8_map,
  1078. },
  1079. .freq_tbl = clk_tbl_gsbi_qup,
  1080. .clkr = {
  1081. .enable_reg = 0x2acc,
  1082. .enable_mask = BIT(11),
  1083. .hw.init = &(struct clk_init_data){
  1084. .name = "gsbi9_qup_src",
  1085. .parent_names = gcc_pxo_pll8,
  1086. .num_parents = 2,
  1087. .ops = &clk_rcg_ops,
  1088. .flags = CLK_SET_PARENT_GATE,
  1089. },
  1090. },
  1091. };
  1092. static struct clk_branch gsbi9_qup_clk = {
  1093. .halt_reg = 0x2fd0,
  1094. .halt_bit = 4,
  1095. .clkr = {
  1096. .enable_reg = 0x2acc,
  1097. .enable_mask = BIT(9),
  1098. .hw.init = &(struct clk_init_data){
  1099. .name = "gsbi9_qup_clk",
  1100. .parent_names = (const char *[]){ "gsbi9_qup_src" },
  1101. .num_parents = 1,
  1102. .ops = &clk_branch_ops,
  1103. .flags = CLK_SET_RATE_PARENT,
  1104. },
  1105. },
  1106. };
  1107. static struct clk_rcg gsbi10_qup_src = {
  1108. .ns_reg = 0x2aec,
  1109. .md_reg = 0x2ae8,
  1110. .mn = {
  1111. .mnctr_en_bit = 8,
  1112. .mnctr_reset_bit = 7,
  1113. .mnctr_mode_shift = 5,
  1114. .n_val_shift = 16,
  1115. .m_val_shift = 16,
  1116. .width = 8,
  1117. },
  1118. .p = {
  1119. .pre_div_shift = 3,
  1120. .pre_div_width = 2,
  1121. },
  1122. .s = {
  1123. .src_sel_shift = 0,
  1124. .parent_map = gcc_pxo_pll8_map,
  1125. },
  1126. .freq_tbl = clk_tbl_gsbi_qup,
  1127. .clkr = {
  1128. .enable_reg = 0x2aec,
  1129. .enable_mask = BIT(11),
  1130. .hw.init = &(struct clk_init_data){
  1131. .name = "gsbi10_qup_src",
  1132. .parent_names = gcc_pxo_pll8,
  1133. .num_parents = 2,
  1134. .ops = &clk_rcg_ops,
  1135. .flags = CLK_SET_PARENT_GATE,
  1136. },
  1137. },
  1138. };
  1139. static struct clk_branch gsbi10_qup_clk = {
  1140. .halt_reg = 0x2fd0,
  1141. .halt_bit = 0,
  1142. .clkr = {
  1143. .enable_reg = 0x2aec,
  1144. .enable_mask = BIT(9),
  1145. .hw.init = &(struct clk_init_data){
  1146. .name = "gsbi10_qup_clk",
  1147. .parent_names = (const char *[]){ "gsbi10_qup_src" },
  1148. .num_parents = 1,
  1149. .ops = &clk_branch_ops,
  1150. .flags = CLK_SET_RATE_PARENT,
  1151. },
  1152. },
  1153. };
  1154. static struct clk_rcg gsbi11_qup_src = {
  1155. .ns_reg = 0x2b0c,
  1156. .md_reg = 0x2b08,
  1157. .mn = {
  1158. .mnctr_en_bit = 8,
  1159. .mnctr_reset_bit = 7,
  1160. .mnctr_mode_shift = 5,
  1161. .n_val_shift = 16,
  1162. .m_val_shift = 16,
  1163. .width = 8,
  1164. },
  1165. .p = {
  1166. .pre_div_shift = 3,
  1167. .pre_div_width = 2,
  1168. },
  1169. .s = {
  1170. .src_sel_shift = 0,
  1171. .parent_map = gcc_pxo_pll8_map,
  1172. },
  1173. .freq_tbl = clk_tbl_gsbi_qup,
  1174. .clkr = {
  1175. .enable_reg = 0x2b0c,
  1176. .enable_mask = BIT(11),
  1177. .hw.init = &(struct clk_init_data){
  1178. .name = "gsbi11_qup_src",
  1179. .parent_names = gcc_pxo_pll8,
  1180. .num_parents = 2,
  1181. .ops = &clk_rcg_ops,
  1182. .flags = CLK_SET_PARENT_GATE,
  1183. },
  1184. },
  1185. };
  1186. static struct clk_branch gsbi11_qup_clk = {
  1187. .halt_reg = 0x2fd4,
  1188. .halt_bit = 15,
  1189. .clkr = {
  1190. .enable_reg = 0x2b0c,
  1191. .enable_mask = BIT(9),
  1192. .hw.init = &(struct clk_init_data){
  1193. .name = "gsbi11_qup_clk",
  1194. .parent_names = (const char *[]){ "gsbi11_qup_src" },
  1195. .num_parents = 1,
  1196. .ops = &clk_branch_ops,
  1197. .flags = CLK_SET_RATE_PARENT,
  1198. },
  1199. },
  1200. };
  1201. static struct clk_rcg gsbi12_qup_src = {
  1202. .ns_reg = 0x2b2c,
  1203. .md_reg = 0x2b28,
  1204. .mn = {
  1205. .mnctr_en_bit = 8,
  1206. .mnctr_reset_bit = 7,
  1207. .mnctr_mode_shift = 5,
  1208. .n_val_shift = 16,
  1209. .m_val_shift = 16,
  1210. .width = 8,
  1211. },
  1212. .p = {
  1213. .pre_div_shift = 3,
  1214. .pre_div_width = 2,
  1215. },
  1216. .s = {
  1217. .src_sel_shift = 0,
  1218. .parent_map = gcc_pxo_pll8_map,
  1219. },
  1220. .freq_tbl = clk_tbl_gsbi_qup,
  1221. .clkr = {
  1222. .enable_reg = 0x2b2c,
  1223. .enable_mask = BIT(11),
  1224. .hw.init = &(struct clk_init_data){
  1225. .name = "gsbi12_qup_src",
  1226. .parent_names = gcc_pxo_pll8,
  1227. .num_parents = 2,
  1228. .ops = &clk_rcg_ops,
  1229. .flags = CLK_SET_PARENT_GATE,
  1230. },
  1231. },
  1232. };
  1233. static struct clk_branch gsbi12_qup_clk = {
  1234. .halt_reg = 0x2fd4,
  1235. .halt_bit = 11,
  1236. .clkr = {
  1237. .enable_reg = 0x2b2c,
  1238. .enable_mask = BIT(9),
  1239. .hw.init = &(struct clk_init_data){
  1240. .name = "gsbi12_qup_clk",
  1241. .parent_names = (const char *[]){ "gsbi12_qup_src" },
  1242. .num_parents = 1,
  1243. .ops = &clk_branch_ops,
  1244. .flags = CLK_SET_RATE_PARENT,
  1245. },
  1246. },
  1247. };
  1248. static const struct freq_tbl clk_tbl_gp[] = {
  1249. { 9600000, P_CXO, 2, 0, 0 },
  1250. { 13500000, P_PXO, 2, 0, 0 },
  1251. { 19200000, P_CXO, 1, 0, 0 },
  1252. { 27000000, P_PXO, 1, 0, 0 },
  1253. { 64000000, P_PLL8, 2, 1, 3 },
  1254. { 76800000, P_PLL8, 1, 1, 5 },
  1255. { 96000000, P_PLL8, 4, 0, 0 },
  1256. { 128000000, P_PLL8, 3, 0, 0 },
  1257. { 192000000, P_PLL8, 2, 0, 0 },
  1258. { }
  1259. };
  1260. static struct clk_rcg gp0_src = {
  1261. .ns_reg = 0x2d24,
  1262. .md_reg = 0x2d00,
  1263. .mn = {
  1264. .mnctr_en_bit = 8,
  1265. .mnctr_reset_bit = 7,
  1266. .mnctr_mode_shift = 5,
  1267. .n_val_shift = 16,
  1268. .m_val_shift = 16,
  1269. .width = 8,
  1270. },
  1271. .p = {
  1272. .pre_div_shift = 3,
  1273. .pre_div_width = 2,
  1274. },
  1275. .s = {
  1276. .src_sel_shift = 0,
  1277. .parent_map = gcc_pxo_pll8_cxo_map,
  1278. },
  1279. .freq_tbl = clk_tbl_gp,
  1280. .clkr = {
  1281. .enable_reg = 0x2d24,
  1282. .enable_mask = BIT(11),
  1283. .hw.init = &(struct clk_init_data){
  1284. .name = "gp0_src",
  1285. .parent_names = gcc_pxo_pll8_cxo,
  1286. .num_parents = 3,
  1287. .ops = &clk_rcg_ops,
  1288. .flags = CLK_SET_PARENT_GATE,
  1289. },
  1290. }
  1291. };
  1292. static struct clk_branch gp0_clk = {
  1293. .halt_reg = 0x2fd8,
  1294. .halt_bit = 7,
  1295. .clkr = {
  1296. .enable_reg = 0x2d24,
  1297. .enable_mask = BIT(9),
  1298. .hw.init = &(struct clk_init_data){
  1299. .name = "gp0_clk",
  1300. .parent_names = (const char *[]){ "gp0_src" },
  1301. .num_parents = 1,
  1302. .ops = &clk_branch_ops,
  1303. .flags = CLK_SET_RATE_PARENT,
  1304. },
  1305. },
  1306. };
  1307. static struct clk_rcg gp1_src = {
  1308. .ns_reg = 0x2d44,
  1309. .md_reg = 0x2d40,
  1310. .mn = {
  1311. .mnctr_en_bit = 8,
  1312. .mnctr_reset_bit = 7,
  1313. .mnctr_mode_shift = 5,
  1314. .n_val_shift = 16,
  1315. .m_val_shift = 16,
  1316. .width = 8,
  1317. },
  1318. .p = {
  1319. .pre_div_shift = 3,
  1320. .pre_div_width = 2,
  1321. },
  1322. .s = {
  1323. .src_sel_shift = 0,
  1324. .parent_map = gcc_pxo_pll8_cxo_map,
  1325. },
  1326. .freq_tbl = clk_tbl_gp,
  1327. .clkr = {
  1328. .enable_reg = 0x2d44,
  1329. .enable_mask = BIT(11),
  1330. .hw.init = &(struct clk_init_data){
  1331. .name = "gp1_src",
  1332. .parent_names = gcc_pxo_pll8_cxo,
  1333. .num_parents = 3,
  1334. .ops = &clk_rcg_ops,
  1335. .flags = CLK_SET_RATE_GATE,
  1336. },
  1337. }
  1338. };
  1339. static struct clk_branch gp1_clk = {
  1340. .halt_reg = 0x2fd8,
  1341. .halt_bit = 6,
  1342. .clkr = {
  1343. .enable_reg = 0x2d44,
  1344. .enable_mask = BIT(9),
  1345. .hw.init = &(struct clk_init_data){
  1346. .name = "gp1_clk",
  1347. .parent_names = (const char *[]){ "gp1_src" },
  1348. .num_parents = 1,
  1349. .ops = &clk_branch_ops,
  1350. .flags = CLK_SET_RATE_PARENT,
  1351. },
  1352. },
  1353. };
  1354. static struct clk_rcg gp2_src = {
  1355. .ns_reg = 0x2d64,
  1356. .md_reg = 0x2d60,
  1357. .mn = {
  1358. .mnctr_en_bit = 8,
  1359. .mnctr_reset_bit = 7,
  1360. .mnctr_mode_shift = 5,
  1361. .n_val_shift = 16,
  1362. .m_val_shift = 16,
  1363. .width = 8,
  1364. },
  1365. .p = {
  1366. .pre_div_shift = 3,
  1367. .pre_div_width = 2,
  1368. },
  1369. .s = {
  1370. .src_sel_shift = 0,
  1371. .parent_map = gcc_pxo_pll8_cxo_map,
  1372. },
  1373. .freq_tbl = clk_tbl_gp,
  1374. .clkr = {
  1375. .enable_reg = 0x2d64,
  1376. .enable_mask = BIT(11),
  1377. .hw.init = &(struct clk_init_data){
  1378. .name = "gp2_src",
  1379. .parent_names = gcc_pxo_pll8_cxo,
  1380. .num_parents = 3,
  1381. .ops = &clk_rcg_ops,
  1382. .flags = CLK_SET_RATE_GATE,
  1383. },
  1384. }
  1385. };
  1386. static struct clk_branch gp2_clk = {
  1387. .halt_reg = 0x2fd8,
  1388. .halt_bit = 5,
  1389. .clkr = {
  1390. .enable_reg = 0x2d64,
  1391. .enable_mask = BIT(9),
  1392. .hw.init = &(struct clk_init_data){
  1393. .name = "gp2_clk",
  1394. .parent_names = (const char *[]){ "gp2_src" },
  1395. .num_parents = 1,
  1396. .ops = &clk_branch_ops,
  1397. .flags = CLK_SET_RATE_PARENT,
  1398. },
  1399. },
  1400. };
  1401. static struct clk_branch pmem_clk = {
  1402. .hwcg_reg = 0x25a0,
  1403. .hwcg_bit = 6,
  1404. .halt_reg = 0x2fc8,
  1405. .halt_bit = 20,
  1406. .clkr = {
  1407. .enable_reg = 0x25a0,
  1408. .enable_mask = BIT(4),
  1409. .hw.init = &(struct clk_init_data){
  1410. .name = "pmem_clk",
  1411. .ops = &clk_branch_ops,
  1412. .flags = CLK_IS_ROOT,
  1413. },
  1414. },
  1415. };
  1416. static struct clk_rcg prng_src = {
  1417. .ns_reg = 0x2e80,
  1418. .p = {
  1419. .pre_div_shift = 3,
  1420. .pre_div_width = 4,
  1421. },
  1422. .s = {
  1423. .src_sel_shift = 0,
  1424. .parent_map = gcc_pxo_pll8_map,
  1425. },
  1426. .clkr.hw = {
  1427. .init = &(struct clk_init_data){
  1428. .name = "prng_src",
  1429. .parent_names = gcc_pxo_pll8,
  1430. .num_parents = 2,
  1431. .ops = &clk_rcg_ops,
  1432. },
  1433. },
  1434. };
  1435. static struct clk_branch prng_clk = {
  1436. .halt_reg = 0x2fd8,
  1437. .halt_check = BRANCH_HALT_VOTED,
  1438. .halt_bit = 10,
  1439. .clkr = {
  1440. .enable_reg = 0x3080,
  1441. .enable_mask = BIT(10),
  1442. .hw.init = &(struct clk_init_data){
  1443. .name = "prng_clk",
  1444. .parent_names = (const char *[]){ "prng_src" },
  1445. .num_parents = 1,
  1446. .ops = &clk_branch_ops,
  1447. },
  1448. },
  1449. };
  1450. static const struct freq_tbl clk_tbl_sdc[] = {
  1451. { 144000, P_PXO, 3, 2, 125 },
  1452. { 400000, P_PLL8, 4, 1, 240 },
  1453. { 16000000, P_PLL8, 4, 1, 6 },
  1454. { 17070000, P_PLL8, 1, 2, 45 },
  1455. { 20210000, P_PLL8, 1, 1, 19 },
  1456. { 24000000, P_PLL8, 4, 1, 4 },
  1457. { 48000000, P_PLL8, 4, 1, 2 },
  1458. { }
  1459. };
  1460. static struct clk_rcg sdc1_src = {
  1461. .ns_reg = 0x282c,
  1462. .md_reg = 0x2828,
  1463. .mn = {
  1464. .mnctr_en_bit = 8,
  1465. .mnctr_reset_bit = 7,
  1466. .mnctr_mode_shift = 5,
  1467. .n_val_shift = 16,
  1468. .m_val_shift = 16,
  1469. .width = 8,
  1470. },
  1471. .p = {
  1472. .pre_div_shift = 3,
  1473. .pre_div_width = 2,
  1474. },
  1475. .s = {
  1476. .src_sel_shift = 0,
  1477. .parent_map = gcc_pxo_pll8_map,
  1478. },
  1479. .freq_tbl = clk_tbl_sdc,
  1480. .clkr = {
  1481. .enable_reg = 0x282c,
  1482. .enable_mask = BIT(11),
  1483. .hw.init = &(struct clk_init_data){
  1484. .name = "sdc1_src",
  1485. .parent_names = gcc_pxo_pll8,
  1486. .num_parents = 2,
  1487. .ops = &clk_rcg_ops,
  1488. .flags = CLK_SET_RATE_GATE,
  1489. },
  1490. }
  1491. };
  1492. static struct clk_branch sdc1_clk = {
  1493. .halt_reg = 0x2fc8,
  1494. .halt_bit = 6,
  1495. .clkr = {
  1496. .enable_reg = 0x282c,
  1497. .enable_mask = BIT(9),
  1498. .hw.init = &(struct clk_init_data){
  1499. .name = "sdc1_clk",
  1500. .parent_names = (const char *[]){ "sdc1_src" },
  1501. .num_parents = 1,
  1502. .ops = &clk_branch_ops,
  1503. .flags = CLK_SET_RATE_PARENT,
  1504. },
  1505. },
  1506. };
  1507. static struct clk_rcg sdc2_src = {
  1508. .ns_reg = 0x284c,
  1509. .md_reg = 0x2848,
  1510. .mn = {
  1511. .mnctr_en_bit = 8,
  1512. .mnctr_reset_bit = 7,
  1513. .mnctr_mode_shift = 5,
  1514. .n_val_shift = 16,
  1515. .m_val_shift = 16,
  1516. .width = 8,
  1517. },
  1518. .p = {
  1519. .pre_div_shift = 3,
  1520. .pre_div_width = 2,
  1521. },
  1522. .s = {
  1523. .src_sel_shift = 0,
  1524. .parent_map = gcc_pxo_pll8_map,
  1525. },
  1526. .freq_tbl = clk_tbl_sdc,
  1527. .clkr = {
  1528. .enable_reg = 0x284c,
  1529. .enable_mask = BIT(11),
  1530. .hw.init = &(struct clk_init_data){
  1531. .name = "sdc2_src",
  1532. .parent_names = gcc_pxo_pll8,
  1533. .num_parents = 2,
  1534. .ops = &clk_rcg_ops,
  1535. .flags = CLK_SET_RATE_GATE,
  1536. },
  1537. }
  1538. };
  1539. static struct clk_branch sdc2_clk = {
  1540. .halt_reg = 0x2fc8,
  1541. .halt_bit = 5,
  1542. .clkr = {
  1543. .enable_reg = 0x284c,
  1544. .enable_mask = BIT(9),
  1545. .hw.init = &(struct clk_init_data){
  1546. .name = "sdc2_clk",
  1547. .parent_names = (const char *[]){ "sdc2_src" },
  1548. .num_parents = 1,
  1549. .ops = &clk_branch_ops,
  1550. .flags = CLK_SET_RATE_PARENT,
  1551. },
  1552. },
  1553. };
  1554. static struct clk_rcg sdc3_src = {
  1555. .ns_reg = 0x286c,
  1556. .md_reg = 0x2868,
  1557. .mn = {
  1558. .mnctr_en_bit = 8,
  1559. .mnctr_reset_bit = 7,
  1560. .mnctr_mode_shift = 5,
  1561. .n_val_shift = 16,
  1562. .m_val_shift = 16,
  1563. .width = 8,
  1564. },
  1565. .p = {
  1566. .pre_div_shift = 3,
  1567. .pre_div_width = 2,
  1568. },
  1569. .s = {
  1570. .src_sel_shift = 0,
  1571. .parent_map = gcc_pxo_pll8_map,
  1572. },
  1573. .freq_tbl = clk_tbl_sdc,
  1574. .clkr = {
  1575. .enable_reg = 0x286c,
  1576. .enable_mask = BIT(11),
  1577. .hw.init = &(struct clk_init_data){
  1578. .name = "sdc3_src",
  1579. .parent_names = gcc_pxo_pll8,
  1580. .num_parents = 2,
  1581. .ops = &clk_rcg_ops,
  1582. .flags = CLK_SET_RATE_GATE,
  1583. },
  1584. }
  1585. };
  1586. static struct clk_branch sdc3_clk = {
  1587. .halt_reg = 0x2fc8,
  1588. .halt_bit = 4,
  1589. .clkr = {
  1590. .enable_reg = 0x286c,
  1591. .enable_mask = BIT(9),
  1592. .hw.init = &(struct clk_init_data){
  1593. .name = "sdc3_clk",
  1594. .parent_names = (const char *[]){ "sdc3_src" },
  1595. .num_parents = 1,
  1596. .ops = &clk_branch_ops,
  1597. .flags = CLK_SET_RATE_PARENT,
  1598. },
  1599. },
  1600. };
  1601. static struct clk_rcg sdc4_src = {
  1602. .ns_reg = 0x288c,
  1603. .md_reg = 0x2888,
  1604. .mn = {
  1605. .mnctr_en_bit = 8,
  1606. .mnctr_reset_bit = 7,
  1607. .mnctr_mode_shift = 5,
  1608. .n_val_shift = 16,
  1609. .m_val_shift = 16,
  1610. .width = 8,
  1611. },
  1612. .p = {
  1613. .pre_div_shift = 3,
  1614. .pre_div_width = 2,
  1615. },
  1616. .s = {
  1617. .src_sel_shift = 0,
  1618. .parent_map = gcc_pxo_pll8_map,
  1619. },
  1620. .freq_tbl = clk_tbl_sdc,
  1621. .clkr = {
  1622. .enable_reg = 0x288c,
  1623. .enable_mask = BIT(11),
  1624. .hw.init = &(struct clk_init_data){
  1625. .name = "sdc4_src",
  1626. .parent_names = gcc_pxo_pll8,
  1627. .num_parents = 2,
  1628. .ops = &clk_rcg_ops,
  1629. .flags = CLK_SET_RATE_GATE,
  1630. },
  1631. }
  1632. };
  1633. static struct clk_branch sdc4_clk = {
  1634. .halt_reg = 0x2fc8,
  1635. .halt_bit = 3,
  1636. .clkr = {
  1637. .enable_reg = 0x288c,
  1638. .enable_mask = BIT(9),
  1639. .hw.init = &(struct clk_init_data){
  1640. .name = "sdc4_clk",
  1641. .parent_names = (const char *[]){ "sdc4_src" },
  1642. .num_parents = 1,
  1643. .ops = &clk_branch_ops,
  1644. .flags = CLK_SET_RATE_PARENT,
  1645. },
  1646. },
  1647. };
  1648. static struct clk_rcg sdc5_src = {
  1649. .ns_reg = 0x28ac,
  1650. .md_reg = 0x28a8,
  1651. .mn = {
  1652. .mnctr_en_bit = 8,
  1653. .mnctr_reset_bit = 7,
  1654. .mnctr_mode_shift = 5,
  1655. .n_val_shift = 16,
  1656. .m_val_shift = 16,
  1657. .width = 8,
  1658. },
  1659. .p = {
  1660. .pre_div_shift = 3,
  1661. .pre_div_width = 2,
  1662. },
  1663. .s = {
  1664. .src_sel_shift = 0,
  1665. .parent_map = gcc_pxo_pll8_map,
  1666. },
  1667. .freq_tbl = clk_tbl_sdc,
  1668. .clkr = {
  1669. .enable_reg = 0x28ac,
  1670. .enable_mask = BIT(11),
  1671. .hw.init = &(struct clk_init_data){
  1672. .name = "sdc5_src",
  1673. .parent_names = gcc_pxo_pll8,
  1674. .num_parents = 2,
  1675. .ops = &clk_rcg_ops,
  1676. .flags = CLK_SET_RATE_GATE,
  1677. },
  1678. }
  1679. };
  1680. static struct clk_branch sdc5_clk = {
  1681. .halt_reg = 0x2fc8,
  1682. .halt_bit = 2,
  1683. .clkr = {
  1684. .enable_reg = 0x28ac,
  1685. .enable_mask = BIT(9),
  1686. .hw.init = &(struct clk_init_data){
  1687. .name = "sdc5_clk",
  1688. .parent_names = (const char *[]){ "sdc5_src" },
  1689. .num_parents = 1,
  1690. .ops = &clk_branch_ops,
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. },
  1693. },
  1694. };
  1695. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1696. { 105000, P_PXO, 1, 1, 256 },
  1697. { }
  1698. };
  1699. static struct clk_rcg tsif_ref_src = {
  1700. .ns_reg = 0x2710,
  1701. .md_reg = 0x270c,
  1702. .mn = {
  1703. .mnctr_en_bit = 8,
  1704. .mnctr_reset_bit = 7,
  1705. .mnctr_mode_shift = 5,
  1706. .n_val_shift = 16,
  1707. .m_val_shift = 16,
  1708. .width = 16,
  1709. },
  1710. .p = {
  1711. .pre_div_shift = 3,
  1712. .pre_div_width = 2,
  1713. },
  1714. .s = {
  1715. .src_sel_shift = 0,
  1716. .parent_map = gcc_pxo_pll8_map,
  1717. },
  1718. .freq_tbl = clk_tbl_tsif_ref,
  1719. .clkr = {
  1720. .enable_reg = 0x2710,
  1721. .enable_mask = BIT(11),
  1722. .hw.init = &(struct clk_init_data){
  1723. .name = "tsif_ref_src",
  1724. .parent_names = gcc_pxo_pll8,
  1725. .num_parents = 2,
  1726. .ops = &clk_rcg_ops,
  1727. .flags = CLK_SET_RATE_GATE,
  1728. },
  1729. }
  1730. };
  1731. static struct clk_branch tsif_ref_clk = {
  1732. .halt_reg = 0x2fd4,
  1733. .halt_bit = 5,
  1734. .clkr = {
  1735. .enable_reg = 0x2710,
  1736. .enable_mask = BIT(9),
  1737. .hw.init = &(struct clk_init_data){
  1738. .name = "tsif_ref_clk",
  1739. .parent_names = (const char *[]){ "tsif_ref_src" },
  1740. .num_parents = 1,
  1741. .ops = &clk_branch_ops,
  1742. .flags = CLK_SET_RATE_PARENT,
  1743. },
  1744. },
  1745. };
  1746. static const struct freq_tbl clk_tbl_usb[] = {
  1747. { 60000000, P_PLL8, 1, 5, 32 },
  1748. { }
  1749. };
  1750. static struct clk_rcg usb_hs1_xcvr_src = {
  1751. .ns_reg = 0x290c,
  1752. .md_reg = 0x2908,
  1753. .mn = {
  1754. .mnctr_en_bit = 8,
  1755. .mnctr_reset_bit = 7,
  1756. .mnctr_mode_shift = 5,
  1757. .n_val_shift = 16,
  1758. .m_val_shift = 16,
  1759. .width = 8,
  1760. },
  1761. .p = {
  1762. .pre_div_shift = 3,
  1763. .pre_div_width = 2,
  1764. },
  1765. .s = {
  1766. .src_sel_shift = 0,
  1767. .parent_map = gcc_pxo_pll8_map,
  1768. },
  1769. .freq_tbl = clk_tbl_usb,
  1770. .clkr = {
  1771. .enable_reg = 0x290c,
  1772. .enable_mask = BIT(11),
  1773. .hw.init = &(struct clk_init_data){
  1774. .name = "usb_hs1_xcvr_src",
  1775. .parent_names = gcc_pxo_pll8,
  1776. .num_parents = 2,
  1777. .ops = &clk_rcg_ops,
  1778. .flags = CLK_SET_RATE_GATE,
  1779. },
  1780. }
  1781. };
  1782. static struct clk_branch usb_hs1_xcvr_clk = {
  1783. .halt_reg = 0x2fc8,
  1784. .halt_bit = 0,
  1785. .clkr = {
  1786. .enable_reg = 0x290c,
  1787. .enable_mask = BIT(9),
  1788. .hw.init = &(struct clk_init_data){
  1789. .name = "usb_hs1_xcvr_clk",
  1790. .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
  1791. .num_parents = 1,
  1792. .ops = &clk_branch_ops,
  1793. .flags = CLK_SET_RATE_PARENT,
  1794. },
  1795. },
  1796. };
  1797. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  1798. .ns_reg = 0x2968,
  1799. .md_reg = 0x2964,
  1800. .mn = {
  1801. .mnctr_en_bit = 8,
  1802. .mnctr_reset_bit = 7,
  1803. .mnctr_mode_shift = 5,
  1804. .n_val_shift = 16,
  1805. .m_val_shift = 16,
  1806. .width = 8,
  1807. },
  1808. .p = {
  1809. .pre_div_shift = 3,
  1810. .pre_div_width = 2,
  1811. },
  1812. .s = {
  1813. .src_sel_shift = 0,
  1814. .parent_map = gcc_pxo_pll8_map,
  1815. },
  1816. .freq_tbl = clk_tbl_usb,
  1817. .clkr = {
  1818. .enable_reg = 0x2968,
  1819. .enable_mask = BIT(11),
  1820. .hw.init = &(struct clk_init_data){
  1821. .name = "usb_fs1_xcvr_fs_src",
  1822. .parent_names = gcc_pxo_pll8,
  1823. .num_parents = 2,
  1824. .ops = &clk_rcg_ops,
  1825. .flags = CLK_SET_RATE_GATE,
  1826. },
  1827. }
  1828. };
  1829. static const char *usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" };
  1830. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  1831. .halt_reg = 0x2fcc,
  1832. .halt_bit = 15,
  1833. .clkr = {
  1834. .enable_reg = 0x2968,
  1835. .enable_mask = BIT(9),
  1836. .hw.init = &(struct clk_init_data){
  1837. .name = "usb_fs1_xcvr_fs_clk",
  1838. .parent_names = usb_fs1_xcvr_fs_src_p,
  1839. .num_parents = 1,
  1840. .ops = &clk_branch_ops,
  1841. .flags = CLK_SET_RATE_PARENT,
  1842. },
  1843. },
  1844. };
  1845. static struct clk_branch usb_fs1_system_clk = {
  1846. .halt_reg = 0x2fcc,
  1847. .halt_bit = 16,
  1848. .clkr = {
  1849. .enable_reg = 0x296c,
  1850. .enable_mask = BIT(4),
  1851. .hw.init = &(struct clk_init_data){
  1852. .parent_names = usb_fs1_xcvr_fs_src_p,
  1853. .num_parents = 1,
  1854. .name = "usb_fs1_system_clk",
  1855. .ops = &clk_branch_ops,
  1856. .flags = CLK_SET_RATE_PARENT,
  1857. },
  1858. },
  1859. };
  1860. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  1861. .ns_reg = 0x2988,
  1862. .md_reg = 0x2984,
  1863. .mn = {
  1864. .mnctr_en_bit = 8,
  1865. .mnctr_reset_bit = 7,
  1866. .mnctr_mode_shift = 5,
  1867. .n_val_shift = 16,
  1868. .m_val_shift = 16,
  1869. .width = 8,
  1870. },
  1871. .p = {
  1872. .pre_div_shift = 3,
  1873. .pre_div_width = 2,
  1874. },
  1875. .s = {
  1876. .src_sel_shift = 0,
  1877. .parent_map = gcc_pxo_pll8_map,
  1878. },
  1879. .freq_tbl = clk_tbl_usb,
  1880. .clkr = {
  1881. .enable_reg = 0x2988,
  1882. .enable_mask = BIT(11),
  1883. .hw.init = &(struct clk_init_data){
  1884. .name = "usb_fs2_xcvr_fs_src",
  1885. .parent_names = gcc_pxo_pll8,
  1886. .num_parents = 2,
  1887. .ops = &clk_rcg_ops,
  1888. .flags = CLK_SET_RATE_GATE,
  1889. },
  1890. }
  1891. };
  1892. static const char *usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" };
  1893. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  1894. .halt_reg = 0x2fcc,
  1895. .halt_bit = 12,
  1896. .clkr = {
  1897. .enable_reg = 0x2988,
  1898. .enable_mask = BIT(9),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "usb_fs2_xcvr_fs_clk",
  1901. .parent_names = usb_fs2_xcvr_fs_src_p,
  1902. .num_parents = 1,
  1903. .ops = &clk_branch_ops,
  1904. .flags = CLK_SET_RATE_PARENT,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch usb_fs2_system_clk = {
  1909. .halt_reg = 0x2fcc,
  1910. .halt_bit = 13,
  1911. .clkr = {
  1912. .enable_reg = 0x298c,
  1913. .enable_mask = BIT(4),
  1914. .hw.init = &(struct clk_init_data){
  1915. .name = "usb_fs2_system_clk",
  1916. .parent_names = usb_fs2_xcvr_fs_src_p,
  1917. .num_parents = 1,
  1918. .ops = &clk_branch_ops,
  1919. .flags = CLK_SET_RATE_PARENT,
  1920. },
  1921. },
  1922. };
  1923. static struct clk_branch gsbi1_h_clk = {
  1924. .halt_reg = 0x2fcc,
  1925. .halt_bit = 11,
  1926. .clkr = {
  1927. .enable_reg = 0x29c0,
  1928. .enable_mask = BIT(4),
  1929. .hw.init = &(struct clk_init_data){
  1930. .name = "gsbi1_h_clk",
  1931. .ops = &clk_branch_ops,
  1932. .flags = CLK_IS_ROOT,
  1933. },
  1934. },
  1935. };
  1936. static struct clk_branch gsbi2_h_clk = {
  1937. .halt_reg = 0x2fcc,
  1938. .halt_bit = 7,
  1939. .clkr = {
  1940. .enable_reg = 0x29e0,
  1941. .enable_mask = BIT(4),
  1942. .hw.init = &(struct clk_init_data){
  1943. .name = "gsbi2_h_clk",
  1944. .ops = &clk_branch_ops,
  1945. .flags = CLK_IS_ROOT,
  1946. },
  1947. },
  1948. };
  1949. static struct clk_branch gsbi3_h_clk = {
  1950. .halt_reg = 0x2fcc,
  1951. .halt_bit = 3,
  1952. .clkr = {
  1953. .enable_reg = 0x2a00,
  1954. .enable_mask = BIT(4),
  1955. .hw.init = &(struct clk_init_data){
  1956. .name = "gsbi3_h_clk",
  1957. .ops = &clk_branch_ops,
  1958. .flags = CLK_IS_ROOT,
  1959. },
  1960. },
  1961. };
  1962. static struct clk_branch gsbi4_h_clk = {
  1963. .halt_reg = 0x2fd0,
  1964. .halt_bit = 27,
  1965. .clkr = {
  1966. .enable_reg = 0x2a20,
  1967. .enable_mask = BIT(4),
  1968. .hw.init = &(struct clk_init_data){
  1969. .name = "gsbi4_h_clk",
  1970. .ops = &clk_branch_ops,
  1971. .flags = CLK_IS_ROOT,
  1972. },
  1973. },
  1974. };
  1975. static struct clk_branch gsbi5_h_clk = {
  1976. .halt_reg = 0x2fd0,
  1977. .halt_bit = 23,
  1978. .clkr = {
  1979. .enable_reg = 0x2a40,
  1980. .enable_mask = BIT(4),
  1981. .hw.init = &(struct clk_init_data){
  1982. .name = "gsbi5_h_clk",
  1983. .ops = &clk_branch_ops,
  1984. .flags = CLK_IS_ROOT,
  1985. },
  1986. },
  1987. };
  1988. static struct clk_branch gsbi6_h_clk = {
  1989. .halt_reg = 0x2fd0,
  1990. .halt_bit = 19,
  1991. .clkr = {
  1992. .enable_reg = 0x2a60,
  1993. .enable_mask = BIT(4),
  1994. .hw.init = &(struct clk_init_data){
  1995. .name = "gsbi6_h_clk",
  1996. .ops = &clk_branch_ops,
  1997. .flags = CLK_IS_ROOT,
  1998. },
  1999. },
  2000. };
  2001. static struct clk_branch gsbi7_h_clk = {
  2002. .halt_reg = 0x2fd0,
  2003. .halt_bit = 15,
  2004. .clkr = {
  2005. .enable_reg = 0x2a80,
  2006. .enable_mask = BIT(4),
  2007. .hw.init = &(struct clk_init_data){
  2008. .name = "gsbi7_h_clk",
  2009. .ops = &clk_branch_ops,
  2010. .flags = CLK_IS_ROOT,
  2011. },
  2012. },
  2013. };
  2014. static struct clk_branch gsbi8_h_clk = {
  2015. .halt_reg = 0x2fd0,
  2016. .halt_bit = 11,
  2017. .clkr = {
  2018. .enable_reg = 0x2aa0,
  2019. .enable_mask = BIT(4),
  2020. .hw.init = &(struct clk_init_data){
  2021. .name = "gsbi8_h_clk",
  2022. .ops = &clk_branch_ops,
  2023. .flags = CLK_IS_ROOT,
  2024. },
  2025. },
  2026. };
  2027. static struct clk_branch gsbi9_h_clk = {
  2028. .halt_reg = 0x2fd0,
  2029. .halt_bit = 7,
  2030. .clkr = {
  2031. .enable_reg = 0x2ac0,
  2032. .enable_mask = BIT(4),
  2033. .hw.init = &(struct clk_init_data){
  2034. .name = "gsbi9_h_clk",
  2035. .ops = &clk_branch_ops,
  2036. .flags = CLK_IS_ROOT,
  2037. },
  2038. },
  2039. };
  2040. static struct clk_branch gsbi10_h_clk = {
  2041. .halt_reg = 0x2fd0,
  2042. .halt_bit = 3,
  2043. .clkr = {
  2044. .enable_reg = 0x2ae0,
  2045. .enable_mask = BIT(4),
  2046. .hw.init = &(struct clk_init_data){
  2047. .name = "gsbi10_h_clk",
  2048. .ops = &clk_branch_ops,
  2049. .flags = CLK_IS_ROOT,
  2050. },
  2051. },
  2052. };
  2053. static struct clk_branch gsbi11_h_clk = {
  2054. .halt_reg = 0x2fd4,
  2055. .halt_bit = 18,
  2056. .clkr = {
  2057. .enable_reg = 0x2b00,
  2058. .enable_mask = BIT(4),
  2059. .hw.init = &(struct clk_init_data){
  2060. .name = "gsbi11_h_clk",
  2061. .ops = &clk_branch_ops,
  2062. .flags = CLK_IS_ROOT,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch gsbi12_h_clk = {
  2067. .halt_reg = 0x2fd4,
  2068. .halt_bit = 14,
  2069. .clkr = {
  2070. .enable_reg = 0x2b20,
  2071. .enable_mask = BIT(4),
  2072. .hw.init = &(struct clk_init_data){
  2073. .name = "gsbi12_h_clk",
  2074. .ops = &clk_branch_ops,
  2075. .flags = CLK_IS_ROOT,
  2076. },
  2077. },
  2078. };
  2079. static struct clk_branch tsif_h_clk = {
  2080. .halt_reg = 0x2fd4,
  2081. .halt_bit = 7,
  2082. .clkr = {
  2083. .enable_reg = 0x2700,
  2084. .enable_mask = BIT(4),
  2085. .hw.init = &(struct clk_init_data){
  2086. .name = "tsif_h_clk",
  2087. .ops = &clk_branch_ops,
  2088. .flags = CLK_IS_ROOT,
  2089. },
  2090. },
  2091. };
  2092. static struct clk_branch usb_fs1_h_clk = {
  2093. .halt_reg = 0x2fcc,
  2094. .halt_bit = 17,
  2095. .clkr = {
  2096. .enable_reg = 0x2960,
  2097. .enable_mask = BIT(4),
  2098. .hw.init = &(struct clk_init_data){
  2099. .name = "usb_fs1_h_clk",
  2100. .ops = &clk_branch_ops,
  2101. .flags = CLK_IS_ROOT,
  2102. },
  2103. },
  2104. };
  2105. static struct clk_branch usb_fs2_h_clk = {
  2106. .halt_reg = 0x2fcc,
  2107. .halt_bit = 14,
  2108. .clkr = {
  2109. .enable_reg = 0x2980,
  2110. .enable_mask = BIT(4),
  2111. .hw.init = &(struct clk_init_data){
  2112. .name = "usb_fs2_h_clk",
  2113. .ops = &clk_branch_ops,
  2114. .flags = CLK_IS_ROOT,
  2115. },
  2116. },
  2117. };
  2118. static struct clk_branch usb_hs1_h_clk = {
  2119. .halt_reg = 0x2fc8,
  2120. .halt_bit = 1,
  2121. .clkr = {
  2122. .enable_reg = 0x2900,
  2123. .enable_mask = BIT(4),
  2124. .hw.init = &(struct clk_init_data){
  2125. .name = "usb_hs1_h_clk",
  2126. .ops = &clk_branch_ops,
  2127. .flags = CLK_IS_ROOT,
  2128. },
  2129. },
  2130. };
  2131. static struct clk_branch sdc1_h_clk = {
  2132. .halt_reg = 0x2fc8,
  2133. .halt_bit = 11,
  2134. .clkr = {
  2135. .enable_reg = 0x2820,
  2136. .enable_mask = BIT(4),
  2137. .hw.init = &(struct clk_init_data){
  2138. .name = "sdc1_h_clk",
  2139. .ops = &clk_branch_ops,
  2140. .flags = CLK_IS_ROOT,
  2141. },
  2142. },
  2143. };
  2144. static struct clk_branch sdc2_h_clk = {
  2145. .halt_reg = 0x2fc8,
  2146. .halt_bit = 10,
  2147. .clkr = {
  2148. .enable_reg = 0x2840,
  2149. .enable_mask = BIT(4),
  2150. .hw.init = &(struct clk_init_data){
  2151. .name = "sdc2_h_clk",
  2152. .ops = &clk_branch_ops,
  2153. .flags = CLK_IS_ROOT,
  2154. },
  2155. },
  2156. };
  2157. static struct clk_branch sdc3_h_clk = {
  2158. .halt_reg = 0x2fc8,
  2159. .halt_bit = 9,
  2160. .clkr = {
  2161. .enable_reg = 0x2860,
  2162. .enable_mask = BIT(4),
  2163. .hw.init = &(struct clk_init_data){
  2164. .name = "sdc3_h_clk",
  2165. .ops = &clk_branch_ops,
  2166. .flags = CLK_IS_ROOT,
  2167. },
  2168. },
  2169. };
  2170. static struct clk_branch sdc4_h_clk = {
  2171. .halt_reg = 0x2fc8,
  2172. .halt_bit = 8,
  2173. .clkr = {
  2174. .enable_reg = 0x2880,
  2175. .enable_mask = BIT(4),
  2176. .hw.init = &(struct clk_init_data){
  2177. .name = "sdc4_h_clk",
  2178. .ops = &clk_branch_ops,
  2179. .flags = CLK_IS_ROOT,
  2180. },
  2181. },
  2182. };
  2183. static struct clk_branch sdc5_h_clk = {
  2184. .halt_reg = 0x2fc8,
  2185. .halt_bit = 7,
  2186. .clkr = {
  2187. .enable_reg = 0x28a0,
  2188. .enable_mask = BIT(4),
  2189. .hw.init = &(struct clk_init_data){
  2190. .name = "sdc5_h_clk",
  2191. .ops = &clk_branch_ops,
  2192. .flags = CLK_IS_ROOT,
  2193. },
  2194. },
  2195. };
  2196. static struct clk_branch adm0_clk = {
  2197. .halt_reg = 0x2fdc,
  2198. .halt_check = BRANCH_HALT_VOTED,
  2199. .halt_bit = 14,
  2200. .clkr = {
  2201. .enable_reg = 0x3080,
  2202. .enable_mask = BIT(2),
  2203. .hw.init = &(struct clk_init_data){
  2204. .name = "adm0_clk",
  2205. .ops = &clk_branch_ops,
  2206. .flags = CLK_IS_ROOT,
  2207. },
  2208. },
  2209. };
  2210. static struct clk_branch adm0_pbus_clk = {
  2211. .halt_reg = 0x2fdc,
  2212. .halt_check = BRANCH_HALT_VOTED,
  2213. .halt_bit = 13,
  2214. .clkr = {
  2215. .enable_reg = 0x3080,
  2216. .enable_mask = BIT(3),
  2217. .hw.init = &(struct clk_init_data){
  2218. .name = "adm0_pbus_clk",
  2219. .ops = &clk_branch_ops,
  2220. .flags = CLK_IS_ROOT,
  2221. },
  2222. },
  2223. };
  2224. static struct clk_branch adm1_clk = {
  2225. .halt_reg = 0x2fdc,
  2226. .halt_bit = 12,
  2227. .halt_check = BRANCH_HALT_VOTED,
  2228. .clkr = {
  2229. .enable_reg = 0x3080,
  2230. .enable_mask = BIT(4),
  2231. .hw.init = &(struct clk_init_data){
  2232. .name = "adm1_clk",
  2233. .ops = &clk_branch_ops,
  2234. .flags = CLK_IS_ROOT,
  2235. },
  2236. },
  2237. };
  2238. static struct clk_branch adm1_pbus_clk = {
  2239. .halt_reg = 0x2fdc,
  2240. .halt_bit = 11,
  2241. .halt_check = BRANCH_HALT_VOTED,
  2242. .clkr = {
  2243. .enable_reg = 0x3080,
  2244. .enable_mask = BIT(5),
  2245. .hw.init = &(struct clk_init_data){
  2246. .name = "adm1_pbus_clk",
  2247. .ops = &clk_branch_ops,
  2248. .flags = CLK_IS_ROOT,
  2249. },
  2250. },
  2251. };
  2252. static struct clk_branch modem_ahb1_h_clk = {
  2253. .halt_reg = 0x2fdc,
  2254. .halt_bit = 8,
  2255. .halt_check = BRANCH_HALT_VOTED,
  2256. .clkr = {
  2257. .enable_reg = 0x3080,
  2258. .enable_mask = BIT(0),
  2259. .hw.init = &(struct clk_init_data){
  2260. .name = "modem_ahb1_h_clk",
  2261. .ops = &clk_branch_ops,
  2262. .flags = CLK_IS_ROOT,
  2263. },
  2264. },
  2265. };
  2266. static struct clk_branch modem_ahb2_h_clk = {
  2267. .halt_reg = 0x2fdc,
  2268. .halt_bit = 7,
  2269. .halt_check = BRANCH_HALT_VOTED,
  2270. .clkr = {
  2271. .enable_reg = 0x3080,
  2272. .enable_mask = BIT(1),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "modem_ahb2_h_clk",
  2275. .ops = &clk_branch_ops,
  2276. .flags = CLK_IS_ROOT,
  2277. },
  2278. },
  2279. };
  2280. static struct clk_branch pmic_arb0_h_clk = {
  2281. .halt_reg = 0x2fd8,
  2282. .halt_check = BRANCH_HALT_VOTED,
  2283. .halt_bit = 22,
  2284. .clkr = {
  2285. .enable_reg = 0x3080,
  2286. .enable_mask = BIT(8),
  2287. .hw.init = &(struct clk_init_data){
  2288. .name = "pmic_arb0_h_clk",
  2289. .ops = &clk_branch_ops,
  2290. .flags = CLK_IS_ROOT,
  2291. },
  2292. },
  2293. };
  2294. static struct clk_branch pmic_arb1_h_clk = {
  2295. .halt_reg = 0x2fd8,
  2296. .halt_check = BRANCH_HALT_VOTED,
  2297. .halt_bit = 21,
  2298. .clkr = {
  2299. .enable_reg = 0x3080,
  2300. .enable_mask = BIT(9),
  2301. .hw.init = &(struct clk_init_data){
  2302. .name = "pmic_arb1_h_clk",
  2303. .ops = &clk_branch_ops,
  2304. .flags = CLK_IS_ROOT,
  2305. },
  2306. },
  2307. };
  2308. static struct clk_branch pmic_ssbi2_clk = {
  2309. .halt_reg = 0x2fd8,
  2310. .halt_check = BRANCH_HALT_VOTED,
  2311. .halt_bit = 23,
  2312. .clkr = {
  2313. .enable_reg = 0x3080,
  2314. .enable_mask = BIT(7),
  2315. .hw.init = &(struct clk_init_data){
  2316. .name = "pmic_ssbi2_clk",
  2317. .ops = &clk_branch_ops,
  2318. .flags = CLK_IS_ROOT,
  2319. },
  2320. },
  2321. };
  2322. static struct clk_branch rpm_msg_ram_h_clk = {
  2323. .hwcg_reg = 0x27e0,
  2324. .hwcg_bit = 6,
  2325. .halt_reg = 0x2fd8,
  2326. .halt_check = BRANCH_HALT_VOTED,
  2327. .halt_bit = 12,
  2328. .clkr = {
  2329. .enable_reg = 0x3080,
  2330. .enable_mask = BIT(6),
  2331. .hw.init = &(struct clk_init_data){
  2332. .name = "rpm_msg_ram_h_clk",
  2333. .ops = &clk_branch_ops,
  2334. .flags = CLK_IS_ROOT,
  2335. },
  2336. },
  2337. };
  2338. static struct clk_regmap *gcc_msm8660_clks[] = {
  2339. [PLL8] = &pll8.clkr,
  2340. [PLL8_VOTE] = &pll8_vote,
  2341. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2342. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2343. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2344. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2345. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2346. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2347. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2348. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2349. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2350. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2351. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2352. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2353. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2354. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2355. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2356. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2357. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  2358. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  2359. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  2360. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  2361. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  2362. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  2363. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  2364. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  2365. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2366. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2367. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2368. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2369. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  2370. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  2371. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2372. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2373. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2374. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2375. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2376. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2377. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2378. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2379. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  2380. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  2381. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  2382. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  2383. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  2384. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  2385. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  2386. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  2387. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  2388. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  2389. [GP0_SRC] = &gp0_src.clkr,
  2390. [GP0_CLK] = &gp0_clk.clkr,
  2391. [GP1_SRC] = &gp1_src.clkr,
  2392. [GP1_CLK] = &gp1_clk.clkr,
  2393. [GP2_SRC] = &gp2_src.clkr,
  2394. [GP2_CLK] = &gp2_clk.clkr,
  2395. [PMEM_CLK] = &pmem_clk.clkr,
  2396. [PRNG_SRC] = &prng_src.clkr,
  2397. [PRNG_CLK] = &prng_clk.clkr,
  2398. [SDC1_SRC] = &sdc1_src.clkr,
  2399. [SDC1_CLK] = &sdc1_clk.clkr,
  2400. [SDC2_SRC] = &sdc2_src.clkr,
  2401. [SDC2_CLK] = &sdc2_clk.clkr,
  2402. [SDC3_SRC] = &sdc3_src.clkr,
  2403. [SDC3_CLK] = &sdc3_clk.clkr,
  2404. [SDC4_SRC] = &sdc4_src.clkr,
  2405. [SDC4_CLK] = &sdc4_clk.clkr,
  2406. [SDC5_SRC] = &sdc5_src.clkr,
  2407. [SDC5_CLK] = &sdc5_clk.clkr,
  2408. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2409. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2410. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  2411. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2412. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  2413. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  2414. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  2415. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  2416. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  2417. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  2418. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2419. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2420. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  2421. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2422. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2423. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2424. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2425. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  2426. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  2427. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  2428. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  2429. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  2430. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2431. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2432. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  2433. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2434. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2435. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  2436. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2437. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  2438. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  2439. [ADM0_CLK] = &adm0_clk.clkr,
  2440. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2441. [ADM1_CLK] = &adm1_clk.clkr,
  2442. [ADM1_PBUS_CLK] = &adm1_pbus_clk.clkr,
  2443. [MODEM_AHB1_H_CLK] = &modem_ahb1_h_clk.clkr,
  2444. [MODEM_AHB2_H_CLK] = &modem_ahb2_h_clk.clkr,
  2445. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2446. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2447. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2448. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2449. };
  2450. static const struct qcom_reset_map gcc_msm8660_resets[] = {
  2451. [AFAB_CORE_RESET] = { 0x2080, 7 },
  2452. [SCSS_SYS_RESET] = { 0x20b4, 1 },
  2453. [SCSS_SYS_POR_RESET] = { 0x20b4 },
  2454. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  2455. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  2456. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  2457. [AFAB_EBI1_S_RESET] = { 0x20c0, 7 },
  2458. [SFAB_CORE_RESET] = { 0x2120, 7 },
  2459. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  2460. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  2461. [SFAB_ADM0_M2_RESET] = { 0x21e4, 7 },
  2462. [ADM0_C2_RESET] = { 0x220c, 4 },
  2463. [ADM0_C1_RESET] = { 0x220c, 3 },
  2464. [ADM0_C0_RESET] = { 0x220c, 2 },
  2465. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  2466. [ADM0_RESET] = { 0x220c },
  2467. [SFAB_ADM1_M0_RESET] = { 0x2220, 7 },
  2468. [SFAB_ADM1_M1_RESET] = { 0x2224, 7 },
  2469. [SFAB_ADM1_M2_RESET] = { 0x2228, 7 },
  2470. [MMFAB_ADM1_M3_RESET] = { 0x2240, 7 },
  2471. [ADM1_C3_RESET] = { 0x226c, 5 },
  2472. [ADM1_C2_RESET] = { 0x226c, 4 },
  2473. [ADM1_C1_RESET] = { 0x226c, 3 },
  2474. [ADM1_C0_RESET] = { 0x226c, 2 },
  2475. [ADM1_PBUS_RESET] = { 0x226c, 1 },
  2476. [ADM1_RESET] = { 0x226c },
  2477. [IMEM0_RESET] = { 0x2280, 7 },
  2478. [SFAB_LPASS_Q6_RESET] = { 0x23a0, 7 },
  2479. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  2480. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  2481. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  2482. [DFAB_CORE_RESET] = { 0x24ac, 7 },
  2483. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  2484. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  2485. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  2486. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  2487. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  2488. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  2489. [PPSS_PROC_RESET] = { 0x2594, 1 },
  2490. [PPSS_RESET] = { 0x2594 },
  2491. [PMEM_RESET] = { 0x25a0, 7 },
  2492. [DMA_BAM_RESET] = { 0x25c0, 7 },
  2493. [SIC_RESET] = { 0x25e0, 7 },
  2494. [SPS_TIC_RESET] = { 0x2600, 7 },
  2495. [CFBP0_RESET] = { 0x2650, 7 },
  2496. [CFBP1_RESET] = { 0x2654, 7 },
  2497. [CFBP2_RESET] = { 0x2658, 7 },
  2498. [EBI2_RESET] = { 0x2664, 7 },
  2499. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  2500. [CFPB_MASTER_RESET] = { 0x26a0, 7 },
  2501. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  2502. [CFPB_SPLITTER_RESET] = { 0x26e0, 7 },
  2503. [TSIF_RESET] = { 0x2700, 7 },
  2504. [CE1_RESET] = { 0x2720, 7 },
  2505. [CE2_RESET] = { 0x2740, 7 },
  2506. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  2507. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  2508. [RPM_PROC_RESET] = { 0x27c0, 7 },
  2509. [RPM_BUS_RESET] = { 0x27c4, 7 },
  2510. [RPM_MSG_RAM_RESET] = { 0x27e0, 7 },
  2511. [PMIC_ARB0_RESET] = { 0x2800, 7 },
  2512. [PMIC_ARB1_RESET] = { 0x2804, 7 },
  2513. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  2514. [SDC1_RESET] = { 0x2830 },
  2515. [SDC2_RESET] = { 0x2850 },
  2516. [SDC3_RESET] = { 0x2870 },
  2517. [SDC4_RESET] = { 0x2890 },
  2518. [SDC5_RESET] = { 0x28b0 },
  2519. [USB_HS1_RESET] = { 0x2910 },
  2520. [USB_HS2_XCVR_RESET] = { 0x2934, 1 },
  2521. [USB_HS2_RESET] = { 0x2934 },
  2522. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  2523. [USB_FS1_RESET] = { 0x2974 },
  2524. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  2525. [USB_FS2_RESET] = { 0x2994 },
  2526. [GSBI1_RESET] = { 0x29dc },
  2527. [GSBI2_RESET] = { 0x29fc },
  2528. [GSBI3_RESET] = { 0x2a1c },
  2529. [GSBI4_RESET] = { 0x2a3c },
  2530. [GSBI5_RESET] = { 0x2a5c },
  2531. [GSBI6_RESET] = { 0x2a7c },
  2532. [GSBI7_RESET] = { 0x2a9c },
  2533. [GSBI8_RESET] = { 0x2abc },
  2534. [GSBI9_RESET] = { 0x2adc },
  2535. [GSBI10_RESET] = { 0x2afc },
  2536. [GSBI11_RESET] = { 0x2b1c },
  2537. [GSBI12_RESET] = { 0x2b3c },
  2538. [SPDM_RESET] = { 0x2b6c },
  2539. [SEC_CTRL_RESET] = { 0x2b80, 7 },
  2540. [TLMM_H_RESET] = { 0x2ba0, 7 },
  2541. [TLMM_RESET] = { 0x2ba4, 7 },
  2542. [MARRM_PWRON_RESET] = { 0x2bd4, 1 },
  2543. [MARM_RESET] = { 0x2bd4 },
  2544. [MAHB1_RESET] = { 0x2be4, 7 },
  2545. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  2546. [MAHB2_RESET] = { 0x2c20, 7 },
  2547. [MODEM_SW_AHB_RESET] = { 0x2c48, 1 },
  2548. [MODEM_RESET] = { 0x2c48 },
  2549. [SFAB_MSS_MDM1_RESET] = { 0x2c4c, 1 },
  2550. [SFAB_MSS_MDM0_RESET] = { 0x2c4c },
  2551. [MSS_SLP_RESET] = { 0x2c60, 7 },
  2552. [MSS_MARM_SAW_RESET] = { 0x2c68, 1 },
  2553. [MSS_WDOG_RESET] = { 0x2c68 },
  2554. [TSSC_RESET] = { 0x2ca0, 7 },
  2555. [PDM_RESET] = { 0x2cc0, 12 },
  2556. [SCSS_CORE0_RESET] = { 0x2d60, 1 },
  2557. [SCSS_CORE0_POR_RESET] = { 0x2d60 },
  2558. [SCSS_CORE1_RESET] = { 0x2d80, 1 },
  2559. [SCSS_CORE1_POR_RESET] = { 0x2d80 },
  2560. [MPM_RESET] = { 0x2da4, 1 },
  2561. [EBI1_1X_DIV_RESET] = { 0x2dec, 9 },
  2562. [EBI1_RESET] = { 0x2dec, 7 },
  2563. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  2564. [USB_PHY0_RESET] = { 0x2e20 },
  2565. [USB_PHY1_RESET] = { 0x2e40 },
  2566. [PRNG_RESET] = { 0x2e80, 12 },
  2567. };
  2568. static const struct regmap_config gcc_msm8660_regmap_config = {
  2569. .reg_bits = 32,
  2570. .reg_stride = 4,
  2571. .val_bits = 32,
  2572. .max_register = 0x363c,
  2573. .fast_io = true,
  2574. };
  2575. static const struct qcom_cc_desc gcc_msm8660_desc = {
  2576. .config = &gcc_msm8660_regmap_config,
  2577. .clks = gcc_msm8660_clks,
  2578. .num_clks = ARRAY_SIZE(gcc_msm8660_clks),
  2579. .resets = gcc_msm8660_resets,
  2580. .num_resets = ARRAY_SIZE(gcc_msm8660_resets),
  2581. };
  2582. static const struct of_device_id gcc_msm8660_match_table[] = {
  2583. { .compatible = "qcom,gcc-msm8660" },
  2584. { }
  2585. };
  2586. MODULE_DEVICE_TABLE(of, gcc_msm8660_match_table);
  2587. static int gcc_msm8660_probe(struct platform_device *pdev)
  2588. {
  2589. struct clk *clk;
  2590. struct device *dev = &pdev->dev;
  2591. /* Temporary until RPM clocks supported */
  2592. clk = clk_register_fixed_rate(dev, "cxo", NULL, CLK_IS_ROOT, 19200000);
  2593. if (IS_ERR(clk))
  2594. return PTR_ERR(clk);
  2595. clk = clk_register_fixed_rate(dev, "pxo", NULL, CLK_IS_ROOT, 27000000);
  2596. if (IS_ERR(clk))
  2597. return PTR_ERR(clk);
  2598. return qcom_cc_probe(pdev, &gcc_msm8660_desc);
  2599. }
  2600. static int gcc_msm8660_remove(struct platform_device *pdev)
  2601. {
  2602. qcom_cc_remove(pdev);
  2603. return 0;
  2604. }
  2605. static struct platform_driver gcc_msm8660_driver = {
  2606. .probe = gcc_msm8660_probe,
  2607. .remove = gcc_msm8660_remove,
  2608. .driver = {
  2609. .name = "gcc-msm8660",
  2610. .of_match_table = gcc_msm8660_match_table,
  2611. },
  2612. };
  2613. static int __init gcc_msm8660_init(void)
  2614. {
  2615. return platform_driver_register(&gcc_msm8660_driver);
  2616. }
  2617. core_initcall(gcc_msm8660_init);
  2618. static void __exit gcc_msm8660_exit(void)
  2619. {
  2620. platform_driver_unregister(&gcc_msm8660_driver);
  2621. }
  2622. module_exit(gcc_msm8660_exit);
  2623. MODULE_DESCRIPTION("GCC MSM 8660 Driver");
  2624. MODULE_LICENSE("GPL v2");
  2625. MODULE_ALIAS("platform:gcc-msm8660");