gcc-apq8084.c 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-apq8084.h>
  24. #include <dt-bindings/reset/qcom,gcc-apq8084.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #define P_XO 0
  32. #define P_GPLL0 1
  33. #define P_GPLL1 1
  34. #define P_GPLL4 2
  35. #define P_PCIE_0_1_PIPE_CLK 1
  36. #define P_SATA_ASIC0_CLK 1
  37. #define P_SATA_RX_CLK 1
  38. #define P_SLEEP_CLK 1
  39. static const u8 gcc_xo_gpll0_map[] = {
  40. [P_XO] = 0,
  41. [P_GPLL0] = 1,
  42. };
  43. static const char *gcc_xo_gpll0[] = {
  44. "xo",
  45. "gpll0_vote",
  46. };
  47. static const u8 gcc_xo_gpll0_gpll4_map[] = {
  48. [P_XO] = 0,
  49. [P_GPLL0] = 1,
  50. [P_GPLL4] = 5,
  51. };
  52. static const char *gcc_xo_gpll0_gpll4[] = {
  53. "xo",
  54. "gpll0_vote",
  55. "gpll4_vote",
  56. };
  57. static const u8 gcc_xo_sata_asic0_map[] = {
  58. [P_XO] = 0,
  59. [P_SATA_ASIC0_CLK] = 2,
  60. };
  61. static const char *gcc_xo_sata_asic0[] = {
  62. "xo",
  63. "sata_asic0_clk",
  64. };
  65. static const u8 gcc_xo_sata_rx_map[] = {
  66. [P_XO] = 0,
  67. [P_SATA_RX_CLK] = 2,
  68. };
  69. static const char *gcc_xo_sata_rx[] = {
  70. "xo",
  71. "sata_rx_clk",
  72. };
  73. static const u8 gcc_xo_pcie_map[] = {
  74. [P_XO] = 0,
  75. [P_PCIE_0_1_PIPE_CLK] = 2,
  76. };
  77. static const char *gcc_xo_pcie[] = {
  78. "xo",
  79. "pcie_pipe",
  80. };
  81. static const u8 gcc_xo_pcie_sleep_map[] = {
  82. [P_XO] = 0,
  83. [P_SLEEP_CLK] = 6,
  84. };
  85. static const char *gcc_xo_pcie_sleep[] = {
  86. "xo",
  87. "sleep_clk_src",
  88. };
  89. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  90. static struct clk_pll gpll0 = {
  91. .l_reg = 0x0004,
  92. .m_reg = 0x0008,
  93. .n_reg = 0x000c,
  94. .config_reg = 0x0014,
  95. .mode_reg = 0x0000,
  96. .status_reg = 0x001c,
  97. .status_bit = 17,
  98. .clkr.hw.init = &(struct clk_init_data){
  99. .name = "gpll0",
  100. .parent_names = (const char *[]){ "xo" },
  101. .num_parents = 1,
  102. .ops = &clk_pll_ops,
  103. },
  104. };
  105. static struct clk_regmap gpll0_vote = {
  106. .enable_reg = 0x1480,
  107. .enable_mask = BIT(0),
  108. .hw.init = &(struct clk_init_data){
  109. .name = "gpll0_vote",
  110. .parent_names = (const char *[]){ "gpll0" },
  111. .num_parents = 1,
  112. .ops = &clk_pll_vote_ops,
  113. },
  114. };
  115. static struct clk_rcg2 config_noc_clk_src = {
  116. .cmd_rcgr = 0x0150,
  117. .hid_width = 5,
  118. .parent_map = gcc_xo_gpll0_map,
  119. .clkr.hw.init = &(struct clk_init_data){
  120. .name = "config_noc_clk_src",
  121. .parent_names = gcc_xo_gpll0,
  122. .num_parents = 2,
  123. .ops = &clk_rcg2_ops,
  124. },
  125. };
  126. static struct clk_rcg2 periph_noc_clk_src = {
  127. .cmd_rcgr = 0x0190,
  128. .hid_width = 5,
  129. .parent_map = gcc_xo_gpll0_map,
  130. .clkr.hw.init = &(struct clk_init_data){
  131. .name = "periph_noc_clk_src",
  132. .parent_names = gcc_xo_gpll0,
  133. .num_parents = 2,
  134. .ops = &clk_rcg2_ops,
  135. },
  136. };
  137. static struct clk_rcg2 system_noc_clk_src = {
  138. .cmd_rcgr = 0x0120,
  139. .hid_width = 5,
  140. .parent_map = gcc_xo_gpll0_map,
  141. .clkr.hw.init = &(struct clk_init_data){
  142. .name = "system_noc_clk_src",
  143. .parent_names = gcc_xo_gpll0,
  144. .num_parents = 2,
  145. .ops = &clk_rcg2_ops,
  146. },
  147. };
  148. static struct clk_pll gpll1 = {
  149. .l_reg = 0x0044,
  150. .m_reg = 0x0048,
  151. .n_reg = 0x004c,
  152. .config_reg = 0x0054,
  153. .mode_reg = 0x0040,
  154. .status_reg = 0x005c,
  155. .status_bit = 17,
  156. .clkr.hw.init = &(struct clk_init_data){
  157. .name = "gpll1",
  158. .parent_names = (const char *[]){ "xo" },
  159. .num_parents = 1,
  160. .ops = &clk_pll_ops,
  161. },
  162. };
  163. static struct clk_regmap gpll1_vote = {
  164. .enable_reg = 0x1480,
  165. .enable_mask = BIT(1),
  166. .hw.init = &(struct clk_init_data){
  167. .name = "gpll1_vote",
  168. .parent_names = (const char *[]){ "gpll1" },
  169. .num_parents = 1,
  170. .ops = &clk_pll_vote_ops,
  171. },
  172. };
  173. static struct clk_pll gpll4 = {
  174. .l_reg = 0x1dc4,
  175. .m_reg = 0x1dc8,
  176. .n_reg = 0x1dcc,
  177. .config_reg = 0x1dd4,
  178. .mode_reg = 0x1dc0,
  179. .status_reg = 0x1ddc,
  180. .status_bit = 17,
  181. .clkr.hw.init = &(struct clk_init_data){
  182. .name = "gpll4",
  183. .parent_names = (const char *[]){ "xo" },
  184. .num_parents = 1,
  185. .ops = &clk_pll_ops,
  186. },
  187. };
  188. static struct clk_regmap gpll4_vote = {
  189. .enable_reg = 0x1480,
  190. .enable_mask = BIT(4),
  191. .hw.init = &(struct clk_init_data){
  192. .name = "gpll4_vote",
  193. .parent_names = (const char *[]){ "gpll4" },
  194. .num_parents = 1,
  195. .ops = &clk_pll_vote_ops,
  196. },
  197. };
  198. static const struct freq_tbl ftbl_gcc_ufs_axi_clk[] = {
  199. F(100000000, P_GPLL0, 6, 0, 0),
  200. F(200000000, P_GPLL0, 3, 0, 0),
  201. F(240000000, P_GPLL0, 2.5, 0, 0),
  202. { }
  203. };
  204. static struct clk_rcg2 ufs_axi_clk_src = {
  205. .cmd_rcgr = 0x1d64,
  206. .mnd_width = 8,
  207. .hid_width = 5,
  208. .parent_map = gcc_xo_gpll0_map,
  209. .freq_tbl = ftbl_gcc_ufs_axi_clk,
  210. .clkr.hw.init = &(struct clk_init_data){
  211. .name = "ufs_axi_clk_src",
  212. .parent_names = gcc_xo_gpll0,
  213. .num_parents = 2,
  214. .ops = &clk_rcg2_ops,
  215. },
  216. };
  217. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  218. F(125000000, P_GPLL0, 1, 5, 24),
  219. { }
  220. };
  221. static struct clk_rcg2 usb30_master_clk_src = {
  222. .cmd_rcgr = 0x03d4,
  223. .mnd_width = 8,
  224. .hid_width = 5,
  225. .parent_map = gcc_xo_gpll0_map,
  226. .freq_tbl = ftbl_gcc_usb30_master_clk,
  227. .clkr.hw.init = &(struct clk_init_data){
  228. .name = "usb30_master_clk_src",
  229. .parent_names = gcc_xo_gpll0,
  230. .num_parents = 2,
  231. .ops = &clk_rcg2_ops,
  232. },
  233. };
  234. static const struct freq_tbl ftbl_gcc_usb30_sec_master_clk[] = {
  235. F(125000000, P_GPLL0, 1, 5, 24),
  236. { }
  237. };
  238. static struct clk_rcg2 usb30_sec_master_clk_src = {
  239. .cmd_rcgr = 0x1bd4,
  240. .mnd_width = 8,
  241. .hid_width = 5,
  242. .parent_map = gcc_xo_gpll0_map,
  243. .freq_tbl = ftbl_gcc_usb30_sec_master_clk,
  244. .clkr.hw.init = &(struct clk_init_data){
  245. .name = "usb30_sec_master_clk_src",
  246. .parent_names = gcc_xo_gpll0,
  247. .num_parents = 2,
  248. .ops = &clk_rcg2_ops,
  249. },
  250. };
  251. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  252. .halt_reg = 0x1bd0,
  253. .clkr = {
  254. .enable_reg = 0x1bd0,
  255. .enable_mask = BIT(0),
  256. .hw.init = &(struct clk_init_data){
  257. .name = "gcc_usb30_sec_mock_utmi_clk",
  258. .parent_names = (const char *[]){
  259. "usb30_sec_mock_utmi_clk_src",
  260. },
  261. .num_parents = 1,
  262. .flags = CLK_SET_RATE_PARENT,
  263. .ops = &clk_branch2_ops,
  264. },
  265. },
  266. };
  267. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  268. .halt_reg = 0x1bcc,
  269. .clkr = {
  270. .enable_reg = 0x1bcc,
  271. .enable_mask = BIT(0),
  272. .hw.init = &(struct clk_init_data){
  273. .name = "gcc_usb30_sec_sleep_clk",
  274. .parent_names = (const char *[]){
  275. "sleep_clk_src",
  276. },
  277. .num_parents = 1,
  278. .flags = CLK_SET_RATE_PARENT,
  279. .ops = &clk_branch2_ops,
  280. },
  281. },
  282. };
  283. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  284. F(19200000, P_XO, 1, 0, 0),
  285. F(50000000, P_GPLL0, 12, 0, 0),
  286. { }
  287. };
  288. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  289. .cmd_rcgr = 0x0660,
  290. .hid_width = 5,
  291. .parent_map = gcc_xo_gpll0_map,
  292. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  293. .clkr.hw.init = &(struct clk_init_data){
  294. .name = "blsp1_qup1_i2c_apps_clk_src",
  295. .parent_names = gcc_xo_gpll0,
  296. .num_parents = 2,
  297. .ops = &clk_rcg2_ops,
  298. },
  299. };
  300. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  301. F(960000, P_XO, 10, 1, 2),
  302. F(4800000, P_XO, 4, 0, 0),
  303. F(9600000, P_XO, 2, 0, 0),
  304. F(15000000, P_GPLL0, 10, 1, 4),
  305. F(19200000, P_XO, 1, 0, 0),
  306. F(25000000, P_GPLL0, 12, 1, 2),
  307. F(50000000, P_GPLL0, 12, 0, 0),
  308. { }
  309. };
  310. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  311. .cmd_rcgr = 0x064c,
  312. .mnd_width = 8,
  313. .hid_width = 5,
  314. .parent_map = gcc_xo_gpll0_map,
  315. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  316. .clkr.hw.init = &(struct clk_init_data){
  317. .name = "blsp1_qup1_spi_apps_clk_src",
  318. .parent_names = gcc_xo_gpll0,
  319. .num_parents = 2,
  320. .ops = &clk_rcg2_ops,
  321. },
  322. };
  323. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  324. .cmd_rcgr = 0x06e0,
  325. .hid_width = 5,
  326. .parent_map = gcc_xo_gpll0_map,
  327. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  328. .clkr.hw.init = &(struct clk_init_data){
  329. .name = "blsp1_qup2_i2c_apps_clk_src",
  330. .parent_names = gcc_xo_gpll0,
  331. .num_parents = 2,
  332. .ops = &clk_rcg2_ops,
  333. },
  334. };
  335. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  336. .cmd_rcgr = 0x06cc,
  337. .mnd_width = 8,
  338. .hid_width = 5,
  339. .parent_map = gcc_xo_gpll0_map,
  340. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  341. .clkr.hw.init = &(struct clk_init_data){
  342. .name = "blsp1_qup2_spi_apps_clk_src",
  343. .parent_names = gcc_xo_gpll0,
  344. .num_parents = 2,
  345. .ops = &clk_rcg2_ops,
  346. },
  347. };
  348. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  349. .cmd_rcgr = 0x0760,
  350. .hid_width = 5,
  351. .parent_map = gcc_xo_gpll0_map,
  352. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  353. .clkr.hw.init = &(struct clk_init_data){
  354. .name = "blsp1_qup3_i2c_apps_clk_src",
  355. .parent_names = gcc_xo_gpll0,
  356. .num_parents = 2,
  357. .ops = &clk_rcg2_ops,
  358. },
  359. };
  360. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  361. .cmd_rcgr = 0x074c,
  362. .mnd_width = 8,
  363. .hid_width = 5,
  364. .parent_map = gcc_xo_gpll0_map,
  365. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  366. .clkr.hw.init = &(struct clk_init_data){
  367. .name = "blsp1_qup3_spi_apps_clk_src",
  368. .parent_names = gcc_xo_gpll0,
  369. .num_parents = 2,
  370. .ops = &clk_rcg2_ops,
  371. },
  372. };
  373. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  374. .cmd_rcgr = 0x07e0,
  375. .hid_width = 5,
  376. .parent_map = gcc_xo_gpll0_map,
  377. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  378. .clkr.hw.init = &(struct clk_init_data){
  379. .name = "blsp1_qup4_i2c_apps_clk_src",
  380. .parent_names = gcc_xo_gpll0,
  381. .num_parents = 2,
  382. .ops = &clk_rcg2_ops,
  383. },
  384. };
  385. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  386. .cmd_rcgr = 0x07cc,
  387. .mnd_width = 8,
  388. .hid_width = 5,
  389. .parent_map = gcc_xo_gpll0_map,
  390. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  391. .clkr.hw.init = &(struct clk_init_data){
  392. .name = "blsp1_qup4_spi_apps_clk_src",
  393. .parent_names = gcc_xo_gpll0,
  394. .num_parents = 2,
  395. .ops = &clk_rcg2_ops,
  396. },
  397. };
  398. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  399. .cmd_rcgr = 0x0860,
  400. .hid_width = 5,
  401. .parent_map = gcc_xo_gpll0_map,
  402. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  403. .clkr.hw.init = &(struct clk_init_data){
  404. .name = "blsp1_qup5_i2c_apps_clk_src",
  405. .parent_names = gcc_xo_gpll0,
  406. .num_parents = 2,
  407. .ops = &clk_rcg2_ops,
  408. },
  409. };
  410. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  411. .cmd_rcgr = 0x084c,
  412. .mnd_width = 8,
  413. .hid_width = 5,
  414. .parent_map = gcc_xo_gpll0_map,
  415. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  416. .clkr.hw.init = &(struct clk_init_data){
  417. .name = "blsp1_qup5_spi_apps_clk_src",
  418. .parent_names = gcc_xo_gpll0,
  419. .num_parents = 2,
  420. .ops = &clk_rcg2_ops,
  421. },
  422. };
  423. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  424. .cmd_rcgr = 0x08e0,
  425. .hid_width = 5,
  426. .parent_map = gcc_xo_gpll0_map,
  427. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  428. .clkr.hw.init = &(struct clk_init_data){
  429. .name = "blsp1_qup6_i2c_apps_clk_src",
  430. .parent_names = gcc_xo_gpll0,
  431. .num_parents = 2,
  432. .ops = &clk_rcg2_ops,
  433. },
  434. };
  435. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  436. .cmd_rcgr = 0x08cc,
  437. .mnd_width = 8,
  438. .hid_width = 5,
  439. .parent_map = gcc_xo_gpll0_map,
  440. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  441. .clkr.hw.init = &(struct clk_init_data){
  442. .name = "blsp1_qup6_spi_apps_clk_src",
  443. .parent_names = gcc_xo_gpll0,
  444. .num_parents = 2,
  445. .ops = &clk_rcg2_ops,
  446. },
  447. };
  448. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  449. F(3686400, P_GPLL0, 1, 96, 15625),
  450. F(7372800, P_GPLL0, 1, 192, 15625),
  451. F(14745600, P_GPLL0, 1, 384, 15625),
  452. F(16000000, P_GPLL0, 5, 2, 15),
  453. F(19200000, P_XO, 1, 0, 0),
  454. F(24000000, P_GPLL0, 5, 1, 5),
  455. F(32000000, P_GPLL0, 1, 4, 75),
  456. F(40000000, P_GPLL0, 15, 0, 0),
  457. F(46400000, P_GPLL0, 1, 29, 375),
  458. F(48000000, P_GPLL0, 12.5, 0, 0),
  459. F(51200000, P_GPLL0, 1, 32, 375),
  460. F(56000000, P_GPLL0, 1, 7, 75),
  461. F(58982400, P_GPLL0, 1, 1536, 15625),
  462. F(60000000, P_GPLL0, 10, 0, 0),
  463. F(63160000, P_GPLL0, 9.5, 0, 0),
  464. { }
  465. };
  466. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  467. .cmd_rcgr = 0x068c,
  468. .mnd_width = 16,
  469. .hid_width = 5,
  470. .parent_map = gcc_xo_gpll0_map,
  471. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  472. .clkr.hw.init = &(struct clk_init_data){
  473. .name = "blsp1_uart1_apps_clk_src",
  474. .parent_names = gcc_xo_gpll0,
  475. .num_parents = 2,
  476. .ops = &clk_rcg2_ops,
  477. },
  478. };
  479. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  480. .cmd_rcgr = 0x070c,
  481. .mnd_width = 16,
  482. .hid_width = 5,
  483. .parent_map = gcc_xo_gpll0_map,
  484. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  485. .clkr.hw.init = &(struct clk_init_data){
  486. .name = "blsp1_uart2_apps_clk_src",
  487. .parent_names = gcc_xo_gpll0,
  488. .num_parents = 2,
  489. .ops = &clk_rcg2_ops,
  490. },
  491. };
  492. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  493. .cmd_rcgr = 0x078c,
  494. .mnd_width = 16,
  495. .hid_width = 5,
  496. .parent_map = gcc_xo_gpll0_map,
  497. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  498. .clkr.hw.init = &(struct clk_init_data){
  499. .name = "blsp1_uart3_apps_clk_src",
  500. .parent_names = gcc_xo_gpll0,
  501. .num_parents = 2,
  502. .ops = &clk_rcg2_ops,
  503. },
  504. };
  505. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  506. .cmd_rcgr = 0x080c,
  507. .mnd_width = 16,
  508. .hid_width = 5,
  509. .parent_map = gcc_xo_gpll0_map,
  510. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  511. .clkr.hw.init = &(struct clk_init_data){
  512. .name = "blsp1_uart4_apps_clk_src",
  513. .parent_names = gcc_xo_gpll0,
  514. .num_parents = 2,
  515. .ops = &clk_rcg2_ops,
  516. },
  517. };
  518. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  519. .cmd_rcgr = 0x088c,
  520. .mnd_width = 16,
  521. .hid_width = 5,
  522. .parent_map = gcc_xo_gpll0_map,
  523. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  524. .clkr.hw.init = &(struct clk_init_data){
  525. .name = "blsp1_uart5_apps_clk_src",
  526. .parent_names = gcc_xo_gpll0,
  527. .num_parents = 2,
  528. .ops = &clk_rcg2_ops,
  529. },
  530. };
  531. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  532. .cmd_rcgr = 0x090c,
  533. .mnd_width = 16,
  534. .hid_width = 5,
  535. .parent_map = gcc_xo_gpll0_map,
  536. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  537. .clkr.hw.init = &(struct clk_init_data){
  538. .name = "blsp1_uart6_apps_clk_src",
  539. .parent_names = gcc_xo_gpll0,
  540. .num_parents = 2,
  541. .ops = &clk_rcg2_ops,
  542. },
  543. };
  544. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  545. .cmd_rcgr = 0x09a0,
  546. .hid_width = 5,
  547. .parent_map = gcc_xo_gpll0_map,
  548. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  549. .clkr.hw.init = &(struct clk_init_data){
  550. .name = "blsp2_qup1_i2c_apps_clk_src",
  551. .parent_names = gcc_xo_gpll0,
  552. .num_parents = 2,
  553. .ops = &clk_rcg2_ops,
  554. },
  555. };
  556. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  557. .cmd_rcgr = 0x098c,
  558. .mnd_width = 8,
  559. .hid_width = 5,
  560. .parent_map = gcc_xo_gpll0_map,
  561. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  562. .clkr.hw.init = &(struct clk_init_data){
  563. .name = "blsp2_qup1_spi_apps_clk_src",
  564. .parent_names = gcc_xo_gpll0,
  565. .num_parents = 2,
  566. .ops = &clk_rcg2_ops,
  567. },
  568. };
  569. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  570. .cmd_rcgr = 0x0a20,
  571. .hid_width = 5,
  572. .parent_map = gcc_xo_gpll0_map,
  573. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  574. .clkr.hw.init = &(struct clk_init_data){
  575. .name = "blsp2_qup2_i2c_apps_clk_src",
  576. .parent_names = gcc_xo_gpll0,
  577. .num_parents = 2,
  578. .ops = &clk_rcg2_ops,
  579. },
  580. };
  581. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  582. .cmd_rcgr = 0x0a0c,
  583. .mnd_width = 8,
  584. .hid_width = 5,
  585. .parent_map = gcc_xo_gpll0_map,
  586. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  587. .clkr.hw.init = &(struct clk_init_data){
  588. .name = "blsp2_qup2_spi_apps_clk_src",
  589. .parent_names = gcc_xo_gpll0,
  590. .num_parents = 2,
  591. .ops = &clk_rcg2_ops,
  592. },
  593. };
  594. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  595. .cmd_rcgr = 0x0aa0,
  596. .hid_width = 5,
  597. .parent_map = gcc_xo_gpll0_map,
  598. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  599. .clkr.hw.init = &(struct clk_init_data){
  600. .name = "blsp2_qup3_i2c_apps_clk_src",
  601. .parent_names = gcc_xo_gpll0,
  602. .num_parents = 2,
  603. .ops = &clk_rcg2_ops,
  604. },
  605. };
  606. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  607. .cmd_rcgr = 0x0a8c,
  608. .mnd_width = 8,
  609. .hid_width = 5,
  610. .parent_map = gcc_xo_gpll0_map,
  611. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  612. .clkr.hw.init = &(struct clk_init_data){
  613. .name = "blsp2_qup3_spi_apps_clk_src",
  614. .parent_names = gcc_xo_gpll0,
  615. .num_parents = 2,
  616. .ops = &clk_rcg2_ops,
  617. },
  618. };
  619. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  620. .cmd_rcgr = 0x0b20,
  621. .hid_width = 5,
  622. .parent_map = gcc_xo_gpll0_map,
  623. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  624. .clkr.hw.init = &(struct clk_init_data){
  625. .name = "blsp2_qup4_i2c_apps_clk_src",
  626. .parent_names = gcc_xo_gpll0,
  627. .num_parents = 2,
  628. .ops = &clk_rcg2_ops,
  629. },
  630. };
  631. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  632. .cmd_rcgr = 0x0b0c,
  633. .mnd_width = 8,
  634. .hid_width = 5,
  635. .parent_map = gcc_xo_gpll0_map,
  636. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  637. .clkr.hw.init = &(struct clk_init_data){
  638. .name = "blsp2_qup4_spi_apps_clk_src",
  639. .parent_names = gcc_xo_gpll0,
  640. .num_parents = 2,
  641. .ops = &clk_rcg2_ops,
  642. },
  643. };
  644. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  645. .cmd_rcgr = 0x0ba0,
  646. .hid_width = 5,
  647. .parent_map = gcc_xo_gpll0_map,
  648. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  649. .clkr.hw.init = &(struct clk_init_data){
  650. .name = "blsp2_qup5_i2c_apps_clk_src",
  651. .parent_names = gcc_xo_gpll0,
  652. .num_parents = 2,
  653. .ops = &clk_rcg2_ops,
  654. },
  655. };
  656. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  657. .cmd_rcgr = 0x0b8c,
  658. .mnd_width = 8,
  659. .hid_width = 5,
  660. .parent_map = gcc_xo_gpll0_map,
  661. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  662. .clkr.hw.init = &(struct clk_init_data){
  663. .name = "blsp2_qup5_spi_apps_clk_src",
  664. .parent_names = gcc_xo_gpll0,
  665. .num_parents = 2,
  666. .ops = &clk_rcg2_ops,
  667. },
  668. };
  669. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  670. .cmd_rcgr = 0x0c20,
  671. .hid_width = 5,
  672. .parent_map = gcc_xo_gpll0_map,
  673. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  674. .clkr.hw.init = &(struct clk_init_data){
  675. .name = "blsp2_qup6_i2c_apps_clk_src",
  676. .parent_names = gcc_xo_gpll0,
  677. .num_parents = 2,
  678. .ops = &clk_rcg2_ops,
  679. },
  680. };
  681. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  682. .cmd_rcgr = 0x0c0c,
  683. .mnd_width = 8,
  684. .hid_width = 5,
  685. .parent_map = gcc_xo_gpll0_map,
  686. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  687. .clkr.hw.init = &(struct clk_init_data){
  688. .name = "blsp2_qup6_spi_apps_clk_src",
  689. .parent_names = gcc_xo_gpll0,
  690. .num_parents = 2,
  691. .ops = &clk_rcg2_ops,
  692. },
  693. };
  694. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  695. .cmd_rcgr = 0x09cc,
  696. .mnd_width = 16,
  697. .hid_width = 5,
  698. .parent_map = gcc_xo_gpll0_map,
  699. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  700. .clkr.hw.init = &(struct clk_init_data){
  701. .name = "blsp2_uart1_apps_clk_src",
  702. .parent_names = gcc_xo_gpll0,
  703. .num_parents = 2,
  704. .ops = &clk_rcg2_ops,
  705. },
  706. };
  707. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  708. .cmd_rcgr = 0x0a4c,
  709. .mnd_width = 16,
  710. .hid_width = 5,
  711. .parent_map = gcc_xo_gpll0_map,
  712. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  713. .clkr.hw.init = &(struct clk_init_data){
  714. .name = "blsp2_uart2_apps_clk_src",
  715. .parent_names = gcc_xo_gpll0,
  716. .num_parents = 2,
  717. .ops = &clk_rcg2_ops,
  718. },
  719. };
  720. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  721. .cmd_rcgr = 0x0acc,
  722. .mnd_width = 16,
  723. .hid_width = 5,
  724. .parent_map = gcc_xo_gpll0_map,
  725. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  726. .clkr.hw.init = &(struct clk_init_data){
  727. .name = "blsp2_uart3_apps_clk_src",
  728. .parent_names = gcc_xo_gpll0,
  729. .num_parents = 2,
  730. .ops = &clk_rcg2_ops,
  731. },
  732. };
  733. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  734. .cmd_rcgr = 0x0b4c,
  735. .mnd_width = 16,
  736. .hid_width = 5,
  737. .parent_map = gcc_xo_gpll0_map,
  738. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  739. .clkr.hw.init = &(struct clk_init_data){
  740. .name = "blsp2_uart4_apps_clk_src",
  741. .parent_names = gcc_xo_gpll0,
  742. .num_parents = 2,
  743. .ops = &clk_rcg2_ops,
  744. },
  745. };
  746. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  747. .cmd_rcgr = 0x0bcc,
  748. .mnd_width = 16,
  749. .hid_width = 5,
  750. .parent_map = gcc_xo_gpll0_map,
  751. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  752. .clkr.hw.init = &(struct clk_init_data){
  753. .name = "blsp2_uart5_apps_clk_src",
  754. .parent_names = gcc_xo_gpll0,
  755. .num_parents = 2,
  756. .ops = &clk_rcg2_ops,
  757. },
  758. };
  759. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  760. .cmd_rcgr = 0x0c4c,
  761. .mnd_width = 16,
  762. .hid_width = 5,
  763. .parent_map = gcc_xo_gpll0_map,
  764. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  765. .clkr.hw.init = &(struct clk_init_data){
  766. .name = "blsp2_uart6_apps_clk_src",
  767. .parent_names = gcc_xo_gpll0,
  768. .num_parents = 2,
  769. .ops = &clk_rcg2_ops,
  770. },
  771. };
  772. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  773. F(50000000, P_GPLL0, 12, 0, 0),
  774. F(85710000, P_GPLL0, 7, 0, 0),
  775. F(100000000, P_GPLL0, 6, 0, 0),
  776. F(171430000, P_GPLL0, 3.5, 0, 0),
  777. { }
  778. };
  779. static struct clk_rcg2 ce1_clk_src = {
  780. .cmd_rcgr = 0x1050,
  781. .hid_width = 5,
  782. .parent_map = gcc_xo_gpll0_map,
  783. .freq_tbl = ftbl_gcc_ce1_clk,
  784. .clkr.hw.init = &(struct clk_init_data){
  785. .name = "ce1_clk_src",
  786. .parent_names = gcc_xo_gpll0,
  787. .num_parents = 2,
  788. .ops = &clk_rcg2_ops,
  789. },
  790. };
  791. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  792. F(50000000, P_GPLL0, 12, 0, 0),
  793. F(85710000, P_GPLL0, 7, 0, 0),
  794. F(100000000, P_GPLL0, 6, 0, 0),
  795. F(171430000, P_GPLL0, 3.5, 0, 0),
  796. { }
  797. };
  798. static struct clk_rcg2 ce2_clk_src = {
  799. .cmd_rcgr = 0x1090,
  800. .hid_width = 5,
  801. .parent_map = gcc_xo_gpll0_map,
  802. .freq_tbl = ftbl_gcc_ce2_clk,
  803. .clkr.hw.init = &(struct clk_init_data){
  804. .name = "ce2_clk_src",
  805. .parent_names = gcc_xo_gpll0,
  806. .num_parents = 2,
  807. .ops = &clk_rcg2_ops,
  808. },
  809. };
  810. static const struct freq_tbl ftbl_gcc_ce3_clk[] = {
  811. F(50000000, P_GPLL0, 12, 0, 0),
  812. F(85710000, P_GPLL0, 7, 0, 0),
  813. F(100000000, P_GPLL0, 6, 0, 0),
  814. F(171430000, P_GPLL0, 3.5, 0, 0),
  815. { }
  816. };
  817. static struct clk_rcg2 ce3_clk_src = {
  818. .cmd_rcgr = 0x1d10,
  819. .hid_width = 5,
  820. .parent_map = gcc_xo_gpll0_map,
  821. .freq_tbl = ftbl_gcc_ce3_clk,
  822. .clkr.hw.init = &(struct clk_init_data){
  823. .name = "ce3_clk_src",
  824. .parent_names = gcc_xo_gpll0,
  825. .num_parents = 2,
  826. .ops = &clk_rcg2_ops,
  827. },
  828. };
  829. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  830. F(19200000, P_XO, 1, 0, 0),
  831. F(100000000, P_GPLL0, 6, 0, 0),
  832. F(200000000, P_GPLL0, 3, 0, 0),
  833. { }
  834. };
  835. static struct clk_rcg2 gp1_clk_src = {
  836. .cmd_rcgr = 0x1904,
  837. .mnd_width = 8,
  838. .hid_width = 5,
  839. .parent_map = gcc_xo_gpll0_map,
  840. .freq_tbl = ftbl_gcc_gp_clk,
  841. .clkr.hw.init = &(struct clk_init_data){
  842. .name = "gp1_clk_src",
  843. .parent_names = gcc_xo_gpll0,
  844. .num_parents = 2,
  845. .ops = &clk_rcg2_ops,
  846. },
  847. };
  848. static struct clk_rcg2 gp2_clk_src = {
  849. .cmd_rcgr = 0x1944,
  850. .mnd_width = 8,
  851. .hid_width = 5,
  852. .parent_map = gcc_xo_gpll0_map,
  853. .freq_tbl = ftbl_gcc_gp_clk,
  854. .clkr.hw.init = &(struct clk_init_data){
  855. .name = "gp2_clk_src",
  856. .parent_names = gcc_xo_gpll0,
  857. .num_parents = 2,
  858. .ops = &clk_rcg2_ops,
  859. },
  860. };
  861. static struct clk_rcg2 gp3_clk_src = {
  862. .cmd_rcgr = 0x1984,
  863. .mnd_width = 8,
  864. .hid_width = 5,
  865. .parent_map = gcc_xo_gpll0_map,
  866. .freq_tbl = ftbl_gcc_gp_clk,
  867. .clkr.hw.init = &(struct clk_init_data){
  868. .name = "gp3_clk_src",
  869. .parent_names = gcc_xo_gpll0,
  870. .num_parents = 2,
  871. .ops = &clk_rcg2_ops,
  872. },
  873. };
  874. static const struct freq_tbl ftbl_gcc_pcie_0_1_aux_clk[] = {
  875. F(1010000, P_XO, 1, 1, 19),
  876. { }
  877. };
  878. static struct clk_rcg2 pcie_0_aux_clk_src = {
  879. .cmd_rcgr = 0x1b2c,
  880. .mnd_width = 16,
  881. .hid_width = 5,
  882. .parent_map = gcc_xo_pcie_sleep_map,
  883. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  884. .clkr.hw.init = &(struct clk_init_data){
  885. .name = "pcie_0_aux_clk_src",
  886. .parent_names = gcc_xo_pcie_sleep,
  887. .num_parents = 2,
  888. .ops = &clk_rcg2_ops,
  889. },
  890. };
  891. static struct clk_rcg2 pcie_1_aux_clk_src = {
  892. .cmd_rcgr = 0x1bac,
  893. .mnd_width = 16,
  894. .hid_width = 5,
  895. .parent_map = gcc_xo_pcie_sleep_map,
  896. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  897. .clkr.hw.init = &(struct clk_init_data){
  898. .name = "pcie_1_aux_clk_src",
  899. .parent_names = gcc_xo_pcie_sleep,
  900. .num_parents = 2,
  901. .ops = &clk_rcg2_ops,
  902. },
  903. };
  904. static const struct freq_tbl ftbl_gcc_pcie_0_1_pipe_clk[] = {
  905. F(125000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  906. F(250000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  907. { }
  908. };
  909. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  910. .cmd_rcgr = 0x1b18,
  911. .hid_width = 5,
  912. .parent_map = gcc_xo_pcie_map,
  913. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  914. .clkr.hw.init = &(struct clk_init_data){
  915. .name = "pcie_0_pipe_clk_src",
  916. .parent_names = gcc_xo_pcie,
  917. .num_parents = 2,
  918. .ops = &clk_rcg2_ops,
  919. },
  920. };
  921. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  922. .cmd_rcgr = 0x1b98,
  923. .hid_width = 5,
  924. .parent_map = gcc_xo_pcie_map,
  925. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  926. .clkr.hw.init = &(struct clk_init_data){
  927. .name = "pcie_1_pipe_clk_src",
  928. .parent_names = gcc_xo_pcie,
  929. .num_parents = 2,
  930. .ops = &clk_rcg2_ops,
  931. },
  932. };
  933. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  934. F(60000000, P_GPLL0, 10, 0, 0),
  935. { }
  936. };
  937. static struct clk_rcg2 pdm2_clk_src = {
  938. .cmd_rcgr = 0x0cd0,
  939. .hid_width = 5,
  940. .parent_map = gcc_xo_gpll0_map,
  941. .freq_tbl = ftbl_gcc_pdm2_clk,
  942. .clkr.hw.init = &(struct clk_init_data){
  943. .name = "pdm2_clk_src",
  944. .parent_names = gcc_xo_gpll0,
  945. .num_parents = 2,
  946. .ops = &clk_rcg2_ops,
  947. },
  948. };
  949. static const struct freq_tbl ftbl_gcc_sata_asic0_clk[] = {
  950. F(75000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  951. F(150000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  952. F(300000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  953. { }
  954. };
  955. static struct clk_rcg2 sata_asic0_clk_src = {
  956. .cmd_rcgr = 0x1c94,
  957. .hid_width = 5,
  958. .parent_map = gcc_xo_sata_asic0_map,
  959. .freq_tbl = ftbl_gcc_sata_asic0_clk,
  960. .clkr.hw.init = &(struct clk_init_data){
  961. .name = "sata_asic0_clk_src",
  962. .parent_names = gcc_xo_sata_asic0,
  963. .num_parents = 2,
  964. .ops = &clk_rcg2_ops,
  965. },
  966. };
  967. static const struct freq_tbl ftbl_gcc_sata_pmalive_clk[] = {
  968. F(19200000, P_XO, 1, 0, 0),
  969. F(50000000, P_GPLL0, 12, 0, 0),
  970. F(100000000, P_GPLL0, 6, 0, 0),
  971. { }
  972. };
  973. static struct clk_rcg2 sata_pmalive_clk_src = {
  974. .cmd_rcgr = 0x1c80,
  975. .hid_width = 5,
  976. .parent_map = gcc_xo_gpll0_map,
  977. .freq_tbl = ftbl_gcc_sata_pmalive_clk,
  978. .clkr.hw.init = &(struct clk_init_data){
  979. .name = "sata_pmalive_clk_src",
  980. .parent_names = gcc_xo_gpll0,
  981. .num_parents = 2,
  982. .ops = &clk_rcg2_ops,
  983. },
  984. };
  985. static const struct freq_tbl ftbl_gcc_sata_rx_clk[] = {
  986. F(75000000, P_SATA_RX_CLK, 1, 0, 0),
  987. F(150000000, P_SATA_RX_CLK, 1, 0, 0),
  988. F(300000000, P_SATA_RX_CLK, 1, 0, 0),
  989. { }
  990. };
  991. static struct clk_rcg2 sata_rx_clk_src = {
  992. .cmd_rcgr = 0x1ca8,
  993. .hid_width = 5,
  994. .parent_map = gcc_xo_sata_rx_map,
  995. .freq_tbl = ftbl_gcc_sata_rx_clk,
  996. .clkr.hw.init = &(struct clk_init_data){
  997. .name = "sata_rx_clk_src",
  998. .parent_names = gcc_xo_sata_rx,
  999. .num_parents = 2,
  1000. .ops = &clk_rcg2_ops,
  1001. },
  1002. };
  1003. static const struct freq_tbl ftbl_gcc_sata_rx_oob_clk[] = {
  1004. F(100000000, P_GPLL0, 6, 0, 0),
  1005. { }
  1006. };
  1007. static struct clk_rcg2 sata_rx_oob_clk_src = {
  1008. .cmd_rcgr = 0x1c5c,
  1009. .hid_width = 5,
  1010. .parent_map = gcc_xo_gpll0_map,
  1011. .freq_tbl = ftbl_gcc_sata_rx_oob_clk,
  1012. .clkr.hw.init = &(struct clk_init_data){
  1013. .name = "sata_rx_oob_clk_src",
  1014. .parent_names = gcc_xo_gpll0,
  1015. .num_parents = 2,
  1016. .ops = &clk_rcg2_ops,
  1017. },
  1018. };
  1019. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  1020. F(144000, P_XO, 16, 3, 25),
  1021. F(400000, P_XO, 12, 1, 4),
  1022. F(20000000, P_GPLL0, 15, 1, 2),
  1023. F(25000000, P_GPLL0, 12, 1, 2),
  1024. F(50000000, P_GPLL0, 12, 0, 0),
  1025. F(100000000, P_GPLL0, 6, 0, 0),
  1026. F(192000000, P_GPLL4, 4, 0, 0),
  1027. F(200000000, P_GPLL0, 3, 0, 0),
  1028. F(384000000, P_GPLL4, 2, 0, 0),
  1029. { }
  1030. };
  1031. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1032. .cmd_rcgr = 0x04d0,
  1033. .mnd_width = 8,
  1034. .hid_width = 5,
  1035. .parent_map = gcc_xo_gpll0_gpll4_map,
  1036. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1037. .clkr.hw.init = &(struct clk_init_data){
  1038. .name = "sdcc1_apps_clk_src",
  1039. .parent_names = gcc_xo_gpll0_gpll4,
  1040. .num_parents = 3,
  1041. .ops = &clk_rcg2_ops,
  1042. },
  1043. };
  1044. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1045. .cmd_rcgr = 0x0510,
  1046. .mnd_width = 8,
  1047. .hid_width = 5,
  1048. .parent_map = gcc_xo_gpll0_map,
  1049. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1050. .clkr.hw.init = &(struct clk_init_data){
  1051. .name = "sdcc2_apps_clk_src",
  1052. .parent_names = gcc_xo_gpll0,
  1053. .num_parents = 2,
  1054. .ops = &clk_rcg2_ops,
  1055. },
  1056. };
  1057. static struct clk_rcg2 sdcc3_apps_clk_src = {
  1058. .cmd_rcgr = 0x0550,
  1059. .mnd_width = 8,
  1060. .hid_width = 5,
  1061. .parent_map = gcc_xo_gpll0_map,
  1062. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1063. .clkr.hw.init = &(struct clk_init_data){
  1064. .name = "sdcc3_apps_clk_src",
  1065. .parent_names = gcc_xo_gpll0,
  1066. .num_parents = 2,
  1067. .ops = &clk_rcg2_ops,
  1068. },
  1069. };
  1070. static struct clk_rcg2 sdcc4_apps_clk_src = {
  1071. .cmd_rcgr = 0x0590,
  1072. .mnd_width = 8,
  1073. .hid_width = 5,
  1074. .parent_map = gcc_xo_gpll0_map,
  1075. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1076. .clkr.hw.init = &(struct clk_init_data){
  1077. .name = "sdcc4_apps_clk_src",
  1078. .parent_names = gcc_xo_gpll0,
  1079. .num_parents = 2,
  1080. .ops = &clk_rcg2_ops,
  1081. },
  1082. };
  1083. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  1084. F(105000, P_XO, 2, 1, 91),
  1085. { }
  1086. };
  1087. static struct clk_rcg2 tsif_ref_clk_src = {
  1088. .cmd_rcgr = 0x0d90,
  1089. .mnd_width = 8,
  1090. .hid_width = 5,
  1091. .parent_map = gcc_xo_gpll0_map,
  1092. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  1093. .clkr.hw.init = &(struct clk_init_data){
  1094. .name = "tsif_ref_clk_src",
  1095. .parent_names = gcc_xo_gpll0,
  1096. .num_parents = 2,
  1097. .ops = &clk_rcg2_ops,
  1098. },
  1099. };
  1100. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  1101. F(60000000, P_GPLL0, 10, 0, 0),
  1102. { }
  1103. };
  1104. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1105. .cmd_rcgr = 0x03e8,
  1106. .hid_width = 5,
  1107. .parent_map = gcc_xo_gpll0_map,
  1108. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  1109. .clkr.hw.init = &(struct clk_init_data){
  1110. .name = "usb30_mock_utmi_clk_src",
  1111. .parent_names = gcc_xo_gpll0,
  1112. .num_parents = 2,
  1113. .ops = &clk_rcg2_ops,
  1114. },
  1115. };
  1116. static const struct freq_tbl ftbl_gcc_usb30_sec_mock_utmi_clk[] = {
  1117. F(125000000, P_GPLL0, 1, 5, 24),
  1118. { }
  1119. };
  1120. static struct clk_rcg2 usb30_sec_mock_utmi_clk_src = {
  1121. .cmd_rcgr = 0x1be8,
  1122. .hid_width = 5,
  1123. .parent_map = gcc_xo_gpll0_map,
  1124. .freq_tbl = ftbl_gcc_usb30_sec_mock_utmi_clk,
  1125. .clkr.hw.init = &(struct clk_init_data){
  1126. .name = "usb30_sec_mock_utmi_clk_src",
  1127. .parent_names = gcc_xo_gpll0,
  1128. .num_parents = 2,
  1129. .ops = &clk_rcg2_ops,
  1130. },
  1131. };
  1132. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1133. F(75000000, P_GPLL0, 8, 0, 0),
  1134. { }
  1135. };
  1136. static struct clk_rcg2 usb_hs_system_clk_src = {
  1137. .cmd_rcgr = 0x0490,
  1138. .hid_width = 5,
  1139. .parent_map = gcc_xo_gpll0_map,
  1140. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1141. .clkr.hw.init = &(struct clk_init_data){
  1142. .name = "usb_hs_system_clk_src",
  1143. .parent_names = gcc_xo_gpll0,
  1144. .num_parents = 2,
  1145. .ops = &clk_rcg2_ops,
  1146. },
  1147. };
  1148. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  1149. F(480000000, P_GPLL1, 1, 0, 0),
  1150. { }
  1151. };
  1152. static u8 usb_hsic_clk_src_map[] = {
  1153. [P_XO] = 0,
  1154. [P_GPLL1] = 4,
  1155. };
  1156. static struct clk_rcg2 usb_hsic_clk_src = {
  1157. .cmd_rcgr = 0x0440,
  1158. .hid_width = 5,
  1159. .parent_map = usb_hsic_clk_src_map,
  1160. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  1161. .clkr.hw.init = &(struct clk_init_data){
  1162. .name = "usb_hsic_clk_src",
  1163. .parent_names = (const char *[]){
  1164. "xo",
  1165. "gpll1_vote",
  1166. },
  1167. .num_parents = 2,
  1168. .ops = &clk_rcg2_ops,
  1169. },
  1170. };
  1171. static const struct freq_tbl ftbl_gcc_usb_hsic_ahb_clk_src[] = {
  1172. F(60000000, P_GPLL1, 8, 0, 0),
  1173. { }
  1174. };
  1175. static struct clk_rcg2 usb_hsic_ahb_clk_src = {
  1176. .cmd_rcgr = 0x046c,
  1177. .mnd_width = 8,
  1178. .hid_width = 5,
  1179. .parent_map = usb_hsic_clk_src_map,
  1180. .freq_tbl = ftbl_gcc_usb_hsic_ahb_clk_src,
  1181. .clkr.hw.init = &(struct clk_init_data){
  1182. .name = "usb_hsic_ahb_clk_src",
  1183. .parent_names = (const char *[]){
  1184. "xo",
  1185. "gpll1_vote",
  1186. },
  1187. .num_parents = 2,
  1188. .ops = &clk_rcg2_ops,
  1189. },
  1190. };
  1191. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  1192. F(9600000, P_XO, 2, 0, 0),
  1193. { }
  1194. };
  1195. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  1196. .cmd_rcgr = 0x0458,
  1197. .hid_width = 5,
  1198. .parent_map = gcc_xo_gpll0_map,
  1199. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  1200. .clkr.hw.init = &(struct clk_init_data){
  1201. .name = "usb_hsic_io_cal_clk_src",
  1202. .parent_names = gcc_xo_gpll0,
  1203. .num_parents = 1,
  1204. .ops = &clk_rcg2_ops,
  1205. },
  1206. };
  1207. static struct clk_branch gcc_usb_hsic_mock_utmi_clk = {
  1208. .halt_reg = 0x1f14,
  1209. .clkr = {
  1210. .enable_reg = 0x1f14,
  1211. .enable_mask = BIT(0),
  1212. .hw.init = &(struct clk_init_data){
  1213. .name = "gcc_usb_hsic_mock_utmi_clk",
  1214. .parent_names = (const char *[]){
  1215. "usb_hsic_mock_utmi_clk_src",
  1216. },
  1217. .num_parents = 1,
  1218. .flags = CLK_SET_RATE_PARENT,
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static const struct freq_tbl ftbl_gcc_usb_hsic_mock_utmi_clk[] = {
  1224. F(60000000, P_GPLL0, 10, 0, 0),
  1225. { }
  1226. };
  1227. static struct clk_rcg2 usb_hsic_mock_utmi_clk_src = {
  1228. .cmd_rcgr = 0x1f00,
  1229. .hid_width = 5,
  1230. .parent_map = gcc_xo_gpll0_map,
  1231. .freq_tbl = ftbl_gcc_usb_hsic_mock_utmi_clk,
  1232. .clkr.hw.init = &(struct clk_init_data){
  1233. .name = "usb_hsic_mock_utmi_clk_src",
  1234. .parent_names = gcc_xo_gpll0,
  1235. .num_parents = 1,
  1236. .ops = &clk_rcg2_ops,
  1237. },
  1238. };
  1239. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  1240. F(75000000, P_GPLL0, 8, 0, 0),
  1241. { }
  1242. };
  1243. static struct clk_rcg2 usb_hsic_system_clk_src = {
  1244. .cmd_rcgr = 0x041c,
  1245. .hid_width = 5,
  1246. .parent_map = gcc_xo_gpll0_map,
  1247. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  1248. .clkr.hw.init = &(struct clk_init_data){
  1249. .name = "usb_hsic_system_clk_src",
  1250. .parent_names = gcc_xo_gpll0,
  1251. .num_parents = 2,
  1252. .ops = &clk_rcg2_ops,
  1253. },
  1254. };
  1255. static struct clk_branch gcc_bam_dma_ahb_clk = {
  1256. .halt_reg = 0x0d44,
  1257. .halt_check = BRANCH_HALT_VOTED,
  1258. .clkr = {
  1259. .enable_reg = 0x1484,
  1260. .enable_mask = BIT(12),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "gcc_bam_dma_ahb_clk",
  1263. .parent_names = (const char *[]){
  1264. "periph_noc_clk_src",
  1265. },
  1266. .num_parents = 1,
  1267. .ops = &clk_branch2_ops,
  1268. },
  1269. },
  1270. };
  1271. static struct clk_branch gcc_blsp1_ahb_clk = {
  1272. .halt_reg = 0x05c4,
  1273. .halt_check = BRANCH_HALT_VOTED,
  1274. .clkr = {
  1275. .enable_reg = 0x1484,
  1276. .enable_mask = BIT(17),
  1277. .hw.init = &(struct clk_init_data){
  1278. .name = "gcc_blsp1_ahb_clk",
  1279. .parent_names = (const char *[]){
  1280. "periph_noc_clk_src",
  1281. },
  1282. .num_parents = 1,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1288. .halt_reg = 0x0648,
  1289. .clkr = {
  1290. .enable_reg = 0x0648,
  1291. .enable_mask = BIT(0),
  1292. .hw.init = &(struct clk_init_data){
  1293. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1294. .parent_names = (const char *[]){
  1295. "blsp1_qup1_i2c_apps_clk_src",
  1296. },
  1297. .num_parents = 1,
  1298. .flags = CLK_SET_RATE_PARENT,
  1299. .ops = &clk_branch2_ops,
  1300. },
  1301. },
  1302. };
  1303. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1304. .halt_reg = 0x0644,
  1305. .clkr = {
  1306. .enable_reg = 0x0644,
  1307. .enable_mask = BIT(0),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1310. .parent_names = (const char *[]){
  1311. "blsp1_qup1_spi_apps_clk_src",
  1312. },
  1313. .num_parents = 1,
  1314. .flags = CLK_SET_RATE_PARENT,
  1315. .ops = &clk_branch2_ops,
  1316. },
  1317. },
  1318. };
  1319. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1320. .halt_reg = 0x06c8,
  1321. .clkr = {
  1322. .enable_reg = 0x06c8,
  1323. .enable_mask = BIT(0),
  1324. .hw.init = &(struct clk_init_data){
  1325. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1326. .parent_names = (const char *[]){
  1327. "blsp1_qup2_i2c_apps_clk_src",
  1328. },
  1329. .num_parents = 1,
  1330. .flags = CLK_SET_RATE_PARENT,
  1331. .ops = &clk_branch2_ops,
  1332. },
  1333. },
  1334. };
  1335. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1336. .halt_reg = 0x06c4,
  1337. .clkr = {
  1338. .enable_reg = 0x06c4,
  1339. .enable_mask = BIT(0),
  1340. .hw.init = &(struct clk_init_data){
  1341. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1342. .parent_names = (const char *[]){
  1343. "blsp1_qup2_spi_apps_clk_src",
  1344. },
  1345. .num_parents = 1,
  1346. .flags = CLK_SET_RATE_PARENT,
  1347. .ops = &clk_branch2_ops,
  1348. },
  1349. },
  1350. };
  1351. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1352. .halt_reg = 0x0748,
  1353. .clkr = {
  1354. .enable_reg = 0x0748,
  1355. .enable_mask = BIT(0),
  1356. .hw.init = &(struct clk_init_data){
  1357. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1358. .parent_names = (const char *[]){
  1359. "blsp1_qup3_i2c_apps_clk_src",
  1360. },
  1361. .num_parents = 1,
  1362. .flags = CLK_SET_RATE_PARENT,
  1363. .ops = &clk_branch2_ops,
  1364. },
  1365. },
  1366. };
  1367. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1368. .halt_reg = 0x0744,
  1369. .clkr = {
  1370. .enable_reg = 0x0744,
  1371. .enable_mask = BIT(0),
  1372. .hw.init = &(struct clk_init_data){
  1373. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1374. .parent_names = (const char *[]){
  1375. "blsp1_qup3_spi_apps_clk_src",
  1376. },
  1377. .num_parents = 1,
  1378. .flags = CLK_SET_RATE_PARENT,
  1379. .ops = &clk_branch2_ops,
  1380. },
  1381. },
  1382. };
  1383. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1384. .halt_reg = 0x07c8,
  1385. .clkr = {
  1386. .enable_reg = 0x07c8,
  1387. .enable_mask = BIT(0),
  1388. .hw.init = &(struct clk_init_data){
  1389. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1390. .parent_names = (const char *[]){
  1391. "blsp1_qup4_i2c_apps_clk_src",
  1392. },
  1393. .num_parents = 1,
  1394. .flags = CLK_SET_RATE_PARENT,
  1395. .ops = &clk_branch2_ops,
  1396. },
  1397. },
  1398. };
  1399. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1400. .halt_reg = 0x07c4,
  1401. .clkr = {
  1402. .enable_reg = 0x07c4,
  1403. .enable_mask = BIT(0),
  1404. .hw.init = &(struct clk_init_data){
  1405. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1406. .parent_names = (const char *[]){
  1407. "blsp1_qup4_spi_apps_clk_src",
  1408. },
  1409. .num_parents = 1,
  1410. .flags = CLK_SET_RATE_PARENT,
  1411. .ops = &clk_branch2_ops,
  1412. },
  1413. },
  1414. };
  1415. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1416. .halt_reg = 0x0848,
  1417. .clkr = {
  1418. .enable_reg = 0x0848,
  1419. .enable_mask = BIT(0),
  1420. .hw.init = &(struct clk_init_data){
  1421. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1422. .parent_names = (const char *[]){
  1423. "blsp1_qup5_i2c_apps_clk_src",
  1424. },
  1425. .num_parents = 1,
  1426. .flags = CLK_SET_RATE_PARENT,
  1427. .ops = &clk_branch2_ops,
  1428. },
  1429. },
  1430. };
  1431. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1432. .halt_reg = 0x0844,
  1433. .clkr = {
  1434. .enable_reg = 0x0844,
  1435. .enable_mask = BIT(0),
  1436. .hw.init = &(struct clk_init_data){
  1437. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1438. .parent_names = (const char *[]){
  1439. "blsp1_qup5_spi_apps_clk_src",
  1440. },
  1441. .num_parents = 1,
  1442. .flags = CLK_SET_RATE_PARENT,
  1443. .ops = &clk_branch2_ops,
  1444. },
  1445. },
  1446. };
  1447. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1448. .halt_reg = 0x08c8,
  1449. .clkr = {
  1450. .enable_reg = 0x08c8,
  1451. .enable_mask = BIT(0),
  1452. .hw.init = &(struct clk_init_data){
  1453. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1454. .parent_names = (const char *[]){
  1455. "blsp1_qup6_i2c_apps_clk_src",
  1456. },
  1457. .num_parents = 1,
  1458. .flags = CLK_SET_RATE_PARENT,
  1459. .ops = &clk_branch2_ops,
  1460. },
  1461. },
  1462. };
  1463. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1464. .halt_reg = 0x08c4,
  1465. .clkr = {
  1466. .enable_reg = 0x08c4,
  1467. .enable_mask = BIT(0),
  1468. .hw.init = &(struct clk_init_data){
  1469. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1470. .parent_names = (const char *[]){
  1471. "blsp1_qup6_spi_apps_clk_src",
  1472. },
  1473. .num_parents = 1,
  1474. .flags = CLK_SET_RATE_PARENT,
  1475. .ops = &clk_branch2_ops,
  1476. },
  1477. },
  1478. };
  1479. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1480. .halt_reg = 0x0684,
  1481. .clkr = {
  1482. .enable_reg = 0x0684,
  1483. .enable_mask = BIT(0),
  1484. .hw.init = &(struct clk_init_data){
  1485. .name = "gcc_blsp1_uart1_apps_clk",
  1486. .parent_names = (const char *[]){
  1487. "blsp1_uart1_apps_clk_src",
  1488. },
  1489. .num_parents = 1,
  1490. .flags = CLK_SET_RATE_PARENT,
  1491. .ops = &clk_branch2_ops,
  1492. },
  1493. },
  1494. };
  1495. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1496. .halt_reg = 0x0704,
  1497. .clkr = {
  1498. .enable_reg = 0x0704,
  1499. .enable_mask = BIT(0),
  1500. .hw.init = &(struct clk_init_data){
  1501. .name = "gcc_blsp1_uart2_apps_clk",
  1502. .parent_names = (const char *[]){
  1503. "blsp1_uart2_apps_clk_src",
  1504. },
  1505. .num_parents = 1,
  1506. .flags = CLK_SET_RATE_PARENT,
  1507. .ops = &clk_branch2_ops,
  1508. },
  1509. },
  1510. };
  1511. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1512. .halt_reg = 0x0784,
  1513. .clkr = {
  1514. .enable_reg = 0x0784,
  1515. .enable_mask = BIT(0),
  1516. .hw.init = &(struct clk_init_data){
  1517. .name = "gcc_blsp1_uart3_apps_clk",
  1518. .parent_names = (const char *[]){
  1519. "blsp1_uart3_apps_clk_src",
  1520. },
  1521. .num_parents = 1,
  1522. .flags = CLK_SET_RATE_PARENT,
  1523. .ops = &clk_branch2_ops,
  1524. },
  1525. },
  1526. };
  1527. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1528. .halt_reg = 0x0804,
  1529. .clkr = {
  1530. .enable_reg = 0x0804,
  1531. .enable_mask = BIT(0),
  1532. .hw.init = &(struct clk_init_data){
  1533. .name = "gcc_blsp1_uart4_apps_clk",
  1534. .parent_names = (const char *[]){
  1535. "blsp1_uart4_apps_clk_src",
  1536. },
  1537. .num_parents = 1,
  1538. .flags = CLK_SET_RATE_PARENT,
  1539. .ops = &clk_branch2_ops,
  1540. },
  1541. },
  1542. };
  1543. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1544. .halt_reg = 0x0884,
  1545. .clkr = {
  1546. .enable_reg = 0x0884,
  1547. .enable_mask = BIT(0),
  1548. .hw.init = &(struct clk_init_data){
  1549. .name = "gcc_blsp1_uart5_apps_clk",
  1550. .parent_names = (const char *[]){
  1551. "blsp1_uart5_apps_clk_src",
  1552. },
  1553. .num_parents = 1,
  1554. .flags = CLK_SET_RATE_PARENT,
  1555. .ops = &clk_branch2_ops,
  1556. },
  1557. },
  1558. };
  1559. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1560. .halt_reg = 0x0904,
  1561. .clkr = {
  1562. .enable_reg = 0x0904,
  1563. .enable_mask = BIT(0),
  1564. .hw.init = &(struct clk_init_data){
  1565. .name = "gcc_blsp1_uart6_apps_clk",
  1566. .parent_names = (const char *[]){
  1567. "blsp1_uart6_apps_clk_src",
  1568. },
  1569. .num_parents = 1,
  1570. .flags = CLK_SET_RATE_PARENT,
  1571. .ops = &clk_branch2_ops,
  1572. },
  1573. },
  1574. };
  1575. static struct clk_branch gcc_blsp2_ahb_clk = {
  1576. .halt_reg = 0x0944,
  1577. .halt_check = BRANCH_HALT_VOTED,
  1578. .clkr = {
  1579. .enable_reg = 0x1484,
  1580. .enable_mask = BIT(15),
  1581. .hw.init = &(struct clk_init_data){
  1582. .name = "gcc_blsp2_ahb_clk",
  1583. .parent_names = (const char *[]){
  1584. "periph_noc_clk_src",
  1585. },
  1586. .num_parents = 1,
  1587. .ops = &clk_branch2_ops,
  1588. },
  1589. },
  1590. };
  1591. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1592. .halt_reg = 0x0988,
  1593. .clkr = {
  1594. .enable_reg = 0x0988,
  1595. .enable_mask = BIT(0),
  1596. .hw.init = &(struct clk_init_data){
  1597. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1598. .parent_names = (const char *[]){
  1599. "blsp2_qup1_i2c_apps_clk_src",
  1600. },
  1601. .num_parents = 1,
  1602. .flags = CLK_SET_RATE_PARENT,
  1603. .ops = &clk_branch2_ops,
  1604. },
  1605. },
  1606. };
  1607. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1608. .halt_reg = 0x0984,
  1609. .clkr = {
  1610. .enable_reg = 0x0984,
  1611. .enable_mask = BIT(0),
  1612. .hw.init = &(struct clk_init_data){
  1613. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1614. .parent_names = (const char *[]){
  1615. "blsp2_qup1_spi_apps_clk_src",
  1616. },
  1617. .num_parents = 1,
  1618. .flags = CLK_SET_RATE_PARENT,
  1619. .ops = &clk_branch2_ops,
  1620. },
  1621. },
  1622. };
  1623. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1624. .halt_reg = 0x0a08,
  1625. .clkr = {
  1626. .enable_reg = 0x0a08,
  1627. .enable_mask = BIT(0),
  1628. .hw.init = &(struct clk_init_data){
  1629. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1630. .parent_names = (const char *[]){
  1631. "blsp2_qup2_i2c_apps_clk_src",
  1632. },
  1633. .num_parents = 1,
  1634. .flags = CLK_SET_RATE_PARENT,
  1635. .ops = &clk_branch2_ops,
  1636. },
  1637. },
  1638. };
  1639. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1640. .halt_reg = 0x0a04,
  1641. .clkr = {
  1642. .enable_reg = 0x0a04,
  1643. .enable_mask = BIT(0),
  1644. .hw.init = &(struct clk_init_data){
  1645. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1646. .parent_names = (const char *[]){
  1647. "blsp2_qup2_spi_apps_clk_src",
  1648. },
  1649. .num_parents = 1,
  1650. .flags = CLK_SET_RATE_PARENT,
  1651. .ops = &clk_branch2_ops,
  1652. },
  1653. },
  1654. };
  1655. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1656. .halt_reg = 0x0a88,
  1657. .clkr = {
  1658. .enable_reg = 0x0a88,
  1659. .enable_mask = BIT(0),
  1660. .hw.init = &(struct clk_init_data){
  1661. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1662. .parent_names = (const char *[]){
  1663. "blsp2_qup3_i2c_apps_clk_src",
  1664. },
  1665. .num_parents = 1,
  1666. .flags = CLK_SET_RATE_PARENT,
  1667. .ops = &clk_branch2_ops,
  1668. },
  1669. },
  1670. };
  1671. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1672. .halt_reg = 0x0a84,
  1673. .clkr = {
  1674. .enable_reg = 0x0a84,
  1675. .enable_mask = BIT(0),
  1676. .hw.init = &(struct clk_init_data){
  1677. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1678. .parent_names = (const char *[]){
  1679. "blsp2_qup3_spi_apps_clk_src",
  1680. },
  1681. .num_parents = 1,
  1682. .flags = CLK_SET_RATE_PARENT,
  1683. .ops = &clk_branch2_ops,
  1684. },
  1685. },
  1686. };
  1687. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1688. .halt_reg = 0x0b08,
  1689. .clkr = {
  1690. .enable_reg = 0x0b08,
  1691. .enable_mask = BIT(0),
  1692. .hw.init = &(struct clk_init_data){
  1693. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1694. .parent_names = (const char *[]){
  1695. "blsp2_qup4_i2c_apps_clk_src",
  1696. },
  1697. .num_parents = 1,
  1698. .flags = CLK_SET_RATE_PARENT,
  1699. .ops = &clk_branch2_ops,
  1700. },
  1701. },
  1702. };
  1703. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1704. .halt_reg = 0x0b04,
  1705. .clkr = {
  1706. .enable_reg = 0x0b04,
  1707. .enable_mask = BIT(0),
  1708. .hw.init = &(struct clk_init_data){
  1709. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1710. .parent_names = (const char *[]){
  1711. "blsp2_qup4_spi_apps_clk_src",
  1712. },
  1713. .num_parents = 1,
  1714. .flags = CLK_SET_RATE_PARENT,
  1715. .ops = &clk_branch2_ops,
  1716. },
  1717. },
  1718. };
  1719. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1720. .halt_reg = 0x0b88,
  1721. .clkr = {
  1722. .enable_reg = 0x0b88,
  1723. .enable_mask = BIT(0),
  1724. .hw.init = &(struct clk_init_data){
  1725. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1726. .parent_names = (const char *[]){
  1727. "blsp2_qup5_i2c_apps_clk_src",
  1728. },
  1729. .num_parents = 1,
  1730. .flags = CLK_SET_RATE_PARENT,
  1731. .ops = &clk_branch2_ops,
  1732. },
  1733. },
  1734. };
  1735. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1736. .halt_reg = 0x0b84,
  1737. .clkr = {
  1738. .enable_reg = 0x0b84,
  1739. .enable_mask = BIT(0),
  1740. .hw.init = &(struct clk_init_data){
  1741. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1742. .parent_names = (const char *[]){
  1743. "blsp2_qup5_spi_apps_clk_src",
  1744. },
  1745. .num_parents = 1,
  1746. .flags = CLK_SET_RATE_PARENT,
  1747. .ops = &clk_branch2_ops,
  1748. },
  1749. },
  1750. };
  1751. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1752. .halt_reg = 0x0c08,
  1753. .clkr = {
  1754. .enable_reg = 0x0c08,
  1755. .enable_mask = BIT(0),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1758. .parent_names = (const char *[]){
  1759. "blsp2_qup6_i2c_apps_clk_src",
  1760. },
  1761. .num_parents = 1,
  1762. .flags = CLK_SET_RATE_PARENT,
  1763. .ops = &clk_branch2_ops,
  1764. },
  1765. },
  1766. };
  1767. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1768. .halt_reg = 0x0c04,
  1769. .clkr = {
  1770. .enable_reg = 0x0c04,
  1771. .enable_mask = BIT(0),
  1772. .hw.init = &(struct clk_init_data){
  1773. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1774. .parent_names = (const char *[]){
  1775. "blsp2_qup6_spi_apps_clk_src",
  1776. },
  1777. .num_parents = 1,
  1778. .flags = CLK_SET_RATE_PARENT,
  1779. .ops = &clk_branch2_ops,
  1780. },
  1781. },
  1782. };
  1783. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1784. .halt_reg = 0x09c4,
  1785. .clkr = {
  1786. .enable_reg = 0x09c4,
  1787. .enable_mask = BIT(0),
  1788. .hw.init = &(struct clk_init_data){
  1789. .name = "gcc_blsp2_uart1_apps_clk",
  1790. .parent_names = (const char *[]){
  1791. "blsp2_uart1_apps_clk_src",
  1792. },
  1793. .num_parents = 1,
  1794. .flags = CLK_SET_RATE_PARENT,
  1795. .ops = &clk_branch2_ops,
  1796. },
  1797. },
  1798. };
  1799. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1800. .halt_reg = 0x0a44,
  1801. .clkr = {
  1802. .enable_reg = 0x0a44,
  1803. .enable_mask = BIT(0),
  1804. .hw.init = &(struct clk_init_data){
  1805. .name = "gcc_blsp2_uart2_apps_clk",
  1806. .parent_names = (const char *[]){
  1807. "blsp2_uart2_apps_clk_src",
  1808. },
  1809. .num_parents = 1,
  1810. .flags = CLK_SET_RATE_PARENT,
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1816. .halt_reg = 0x0ac4,
  1817. .clkr = {
  1818. .enable_reg = 0x0ac4,
  1819. .enable_mask = BIT(0),
  1820. .hw.init = &(struct clk_init_data){
  1821. .name = "gcc_blsp2_uart3_apps_clk",
  1822. .parent_names = (const char *[]){
  1823. "blsp2_uart3_apps_clk_src",
  1824. },
  1825. .num_parents = 1,
  1826. .flags = CLK_SET_RATE_PARENT,
  1827. .ops = &clk_branch2_ops,
  1828. },
  1829. },
  1830. };
  1831. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1832. .halt_reg = 0x0b44,
  1833. .clkr = {
  1834. .enable_reg = 0x0b44,
  1835. .enable_mask = BIT(0),
  1836. .hw.init = &(struct clk_init_data){
  1837. .name = "gcc_blsp2_uart4_apps_clk",
  1838. .parent_names = (const char *[]){
  1839. "blsp2_uart4_apps_clk_src",
  1840. },
  1841. .num_parents = 1,
  1842. .flags = CLK_SET_RATE_PARENT,
  1843. .ops = &clk_branch2_ops,
  1844. },
  1845. },
  1846. };
  1847. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1848. .halt_reg = 0x0bc4,
  1849. .clkr = {
  1850. .enable_reg = 0x0bc4,
  1851. .enable_mask = BIT(0),
  1852. .hw.init = &(struct clk_init_data){
  1853. .name = "gcc_blsp2_uart5_apps_clk",
  1854. .parent_names = (const char *[]){
  1855. "blsp2_uart5_apps_clk_src",
  1856. },
  1857. .num_parents = 1,
  1858. .flags = CLK_SET_RATE_PARENT,
  1859. .ops = &clk_branch2_ops,
  1860. },
  1861. },
  1862. };
  1863. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1864. .halt_reg = 0x0c44,
  1865. .clkr = {
  1866. .enable_reg = 0x0c44,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "gcc_blsp2_uart6_apps_clk",
  1870. .parent_names = (const char *[]){
  1871. "blsp2_uart6_apps_clk_src",
  1872. },
  1873. .num_parents = 1,
  1874. .flags = CLK_SET_RATE_PARENT,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1880. .halt_reg = 0x0e04,
  1881. .halt_check = BRANCH_HALT_VOTED,
  1882. .clkr = {
  1883. .enable_reg = 0x1484,
  1884. .enable_mask = BIT(10),
  1885. .hw.init = &(struct clk_init_data){
  1886. .name = "gcc_boot_rom_ahb_clk",
  1887. .parent_names = (const char *[]){
  1888. "config_noc_clk_src",
  1889. },
  1890. .num_parents = 1,
  1891. .ops = &clk_branch2_ops,
  1892. },
  1893. },
  1894. };
  1895. static struct clk_branch gcc_ce1_ahb_clk = {
  1896. .halt_reg = 0x104c,
  1897. .halt_check = BRANCH_HALT_VOTED,
  1898. .clkr = {
  1899. .enable_reg = 0x1484,
  1900. .enable_mask = BIT(3),
  1901. .hw.init = &(struct clk_init_data){
  1902. .name = "gcc_ce1_ahb_clk",
  1903. .parent_names = (const char *[]){
  1904. "config_noc_clk_src",
  1905. },
  1906. .num_parents = 1,
  1907. .ops = &clk_branch2_ops,
  1908. },
  1909. },
  1910. };
  1911. static struct clk_branch gcc_ce1_axi_clk = {
  1912. .halt_reg = 0x1048,
  1913. .halt_check = BRANCH_HALT_VOTED,
  1914. .clkr = {
  1915. .enable_reg = 0x1484,
  1916. .enable_mask = BIT(4),
  1917. .hw.init = &(struct clk_init_data){
  1918. .name = "gcc_ce1_axi_clk",
  1919. .parent_names = (const char *[]){
  1920. "system_noc_clk_src",
  1921. },
  1922. .num_parents = 1,
  1923. .ops = &clk_branch2_ops,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch gcc_ce1_clk = {
  1928. .halt_reg = 0x1050,
  1929. .halt_check = BRANCH_HALT_VOTED,
  1930. .clkr = {
  1931. .enable_reg = 0x1484,
  1932. .enable_mask = BIT(5),
  1933. .hw.init = &(struct clk_init_data){
  1934. .name = "gcc_ce1_clk",
  1935. .parent_names = (const char *[]){
  1936. "ce1_clk_src",
  1937. },
  1938. .num_parents = 1,
  1939. .ops = &clk_branch2_ops,
  1940. },
  1941. },
  1942. };
  1943. static struct clk_branch gcc_ce2_ahb_clk = {
  1944. .halt_reg = 0x108c,
  1945. .halt_check = BRANCH_HALT_VOTED,
  1946. .clkr = {
  1947. .enable_reg = 0x1484,
  1948. .enable_mask = BIT(0),
  1949. .hw.init = &(struct clk_init_data){
  1950. .name = "gcc_ce2_ahb_clk",
  1951. .parent_names = (const char *[]){
  1952. "config_noc_clk_src",
  1953. },
  1954. .num_parents = 1,
  1955. .ops = &clk_branch2_ops,
  1956. },
  1957. },
  1958. };
  1959. static struct clk_branch gcc_ce2_axi_clk = {
  1960. .halt_reg = 0x1088,
  1961. .halt_check = BRANCH_HALT_VOTED,
  1962. .clkr = {
  1963. .enable_reg = 0x1484,
  1964. .enable_mask = BIT(1),
  1965. .hw.init = &(struct clk_init_data){
  1966. .name = "gcc_ce2_axi_clk",
  1967. .parent_names = (const char *[]){
  1968. "system_noc_clk_src",
  1969. },
  1970. .num_parents = 1,
  1971. .ops = &clk_branch2_ops,
  1972. },
  1973. },
  1974. };
  1975. static struct clk_branch gcc_ce2_clk = {
  1976. .halt_reg = 0x1090,
  1977. .halt_check = BRANCH_HALT_VOTED,
  1978. .clkr = {
  1979. .enable_reg = 0x1484,
  1980. .enable_mask = BIT(2),
  1981. .hw.init = &(struct clk_init_data){
  1982. .name = "gcc_ce2_clk",
  1983. .parent_names = (const char *[]){
  1984. "ce2_clk_src",
  1985. },
  1986. .num_parents = 1,
  1987. .flags = CLK_SET_RATE_PARENT,
  1988. .ops = &clk_branch2_ops,
  1989. },
  1990. },
  1991. };
  1992. static struct clk_branch gcc_ce3_ahb_clk = {
  1993. .halt_reg = 0x1d0c,
  1994. .halt_check = BRANCH_HALT_VOTED,
  1995. .clkr = {
  1996. .enable_reg = 0x1d0c,
  1997. .enable_mask = BIT(0),
  1998. .hw.init = &(struct clk_init_data){
  1999. .name = "gcc_ce3_ahb_clk",
  2000. .parent_names = (const char *[]){
  2001. "config_noc_clk_src",
  2002. },
  2003. .num_parents = 1,
  2004. .ops = &clk_branch2_ops,
  2005. },
  2006. },
  2007. };
  2008. static struct clk_branch gcc_ce3_axi_clk = {
  2009. .halt_reg = 0x1088,
  2010. .halt_check = BRANCH_HALT_VOTED,
  2011. .clkr = {
  2012. .enable_reg = 0x1d08,
  2013. .enable_mask = BIT(0),
  2014. .hw.init = &(struct clk_init_data){
  2015. .name = "gcc_ce3_axi_clk",
  2016. .parent_names = (const char *[]){
  2017. "system_noc_clk_src",
  2018. },
  2019. .num_parents = 1,
  2020. .ops = &clk_branch2_ops,
  2021. },
  2022. },
  2023. };
  2024. static struct clk_branch gcc_ce3_clk = {
  2025. .halt_reg = 0x1090,
  2026. .halt_check = BRANCH_HALT_VOTED,
  2027. .clkr = {
  2028. .enable_reg = 0x1d04,
  2029. .enable_mask = BIT(0),
  2030. .hw.init = &(struct clk_init_data){
  2031. .name = "gcc_ce3_clk",
  2032. .parent_names = (const char *[]){
  2033. "ce3_clk_src",
  2034. },
  2035. .num_parents = 1,
  2036. .flags = CLK_SET_RATE_PARENT,
  2037. .ops = &clk_branch2_ops,
  2038. },
  2039. },
  2040. };
  2041. static struct clk_branch gcc_gp1_clk = {
  2042. .halt_reg = 0x1900,
  2043. .clkr = {
  2044. .enable_reg = 0x1900,
  2045. .enable_mask = BIT(0),
  2046. .hw.init = &(struct clk_init_data){
  2047. .name = "gcc_gp1_clk",
  2048. .parent_names = (const char *[]){
  2049. "gp1_clk_src",
  2050. },
  2051. .num_parents = 1,
  2052. .flags = CLK_SET_RATE_PARENT,
  2053. .ops = &clk_branch2_ops,
  2054. },
  2055. },
  2056. };
  2057. static struct clk_branch gcc_gp2_clk = {
  2058. .halt_reg = 0x1940,
  2059. .clkr = {
  2060. .enable_reg = 0x1940,
  2061. .enable_mask = BIT(0),
  2062. .hw.init = &(struct clk_init_data){
  2063. .name = "gcc_gp2_clk",
  2064. .parent_names = (const char *[]){
  2065. "gp2_clk_src",
  2066. },
  2067. .num_parents = 1,
  2068. .flags = CLK_SET_RATE_PARENT,
  2069. .ops = &clk_branch2_ops,
  2070. },
  2071. },
  2072. };
  2073. static struct clk_branch gcc_gp3_clk = {
  2074. .halt_reg = 0x1980,
  2075. .clkr = {
  2076. .enable_reg = 0x1980,
  2077. .enable_mask = BIT(0),
  2078. .hw.init = &(struct clk_init_data){
  2079. .name = "gcc_gp3_clk",
  2080. .parent_names = (const char *[]){
  2081. "gp3_clk_src",
  2082. },
  2083. .num_parents = 1,
  2084. .flags = CLK_SET_RATE_PARENT,
  2085. .ops = &clk_branch2_ops,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  2090. .halt_reg = 0x0248,
  2091. .clkr = {
  2092. .enable_reg = 0x0248,
  2093. .enable_mask = BIT(0),
  2094. .hw.init = &(struct clk_init_data){
  2095. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  2096. .parent_names = (const char *[]){
  2097. "config_noc_clk_src",
  2098. },
  2099. .num_parents = 1,
  2100. .ops = &clk_branch2_ops,
  2101. },
  2102. },
  2103. };
  2104. static struct clk_branch gcc_pcie_0_aux_clk = {
  2105. .halt_reg = 0x1b10,
  2106. .clkr = {
  2107. .enable_reg = 0x1b10,
  2108. .enable_mask = BIT(0),
  2109. .hw.init = &(struct clk_init_data){
  2110. .name = "gcc_pcie_0_aux_clk",
  2111. .parent_names = (const char *[]){
  2112. "pcie_0_aux_clk_src",
  2113. },
  2114. .num_parents = 1,
  2115. .flags = CLK_SET_RATE_PARENT,
  2116. .ops = &clk_branch2_ops,
  2117. },
  2118. },
  2119. };
  2120. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2121. .halt_reg = 0x1b0c,
  2122. .clkr = {
  2123. .enable_reg = 0x1b0c,
  2124. .enable_mask = BIT(0),
  2125. .hw.init = &(struct clk_init_data){
  2126. .name = "gcc_pcie_0_cfg_ahb_clk",
  2127. .parent_names = (const char *[]){
  2128. "config_noc_clk_src",
  2129. },
  2130. .num_parents = 1,
  2131. .flags = CLK_SET_RATE_PARENT,
  2132. .ops = &clk_branch2_ops,
  2133. },
  2134. },
  2135. };
  2136. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2137. .halt_reg = 0x1b08,
  2138. .clkr = {
  2139. .enable_reg = 0x1b08,
  2140. .enable_mask = BIT(0),
  2141. .hw.init = &(struct clk_init_data){
  2142. .name = "gcc_pcie_0_mstr_axi_clk",
  2143. .parent_names = (const char *[]){
  2144. "config_noc_clk_src",
  2145. },
  2146. .num_parents = 1,
  2147. .flags = CLK_SET_RATE_PARENT,
  2148. .ops = &clk_branch2_ops,
  2149. },
  2150. },
  2151. };
  2152. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2153. .halt_reg = 0x1b14,
  2154. .clkr = {
  2155. .enable_reg = 0x1b14,
  2156. .enable_mask = BIT(0),
  2157. .hw.init = &(struct clk_init_data){
  2158. .name = "gcc_pcie_0_pipe_clk",
  2159. .parent_names = (const char *[]){
  2160. "pcie_0_pipe_clk_src",
  2161. },
  2162. .num_parents = 1,
  2163. .flags = CLK_SET_RATE_PARENT,
  2164. .ops = &clk_branch2_ops,
  2165. },
  2166. },
  2167. };
  2168. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2169. .halt_reg = 0x1b04,
  2170. .clkr = {
  2171. .enable_reg = 0x1b04,
  2172. .enable_mask = BIT(0),
  2173. .hw.init = &(struct clk_init_data){
  2174. .name = "gcc_pcie_0_slv_axi_clk",
  2175. .parent_names = (const char *[]){
  2176. "config_noc_clk_src",
  2177. },
  2178. .num_parents = 1,
  2179. .flags = CLK_SET_RATE_PARENT,
  2180. .ops = &clk_branch2_ops,
  2181. },
  2182. },
  2183. };
  2184. static struct clk_branch gcc_pcie_1_aux_clk = {
  2185. .halt_reg = 0x1b90,
  2186. .clkr = {
  2187. .enable_reg = 0x1b90,
  2188. .enable_mask = BIT(0),
  2189. .hw.init = &(struct clk_init_data){
  2190. .name = "gcc_pcie_1_aux_clk",
  2191. .parent_names = (const char *[]){
  2192. "pcie_1_aux_clk_src",
  2193. },
  2194. .num_parents = 1,
  2195. .flags = CLK_SET_RATE_PARENT,
  2196. .ops = &clk_branch2_ops,
  2197. },
  2198. },
  2199. };
  2200. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2201. .halt_reg = 0x1b8c,
  2202. .clkr = {
  2203. .enable_reg = 0x1b8c,
  2204. .enable_mask = BIT(0),
  2205. .hw.init = &(struct clk_init_data){
  2206. .name = "gcc_pcie_1_cfg_ahb_clk",
  2207. .parent_names = (const char *[]){
  2208. "config_noc_clk_src",
  2209. },
  2210. .num_parents = 1,
  2211. .flags = CLK_SET_RATE_PARENT,
  2212. .ops = &clk_branch2_ops,
  2213. },
  2214. },
  2215. };
  2216. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2217. .halt_reg = 0x1b88,
  2218. .clkr = {
  2219. .enable_reg = 0x1b88,
  2220. .enable_mask = BIT(0),
  2221. .hw.init = &(struct clk_init_data){
  2222. .name = "gcc_pcie_1_mstr_axi_clk",
  2223. .parent_names = (const char *[]){
  2224. "config_noc_clk_src",
  2225. },
  2226. .num_parents = 1,
  2227. .flags = CLK_SET_RATE_PARENT,
  2228. .ops = &clk_branch2_ops,
  2229. },
  2230. },
  2231. };
  2232. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2233. .halt_reg = 0x1b94,
  2234. .clkr = {
  2235. .enable_reg = 0x1b94,
  2236. .enable_mask = BIT(0),
  2237. .hw.init = &(struct clk_init_data){
  2238. .name = "gcc_pcie_1_pipe_clk",
  2239. .parent_names = (const char *[]){
  2240. "pcie_1_pipe_clk_src",
  2241. },
  2242. .num_parents = 1,
  2243. .flags = CLK_SET_RATE_PARENT,
  2244. .ops = &clk_branch2_ops,
  2245. },
  2246. },
  2247. };
  2248. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2249. .halt_reg = 0x1b84,
  2250. .clkr = {
  2251. .enable_reg = 0x1b84,
  2252. .enable_mask = BIT(0),
  2253. .hw.init = &(struct clk_init_data){
  2254. .name = "gcc_pcie_1_slv_axi_clk",
  2255. .parent_names = (const char *[]){
  2256. "config_noc_clk_src",
  2257. },
  2258. .num_parents = 1,
  2259. .flags = CLK_SET_RATE_PARENT,
  2260. .ops = &clk_branch2_ops,
  2261. },
  2262. },
  2263. };
  2264. static struct clk_branch gcc_pdm2_clk = {
  2265. .halt_reg = 0x0ccc,
  2266. .clkr = {
  2267. .enable_reg = 0x0ccc,
  2268. .enable_mask = BIT(0),
  2269. .hw.init = &(struct clk_init_data){
  2270. .name = "gcc_pdm2_clk",
  2271. .parent_names = (const char *[]){
  2272. "pdm2_clk_src",
  2273. },
  2274. .num_parents = 1,
  2275. .flags = CLK_SET_RATE_PARENT,
  2276. .ops = &clk_branch2_ops,
  2277. },
  2278. },
  2279. };
  2280. static struct clk_branch gcc_pdm_ahb_clk = {
  2281. .halt_reg = 0x0cc4,
  2282. .clkr = {
  2283. .enable_reg = 0x0cc4,
  2284. .enable_mask = BIT(0),
  2285. .hw.init = &(struct clk_init_data){
  2286. .name = "gcc_pdm_ahb_clk",
  2287. .parent_names = (const char *[]){
  2288. "periph_noc_clk_src",
  2289. },
  2290. .num_parents = 1,
  2291. .ops = &clk_branch2_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch gcc_periph_noc_usb_hsic_ahb_clk = {
  2296. .halt_reg = 0x01a4,
  2297. .clkr = {
  2298. .enable_reg = 0x01a4,
  2299. .enable_mask = BIT(0),
  2300. .hw.init = &(struct clk_init_data){
  2301. .name = "gcc_periph_noc_usb_hsic_ahb_clk",
  2302. .parent_names = (const char *[]){
  2303. "usb_hsic_ahb_clk_src",
  2304. },
  2305. .num_parents = 1,
  2306. .flags = CLK_SET_RATE_PARENT,
  2307. .ops = &clk_branch2_ops,
  2308. },
  2309. },
  2310. };
  2311. static struct clk_branch gcc_prng_ahb_clk = {
  2312. .halt_reg = 0x0d04,
  2313. .halt_check = BRANCH_HALT_VOTED,
  2314. .clkr = {
  2315. .enable_reg = 0x1484,
  2316. .enable_mask = BIT(13),
  2317. .hw.init = &(struct clk_init_data){
  2318. .name = "gcc_prng_ahb_clk",
  2319. .parent_names = (const char *[]){
  2320. "periph_noc_clk_src",
  2321. },
  2322. .num_parents = 1,
  2323. .ops = &clk_branch2_ops,
  2324. },
  2325. },
  2326. };
  2327. static struct clk_branch gcc_sata_asic0_clk = {
  2328. .halt_reg = 0x1c54,
  2329. .clkr = {
  2330. .enable_reg = 0x1c54,
  2331. .enable_mask = BIT(0),
  2332. .hw.init = &(struct clk_init_data){
  2333. .name = "gcc_sata_asic0_clk",
  2334. .parent_names = (const char *[]){
  2335. "sata_asic0_clk_src",
  2336. },
  2337. .num_parents = 1,
  2338. .flags = CLK_SET_RATE_PARENT,
  2339. .ops = &clk_branch2_ops,
  2340. },
  2341. },
  2342. };
  2343. static struct clk_branch gcc_sata_axi_clk = {
  2344. .halt_reg = 0x1c44,
  2345. .clkr = {
  2346. .enable_reg = 0x1c44,
  2347. .enable_mask = BIT(0),
  2348. .hw.init = &(struct clk_init_data){
  2349. .name = "gcc_sata_axi_clk",
  2350. .parent_names = (const char *[]){
  2351. "config_noc_clk_src",
  2352. },
  2353. .num_parents = 1,
  2354. .flags = CLK_SET_RATE_PARENT,
  2355. .ops = &clk_branch2_ops,
  2356. },
  2357. },
  2358. };
  2359. static struct clk_branch gcc_sata_cfg_ahb_clk = {
  2360. .halt_reg = 0x1c48,
  2361. .clkr = {
  2362. .enable_reg = 0x1c48,
  2363. .enable_mask = BIT(0),
  2364. .hw.init = &(struct clk_init_data){
  2365. .name = "gcc_sata_cfg_ahb_clk",
  2366. .parent_names = (const char *[]){
  2367. "config_noc_clk_src",
  2368. },
  2369. .num_parents = 1,
  2370. .flags = CLK_SET_RATE_PARENT,
  2371. .ops = &clk_branch2_ops,
  2372. },
  2373. },
  2374. };
  2375. static struct clk_branch gcc_sata_pmalive_clk = {
  2376. .halt_reg = 0x1c50,
  2377. .clkr = {
  2378. .enable_reg = 0x1c50,
  2379. .enable_mask = BIT(0),
  2380. .hw.init = &(struct clk_init_data){
  2381. .name = "gcc_sata_pmalive_clk",
  2382. .parent_names = (const char *[]){
  2383. "sata_pmalive_clk_src",
  2384. },
  2385. .num_parents = 1,
  2386. .flags = CLK_SET_RATE_PARENT,
  2387. .ops = &clk_branch2_ops,
  2388. },
  2389. },
  2390. };
  2391. static struct clk_branch gcc_sata_rx_clk = {
  2392. .halt_reg = 0x1c58,
  2393. .clkr = {
  2394. .enable_reg = 0x1c58,
  2395. .enable_mask = BIT(0),
  2396. .hw.init = &(struct clk_init_data){
  2397. .name = "gcc_sata_rx_clk",
  2398. .parent_names = (const char *[]){
  2399. "sata_rx_clk_src",
  2400. },
  2401. .num_parents = 1,
  2402. .flags = CLK_SET_RATE_PARENT,
  2403. .ops = &clk_branch2_ops,
  2404. },
  2405. },
  2406. };
  2407. static struct clk_branch gcc_sata_rx_oob_clk = {
  2408. .halt_reg = 0x1c4c,
  2409. .clkr = {
  2410. .enable_reg = 0x1c4c,
  2411. .enable_mask = BIT(0),
  2412. .hw.init = &(struct clk_init_data){
  2413. .name = "gcc_sata_rx_oob_clk",
  2414. .parent_names = (const char *[]){
  2415. "sata_rx_oob_clk_src",
  2416. },
  2417. .num_parents = 1,
  2418. .flags = CLK_SET_RATE_PARENT,
  2419. .ops = &clk_branch2_ops,
  2420. },
  2421. },
  2422. };
  2423. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2424. .halt_reg = 0x04c8,
  2425. .clkr = {
  2426. .enable_reg = 0x04c8,
  2427. .enable_mask = BIT(0),
  2428. .hw.init = &(struct clk_init_data){
  2429. .name = "gcc_sdcc1_ahb_clk",
  2430. .parent_names = (const char *[]){
  2431. "periph_noc_clk_src",
  2432. },
  2433. .num_parents = 1,
  2434. .ops = &clk_branch2_ops,
  2435. },
  2436. },
  2437. };
  2438. static struct clk_branch gcc_sdcc1_apps_clk = {
  2439. .halt_reg = 0x04c4,
  2440. .clkr = {
  2441. .enable_reg = 0x04c4,
  2442. .enable_mask = BIT(0),
  2443. .hw.init = &(struct clk_init_data){
  2444. .name = "gcc_sdcc1_apps_clk",
  2445. .parent_names = (const char *[]){
  2446. "sdcc1_apps_clk_src",
  2447. },
  2448. .num_parents = 1,
  2449. .flags = CLK_SET_RATE_PARENT,
  2450. .ops = &clk_branch2_ops,
  2451. },
  2452. },
  2453. };
  2454. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  2455. .halt_reg = 0x04e8,
  2456. .clkr = {
  2457. .enable_reg = 0x04e8,
  2458. .enable_mask = BIT(0),
  2459. .hw.init = &(struct clk_init_data){
  2460. .name = "gcc_sdcc1_cdccal_ff_clk",
  2461. .parent_names = (const char *[]){
  2462. "xo"
  2463. },
  2464. .num_parents = 1,
  2465. .ops = &clk_branch2_ops,
  2466. },
  2467. },
  2468. };
  2469. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  2470. .halt_reg = 0x04e4,
  2471. .clkr = {
  2472. .enable_reg = 0x04e4,
  2473. .enable_mask = BIT(0),
  2474. .hw.init = &(struct clk_init_data){
  2475. .name = "gcc_sdcc1_cdccal_sleep_clk",
  2476. .parent_names = (const char *[]){
  2477. "sleep_clk_src"
  2478. },
  2479. .num_parents = 1,
  2480. .ops = &clk_branch2_ops,
  2481. },
  2482. },
  2483. };
  2484. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2485. .halt_reg = 0x0508,
  2486. .clkr = {
  2487. .enable_reg = 0x0508,
  2488. .enable_mask = BIT(0),
  2489. .hw.init = &(struct clk_init_data){
  2490. .name = "gcc_sdcc2_ahb_clk",
  2491. .parent_names = (const char *[]){
  2492. "periph_noc_clk_src",
  2493. },
  2494. .num_parents = 1,
  2495. .ops = &clk_branch2_ops,
  2496. },
  2497. },
  2498. };
  2499. static struct clk_branch gcc_sdcc2_apps_clk = {
  2500. .halt_reg = 0x0504,
  2501. .clkr = {
  2502. .enable_reg = 0x0504,
  2503. .enable_mask = BIT(0),
  2504. .hw.init = &(struct clk_init_data){
  2505. .name = "gcc_sdcc2_apps_clk",
  2506. .parent_names = (const char *[]){
  2507. "sdcc2_apps_clk_src",
  2508. },
  2509. .num_parents = 1,
  2510. .flags = CLK_SET_RATE_PARENT,
  2511. .ops = &clk_branch2_ops,
  2512. },
  2513. },
  2514. };
  2515. static struct clk_branch gcc_sdcc3_ahb_clk = {
  2516. .halt_reg = 0x0548,
  2517. .clkr = {
  2518. .enable_reg = 0x0548,
  2519. .enable_mask = BIT(0),
  2520. .hw.init = &(struct clk_init_data){
  2521. .name = "gcc_sdcc3_ahb_clk",
  2522. .parent_names = (const char *[]){
  2523. "periph_noc_clk_src",
  2524. },
  2525. .num_parents = 1,
  2526. .ops = &clk_branch2_ops,
  2527. },
  2528. },
  2529. };
  2530. static struct clk_branch gcc_sdcc3_apps_clk = {
  2531. .halt_reg = 0x0544,
  2532. .clkr = {
  2533. .enable_reg = 0x0544,
  2534. .enable_mask = BIT(0),
  2535. .hw.init = &(struct clk_init_data){
  2536. .name = "gcc_sdcc3_apps_clk",
  2537. .parent_names = (const char *[]){
  2538. "sdcc3_apps_clk_src",
  2539. },
  2540. .num_parents = 1,
  2541. .flags = CLK_SET_RATE_PARENT,
  2542. .ops = &clk_branch2_ops,
  2543. },
  2544. },
  2545. };
  2546. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2547. .halt_reg = 0x0588,
  2548. .clkr = {
  2549. .enable_reg = 0x0588,
  2550. .enable_mask = BIT(0),
  2551. .hw.init = &(struct clk_init_data){
  2552. .name = "gcc_sdcc4_ahb_clk",
  2553. .parent_names = (const char *[]){
  2554. "periph_noc_clk_src",
  2555. },
  2556. .num_parents = 1,
  2557. .ops = &clk_branch2_ops,
  2558. },
  2559. },
  2560. };
  2561. static struct clk_branch gcc_sdcc4_apps_clk = {
  2562. .halt_reg = 0x0584,
  2563. .clkr = {
  2564. .enable_reg = 0x0584,
  2565. .enable_mask = BIT(0),
  2566. .hw.init = &(struct clk_init_data){
  2567. .name = "gcc_sdcc4_apps_clk",
  2568. .parent_names = (const char *[]){
  2569. "sdcc4_apps_clk_src",
  2570. },
  2571. .num_parents = 1,
  2572. .flags = CLK_SET_RATE_PARENT,
  2573. .ops = &clk_branch2_ops,
  2574. },
  2575. },
  2576. };
  2577. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  2578. .halt_reg = 0x013c,
  2579. .clkr = {
  2580. .enable_reg = 0x013c,
  2581. .enable_mask = BIT(0),
  2582. .hw.init = &(struct clk_init_data){
  2583. .name = "gcc_sys_noc_ufs_axi_clk",
  2584. .parent_names = (const char *[]){
  2585. "ufs_axi_clk_src",
  2586. },
  2587. .num_parents = 1,
  2588. .flags = CLK_SET_RATE_PARENT,
  2589. .ops = &clk_branch2_ops,
  2590. },
  2591. },
  2592. };
  2593. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2594. .halt_reg = 0x0108,
  2595. .clkr = {
  2596. .enable_reg = 0x0108,
  2597. .enable_mask = BIT(0),
  2598. .hw.init = &(struct clk_init_data){
  2599. .name = "gcc_sys_noc_usb3_axi_clk",
  2600. .parent_names = (const char *[]){
  2601. "usb30_master_clk_src",
  2602. },
  2603. .num_parents = 1,
  2604. .flags = CLK_SET_RATE_PARENT,
  2605. .ops = &clk_branch2_ops,
  2606. },
  2607. },
  2608. };
  2609. static struct clk_branch gcc_sys_noc_usb3_sec_axi_clk = {
  2610. .halt_reg = 0x0138,
  2611. .clkr = {
  2612. .enable_reg = 0x0138,
  2613. .enable_mask = BIT(0),
  2614. .hw.init = &(struct clk_init_data){
  2615. .name = "gcc_sys_noc_usb3_sec_axi_clk",
  2616. .parent_names = (const char *[]){
  2617. "usb30_sec_master_clk_src",
  2618. },
  2619. .num_parents = 1,
  2620. .flags = CLK_SET_RATE_PARENT,
  2621. .ops = &clk_branch2_ops,
  2622. },
  2623. },
  2624. };
  2625. static struct clk_branch gcc_tsif_ahb_clk = {
  2626. .halt_reg = 0x0d84,
  2627. .clkr = {
  2628. .enable_reg = 0x0d84,
  2629. .enable_mask = BIT(0),
  2630. .hw.init = &(struct clk_init_data){
  2631. .name = "gcc_tsif_ahb_clk",
  2632. .parent_names = (const char *[]){
  2633. "periph_noc_clk_src",
  2634. },
  2635. .num_parents = 1,
  2636. .ops = &clk_branch2_ops,
  2637. },
  2638. },
  2639. };
  2640. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2641. .halt_reg = 0x0d8c,
  2642. .clkr = {
  2643. .enable_reg = 0x0d8c,
  2644. .enable_mask = BIT(0),
  2645. .hw.init = &(struct clk_init_data){
  2646. .name = "gcc_tsif_inactivity_timers_clk",
  2647. .parent_names = (const char *[]){
  2648. "sleep_clk_src",
  2649. },
  2650. .num_parents = 1,
  2651. .flags = CLK_SET_RATE_PARENT,
  2652. .ops = &clk_branch2_ops,
  2653. },
  2654. },
  2655. };
  2656. static struct clk_branch gcc_tsif_ref_clk = {
  2657. .halt_reg = 0x0d88,
  2658. .clkr = {
  2659. .enable_reg = 0x0d88,
  2660. .enable_mask = BIT(0),
  2661. .hw.init = &(struct clk_init_data){
  2662. .name = "gcc_tsif_ref_clk",
  2663. .parent_names = (const char *[]){
  2664. "tsif_ref_clk_src",
  2665. },
  2666. .num_parents = 1,
  2667. .flags = CLK_SET_RATE_PARENT,
  2668. .ops = &clk_branch2_ops,
  2669. },
  2670. },
  2671. };
  2672. static struct clk_branch gcc_ufs_ahb_clk = {
  2673. .halt_reg = 0x1d48,
  2674. .clkr = {
  2675. .enable_reg = 0x1d48,
  2676. .enable_mask = BIT(0),
  2677. .hw.init = &(struct clk_init_data){
  2678. .name = "gcc_ufs_ahb_clk",
  2679. .parent_names = (const char *[]){
  2680. "config_noc_clk_src",
  2681. },
  2682. .num_parents = 1,
  2683. .flags = CLK_SET_RATE_PARENT,
  2684. .ops = &clk_branch2_ops,
  2685. },
  2686. },
  2687. };
  2688. static struct clk_branch gcc_ufs_axi_clk = {
  2689. .halt_reg = 0x1d44,
  2690. .clkr = {
  2691. .enable_reg = 0x1d44,
  2692. .enable_mask = BIT(0),
  2693. .hw.init = &(struct clk_init_data){
  2694. .name = "gcc_ufs_axi_clk",
  2695. .parent_names = (const char *[]){
  2696. "ufs_axi_clk_src",
  2697. },
  2698. .num_parents = 1,
  2699. .flags = CLK_SET_RATE_PARENT,
  2700. .ops = &clk_branch2_ops,
  2701. },
  2702. },
  2703. };
  2704. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2705. .halt_reg = 0x1d50,
  2706. .clkr = {
  2707. .enable_reg = 0x1d50,
  2708. .enable_mask = BIT(0),
  2709. .hw.init = &(struct clk_init_data){
  2710. .name = "gcc_ufs_rx_cfg_clk",
  2711. .parent_names = (const char *[]){
  2712. "ufs_axi_clk_src",
  2713. },
  2714. .num_parents = 1,
  2715. .flags = CLK_SET_RATE_PARENT,
  2716. .ops = &clk_branch2_ops,
  2717. },
  2718. },
  2719. };
  2720. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2721. .halt_reg = 0x1d5c,
  2722. .clkr = {
  2723. .enable_reg = 0x1d5c,
  2724. .enable_mask = BIT(0),
  2725. .hw.init = &(struct clk_init_data){
  2726. .name = "gcc_ufs_rx_symbol_0_clk",
  2727. .parent_names = (const char *[]){
  2728. "ufs_rx_symbol_0_clk_src",
  2729. },
  2730. .num_parents = 1,
  2731. .flags = CLK_SET_RATE_PARENT,
  2732. .ops = &clk_branch2_ops,
  2733. },
  2734. },
  2735. };
  2736. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2737. .halt_reg = 0x1d60,
  2738. .clkr = {
  2739. .enable_reg = 0x1d60,
  2740. .enable_mask = BIT(0),
  2741. .hw.init = &(struct clk_init_data){
  2742. .name = "gcc_ufs_rx_symbol_1_clk",
  2743. .parent_names = (const char *[]){
  2744. "ufs_rx_symbol_1_clk_src",
  2745. },
  2746. .num_parents = 1,
  2747. .flags = CLK_SET_RATE_PARENT,
  2748. .ops = &clk_branch2_ops,
  2749. },
  2750. },
  2751. };
  2752. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2753. .halt_reg = 0x1d4c,
  2754. .clkr = {
  2755. .enable_reg = 0x1d4c,
  2756. .enable_mask = BIT(0),
  2757. .hw.init = &(struct clk_init_data){
  2758. .name = "gcc_ufs_tx_cfg_clk",
  2759. .parent_names = (const char *[]){
  2760. "ufs_axi_clk_src",
  2761. },
  2762. .num_parents = 1,
  2763. .flags = CLK_SET_RATE_PARENT,
  2764. .ops = &clk_branch2_ops,
  2765. },
  2766. },
  2767. };
  2768. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2769. .halt_reg = 0x1d54,
  2770. .clkr = {
  2771. .enable_reg = 0x1d54,
  2772. .enable_mask = BIT(0),
  2773. .hw.init = &(struct clk_init_data){
  2774. .name = "gcc_ufs_tx_symbol_0_clk",
  2775. .parent_names = (const char *[]){
  2776. "ufs_tx_symbol_0_clk_src",
  2777. },
  2778. .num_parents = 1,
  2779. .flags = CLK_SET_RATE_PARENT,
  2780. .ops = &clk_branch2_ops,
  2781. },
  2782. },
  2783. };
  2784. static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
  2785. .halt_reg = 0x1d58,
  2786. .clkr = {
  2787. .enable_reg = 0x1d58,
  2788. .enable_mask = BIT(0),
  2789. .hw.init = &(struct clk_init_data){
  2790. .name = "gcc_ufs_tx_symbol_1_clk",
  2791. .parent_names = (const char *[]){
  2792. "ufs_tx_symbol_1_clk_src",
  2793. },
  2794. .num_parents = 1,
  2795. .flags = CLK_SET_RATE_PARENT,
  2796. .ops = &clk_branch2_ops,
  2797. },
  2798. },
  2799. };
  2800. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2801. .halt_reg = 0x04ac,
  2802. .clkr = {
  2803. .enable_reg = 0x04ac,
  2804. .enable_mask = BIT(0),
  2805. .hw.init = &(struct clk_init_data){
  2806. .name = "gcc_usb2a_phy_sleep_clk",
  2807. .parent_names = (const char *[]){
  2808. "sleep_clk_src",
  2809. },
  2810. .num_parents = 1,
  2811. .ops = &clk_branch2_ops,
  2812. },
  2813. },
  2814. };
  2815. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2816. .halt_reg = 0x04b4,
  2817. .clkr = {
  2818. .enable_reg = 0x04b4,
  2819. .enable_mask = BIT(0),
  2820. .hw.init = &(struct clk_init_data){
  2821. .name = "gcc_usb2b_phy_sleep_clk",
  2822. .parent_names = (const char *[]){
  2823. "sleep_clk_src",
  2824. },
  2825. .num_parents = 1,
  2826. .ops = &clk_branch2_ops,
  2827. },
  2828. },
  2829. };
  2830. static struct clk_branch gcc_usb30_master_clk = {
  2831. .halt_reg = 0x03c8,
  2832. .clkr = {
  2833. .enable_reg = 0x03c8,
  2834. .enable_mask = BIT(0),
  2835. .hw.init = &(struct clk_init_data){
  2836. .name = "gcc_usb30_master_clk",
  2837. .parent_names = (const char *[]){
  2838. "usb30_master_clk_src",
  2839. },
  2840. .num_parents = 1,
  2841. .flags = CLK_SET_RATE_PARENT,
  2842. .ops = &clk_branch2_ops,
  2843. },
  2844. },
  2845. };
  2846. static struct clk_branch gcc_usb30_sec_master_clk = {
  2847. .halt_reg = 0x1bc8,
  2848. .clkr = {
  2849. .enable_reg = 0x1bc8,
  2850. .enable_mask = BIT(0),
  2851. .hw.init = &(struct clk_init_data){
  2852. .name = "gcc_usb30_sec_master_clk",
  2853. .parent_names = (const char *[]){
  2854. "usb30_sec_master_clk_src",
  2855. },
  2856. .num_parents = 1,
  2857. .flags = CLK_SET_RATE_PARENT,
  2858. .ops = &clk_branch2_ops,
  2859. },
  2860. },
  2861. };
  2862. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2863. .halt_reg = 0x03d0,
  2864. .clkr = {
  2865. .enable_reg = 0x03d0,
  2866. .enable_mask = BIT(0),
  2867. .hw.init = &(struct clk_init_data){
  2868. .name = "gcc_usb30_mock_utmi_clk",
  2869. .parent_names = (const char *[]){
  2870. "usb30_mock_utmi_clk_src",
  2871. },
  2872. .num_parents = 1,
  2873. .flags = CLK_SET_RATE_PARENT,
  2874. .ops = &clk_branch2_ops,
  2875. },
  2876. },
  2877. };
  2878. static struct clk_branch gcc_usb30_sleep_clk = {
  2879. .halt_reg = 0x03cc,
  2880. .clkr = {
  2881. .enable_reg = 0x03cc,
  2882. .enable_mask = BIT(0),
  2883. .hw.init = &(struct clk_init_data){
  2884. .name = "gcc_usb30_sleep_clk",
  2885. .parent_names = (const char *[]){
  2886. "sleep_clk_src",
  2887. },
  2888. .num_parents = 1,
  2889. .ops = &clk_branch2_ops,
  2890. },
  2891. },
  2892. };
  2893. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2894. .halt_reg = 0x0488,
  2895. .clkr = {
  2896. .enable_reg = 0x0488,
  2897. .enable_mask = BIT(0),
  2898. .hw.init = &(struct clk_init_data){
  2899. .name = "gcc_usb_hs_ahb_clk",
  2900. .parent_names = (const char *[]){
  2901. "periph_noc_clk_src",
  2902. },
  2903. .num_parents = 1,
  2904. .ops = &clk_branch2_ops,
  2905. },
  2906. },
  2907. };
  2908. static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
  2909. .halt_reg = 0x048c,
  2910. .clkr = {
  2911. .enable_reg = 0x048c,
  2912. .enable_mask = BIT(0),
  2913. .hw.init = &(struct clk_init_data){
  2914. .name = "gcc_usb_hs_inactivity_timers_clk",
  2915. .parent_names = (const char *[]){
  2916. "sleep_clk_src",
  2917. },
  2918. .num_parents = 1,
  2919. .flags = CLK_SET_RATE_PARENT,
  2920. .ops = &clk_branch2_ops,
  2921. },
  2922. },
  2923. };
  2924. static struct clk_branch gcc_usb_hs_system_clk = {
  2925. .halt_reg = 0x0484,
  2926. .clkr = {
  2927. .enable_reg = 0x0484,
  2928. .enable_mask = BIT(0),
  2929. .hw.init = &(struct clk_init_data){
  2930. .name = "gcc_usb_hs_system_clk",
  2931. .parent_names = (const char *[]){
  2932. "usb_hs_system_clk_src",
  2933. },
  2934. .num_parents = 1,
  2935. .flags = CLK_SET_RATE_PARENT,
  2936. .ops = &clk_branch2_ops,
  2937. },
  2938. },
  2939. };
  2940. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2941. .halt_reg = 0x0408,
  2942. .clkr = {
  2943. .enable_reg = 0x0408,
  2944. .enable_mask = BIT(0),
  2945. .hw.init = &(struct clk_init_data){
  2946. .name = "gcc_usb_hsic_ahb_clk",
  2947. .parent_names = (const char *[]){
  2948. "periph_noc_clk_src",
  2949. },
  2950. .num_parents = 1,
  2951. .ops = &clk_branch2_ops,
  2952. },
  2953. },
  2954. };
  2955. static struct clk_branch gcc_usb_hsic_clk = {
  2956. .halt_reg = 0x0410,
  2957. .clkr = {
  2958. .enable_reg = 0x0410,
  2959. .enable_mask = BIT(0),
  2960. .hw.init = &(struct clk_init_data){
  2961. .name = "gcc_usb_hsic_clk",
  2962. .parent_names = (const char *[]){
  2963. "usb_hsic_clk_src",
  2964. },
  2965. .num_parents = 1,
  2966. .flags = CLK_SET_RATE_PARENT,
  2967. .ops = &clk_branch2_ops,
  2968. },
  2969. },
  2970. };
  2971. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2972. .halt_reg = 0x0414,
  2973. .clkr = {
  2974. .enable_reg = 0x0414,
  2975. .enable_mask = BIT(0),
  2976. .hw.init = &(struct clk_init_data){
  2977. .name = "gcc_usb_hsic_io_cal_clk",
  2978. .parent_names = (const char *[]){
  2979. "usb_hsic_io_cal_clk_src",
  2980. },
  2981. .num_parents = 1,
  2982. .flags = CLK_SET_RATE_PARENT,
  2983. .ops = &clk_branch2_ops,
  2984. },
  2985. },
  2986. };
  2987. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  2988. .halt_reg = 0x0418,
  2989. .clkr = {
  2990. .enable_reg = 0x0418,
  2991. .enable_mask = BIT(0),
  2992. .hw.init = &(struct clk_init_data){
  2993. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  2994. .parent_names = (const char *[]){
  2995. "sleep_clk_src",
  2996. },
  2997. .num_parents = 1,
  2998. .ops = &clk_branch2_ops,
  2999. },
  3000. },
  3001. };
  3002. static struct clk_branch gcc_usb_hsic_system_clk = {
  3003. .halt_reg = 0x040c,
  3004. .clkr = {
  3005. .enable_reg = 0x040c,
  3006. .enable_mask = BIT(0),
  3007. .hw.init = &(struct clk_init_data){
  3008. .name = "gcc_usb_hsic_system_clk",
  3009. .parent_names = (const char *[]){
  3010. "usb_hsic_system_clk_src",
  3011. },
  3012. .num_parents = 1,
  3013. .flags = CLK_SET_RATE_PARENT,
  3014. .ops = &clk_branch2_ops,
  3015. },
  3016. },
  3017. };
  3018. static struct clk_regmap *gcc_apq8084_clocks[] = {
  3019. [GPLL0] = &gpll0.clkr,
  3020. [GPLL0_VOTE] = &gpll0_vote,
  3021. [GPLL1] = &gpll1.clkr,
  3022. [GPLL1_VOTE] = &gpll1_vote,
  3023. [GPLL4] = &gpll4.clkr,
  3024. [GPLL4_VOTE] = &gpll4_vote,
  3025. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  3026. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  3027. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  3028. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  3029. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  3030. [USB30_SEC_MASTER_CLK_SRC] = &usb30_sec_master_clk_src.clkr,
  3031. [USB_HSIC_AHB_CLK_SRC] = &usb_hsic_ahb_clk_src.clkr,
  3032. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3033. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3034. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3035. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3036. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3037. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3038. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3039. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3040. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3041. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3042. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3043. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3044. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3045. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3046. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  3047. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  3048. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  3049. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  3050. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3051. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3052. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3053. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3054. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3055. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3056. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3057. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3058. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  3059. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  3060. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  3061. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  3062. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3063. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3064. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  3065. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  3066. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  3067. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  3068. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  3069. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  3070. [CE3_CLK_SRC] = &ce3_clk_src.clkr,
  3071. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3072. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3073. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3074. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  3075. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  3076. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  3077. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  3078. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3079. [SATA_ASIC0_CLK_SRC] = &sata_asic0_clk_src.clkr,
  3080. [SATA_PMALIVE_CLK_SRC] = &sata_pmalive_clk_src.clkr,
  3081. [SATA_RX_CLK_SRC] = &sata_rx_clk_src.clkr,
  3082. [SATA_RX_OOB_CLK_SRC] = &sata_rx_oob_clk_src.clkr,
  3083. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3084. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3085. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  3086. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  3087. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  3088. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  3089. [USB30_SEC_MOCK_UTMI_CLK_SRC] = &usb30_sec_mock_utmi_clk_src.clkr,
  3090. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  3091. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  3092. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  3093. [USB_HSIC_MOCK_UTMI_CLK_SRC] = &usb_hsic_mock_utmi_clk_src.clkr,
  3094. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  3095. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  3096. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3097. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3098. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3099. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3100. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3101. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3102. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3103. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3104. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3105. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3106. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3107. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3108. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3109. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3110. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3111. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3112. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3113. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3114. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3115. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3116. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3117. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3118. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3119. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3120. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3121. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3122. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3123. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3124. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3125. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3126. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3127. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3128. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3129. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3130. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3131. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3132. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3133. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3134. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3135. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3136. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3137. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3138. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  3139. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  3140. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  3141. [GCC_CE3_AHB_CLK] = &gcc_ce3_ahb_clk.clkr,
  3142. [GCC_CE3_AXI_CLK] = &gcc_ce3_axi_clk.clkr,
  3143. [GCC_CE3_CLK] = &gcc_ce3_clk.clkr,
  3144. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3145. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3146. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3147. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  3148. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3149. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3150. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3151. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3152. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3153. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3154. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3155. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3156. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3157. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3158. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3159. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3160. [GCC_PERIPH_NOC_USB_HSIC_AHB_CLK] = &gcc_periph_noc_usb_hsic_ahb_clk.clkr,
  3161. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3162. [GCC_SATA_ASIC0_CLK] = &gcc_sata_asic0_clk.clkr,
  3163. [GCC_SATA_AXI_CLK] = &gcc_sata_axi_clk.clkr,
  3164. [GCC_SATA_CFG_AHB_CLK] = &gcc_sata_cfg_ahb_clk.clkr,
  3165. [GCC_SATA_PMALIVE_CLK] = &gcc_sata_pmalive_clk.clkr,
  3166. [GCC_SATA_RX_CLK] = &gcc_sata_rx_clk.clkr,
  3167. [GCC_SATA_RX_OOB_CLK] = &gcc_sata_rx_oob_clk.clkr,
  3168. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3169. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3170. [GCC_SDCC1_CDCCAL_FF_CLK] = &gcc_sdcc1_cdccal_ff_clk.clkr,
  3171. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = &gcc_sdcc1_cdccal_sleep_clk.clkr,
  3172. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3173. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3174. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3175. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3176. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3177. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3178. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3179. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3180. [GCC_SYS_NOC_USB3_SEC_AXI_CLK] = &gcc_sys_noc_usb3_sec_axi_clk.clkr,
  3181. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3182. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3183. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3184. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3185. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3186. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3187. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3188. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3189. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3190. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3191. [GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
  3192. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3193. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  3194. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3195. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3196. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3197. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3198. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3199. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3200. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3201. [GCC_USB_HS_INACTIVITY_TIMERS_CLK] = &gcc_usb_hs_inactivity_timers_clk.clkr,
  3202. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3203. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  3204. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  3205. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  3206. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  3207. [GCC_USB_HSIC_MOCK_UTMI_CLK] = &gcc_usb_hsic_mock_utmi_clk.clkr,
  3208. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  3209. };
  3210. static const struct qcom_reset_map gcc_apq8084_resets[] = {
  3211. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  3212. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  3213. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  3214. [GCC_IMEM_BCR] = { 0x0200 },
  3215. [GCC_MMSS_BCR] = { 0x0240 },
  3216. [GCC_QDSS_BCR] = { 0x0300 },
  3217. [GCC_USB_30_BCR] = { 0x03c0 },
  3218. [GCC_USB3_PHY_BCR] = { 0x03fc },
  3219. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  3220. [GCC_USB_HS_BCR] = { 0x0480 },
  3221. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  3222. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  3223. [GCC_SDCC1_BCR] = { 0x04c0 },
  3224. [GCC_SDCC2_BCR] = { 0x0500 },
  3225. [GCC_SDCC3_BCR] = { 0x0540 },
  3226. [GCC_SDCC4_BCR] = { 0x0580 },
  3227. [GCC_BLSP1_BCR] = { 0x05c0 },
  3228. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  3229. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  3230. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  3231. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  3232. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  3233. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  3234. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  3235. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  3236. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  3237. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  3238. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  3239. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  3240. [GCC_BLSP2_BCR] = { 0x0940 },
  3241. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  3242. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  3243. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  3244. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  3245. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  3246. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  3247. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  3248. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  3249. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  3250. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  3251. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  3252. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  3253. [GCC_PDM_BCR] = { 0x0cc0 },
  3254. [GCC_PRNG_BCR] = { 0x0d00 },
  3255. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  3256. [GCC_TSIF_BCR] = { 0x0d80 },
  3257. [GCC_TCSR_BCR] = { 0x0dc0 },
  3258. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  3259. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  3260. [GCC_TLMM_BCR] = { 0x0e80 },
  3261. [GCC_MPM_BCR] = { 0x0ec0 },
  3262. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  3263. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  3264. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  3265. [GCC_SPMI_BCR] = { 0x0fc0 },
  3266. [GCC_SPDM_BCR] = { 0x1000 },
  3267. [GCC_CE1_BCR] = { 0x1040 },
  3268. [GCC_CE2_BCR] = { 0x1080 },
  3269. [GCC_BIMC_BCR] = { 0x1100 },
  3270. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  3271. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  3272. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  3273. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  3274. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  3275. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  3276. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  3277. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  3278. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  3279. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  3280. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  3281. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  3282. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  3283. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  3284. [GCC_DEHR_BCR] = { 0x1300 },
  3285. [GCC_RBCPR_BCR] = { 0x1380 },
  3286. [GCC_MSS_RESTART] = { 0x1680 },
  3287. [GCC_LPASS_RESTART] = { 0x16c0 },
  3288. [GCC_WCSS_RESTART] = { 0x1700 },
  3289. [GCC_VENUS_RESTART] = { 0x1740 },
  3290. [GCC_COPSS_SMMU_BCR] = { 0x1a40 },
  3291. [GCC_SPSS_BCR] = { 0x1a80 },
  3292. [GCC_PCIE_0_BCR] = { 0x1ac0 },
  3293. [GCC_PCIE_0_PHY_BCR] = { 0x1b00 },
  3294. [GCC_PCIE_1_BCR] = { 0x1b40 },
  3295. [GCC_PCIE_1_PHY_BCR] = { 0x1b80 },
  3296. [GCC_USB_30_SEC_BCR] = { 0x1bc0 },
  3297. [GCC_USB3_SEC_PHY_BCR] = { 0x1bfc },
  3298. [GCC_SATA_BCR] = { 0x1c40 },
  3299. [GCC_CE3_BCR] = { 0x1d00 },
  3300. [GCC_UFS_BCR] = { 0x1d40 },
  3301. [GCC_USB30_PHY_COM_BCR] = { 0x1e80 },
  3302. };
  3303. static const struct regmap_config gcc_apq8084_regmap_config = {
  3304. .reg_bits = 32,
  3305. .reg_stride = 4,
  3306. .val_bits = 32,
  3307. .max_register = 0x1fc0,
  3308. .fast_io = true,
  3309. };
  3310. static const struct qcom_cc_desc gcc_apq8084_desc = {
  3311. .config = &gcc_apq8084_regmap_config,
  3312. .clks = gcc_apq8084_clocks,
  3313. .num_clks = ARRAY_SIZE(gcc_apq8084_clocks),
  3314. .resets = gcc_apq8084_resets,
  3315. .num_resets = ARRAY_SIZE(gcc_apq8084_resets),
  3316. };
  3317. static const struct of_device_id gcc_apq8084_match_table[] = {
  3318. { .compatible = "qcom,gcc-apq8084" },
  3319. { }
  3320. };
  3321. MODULE_DEVICE_TABLE(of, gcc_apq8084_match_table);
  3322. static int gcc_apq8084_probe(struct platform_device *pdev)
  3323. {
  3324. struct clk *clk;
  3325. struct device *dev = &pdev->dev;
  3326. /* Temporary until RPM clocks supported */
  3327. clk = clk_register_fixed_rate(dev, "xo", NULL, CLK_IS_ROOT, 19200000);
  3328. if (IS_ERR(clk))
  3329. return PTR_ERR(clk);
  3330. clk = clk_register_fixed_rate(dev, "sleep_clk_src", NULL,
  3331. CLK_IS_ROOT, 32768);
  3332. if (IS_ERR(clk))
  3333. return PTR_ERR(clk);
  3334. return qcom_cc_probe(pdev, &gcc_apq8084_desc);
  3335. }
  3336. static int gcc_apq8084_remove(struct platform_device *pdev)
  3337. {
  3338. qcom_cc_remove(pdev);
  3339. return 0;
  3340. }
  3341. static struct platform_driver gcc_apq8084_driver = {
  3342. .probe = gcc_apq8084_probe,
  3343. .remove = gcc_apq8084_remove,
  3344. .driver = {
  3345. .name = "gcc-apq8084",
  3346. .of_match_table = gcc_apq8084_match_table,
  3347. },
  3348. };
  3349. static int __init gcc_apq8084_init(void)
  3350. {
  3351. return platform_driver_register(&gcc_apq8084_driver);
  3352. }
  3353. core_initcall(gcc_apq8084_init);
  3354. static void __exit gcc_apq8084_exit(void)
  3355. {
  3356. platform_driver_unregister(&gcc_apq8084_driver);
  3357. }
  3358. module_exit(gcc_apq8084_exit);
  3359. MODULE_DESCRIPTION("QCOM GCC APQ8084 Driver");
  3360. MODULE_LICENSE("GPL v2");
  3361. MODULE_ALIAS("platform:gcc-apq8084");